blob: 4d0864900b8c4b29fc50fe9b6ae33251a86fd680 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Dynamic DMA mapping support for AMD Hammer.
Ingo Molnar05fccb02008-01-30 13:30:12 +01003 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Use the integrated AGP GART in the Hammer northbridge as an IOMMU for PCI.
5 * This allows to use PCI devices that only support 32bit addresses on systems
Ingo Molnar05fccb02008-01-30 13:30:12 +01006 * with more than 4GB.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * See Documentation/DMA-mapping.txt for the interface specification.
Ingo Molnar05fccb02008-01-30 13:30:12 +01009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 * Copyright 2002 Andi Kleen, SuSE Labs.
Andi Kleenff7f3642007-10-17 18:04:37 +020011 * Subject to the GNU General Public License v2 only.
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 */
13
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/types.h>
15#include <linux/ctype.h>
16#include <linux/agp_backend.h>
17#include <linux/init.h>
18#include <linux/mm.h>
19#include <linux/string.h>
20#include <linux/spinlock.h>
21#include <linux/pci.h>
22#include <linux/module.h>
23#include <linux/topology.h>
24#include <linux/interrupt.h>
25#include <linux/bitops.h>
Christoph Hellwig1eeb66a2007-05-08 00:27:03 -070026#include <linux/kdebug.h>
Jens Axboe9ee1bea2007-10-04 09:35:37 +020027#include <linux/scatterlist.h>
FUJITA Tomonorifde9a102008-02-04 22:28:11 -080028#include <linux/iommu-helper.h>
Pavel Machekcd763742008-05-29 00:30:21 -070029#include <linux/sysdev.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <asm/atomic.h>
31#include <asm/io.h>
32#include <asm/mtrr.h>
33#include <asm/pgtable.h>
34#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090035#include <asm/iommu.h>
Joerg Roedel395624f2007-10-24 12:49:47 +020036#include <asm/gart.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/cacheflush.h>
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +010038#include <asm/swiotlb.h>
39#include <asm/dma.h>
Andi Kleena32073b2006-06-26 13:56:40 +020040#include <asm/k8.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041
Joerg Roedel79da0872007-10-24 12:49:49 +020042static unsigned long iommu_bus_base; /* GART remapping area (physical) */
Ingo Molnar05fccb02008-01-30 13:30:12 +010043static unsigned long iommu_size; /* size of remapping area bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -070044static unsigned long iommu_pages; /* .. and in pages */
45
Ingo Molnar05fccb02008-01-30 13:30:12 +010046static u32 *iommu_gatt_base; /* Remapping table */
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
Ingo Molnar05fccb02008-01-30 13:30:12 +010048/*
49 * If this is disabled the IOMMU will use an optimized flushing strategy
50 * of only flushing when an mapping is reused. With it true the GART is
51 * flushed for every mapping. Problem is that doing the lazy flush seems
52 * to trigger bugs with some popular PCI cards, in particular 3ware (but
53 * has been also also seen with Qlogic at least).
54 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070055int iommu_fullflush = 1;
56
Ingo Molnar05fccb02008-01-30 13:30:12 +010057/* Allocation bitmap for the remapping area: */
Linus Torvalds1da177e2005-04-16 15:20:36 -070058static DEFINE_SPINLOCK(iommu_bitmap_lock);
Ingo Molnar05fccb02008-01-30 13:30:12 +010059/* Guarded by iommu_bitmap_lock: */
60static unsigned long *iommu_gart_bitmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
Ingo Molnar05fccb02008-01-30 13:30:12 +010062static u32 gart_unmapped_entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
64#define GPTE_VALID 1
65#define GPTE_COHERENT 2
66#define GPTE_ENCODE(x) \
67 (((x) & 0xfffff000) | (((x) >> 32) << 4) | GPTE_VALID | GPTE_COHERENT)
68#define GPTE_DECODE(x) (((x) & 0xfffff000) | (((u64)(x) & 0xff0) << 28))
69
Ingo Molnar05fccb02008-01-30 13:30:12 +010070#define EMERGENCY_PAGES 32 /* = 128KB */
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
72#ifdef CONFIG_AGP
73#define AGPEXTERN extern
74#else
75#define AGPEXTERN
76#endif
77
78/* backdoor interface to AGP driver */
79AGPEXTERN int agp_memory_reserved;
80AGPEXTERN __u32 *agp_gatt_table;
81
82static unsigned long next_bit; /* protected by iommu_bitmap_lock */
Ingo Molnar05fccb02008-01-30 13:30:12 +010083static int need_flush; /* global flush state. set for each gart wrap */
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +090085static unsigned long alloc_iommu(struct device *dev, int size,
86 unsigned long align_mask)
Ingo Molnar05fccb02008-01-30 13:30:12 +010087{
Linus Torvalds1da177e2005-04-16 15:20:36 -070088 unsigned long offset, flags;
FUJITA Tomonorifde9a102008-02-04 22:28:11 -080089 unsigned long boundary_size;
90 unsigned long base_index;
91
92 base_index = ALIGN(iommu_bus_base & dma_get_seg_boundary(dev),
93 PAGE_SIZE) >> PAGE_SHIFT;
Prarit Bhargava05d3ed02008-07-21 10:15:22 -040094 boundary_size = ALIGN((unsigned long long)dma_get_seg_boundary(dev) + 1,
FUJITA Tomonorifde9a102008-02-04 22:28:11 -080095 PAGE_SIZE) >> PAGE_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070096
Ingo Molnar05fccb02008-01-30 13:30:12 +010097 spin_lock_irqsave(&iommu_bitmap_lock, flags);
FUJITA Tomonorifde9a102008-02-04 22:28:11 -080098 offset = iommu_area_alloc(iommu_gart_bitmap, iommu_pages, next_bit,
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +090099 size, base_index, boundary_size, align_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100 if (offset == -1) {
101 need_flush = 1;
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800102 offset = iommu_area_alloc(iommu_gart_bitmap, iommu_pages, 0,
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900103 size, base_index, boundary_size,
104 align_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105 }
Ingo Molnar05fccb02008-01-30 13:30:12 +0100106 if (offset != -1) {
Ingo Molnar05fccb02008-01-30 13:30:12 +0100107 next_bit = offset+size;
108 if (next_bit >= iommu_pages) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109 next_bit = 0;
110 need_flush = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100111 }
112 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113 if (iommu_fullflush)
114 need_flush = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100115 spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
116
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117 return offset;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100118}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119
120static void free_iommu(unsigned long offset, int size)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100121{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122 unsigned long flags;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100123
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124 spin_lock_irqsave(&iommu_bitmap_lock, flags);
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800125 iommu_area_free(iommu_gart_bitmap, offset, size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126 spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100127}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128
Ingo Molnar05fccb02008-01-30 13:30:12 +0100129/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130 * Use global flush state to avoid races with multiple flushers.
131 */
Andi Kleena32073b2006-06-26 13:56:40 +0200132static void flush_gart(void)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100133{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 unsigned long flags;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100135
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 spin_lock_irqsave(&iommu_bitmap_lock, flags);
Andi Kleena32073b2006-06-26 13:56:40 +0200137 if (need_flush) {
138 k8_flush_garts();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139 need_flush = 0;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100140 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141 spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100142}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144#ifdef CONFIG_IOMMU_LEAK
145
Ingo Molnar05fccb02008-01-30 13:30:12 +0100146#define SET_LEAK(x) \
147 do { \
148 if (iommu_leak_tab) \
149 iommu_leak_tab[x] = __builtin_return_address(0);\
150 } while (0)
151
152#define CLEAR_LEAK(x) \
153 do { \
154 if (iommu_leak_tab) \
155 iommu_leak_tab[x] = NULL; \
156 } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157
158/* Debugging aid for drivers that don't free their IOMMU tables */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100159static void **iommu_leak_tab;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160static int leak_trace;
Joerg Roedel79da0872007-10-24 12:49:49 +0200161static int iommu_leak_pages = 20;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100162
Joerg Roedel79da0872007-10-24 12:49:49 +0200163static void dump_leak(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164{
165 int i;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100166 static int dump;
167
168 if (dump || !iommu_leak_tab)
169 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 dump = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100171 show_stack(NULL, NULL);
172
173 /* Very crude. dump some from the end of the table too */
174 printk(KERN_DEBUG "Dumping %d pages from end of IOMMU:\n",
175 iommu_leak_pages);
176 for (i = 0; i < iommu_leak_pages; i += 2) {
177 printk(KERN_DEBUG "%lu: ", iommu_pages-i);
Arjan van de Venbc850d62008-01-30 13:33:07 +0100178 printk_address((unsigned long) iommu_leak_tab[iommu_pages-i], 0);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100179 printk(KERN_CONT "%c", (i+1)%2 == 0 ? '\n' : ' ');
180 }
181 printk(KERN_DEBUG "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182}
183#else
Ingo Molnar05fccb02008-01-30 13:30:12 +0100184# define SET_LEAK(x)
185# define CLEAR_LEAK(x)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186#endif
187
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100188static void iommu_full(struct device *dev, size_t size, int dir)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189{
Ingo Molnar05fccb02008-01-30 13:30:12 +0100190 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191 * Ran out of IOMMU space for this operation. This is very bad.
192 * Unfortunately the drivers cannot handle this operation properly.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100193 * Return some non mapped prereserved space in the aperture and
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194 * let the Northbridge deal with it. This will result in garbage
195 * in the IO operation. When the size exceeds the prereserved space
Ingo Molnar05fccb02008-01-30 13:30:12 +0100196 * memory corruption will occur or random memory will be DMAed
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197 * out. Hopefully no network devices use single mappings that big.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100198 */
199
Greg Kroah-Hartmanfc3a8822008-05-02 06:02:41 +0200200 dev_err(dev, "PCI-DMA: Out of IOMMU space for %lu bytes\n", size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100202 if (size > PAGE_SIZE*EMERGENCY_PAGES) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203 if (dir == PCI_DMA_FROMDEVICE || dir == PCI_DMA_BIDIRECTIONAL)
204 panic("PCI-DMA: Memory would be corrupted\n");
Ingo Molnar05fccb02008-01-30 13:30:12 +0100205 if (dir == PCI_DMA_TODEVICE || dir == PCI_DMA_BIDIRECTIONAL)
206 panic(KERN_ERR
207 "PCI-DMA: Random memory would be DMAed\n");
208 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209#ifdef CONFIG_IOMMU_LEAK
Ingo Molnar05fccb02008-01-30 13:30:12 +0100210 dump_leak();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212}
213
Ingo Molnar05fccb02008-01-30 13:30:12 +0100214static inline int
215need_iommu(struct device *dev, unsigned long addr, size_t size)
216{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217 u64 mask = *dev->dma_mask;
Andi Kleen00edefa2007-02-13 13:26:24 +0100218 int high = addr + size > mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219 int mmu = high;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100220
221 if (force_iommu)
222 mmu = 1;
223
224 return mmu;
225}
226
227static inline int
228nonforced_iommu(struct device *dev, unsigned long addr, size_t size)
229{
230 u64 mask = *dev->dma_mask;
231 int high = addr + size > mask;
232 int mmu = high;
233
234 return mmu;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235}
236
237/* Map a single continuous physical area into the IOMMU.
238 * Caller needs to check if the iommu is needed and flush.
239 */
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100240static dma_addr_t dma_map_area(struct device *dev, dma_addr_t phys_mem,
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900241 size_t size, int dir, unsigned long align_mask)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100242{
Joerg Roedel87e39ea2008-07-25 14:58:00 +0200243 unsigned long npages = iommu_num_pages(phys_mem, size);
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900244 unsigned long iommu_page = alloc_iommu(dev, npages, align_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 int i;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100246
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247 if (iommu_page == -1) {
248 if (!nonforced_iommu(dev, phys_mem, size))
Ingo Molnar05fccb02008-01-30 13:30:12 +0100249 return phys_mem;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250 if (panic_on_overflow)
251 panic("dma_map_area overflow %lu bytes\n", size);
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100252 iommu_full(dev, size, dir);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 return bad_dma_address;
254 }
255
256 for (i = 0; i < npages; i++) {
257 iommu_gatt_base[iommu_page + i] = GPTE_ENCODE(phys_mem);
258 SET_LEAK(iommu_page + i);
259 phys_mem += PAGE_SIZE;
260 }
261 return iommu_bus_base + iommu_page*PAGE_SIZE + (phys_mem & ~PAGE_MASK);
262}
263
264/* Map a single area into the IOMMU */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100265static dma_addr_t
Ingo Molnar2be62142008-04-19 19:19:56 +0200266gart_map_single(struct device *dev, phys_addr_t paddr, size_t size, int dir)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267{
Ingo Molnar2be62142008-04-19 19:19:56 +0200268 unsigned long bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270 if (!dev)
Joerg Roedel6c505ce2008-08-19 16:32:45 +0200271 dev = &x86_dma_fallback_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272
Ingo Molnar2be62142008-04-19 19:19:56 +0200273 if (!need_iommu(dev, paddr, size))
274 return paddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900276 bus = dma_map_area(dev, paddr, size, dir, 0);
277 flush_gart();
Ingo Molnar05fccb02008-01-30 13:30:12 +0100278
279 return bus;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100280}
281
282/*
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200283 * Free a DMA mapping.
284 */
Yinghai Lu1048fa52007-07-21 17:11:23 +0200285static void gart_unmap_single(struct device *dev, dma_addr_t dma_addr,
Ingo Molnar05fccb02008-01-30 13:30:12 +0100286 size_t size, int direction)
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200287{
288 unsigned long iommu_page;
289 int npages;
290 int i;
291
292 if (dma_addr < iommu_bus_base + EMERGENCY_PAGES*PAGE_SIZE ||
293 dma_addr >= iommu_bus_base + iommu_size)
294 return;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100295
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200296 iommu_page = (dma_addr - iommu_bus_base)>>PAGE_SHIFT;
Joerg Roedel87e39ea2008-07-25 14:58:00 +0200297 npages = iommu_num_pages(dma_addr, size);
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200298 for (i = 0; i < npages; i++) {
299 iommu_gatt_base[iommu_page + i] = gart_unmapped_entry;
300 CLEAR_LEAK(iommu_page + i);
301 }
302 free_iommu(iommu_page, npages);
303}
304
305/*
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100306 * Wrapper for pci_unmap_single working with scatterlists.
307 */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100308static void
309gart_unmap_sg(struct device *dev, struct scatterlist *sg, int nents, int dir)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100310{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200311 struct scatterlist *s;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100312 int i;
313
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200314 for_each_sg(sg, s, nents, i) {
Jon Mason60b08c62006-02-26 04:18:22 +0100315 if (!s->dma_length || !s->length)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100316 break;
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200317 gart_unmap_single(dev, s->dma_address, s->dma_length, dir);
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100318 }
319}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320
321/* Fallback for dma_map_sg in case of overflow */
322static int dma_map_sg_nonforce(struct device *dev, struct scatterlist *sg,
323 int nents, int dir)
324{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200325 struct scatterlist *s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326 int i;
327
328#ifdef CONFIG_IOMMU_DEBUG
329 printk(KERN_DEBUG "dma_map_sg overflow\n");
330#endif
331
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200332 for_each_sg(sg, s, nents, i) {
Jens Axboe58b053e2007-10-22 20:02:46 +0200333 unsigned long addr = sg_phys(s);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100334
335 if (nonforced_iommu(dev, addr, s->length)) {
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900336 addr = dma_map_area(dev, addr, s->length, dir, 0);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100337 if (addr == bad_dma_address) {
338 if (i > 0)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100339 gart_unmap_sg(dev, sg, i, dir);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100340 nents = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 sg[0].dma_length = 0;
342 break;
343 }
344 }
345 s->dma_address = addr;
346 s->dma_length = s->length;
347 }
Andi Kleena32073b2006-06-26 13:56:40 +0200348 flush_gart();
Ingo Molnar05fccb02008-01-30 13:30:12 +0100349
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350 return nents;
351}
352
353/* Map multiple scatterlist entries continuous into the first. */
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800354static int __dma_map_cont(struct device *dev, struct scatterlist *start,
355 int nelems, struct scatterlist *sout,
356 unsigned long pages)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357{
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900358 unsigned long iommu_start = alloc_iommu(dev, pages, 0);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100359 unsigned long iommu_page = iommu_start;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200360 struct scatterlist *s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361 int i;
362
363 if (iommu_start == -1)
364 return -1;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200365
366 for_each_sg(start, s, nelems, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 unsigned long pages, addr;
368 unsigned long phys_addr = s->dma_address;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100369
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200370 BUG_ON(s != start && s->offset);
371 if (s == start) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 sout->dma_address = iommu_bus_base;
373 sout->dma_address += iommu_page*PAGE_SIZE + s->offset;
374 sout->dma_length = s->length;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100375 } else {
376 sout->dma_length += s->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377 }
378
379 addr = phys_addr;
Joerg Roedel87e39ea2008-07-25 14:58:00 +0200380 pages = iommu_num_pages(s->offset, s->length);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100381 while (pages--) {
382 iommu_gatt_base[iommu_page] = GPTE_ENCODE(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383 SET_LEAK(iommu_page);
384 addr += PAGE_SIZE;
385 iommu_page++;
Andi Kleen0d5410642006-02-12 14:34:59 -0800386 }
Ingo Molnar05fccb02008-01-30 13:30:12 +0100387 }
388 BUG_ON(iommu_page - iommu_start != pages);
389
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390 return 0;
391}
392
Ingo Molnar05fccb02008-01-30 13:30:12 +0100393static inline int
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800394dma_map_cont(struct device *dev, struct scatterlist *start, int nelems,
395 struct scatterlist *sout, unsigned long pages, int need)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200397 if (!need) {
398 BUG_ON(nelems != 1);
FUJITA Tomonorie88a39d2007-10-25 09:13:32 +0200399 sout->dma_address = start->dma_address;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200400 sout->dma_length = start->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401 return 0;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200402 }
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800403 return __dma_map_cont(dev, start, nelems, sout, pages);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404}
Ingo Molnar05fccb02008-01-30 13:30:12 +0100405
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406/*
407 * DMA map all entries in a scatterlist.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100408 * Merge chunks that have page aligned sizes into a continuous mapping.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409 */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100410static int
411gart_map_sg(struct device *dev, struct scatterlist *sg, int nents, int dir)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200413 struct scatterlist *s, *ps, *start_sg, *sgmap;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100414 int need = 0, nextneed, i, out, start;
415 unsigned long pages = 0;
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800416 unsigned int seg_size;
417 unsigned int max_seg_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418
Ingo Molnar05fccb02008-01-30 13:30:12 +0100419 if (nents == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 return 0;
421
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422 if (!dev)
Joerg Roedel6c505ce2008-08-19 16:32:45 +0200423 dev = &x86_dma_fallback_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424
425 out = 0;
426 start = 0;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200427 start_sg = sgmap = sg;
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800428 seg_size = 0;
429 max_seg_size = dma_get_max_seg_size(dev);
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200430 ps = NULL; /* shut up gcc */
431 for_each_sg(sg, s, nents, i) {
Jens Axboe58b053e2007-10-22 20:02:46 +0200432 dma_addr_t addr = sg_phys(s);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433
Ingo Molnar05fccb02008-01-30 13:30:12 +0100434 s->dma_address = addr;
435 BUG_ON(s->length == 0);
436
437 nextneed = need_iommu(dev, addr, s->length);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438
439 /* Handle the previous not yet processed entries */
440 if (i > start) {
Ingo Molnar05fccb02008-01-30 13:30:12 +0100441 /*
442 * Can only merge when the last chunk ends on a
443 * page boundary and the new one doesn't have an
444 * offset.
445 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446 if (!iommu_merge || !nextneed || !need || s->offset ||
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800447 (s->length + seg_size > max_seg_size) ||
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200448 (ps->offset + ps->length) % PAGE_SIZE) {
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800449 if (dma_map_cont(dev, start_sg, i - start,
450 sgmap, pages, need) < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 goto error;
452 out++;
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800453 seg_size = 0;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200454 sgmap = sg_next(sgmap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 pages = 0;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200456 start = i;
457 start_sg = s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458 }
459 }
460
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800461 seg_size += s->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462 need = nextneed;
Joerg Roedel87e39ea2008-07-25 14:58:00 +0200463 pages += iommu_num_pages(s->offset, s->length);
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200464 ps = s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465 }
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800466 if (dma_map_cont(dev, start_sg, i - start, sgmap, pages, need) < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467 goto error;
468 out++;
Andi Kleena32073b2006-06-26 13:56:40 +0200469 flush_gart();
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200470 if (out < nents) {
471 sgmap = sg_next(sgmap);
472 sgmap->dma_length = 0;
473 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474 return out;
475
476error:
Andi Kleena32073b2006-06-26 13:56:40 +0200477 flush_gart();
FUJITA Tomonori53369402007-10-26 13:56:24 +0200478 gart_unmap_sg(dev, sg, out, dir);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100479
Kevin VanMarena1002a42006-02-03 21:51:32 +0100480 /* When it was forced or merged try again in a dumb way */
481 if (force_iommu || iommu_merge) {
482 out = dma_map_sg_nonforce(dev, sg, nents, dir);
483 if (out > 0)
484 return out;
485 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486 if (panic_on_overflow)
487 panic("dma_map_sg: overflow on %lu pages\n", pages);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100488
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100489 iommu_full(dev, pages << PAGE_SHIFT, dir);
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200490 for_each_sg(sg, s, nents, i)
491 s->dma_address = bad_dma_address;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492 return 0;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100493}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494
Joerg Roedel94581092008-08-19 16:32:39 +0200495/* allocate and map a coherent mapping */
496static void *
497gart_alloc_coherent(struct device *dev, size_t size, dma_addr_t *dma_addr,
498 gfp_t flag)
499{
500 void *vaddr;
FUJITA Tomonori421076e2008-08-22 16:29:10 +0900501 unsigned long align_mask;
Joerg Roedel94581092008-08-19 16:32:39 +0200502
503 vaddr = (void *)__get_free_pages(flag | __GFP_ZERO, get_order(size));
504 if (!vaddr)
505 return NULL;
506
FUJITA Tomonori421076e2008-08-22 16:29:10 +0900507 align_mask = (1UL << get_order(size)) - 1;
508
509 if (!dev)
510 dev = &x86_dma_fallback_dev;
511
512 *dma_addr = dma_map_area(dev, __pa(vaddr), size, DMA_BIDIRECTIONAL,
513 align_mask);
514 flush_gart();
515
Joerg Roedel94581092008-08-19 16:32:39 +0200516 if (*dma_addr != bad_dma_address)
517 return vaddr;
518
519 free_pages((unsigned long)vaddr, get_order(size));
520
521 return NULL;
522}
523
Joerg Roedel43a5a5a2008-08-19 16:32:40 +0200524/* free a coherent mapping */
525static void
526gart_free_coherent(struct device *dev, size_t size, void *vaddr,
527 dma_addr_t dma_addr)
528{
529 gart_unmap_single(dev, dma_addr, size, DMA_BIDIRECTIONAL);
530 free_pages((unsigned long)vaddr, get_order(size));
531}
532
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100533static int no_agp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534
535static __init unsigned long check_iommu_size(unsigned long aper, u64 aper_size)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100536{
537 unsigned long a;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538
Ingo Molnar05fccb02008-01-30 13:30:12 +0100539 if (!iommu_size) {
540 iommu_size = aper_size;
541 if (!no_agp)
542 iommu_size /= 2;
543 }
544
545 a = aper + iommu_size;
Andi Kleen31422c52008-02-04 16:48:08 +0100546 iommu_size -= round_up(a, PMD_PAGE_SIZE) - a;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547
Ingo Molnar05fccb02008-01-30 13:30:12 +0100548 if (iommu_size < 64*1024*1024) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549 printk(KERN_WARNING
Ingo Molnar05fccb02008-01-30 13:30:12 +0100550 "PCI-DMA: Warning: Small IOMMU %luMB."
551 " Consider increasing the AGP aperture in BIOS\n",
552 iommu_size >> 20);
553 }
554
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 return iommu_size;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100556}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557
Ingo Molnar05fccb02008-01-30 13:30:12 +0100558static __init unsigned read_aperture(struct pci_dev *dev, u32 *size)
559{
560 unsigned aper_size = 0, aper_base_32, aper_order;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 u64 aper_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200563 pci_read_config_dword(dev, AMD64_GARTAPERTUREBASE, &aper_base_32);
564 pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &aper_order);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100565 aper_order = (aper_order >> 1) & 7;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566
Ingo Molnar05fccb02008-01-30 13:30:12 +0100567 aper_base = aper_base_32 & 0x7fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568 aper_base <<= 25;
569
Ingo Molnar05fccb02008-01-30 13:30:12 +0100570 aper_size = (32 * 1024 * 1024) << aper_order;
571 if (aper_base + aper_size > 0x100000000UL || !aper_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572 aper_base = 0;
573
574 *size = aper_size;
575 return aper_base;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100576}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200578static void enable_gart_translations(void)
579{
580 int i;
581
582 for (i = 0; i < num_k8_northbridges; i++) {
583 struct pci_dev *dev = k8_northbridges[i];
584
585 enable_gart_translation(dev, __pa(agp_gatt_table));
586 }
587}
588
589/*
590 * If fix_up_north_bridges is set, the north bridges have to be fixed up on
591 * resume in the same way as they are handled in gart_iommu_hole_init().
592 */
593static bool fix_up_north_bridges;
594static u32 aperture_order;
595static u32 aperture_alloc;
596
597void set_up_gart_resume(u32 aper_order, u32 aper_alloc)
598{
599 fix_up_north_bridges = true;
600 aperture_order = aper_order;
601 aperture_alloc = aper_alloc;
602}
603
Pavel Machekcd763742008-05-29 00:30:21 -0700604static int gart_resume(struct sys_device *dev)
605{
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200606 printk(KERN_INFO "PCI-DMA: Resuming GART IOMMU\n");
607
608 if (fix_up_north_bridges) {
609 int i;
610
611 printk(KERN_INFO "PCI-DMA: Restoring GART aperture settings\n");
612
613 for (i = 0; i < num_k8_northbridges; i++) {
614 struct pci_dev *dev = k8_northbridges[i];
615
616 /*
617 * Don't enable translations just yet. That is the next
618 * step. Restore the pre-suspend aperture settings.
619 */
620 pci_write_config_dword(dev, AMD64_GARTAPERTURECTL,
621 aperture_order << 1);
622 pci_write_config_dword(dev, AMD64_GARTAPERTUREBASE,
623 aperture_alloc >> 25);
624 }
625 }
626
627 enable_gart_translations();
628
Pavel Machekcd763742008-05-29 00:30:21 -0700629 return 0;
630}
631
632static int gart_suspend(struct sys_device *dev, pm_message_t state)
633{
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200634 return 0;
Pavel Machekcd763742008-05-29 00:30:21 -0700635}
636
637static struct sysdev_class gart_sysdev_class = {
638 .name = "gart",
639 .suspend = gart_suspend,
640 .resume = gart_resume,
641
642};
643
644static struct sys_device device_gart = {
645 .id = 0,
646 .cls = &gart_sysdev_class,
647};
648
Ingo Molnar05fccb02008-01-30 13:30:12 +0100649/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 * Private Northbridge GATT initialization in case we cannot use the
Ingo Molnar05fccb02008-01-30 13:30:12 +0100651 * AGP driver for some reason.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652 */
653static __init int init_k8_gatt(struct agp_kern_info *info)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100654{
655 unsigned aper_size, gatt_size, new_aper_size;
656 unsigned aper_base, new_aper_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 struct pci_dev *dev;
658 void *gatt;
Pavel Machekcd763742008-05-29 00:30:21 -0700659 int i, error;
Yinghai Lu7ab073b2008-07-12 14:30:35 -0700660 unsigned long start_pfn, end_pfn;
Andi Kleena32073b2006-06-26 13:56:40 +0200661
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662 printk(KERN_INFO "PCI-DMA: Disabling AGP.\n");
663 aper_size = aper_base = info->aper_size = 0;
Andi Kleena32073b2006-06-26 13:56:40 +0200664 dev = NULL;
665 for (i = 0; i < num_k8_northbridges; i++) {
666 dev = k8_northbridges[i];
Ingo Molnar05fccb02008-01-30 13:30:12 +0100667 new_aper_base = read_aperture(dev, &new_aper_size);
668 if (!new_aper_base)
669 goto nommu;
670
671 if (!aper_base) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672 aper_size = new_aper_size;
673 aper_base = new_aper_base;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100674 }
675 if (aper_size != new_aper_size || aper_base != new_aper_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 goto nommu;
677 }
678 if (!aper_base)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100679 goto nommu;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 info->aper_base = aper_base;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100681 info->aper_size = aper_size >> 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682
Ingo Molnar05fccb02008-01-30 13:30:12 +0100683 gatt_size = (aper_size >> PAGE_SHIFT) * sizeof(u32);
684 gatt = (void *)__get_free_pages(GFP_KERNEL, get_order(gatt_size));
685 if (!gatt)
Joachim Deguaracf6387d2007-04-24 13:05:36 +0200686 panic("Cannot allocate GATT table");
Arjan van de Ven6d238cc2008-01-30 13:34:06 +0100687 if (set_memory_uc((unsigned long)gatt, gatt_size >> PAGE_SHIFT))
Joachim Deguaracf6387d2007-04-24 13:05:36 +0200688 panic("Could not set GART PTEs to uncacheable pages");
Joachim Deguaracf6387d2007-04-24 13:05:36 +0200689
Ingo Molnar05fccb02008-01-30 13:30:12 +0100690 memset(gatt, 0, gatt_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 agp_gatt_table = gatt;
Andi Kleena32073b2006-06-26 13:56:40 +0200692
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200693 enable_gart_translations();
Pavel Machekcd763742008-05-29 00:30:21 -0700694
695 error = sysdev_class_register(&gart_sysdev_class);
696 if (!error)
697 error = sysdev_register(&device_gart);
698 if (error)
699 panic("Could not register gart_sysdev -- would corrupt data on next suspend");
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200700
Andi Kleena32073b2006-06-26 13:56:40 +0200701 flush_gart();
Ingo Molnar05fccb02008-01-30 13:30:12 +0100702
703 printk(KERN_INFO "PCI-DMA: aperture base @ %x size %u KB\n",
704 aper_base, aper_size>>10);
Yinghai Lu7ab073b2008-07-12 14:30:35 -0700705
706 /* need to map that range */
707 end_pfn = (aper_base>>PAGE_SHIFT) + (aper_size>>PAGE_SHIFT);
708 if (end_pfn > max_low_pfn_mapped) {
Yinghai Lu32b23e92008-07-13 14:29:41 -0700709 start_pfn = (aper_base>>PAGE_SHIFT);
710 init_memory_mapping(start_pfn<<PAGE_SHIFT, end_pfn<<PAGE_SHIFT);
Yinghai Lu7ab073b2008-07-12 14:30:35 -0700711 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 return 0;
713
714 nommu:
Ingo Molnar05fccb02008-01-30 13:30:12 +0100715 /* Should not happen anymore */
Pavel Machek8f596102008-04-01 14:24:03 +0200716 printk(KERN_WARNING "PCI-DMA: More than 4GB of RAM and no IOMMU\n"
717 KERN_WARNING "falling back to iommu=soft.\n");
Ingo Molnar05fccb02008-01-30 13:30:12 +0100718 return -1;
719}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720
721extern int agp_amd64_init(void);
722
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -0700723static struct dma_mapping_ops gart_dma_ops = {
Ingo Molnar05fccb02008-01-30 13:30:12 +0100724 .map_single = gart_map_single,
Ingo Molnar05fccb02008-01-30 13:30:12 +0100725 .unmap_single = gart_unmap_single,
726 .sync_single_for_cpu = NULL,
727 .sync_single_for_device = NULL,
728 .sync_single_range_for_cpu = NULL,
729 .sync_single_range_for_device = NULL,
730 .sync_sg_for_cpu = NULL,
731 .sync_sg_for_device = NULL,
732 .map_sg = gart_map_sg,
733 .unmap_sg = gart_unmap_sg,
Joerg Roedel94581092008-08-19 16:32:39 +0200734 .alloc_coherent = gart_alloc_coherent,
Joerg Roedel43a5a5a2008-08-19 16:32:40 +0200735 .free_coherent = gart_free_coherent,
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100736};
737
Yinghai Lubc2cea62007-07-21 17:11:28 +0200738void gart_iommu_shutdown(void)
739{
740 struct pci_dev *dev;
741 int i;
742
743 if (no_agp && (dma_ops != &gart_dma_ops))
744 return;
745
Ingo Molnar05fccb02008-01-30 13:30:12 +0100746 for (i = 0; i < num_k8_northbridges; i++) {
747 u32 ctl;
Yinghai Lubc2cea62007-07-21 17:11:28 +0200748
Ingo Molnar05fccb02008-01-30 13:30:12 +0100749 dev = k8_northbridges[i];
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200750 pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &ctl);
Yinghai Lubc2cea62007-07-21 17:11:28 +0200751
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200752 ctl &= ~GARTEN;
Yinghai Lubc2cea62007-07-21 17:11:28 +0200753
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200754 pci_write_config_dword(dev, AMD64_GARTAPERTURECTL, ctl);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100755 }
Yinghai Lubc2cea62007-07-21 17:11:28 +0200756}
757
Jon Mason0dc243a2006-06-26 13:58:11 +0200758void __init gart_iommu_init(void)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100759{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 struct agp_kern_info info;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761 unsigned long iommu_start;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100762 unsigned long aper_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763 unsigned long scratch;
764 long i;
765
Andi Kleena32073b2006-06-26 13:56:40 +0200766 if (cache_k8_northbridges() < 0 || num_k8_northbridges == 0) {
767 printk(KERN_INFO "PCI-GART: No AMD northbridge found.\n");
Jon Mason0dc243a2006-06-26 13:58:11 +0200768 return;
Andi Kleena32073b2006-06-26 13:56:40 +0200769 }
770
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771#ifndef CONFIG_AGP_AMD64
Ingo Molnar05fccb02008-01-30 13:30:12 +0100772 no_agp = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773#else
774 /* Makefile puts PCI initialization via subsys_initcall first. */
775 /* Add other K8 AGP bridge drivers here */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100776 no_agp = no_agp ||
777 (agp_amd64_init() < 0) ||
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778 (agp_copy_info(agp_bridge, &info) < 0);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100779#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780
Jon Mason60b08c62006-02-26 04:18:22 +0100781 if (swiotlb)
Jon Mason0dc243a2006-06-26 13:58:11 +0200782 return;
Jon Mason60b08c62006-02-26 04:18:22 +0100783
Jon Mason8d4f6b92006-06-26 13:58:05 +0200784 /* Did we detect a different HW IOMMU? */
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200785 if (iommu_detected && !gart_iommu_aperture)
Jon Mason0dc243a2006-06-26 13:58:11 +0200786 return;
Jon Mason8d4f6b92006-06-26 13:58:05 +0200787
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788 if (no_iommu ||
Yinghai Luc987d122008-06-24 22:14:09 -0700789 (!force_iommu && max_pfn <= MAX_DMA32_PFN) ||
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200790 !gart_iommu_aperture ||
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791 (no_agp && init_k8_gatt(&info) < 0)) {
Yinghai Luc987d122008-06-24 22:14:09 -0700792 if (max_pfn > MAX_DMA32_PFN) {
Pavel Machek8f596102008-04-01 14:24:03 +0200793 printk(KERN_WARNING "More than 4GB of memory "
794 "but GART IOMMU not available.\n"
795 KERN_WARNING "falling back to iommu=soft.\n");
Jon Mason5b7b6442006-02-03 21:51:59 +0100796 }
Jon Mason0dc243a2006-06-26 13:58:11 +0200797 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 }
799
Jon Mason5b7b6442006-02-03 21:51:59 +0100800 printk(KERN_INFO "PCI-DMA: using GART IOMMU.\n");
Ingo Molnar05fccb02008-01-30 13:30:12 +0100801 aper_size = info.aper_size * 1024 * 1024;
802 iommu_size = check_iommu_size(info.aper_base, aper_size);
803 iommu_pages = iommu_size >> PAGE_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804
Ingo Molnar05fccb02008-01-30 13:30:12 +0100805 iommu_gart_bitmap = (void *) __get_free_pages(GFP_KERNEL,
806 get_order(iommu_pages/8));
807 if (!iommu_gart_bitmap)
808 panic("Cannot allocate iommu bitmap\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809 memset(iommu_gart_bitmap, 0, iommu_pages/8);
810
811#ifdef CONFIG_IOMMU_LEAK
Ingo Molnar05fccb02008-01-30 13:30:12 +0100812 if (leak_trace) {
813 iommu_leak_tab = (void *)__get_free_pages(GFP_KERNEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814 get_order(iommu_pages*sizeof(void *)));
Ingo Molnar05fccb02008-01-30 13:30:12 +0100815 if (iommu_leak_tab)
816 memset(iommu_leak_tab, 0, iommu_pages * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 else
Ingo Molnar05fccb02008-01-30 13:30:12 +0100818 printk(KERN_DEBUG
819 "PCI-DMA: Cannot allocate leak trace area\n");
820 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821#endif
822
Ingo Molnar05fccb02008-01-30 13:30:12 +0100823 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824 * Out of IOMMU space handling.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100825 * Reserve some invalid pages at the beginning of the GART.
826 */
827 set_bit_string(iommu_gart_bitmap, 0, EMERGENCY_PAGES);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828
Ingo Molnar05fccb02008-01-30 13:30:12 +0100829 agp_memory_reserved = iommu_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830 printk(KERN_INFO
831 "PCI-DMA: Reserving %luMB of IOMMU area in the AGP aperture\n",
Ingo Molnar05fccb02008-01-30 13:30:12 +0100832 iommu_size >> 20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833
Ingo Molnar05fccb02008-01-30 13:30:12 +0100834 iommu_start = aper_size - iommu_size;
835 iommu_bus_base = info.aper_base + iommu_start;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 bad_dma_address = iommu_bus_base;
837 iommu_gatt_base = agp_gatt_table + (iommu_start>>PAGE_SHIFT);
838
Ingo Molnar05fccb02008-01-30 13:30:12 +0100839 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840 * Unmap the IOMMU part of the GART. The alias of the page is
841 * always mapped with cache enabled and there is no full cache
842 * coherency across the GART remapping. The unmapping avoids
843 * automatic prefetches from the CPU allocating cache lines in
844 * there. All CPU accesses are done via the direct mapping to
845 * the backing memory. The GART address is only used by PCI
Ingo Molnar05fccb02008-01-30 13:30:12 +0100846 * devices.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847 */
Andi Kleen28d6ee42008-02-04 16:48:08 +0100848 set_memory_np((unsigned long)__va(iommu_bus_base),
849 iommu_size >> PAGE_SHIFT);
Ingo Molnar184652e2008-02-14 23:30:20 +0100850 /*
851 * Tricky. The GART table remaps the physical memory range,
852 * so the CPU wont notice potential aliases and if the memory
853 * is remapped to UC later on, we might surprise the PCI devices
854 * with a stray writeout of a cacheline. So play it sure and
855 * do an explicit, full-scale wbinvd() _after_ having marked all
856 * the pages as Not-Present:
857 */
858 wbinvd();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859
Ingo Molnar05fccb02008-01-30 13:30:12 +0100860 /*
Pavel Machekfa3d3192008-06-26 00:25:43 +0200861 * Try to workaround a bug (thanks to BenH):
Ingo Molnar05fccb02008-01-30 13:30:12 +0100862 * Set unmapped entries to a scratch page instead of 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863 * Any prefetches that hit unmapped entries won't get an bus abort
Pavel Machekfa3d3192008-06-26 00:25:43 +0200864 * then. (P2P bridge may be prefetching on DMA reads).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865 */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100866 scratch = get_zeroed_page(GFP_KERNEL);
867 if (!scratch)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868 panic("Cannot allocate iommu scratch page");
869 gart_unmapped_entry = GPTE_ENCODE(__pa(scratch));
Ingo Molnar05fccb02008-01-30 13:30:12 +0100870 for (i = EMERGENCY_PAGES; i < iommu_pages; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871 iommu_gatt_base[i] = gart_unmapped_entry;
872
Andi Kleena32073b2006-06-26 13:56:40 +0200873 flush_gart();
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100874 dma_ops = &gart_dma_ops;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100875}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876
Sam Ravnborg43999d92007-03-16 21:07:36 +0100877void __init gart_parse_options(char *p)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100878{
879 int arg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881#ifdef CONFIG_IOMMU_LEAK
Ingo Molnar05fccb02008-01-30 13:30:12 +0100882 if (!strncmp(p, "leak", 4)) {
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100883 leak_trace = 1;
884 p += 4;
885 if (*p == '=') ++p;
886 if (isdigit(*p) && get_option(&p, &arg))
887 iommu_leak_pages = arg;
888 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700889#endif
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100890 if (isdigit(*p) && get_option(&p, &arg))
891 iommu_size = arg;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100892 if (!strncmp(p, "fullflush", 8))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100893 iommu_fullflush = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100894 if (!strncmp(p, "nofullflush", 11))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100895 iommu_fullflush = 0;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100896 if (!strncmp(p, "noagp", 5))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100897 no_agp = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100898 if (!strncmp(p, "noaperture", 10))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100899 fix_aperture = 0;
900 /* duplicated from pci-dma.c */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100901 if (!strncmp(p, "force", 5))
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200902 gart_iommu_aperture_allowed = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100903 if (!strncmp(p, "allowed", 7))
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200904 gart_iommu_aperture_allowed = 1;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100905 if (!strncmp(p, "memaper", 7)) {
906 fallback_aper_force = 1;
907 p += 7;
908 if (*p == '=') {
909 ++p;
910 if (get_option(&p, &arg))
911 fallback_aper_order = arg;
912 }
913 }
914}