| Mark Maule | fd58e55 | 2006-04-10 21:17:48 -0500 | [diff] [blame] | 1 | /* | 
 | 2 |  * MSI hooks for standard x86 apic | 
 | 3 |  */ | 
 | 4 |  | 
 | 5 | #include <linux/pci.h> | 
 | 6 | #include <linux/irq.h> | 
| Eric W. Biederman | 3b7d192 | 2006-10-04 02:16:59 -0700 | [diff] [blame] | 7 | #include <linux/msi.h> | 
| Fenghua Yu | 62fdd76 | 2008-10-17 12:14:13 -0700 | [diff] [blame] | 8 | #include <linux/dmar.h> | 
| Christian Kujau | a4cffb6 | 2006-06-26 14:00:02 +0200 | [diff] [blame] | 9 | #include <asm/smp.h> | 
| Mark Maule | fd58e55 | 2006-04-10 21:17:48 -0500 | [diff] [blame] | 10 |  | 
| Mark Maule | fd58e55 | 2006-04-10 21:17:48 -0500 | [diff] [blame] | 11 | /* | 
 | 12 |  * Shifts for APIC-based data | 
 | 13 |  */ | 
 | 14 |  | 
 | 15 | #define MSI_DATA_VECTOR_SHIFT		0 | 
 | 16 | #define	    MSI_DATA_VECTOR(v)		(((u8)v) << MSI_DATA_VECTOR_SHIFT) | 
| Yasuaki Ishimatsu | cd378f1 | 2007-07-17 21:22:48 +0900 | [diff] [blame] | 17 | #define MSI_DATA_VECTOR_MASK		0xffffff00 | 
| Mark Maule | fd58e55 | 2006-04-10 21:17:48 -0500 | [diff] [blame] | 18 |  | 
 | 19 | #define MSI_DATA_DELIVERY_SHIFT		8 | 
 | 20 | #define     MSI_DATA_DELIVERY_FIXED	(0 << MSI_DATA_DELIVERY_SHIFT) | 
 | 21 | #define     MSI_DATA_DELIVERY_LOWPRI	(1 << MSI_DATA_DELIVERY_SHIFT) | 
 | 22 |  | 
 | 23 | #define MSI_DATA_LEVEL_SHIFT		14 | 
 | 24 | #define     MSI_DATA_LEVEL_DEASSERT	(0 << MSI_DATA_LEVEL_SHIFT) | 
 | 25 | #define     MSI_DATA_LEVEL_ASSERT	(1 << MSI_DATA_LEVEL_SHIFT) | 
 | 26 |  | 
 | 27 | #define MSI_DATA_TRIGGER_SHIFT		15 | 
 | 28 | #define     MSI_DATA_TRIGGER_EDGE	(0 << MSI_DATA_TRIGGER_SHIFT) | 
 | 29 | #define     MSI_DATA_TRIGGER_LEVEL	(1 << MSI_DATA_TRIGGER_SHIFT) | 
 | 30 |  | 
 | 31 | /* | 
 | 32 |  * Shift/mask fields for APIC-based bus address | 
 | 33 |  */ | 
 | 34 |  | 
| Eric W. Biederman | 3b7d192 | 2006-10-04 02:16:59 -0700 | [diff] [blame] | 35 | #define MSI_TARGET_CPU_SHIFT		4 | 
| Mark Maule | fd58e55 | 2006-04-10 21:17:48 -0500 | [diff] [blame] | 36 | #define MSI_ADDR_HEADER			0xfee00000 | 
 | 37 |  | 
 | 38 | #define MSI_ADDR_DESTID_MASK		0xfff0000f | 
 | 39 | #define     MSI_ADDR_DESTID_CPU(cpu)	((cpu) << MSI_TARGET_CPU_SHIFT) | 
 | 40 |  | 
 | 41 | #define MSI_ADDR_DESTMODE_SHIFT		2 | 
 | 42 | #define     MSI_ADDR_DESTMODE_PHYS	(0 << MSI_ADDR_DESTMODE_SHIFT) | 
 | 43 | #define	    MSI_ADDR_DESTMODE_LOGIC	(1 << MSI_ADDR_DESTMODE_SHIFT) | 
 | 44 |  | 
 | 45 | #define MSI_ADDR_REDIRECTION_SHIFT	3 | 
 | 46 | #define     MSI_ADDR_REDIRECTION_CPU	(0 << MSI_ADDR_REDIRECTION_SHIFT) | 
 | 47 | #define     MSI_ADDR_REDIRECTION_LOWPRI	(1 << MSI_ADDR_REDIRECTION_SHIFT) | 
 | 48 |  | 
| Eric W. Biederman | 3b7d192 | 2006-10-04 02:16:59 -0700 | [diff] [blame] | 49 | static struct irq_chip	ia64_msi_chip; | 
| Mark Maule | fd58e55 | 2006-04-10 21:17:48 -0500 | [diff] [blame] | 50 |  | 
| Eric W. Biederman | 3b7d192 | 2006-10-04 02:16:59 -0700 | [diff] [blame] | 51 | #ifdef CONFIG_SMP | 
| Rusty Russell | 0de2652 | 2008-12-13 21:20:26 +1030 | [diff] [blame] | 52 | static void ia64_set_msi_irq_affinity(unsigned int irq, | 
 | 53 | 				      const cpumask_t *cpu_mask) | 
| Mark Maule | fd58e55 | 2006-04-10 21:17:48 -0500 | [diff] [blame] | 54 | { | 
| Eric W. Biederman | 3b7d192 | 2006-10-04 02:16:59 -0700 | [diff] [blame] | 55 | 	struct msi_msg msg; | 
| Yasuaki Ishimatsu | cd378f1 | 2007-07-17 21:22:48 +0900 | [diff] [blame] | 56 | 	u32 addr, data; | 
| Rusty Russell | 0de2652 | 2008-12-13 21:20:26 +1030 | [diff] [blame] | 57 | 	int cpu = first_cpu(*cpu_mask); | 
| Mark Maule | fd58e55 | 2006-04-10 21:17:48 -0500 | [diff] [blame] | 58 |  | 
| Yasuaki Ishimatsu | cd378f1 | 2007-07-17 21:22:48 +0900 | [diff] [blame] | 59 | 	if (!cpu_online(cpu)) | 
 | 60 | 		return; | 
 | 61 |  | 
| Kenji Kaneshige | a6cd6322 | 2008-02-25 14:32:22 +0900 | [diff] [blame] | 62 | 	if (irq_prepare_move(irq, cpu)) | 
| Yasuaki Ishimatsu | 4994be1 | 2007-07-17 21:22:33 +0900 | [diff] [blame] | 63 | 		return; | 
 | 64 |  | 
| Eric W. Biederman | 3b7d192 | 2006-10-04 02:16:59 -0700 | [diff] [blame] | 65 | 	read_msi_msg(irq, &msg); | 
 | 66 |  | 
 | 67 | 	addr = msg.address_lo; | 
| Mark Maule | fd58e55 | 2006-04-10 21:17:48 -0500 | [diff] [blame] | 68 | 	addr &= MSI_ADDR_DESTID_MASK; | 
| Yasuaki Ishimatsu | cd378f1 | 2007-07-17 21:22:48 +0900 | [diff] [blame] | 69 | 	addr |= MSI_ADDR_DESTID_CPU(cpu_physical_id(cpu)); | 
| Eric W. Biederman | 3b7d192 | 2006-10-04 02:16:59 -0700 | [diff] [blame] | 70 | 	msg.address_lo = addr; | 
| Mark Maule | fd58e55 | 2006-04-10 21:17:48 -0500 | [diff] [blame] | 71 |  | 
| Yasuaki Ishimatsu | cd378f1 | 2007-07-17 21:22:48 +0900 | [diff] [blame] | 72 | 	data = msg.data; | 
 | 73 | 	data &= MSI_DATA_VECTOR_MASK; | 
 | 74 | 	data |= MSI_DATA_VECTOR(irq_to_vector(irq)); | 
 | 75 | 	msg.data = data; | 
 | 76 |  | 
| Eric W. Biederman | 3b7d192 | 2006-10-04 02:16:59 -0700 | [diff] [blame] | 77 | 	write_msi_msg(irq, &msg); | 
| Yasuaki Ishimatsu | cd378f1 | 2007-07-17 21:22:48 +0900 | [diff] [blame] | 78 | 	irq_desc[irq].affinity = cpumask_of_cpu(cpu); | 
| Mark Maule | fd58e55 | 2006-04-10 21:17:48 -0500 | [diff] [blame] | 79 | } | 
| Eric W. Biederman | 3b7d192 | 2006-10-04 02:16:59 -0700 | [diff] [blame] | 80 | #endif /* CONFIG_SMP */ | 
| Mark Maule | fd58e55 | 2006-04-10 21:17:48 -0500 | [diff] [blame] | 81 |  | 
| Eric W. Biederman | f7feaca | 2007-01-28 12:56:37 -0700 | [diff] [blame] | 82 | int ia64_setup_msi_irq(struct pci_dev *pdev, struct msi_desc *desc) | 
| Mark Maule | fd58e55 | 2006-04-10 21:17:48 -0500 | [diff] [blame] | 83 | { | 
| Eric W. Biederman | 3b7d192 | 2006-10-04 02:16:59 -0700 | [diff] [blame] | 84 | 	struct msi_msg	msg; | 
| Mark Maule | fd58e55 | 2006-04-10 21:17:48 -0500 | [diff] [blame] | 85 | 	unsigned long	dest_phys_id; | 
| Kenji Kaneshige | 8a3a0ee | 2007-03-26 09:38:42 +0900 | [diff] [blame] | 86 | 	int	irq, vector; | 
| Yasuaki Ishimatsu | 4994be1 | 2007-07-17 21:22:33 +0900 | [diff] [blame] | 87 | 	cpumask_t mask; | 
| Mark Maule | fd58e55 | 2006-04-10 21:17:48 -0500 | [diff] [blame] | 88 |  | 
| Eric W. Biederman | f7feaca | 2007-01-28 12:56:37 -0700 | [diff] [blame] | 89 | 	irq = create_irq(); | 
 | 90 | 	if (irq < 0) | 
 | 91 | 		return irq; | 
 | 92 |  | 
 | 93 | 	set_irq_msi(irq, desc); | 
| Yasuaki Ishimatsu | 4994be1 | 2007-07-17 21:22:33 +0900 | [diff] [blame] | 94 | 	cpus_and(mask, irq_to_domain(irq), cpu_online_map); | 
 | 95 | 	dest_phys_id = cpu_physical_id(first_cpu(mask)); | 
| Ishimatsu Yasuaki | 9438a12 | 2007-04-06 16:51:12 +0900 | [diff] [blame] | 96 | 	vector = irq_to_vector(irq); | 
| Mark Maule | fd58e55 | 2006-04-10 21:17:48 -0500 | [diff] [blame] | 97 |  | 
| Eric W. Biederman | 3b7d192 | 2006-10-04 02:16:59 -0700 | [diff] [blame] | 98 | 	msg.address_hi = 0; | 
 | 99 | 	msg.address_lo = | 
| Eric W. Biederman | 38bc036 | 2006-10-04 02:16:34 -0700 | [diff] [blame] | 100 | 		MSI_ADDR_HEADER | | 
 | 101 | 		MSI_ADDR_DESTMODE_PHYS | | 
 | 102 | 		MSI_ADDR_REDIRECTION_CPU | | 
 | 103 | 		MSI_ADDR_DESTID_CPU(dest_phys_id); | 
| Mark Maule | fd58e55 | 2006-04-10 21:17:48 -0500 | [diff] [blame] | 104 |  | 
| Eric W. Biederman | 3b7d192 | 2006-10-04 02:16:59 -0700 | [diff] [blame] | 105 | 	msg.data = | 
| Eric W. Biederman | 38bc036 | 2006-10-04 02:16:34 -0700 | [diff] [blame] | 106 | 		MSI_DATA_TRIGGER_EDGE | | 
| Mark Maule | fd58e55 | 2006-04-10 21:17:48 -0500 | [diff] [blame] | 107 | 		MSI_DATA_LEVEL_ASSERT | | 
 | 108 | 		MSI_DATA_DELIVERY_FIXED | | 
 | 109 | 		MSI_DATA_VECTOR(vector); | 
 | 110 |  | 
| Eric W. Biederman | 3b7d192 | 2006-10-04 02:16:59 -0700 | [diff] [blame] | 111 | 	write_msi_msg(irq, &msg); | 
 | 112 | 	set_irq_chip_and_handler(irq, &ia64_msi_chip, handle_edge_irq); | 
 | 113 |  | 
| Kenji Kaneshige | 3aff037 | 2007-10-30 16:01:49 +0900 | [diff] [blame] | 114 | 	return 0; | 
| Mark Maule | fd58e55 | 2006-04-10 21:17:48 -0500 | [diff] [blame] | 115 | } | 
 | 116 |  | 
| Eric W. Biederman | 3b7d192 | 2006-10-04 02:16:59 -0700 | [diff] [blame] | 117 | void ia64_teardown_msi_irq(unsigned int irq) | 
| Mark Maule | fd58e55 | 2006-04-10 21:17:48 -0500 | [diff] [blame] | 118 | { | 
| Eric W. Biederman | f7feaca | 2007-01-28 12:56:37 -0700 | [diff] [blame] | 119 | 	destroy_irq(irq); | 
| Mark Maule | fd58e55 | 2006-04-10 21:17:48 -0500 | [diff] [blame] | 120 | } | 
 | 121 |  | 
| Eric W. Biederman | 3b7d192 | 2006-10-04 02:16:59 -0700 | [diff] [blame] | 122 | static void ia64_ack_msi_irq(unsigned int irq) | 
 | 123 | { | 
| Kenji Kaneshige | a6cd6322 | 2008-02-25 14:32:22 +0900 | [diff] [blame] | 124 | 	irq_complete_move(irq); | 
| Eric W. Biederman | 3b7d192 | 2006-10-04 02:16:59 -0700 | [diff] [blame] | 125 | 	move_native_irq(irq); | 
 | 126 | 	ia64_eoi(); | 
 | 127 | } | 
| Mark Maule | fd58e55 | 2006-04-10 21:17:48 -0500 | [diff] [blame] | 128 |  | 
| Eric W. Biederman | 3b7d192 | 2006-10-04 02:16:59 -0700 | [diff] [blame] | 129 | static int ia64_msi_retrigger_irq(unsigned int irq) | 
 | 130 | { | 
| Ishimatsu Yasuaki | 9438a12 | 2007-04-06 16:51:12 +0900 | [diff] [blame] | 131 | 	unsigned int vector = irq_to_vector(irq); | 
| Eric W. Biederman | 3b7d192 | 2006-10-04 02:16:59 -0700 | [diff] [blame] | 132 | 	ia64_resend_irq(vector); | 
 | 133 |  | 
 | 134 | 	return 1; | 
 | 135 | } | 
 | 136 |  | 
 | 137 | /* | 
 | 138 |  * Generic ops used on most IA64 platforms. | 
 | 139 |  */ | 
 | 140 | static struct irq_chip ia64_msi_chip = { | 
 | 141 | 	.name		= "PCI-MSI", | 
 | 142 | 	.mask		= mask_msi_irq, | 
 | 143 | 	.unmask		= unmask_msi_irq, | 
 | 144 | 	.ack		= ia64_ack_msi_irq, | 
 | 145 | #ifdef CONFIG_SMP | 
 | 146 | 	.set_affinity	= ia64_set_msi_irq_affinity, | 
 | 147 | #endif | 
 | 148 | 	.retrigger	= ia64_msi_retrigger_irq, | 
| Mark Maule | fd58e55 | 2006-04-10 21:17:48 -0500 | [diff] [blame] | 149 | }; | 
| Eric W. Biederman | 3b7d192 | 2006-10-04 02:16:59 -0700 | [diff] [blame] | 150 |  | 
 | 151 |  | 
| Eric W. Biederman | f7feaca | 2007-01-28 12:56:37 -0700 | [diff] [blame] | 152 | int arch_setup_msi_irq(struct pci_dev *pdev, struct msi_desc *desc) | 
| Eric W. Biederman | 3b7d192 | 2006-10-04 02:16:59 -0700 | [diff] [blame] | 153 | { | 
 | 154 | 	if (platform_setup_msi_irq) | 
| Eric W. Biederman | f7feaca | 2007-01-28 12:56:37 -0700 | [diff] [blame] | 155 | 		return platform_setup_msi_irq(pdev, desc); | 
| Eric W. Biederman | 3b7d192 | 2006-10-04 02:16:59 -0700 | [diff] [blame] | 156 |  | 
| Eric W. Biederman | f7feaca | 2007-01-28 12:56:37 -0700 | [diff] [blame] | 157 | 	return ia64_setup_msi_irq(pdev, desc); | 
| Eric W. Biederman | 3b7d192 | 2006-10-04 02:16:59 -0700 | [diff] [blame] | 158 | } | 
 | 159 |  | 
 | 160 | void arch_teardown_msi_irq(unsigned int irq) | 
 | 161 | { | 
 | 162 | 	if (platform_teardown_msi_irq) | 
 | 163 | 		return platform_teardown_msi_irq(irq); | 
 | 164 |  | 
 | 165 | 	return ia64_teardown_msi_irq(irq); | 
 | 166 | } | 
| Fenghua Yu | 62fdd76 | 2008-10-17 12:14:13 -0700 | [diff] [blame] | 167 |  | 
 | 168 | #ifdef CONFIG_DMAR | 
 | 169 | #ifdef CONFIG_SMP | 
| Rusty Russell | 0de2652 | 2008-12-13 21:20:26 +1030 | [diff] [blame] | 170 | static void dmar_msi_set_affinity(unsigned int irq, const struct cpumask *mask) | 
| Fenghua Yu | 62fdd76 | 2008-10-17 12:14:13 -0700 | [diff] [blame] | 171 | { | 
 | 172 | 	struct irq_cfg *cfg = irq_cfg + irq; | 
 | 173 | 	struct msi_msg msg; | 
| Rusty Russell | 0de2652 | 2008-12-13 21:20:26 +1030 | [diff] [blame] | 174 | 	int cpu = cpumask_first(mask); | 
| Fenghua Yu | 62fdd76 | 2008-10-17 12:14:13 -0700 | [diff] [blame] | 175 |  | 
 | 176 | 	if (!cpu_online(cpu)) | 
 | 177 | 		return; | 
 | 178 |  | 
 | 179 | 	if (irq_prepare_move(irq, cpu)) | 
 | 180 | 		return; | 
 | 181 |  | 
 | 182 | 	dmar_msi_read(irq, &msg); | 
 | 183 |  | 
 | 184 | 	msg.data &= ~MSI_DATA_VECTOR_MASK; | 
 | 185 | 	msg.data |= MSI_DATA_VECTOR(cfg->vector); | 
 | 186 | 	msg.address_lo &= ~MSI_ADDR_DESTID_MASK; | 
 | 187 | 	msg.address_lo |= MSI_ADDR_DESTID_CPU(cpu_physical_id(cpu)); | 
 | 188 |  | 
 | 189 | 	dmar_msi_write(irq, &msg); | 
| Rusty Russell | 0de2652 | 2008-12-13 21:20:26 +1030 | [diff] [blame] | 190 | 	irq_desc[irq].affinity = *mask; | 
| Fenghua Yu | 62fdd76 | 2008-10-17 12:14:13 -0700 | [diff] [blame] | 191 | } | 
 | 192 | #endif /* CONFIG_SMP */ | 
 | 193 |  | 
 | 194 | struct irq_chip dmar_msi_type = { | 
 | 195 | 	.name = "DMAR_MSI", | 
 | 196 | 	.unmask = dmar_msi_unmask, | 
 | 197 | 	.mask = dmar_msi_mask, | 
 | 198 | 	.ack = ia64_ack_msi_irq, | 
 | 199 | #ifdef CONFIG_SMP | 
 | 200 | 	.set_affinity = dmar_msi_set_affinity, | 
 | 201 | #endif | 
 | 202 | 	.retrigger = ia64_msi_retrigger_irq, | 
 | 203 | }; | 
 | 204 |  | 
 | 205 | static int | 
 | 206 | msi_compose_msg(struct pci_dev *pdev, unsigned int irq, struct msi_msg *msg) | 
 | 207 | { | 
 | 208 | 	struct irq_cfg *cfg = irq_cfg + irq; | 
 | 209 | 	unsigned dest; | 
 | 210 | 	cpumask_t mask; | 
 | 211 |  | 
 | 212 | 	cpus_and(mask, irq_to_domain(irq), cpu_online_map); | 
 | 213 | 	dest = cpu_physical_id(first_cpu(mask)); | 
 | 214 |  | 
 | 215 | 	msg->address_hi = 0; | 
 | 216 | 	msg->address_lo = | 
 | 217 | 		MSI_ADDR_HEADER | | 
 | 218 | 		MSI_ADDR_DESTMODE_PHYS | | 
 | 219 | 		MSI_ADDR_REDIRECTION_CPU | | 
 | 220 | 		MSI_ADDR_DESTID_CPU(dest); | 
 | 221 |  | 
 | 222 | 	msg->data = | 
 | 223 | 		MSI_DATA_TRIGGER_EDGE | | 
 | 224 | 		MSI_DATA_LEVEL_ASSERT | | 
 | 225 | 		MSI_DATA_DELIVERY_FIXED | | 
 | 226 | 		MSI_DATA_VECTOR(cfg->vector); | 
 | 227 | 	return 0; | 
 | 228 | } | 
 | 229 |  | 
 | 230 | int arch_setup_dmar_msi(unsigned int irq) | 
 | 231 | { | 
 | 232 | 	int ret; | 
 | 233 | 	struct msi_msg msg; | 
 | 234 |  | 
 | 235 | 	ret = msi_compose_msg(NULL, irq, &msg); | 
 | 236 | 	if (ret < 0) | 
 | 237 | 		return ret; | 
 | 238 | 	dmar_msi_write(irq, &msg); | 
 | 239 | 	set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq, | 
 | 240 | 		"edge"); | 
 | 241 | 	return 0; | 
 | 242 | } | 
 | 243 | #endif /* CONFIG_DMAR */ | 
 | 244 |  |