blob: df85eda3add31666dd673d530c6837dc4662195a [file] [log] [blame]
Jamie Iles1b8873a2010-02-02 20:25:44 +01001#undef DEBUG
2
3/*
4 * ARM performance counter support.
5 *
6 * Copyright (C) 2009 picoChip Designs, Ltd., Jamie Iles
Will Deacon43eab872010-11-13 19:04:32 +00007 * Copyright (C) 2010 ARM Ltd., Will Deacon <will.deacon@arm.com>
Jean PIHET796d1292010-01-26 18:51:05 +01008 *
Jamie Iles1b8873a2010-02-02 20:25:44 +01009 * This code is based on the sparc64 perf event code, which is in turn based
10 * on the x86 code. Callchain code is based on the ARM OProfile backtrace
11 * code.
12 */
13#define pr_fmt(fmt) "hw perfevents: " fmt
14
Mark Rutland7325eae2011-08-23 11:59:49 +010015#include <linux/bitmap.h>
Jamie Iles1b8873a2010-02-02 20:25:44 +010016#include <linux/interrupt.h>
17#include <linux/kernel.h>
Paul Gortmakerecea4ab2011-07-22 10:58:34 -040018#include <linux/export.h>
Jamie Iles1b8873a2010-02-02 20:25:44 +010019#include <linux/perf_event.h>
Will Deacon49c006b2010-04-29 17:13:24 +010020#include <linux/platform_device.h>
Jamie Iles1b8873a2010-02-02 20:25:44 +010021#include <linux/spinlock.h>
22#include <linux/uaccess.h>
23
24#include <asm/cputype.h>
25#include <asm/irq.h>
26#include <asm/irq_regs.h>
27#include <asm/pmu.h>
28#include <asm/stacktrace.h>
29
Jamie Iles1b8873a2010-02-02 20:25:44 +010030/*
Will Deaconecf5a892011-07-19 22:43:28 +010031 * ARMv6 supports a maximum of 3 events, starting from index 0. If we add
Jamie Iles1b8873a2010-02-02 20:25:44 +010032 * another platform that supports more, we need to increase this to be the
33 * largest of all platforms.
Jean PIHET796d1292010-01-26 18:51:05 +010034 *
35 * ARMv7 supports up to 32 events:
36 * cycle counter CCNT + 31 events counters CNT0..30.
37 * Cortex-A8 has 1+4 counters, Cortex-A9 has 1+6 counters.
Jamie Iles1b8873a2010-02-02 20:25:44 +010038 */
Will Deaconecf5a892011-07-19 22:43:28 +010039#define ARMPMU_MAX_HWEVENTS 32
Jamie Iles1b8873a2010-02-02 20:25:44 +010040
Mark Rutland3fc2c832011-06-24 11:30:59 +010041static DEFINE_PER_CPU(struct perf_event * [ARMPMU_MAX_HWEVENTS], hw_events);
42static DEFINE_PER_CPU(unsigned long [BITS_TO_LONGS(ARMPMU_MAX_HWEVENTS)], used_mask);
Mark Rutland8be3f9a2011-05-17 11:20:11 +010043static DEFINE_PER_CPU(struct pmu_hw_events, cpu_hw_events);
Will Deacon181193f2010-04-30 11:32:44 +010044
Mark Rutland8a16b342011-04-28 16:27:54 +010045#define to_arm_pmu(p) (container_of(p, struct arm_pmu, pmu))
46
Jamie Iles1b8873a2010-02-02 20:25:44 +010047/* Set at runtime when we know what CPU type we are. */
Mark Rutland8be3f9a2011-05-17 11:20:11 +010048static struct arm_pmu *cpu_pmu;
Jamie Iles1b8873a2010-02-02 20:25:44 +010049
Will Deacon4295b892012-07-06 15:45:00 +010050const char *perf_pmu_name(void)
Will Deacon181193f2010-04-30 11:32:44 +010051{
Will Deacon4295b892012-07-06 15:45:00 +010052 if (!cpu_pmu)
53 return NULL;
Will Deacon181193f2010-04-30 11:32:44 +010054
Will Deacon4295b892012-07-06 15:45:00 +010055 return cpu_pmu->pmu.name;
Will Deacon181193f2010-04-30 11:32:44 +010056}
Will Deacon4295b892012-07-06 15:45:00 +010057EXPORT_SYMBOL_GPL(perf_pmu_name);
Will Deacon181193f2010-04-30 11:32:44 +010058
Will Deaconfeb45d02011-11-14 10:33:05 +000059int perf_num_counters(void)
Will Deacon929f5192010-04-30 11:34:26 +010060{
61 int max_events = 0;
62
Mark Rutland8be3f9a2011-05-17 11:20:11 +010063 if (cpu_pmu != NULL)
64 max_events = cpu_pmu->num_events;
Will Deacon929f5192010-04-30 11:34:26 +010065
66 return max_events;
67}
Matt Fleming3bf101b2010-09-27 20:22:24 +010068EXPORT_SYMBOL_GPL(perf_num_counters);
69
Jamie Iles1b8873a2010-02-02 20:25:44 +010070#define HW_OP_UNSUPPORTED 0xFFFF
71
72#define C(_x) \
73 PERF_COUNT_HW_CACHE_##_x
74
75#define CACHE_OP_UNSUPPORTED 0xFFFF
76
Jamie Iles1b8873a2010-02-02 20:25:44 +010077static int
Mark Rutlande1f431b2011-04-28 15:47:10 +010078armpmu_map_cache_event(const unsigned (*cache_map)
79 [PERF_COUNT_HW_CACHE_MAX]
80 [PERF_COUNT_HW_CACHE_OP_MAX]
81 [PERF_COUNT_HW_CACHE_RESULT_MAX],
82 u64 config)
Jamie Iles1b8873a2010-02-02 20:25:44 +010083{
84 unsigned int cache_type, cache_op, cache_result, ret;
85
86 cache_type = (config >> 0) & 0xff;
87 if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
88 return -EINVAL;
89
90 cache_op = (config >> 8) & 0xff;
91 if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
92 return -EINVAL;
93
94 cache_result = (config >> 16) & 0xff;
95 if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
96 return -EINVAL;
97
Mark Rutlande1f431b2011-04-28 15:47:10 +010098 ret = (int)(*cache_map)[cache_type][cache_op][cache_result];
Jamie Iles1b8873a2010-02-02 20:25:44 +010099
100 if (ret == CACHE_OP_UNSUPPORTED)
101 return -ENOENT;
102
103 return ret;
104}
105
106static int
Mark Rutlande1f431b2011-04-28 15:47:10 +0100107armpmu_map_event(const unsigned (*event_map)[PERF_COUNT_HW_MAX], u64 config)
Will Deacon84fee972010-11-13 17:13:56 +0000108{
Mark Rutlande1f431b2011-04-28 15:47:10 +0100109 int mapping = (*event_map)[config];
110 return mapping == HW_OP_UNSUPPORTED ? -ENOENT : mapping;
Will Deacon84fee972010-11-13 17:13:56 +0000111}
112
113static int
Mark Rutlande1f431b2011-04-28 15:47:10 +0100114armpmu_map_raw_event(u32 raw_event_mask, u64 config)
Will Deacon84fee972010-11-13 17:13:56 +0000115{
Mark Rutlande1f431b2011-04-28 15:47:10 +0100116 return (int)(config & raw_event_mask);
117}
118
119static int map_cpu_event(struct perf_event *event,
120 const unsigned (*event_map)[PERF_COUNT_HW_MAX],
121 const unsigned (*cache_map)
122 [PERF_COUNT_HW_CACHE_MAX]
123 [PERF_COUNT_HW_CACHE_OP_MAX]
124 [PERF_COUNT_HW_CACHE_RESULT_MAX],
125 u32 raw_event_mask)
126{
127 u64 config = event->attr.config;
128
129 switch (event->attr.type) {
130 case PERF_TYPE_HARDWARE:
131 return armpmu_map_event(event_map, config);
132 case PERF_TYPE_HW_CACHE:
133 return armpmu_map_cache_event(cache_map, config);
134 case PERF_TYPE_RAW:
135 return armpmu_map_raw_event(raw_event_mask, config);
136 }
137
138 return -ENOENT;
Will Deacon84fee972010-11-13 17:13:56 +0000139}
140
Mark Rutland0ce47082011-05-19 10:07:57 +0100141int
Jamie Iles1b8873a2010-02-02 20:25:44 +0100142armpmu_event_set_period(struct perf_event *event,
143 struct hw_perf_event *hwc,
144 int idx)
145{
Mark Rutland8a16b342011-04-28 16:27:54 +0100146 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Peter Zijlstrae7850592010-05-21 14:43:08 +0200147 s64 left = local64_read(&hwc->period_left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100148 s64 period = hwc->sample_period;
149 int ret = 0;
150
151 if (unlikely(left <= -period)) {
152 left = period;
Peter Zijlstrae7850592010-05-21 14:43:08 +0200153 local64_set(&hwc->period_left, left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100154 hwc->last_period = period;
155 ret = 1;
156 }
157
158 if (unlikely(left <= 0)) {
159 left += period;
Peter Zijlstrae7850592010-05-21 14:43:08 +0200160 local64_set(&hwc->period_left, left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100161 hwc->last_period = period;
162 ret = 1;
163 }
164
165 if (left > (s64)armpmu->max_period)
166 left = armpmu->max_period;
167
Peter Zijlstrae7850592010-05-21 14:43:08 +0200168 local64_set(&hwc->prev_count, (u64)-left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100169
170 armpmu->write_counter(idx, (u64)(-left) & 0xffffffff);
171
172 perf_event_update_userpage(event);
173
174 return ret;
175}
176
Mark Rutland0ce47082011-05-19 10:07:57 +0100177u64
Jamie Iles1b8873a2010-02-02 20:25:44 +0100178armpmu_event_update(struct perf_event *event,
179 struct hw_perf_event *hwc,
Will Deacon57273472012-03-06 17:33:17 +0100180 int idx)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100181{
Mark Rutland8a16b342011-04-28 16:27:54 +0100182 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Will Deacona7378232011-03-25 17:12:37 +0100183 u64 delta, prev_raw_count, new_raw_count;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100184
185again:
Peter Zijlstrae7850592010-05-21 14:43:08 +0200186 prev_raw_count = local64_read(&hwc->prev_count);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100187 new_raw_count = armpmu->read_counter(idx);
188
Peter Zijlstrae7850592010-05-21 14:43:08 +0200189 if (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
Jamie Iles1b8873a2010-02-02 20:25:44 +0100190 new_raw_count) != prev_raw_count)
191 goto again;
192
Will Deacon57273472012-03-06 17:33:17 +0100193 delta = (new_raw_count - prev_raw_count) & armpmu->max_period;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100194
Peter Zijlstrae7850592010-05-21 14:43:08 +0200195 local64_add(delta, &event->count);
196 local64_sub(delta, &hwc->period_left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100197
198 return new_raw_count;
199}
200
201static void
Jamie Iles1b8873a2010-02-02 20:25:44 +0100202armpmu_read(struct perf_event *event)
203{
204 struct hw_perf_event *hwc = &event->hw;
205
206 /* Don't read disabled counters! */
207 if (hwc->idx < 0)
208 return;
209
Will Deacon57273472012-03-06 17:33:17 +0100210 armpmu_event_update(event, hwc, hwc->idx);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100211}
212
213static void
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200214armpmu_stop(struct perf_event *event, int flags)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100215{
Mark Rutland8a16b342011-04-28 16:27:54 +0100216 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100217 struct hw_perf_event *hwc = &event->hw;
218
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200219 /*
220 * ARM pmu always has to update the counter, so ignore
221 * PERF_EF_UPDATE, see comments in armpmu_start().
222 */
223 if (!(hwc->state & PERF_HES_STOPPED)) {
224 armpmu->disable(hwc, hwc->idx);
225 barrier(); /* why? */
Will Deacon57273472012-03-06 17:33:17 +0100226 armpmu_event_update(event, hwc, hwc->idx);
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200227 hwc->state |= PERF_HES_STOPPED | PERF_HES_UPTODATE;
228 }
229}
230
231static void
232armpmu_start(struct perf_event *event, int flags)
233{
Mark Rutland8a16b342011-04-28 16:27:54 +0100234 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200235 struct hw_perf_event *hwc = &event->hw;
236
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200237 /*
238 * ARM pmu always has to reprogram the period, so ignore
239 * PERF_EF_RELOAD, see the comment below.
240 */
241 if (flags & PERF_EF_RELOAD)
242 WARN_ON_ONCE(!(hwc->state & PERF_HES_UPTODATE));
243
244 hwc->state = 0;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100245 /*
246 * Set the period again. Some counters can't be stopped, so when we
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200247 * were stopped we simply disabled the IRQ source and the counter
Jamie Iles1b8873a2010-02-02 20:25:44 +0100248 * may have been left counting. If we don't do this step then we may
249 * get an interrupt too soon or *way* too late if the overflow has
250 * happened since disabling.
251 */
252 armpmu_event_set_period(event, hwc, hwc->idx);
253 armpmu->enable(hwc, hwc->idx);
254}
255
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200256static void
257armpmu_del(struct perf_event *event, int flags)
258{
Mark Rutland8a16b342011-04-28 16:27:54 +0100259 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100260 struct pmu_hw_events *hw_events = armpmu->get_hw_events();
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200261 struct hw_perf_event *hwc = &event->hw;
262 int idx = hwc->idx;
263
264 WARN_ON(idx < 0);
265
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200266 armpmu_stop(event, PERF_EF_UPDATE);
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100267 hw_events->events[idx] = NULL;
268 clear_bit(idx, hw_events->used_mask);
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200269
270 perf_event_update_userpage(event);
271}
272
Jamie Iles1b8873a2010-02-02 20:25:44 +0100273static int
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200274armpmu_add(struct perf_event *event, int flags)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100275{
Mark Rutland8a16b342011-04-28 16:27:54 +0100276 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100277 struct pmu_hw_events *hw_events = armpmu->get_hw_events();
Jamie Iles1b8873a2010-02-02 20:25:44 +0100278 struct hw_perf_event *hwc = &event->hw;
279 int idx;
280 int err = 0;
281
Peter Zijlstra33696fc2010-06-14 08:49:00 +0200282 perf_pmu_disable(event->pmu);
Peter Zijlstra24cd7f52010-06-11 17:32:03 +0200283
Jamie Iles1b8873a2010-02-02 20:25:44 +0100284 /* If we don't have a space for the counter then finish early. */
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100285 idx = armpmu->get_event_idx(hw_events, hwc);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100286 if (idx < 0) {
287 err = idx;
288 goto out;
289 }
290
291 /*
292 * If there is an event in the counter we are going to use then make
293 * sure it is disabled.
294 */
295 event->hw.idx = idx;
296 armpmu->disable(hwc, idx);
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100297 hw_events->events[idx] = event;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100298
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200299 hwc->state = PERF_HES_STOPPED | PERF_HES_UPTODATE;
300 if (flags & PERF_EF_START)
301 armpmu_start(event, PERF_EF_RELOAD);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100302
303 /* Propagate our changes to the userspace mapping. */
304 perf_event_update_userpage(event);
305
306out:
Peter Zijlstra33696fc2010-06-14 08:49:00 +0200307 perf_pmu_enable(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100308 return err;
309}
310
Jamie Iles1b8873a2010-02-02 20:25:44 +0100311static int
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100312validate_event(struct pmu_hw_events *hw_events,
Jamie Iles1b8873a2010-02-02 20:25:44 +0100313 struct perf_event *event)
314{
Mark Rutland8a16b342011-04-28 16:27:54 +0100315 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100316 struct hw_perf_event fake_event = event->hw;
Mark Rutland7b9f72c2011-04-27 16:22:21 +0100317 struct pmu *leader_pmu = event->group_leader->pmu;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100318
Mark Rutland7b9f72c2011-04-27 16:22:21 +0100319 if (event->pmu != leader_pmu || event->state <= PERF_EVENT_STATE_OFF)
Will Deacon65b47112010-09-02 09:32:08 +0100320 return 1;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100321
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100322 return armpmu->get_event_idx(hw_events, &fake_event) >= 0;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100323}
324
325static int
326validate_group(struct perf_event *event)
327{
328 struct perf_event *sibling, *leader = event->group_leader;
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100329 struct pmu_hw_events fake_pmu;
Will Deaconbce34d12011-11-17 15:05:14 +0000330 DECLARE_BITMAP(fake_used_mask, ARMPMU_MAX_HWEVENTS);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100331
Will Deaconbce34d12011-11-17 15:05:14 +0000332 /*
333 * Initialise the fake PMU. We only need to populate the
334 * used_mask for the purposes of validation.
335 */
336 memset(fake_used_mask, 0, sizeof(fake_used_mask));
337 fake_pmu.used_mask = fake_used_mask;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100338
339 if (!validate_event(&fake_pmu, leader))
Peter Zijlstraaa2bc1a2011-11-09 17:56:37 +0100340 return -EINVAL;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100341
342 list_for_each_entry(sibling, &leader->sibling_list, group_entry) {
343 if (!validate_event(&fake_pmu, sibling))
Peter Zijlstraaa2bc1a2011-11-09 17:56:37 +0100344 return -EINVAL;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100345 }
346
347 if (!validate_event(&fake_pmu, event))
Peter Zijlstraaa2bc1a2011-11-09 17:56:37 +0100348 return -EINVAL;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100349
350 return 0;
351}
352
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530353static irqreturn_t armpmu_platform_irq(int irq, void *dev)
354{
Mark Rutland8a16b342011-04-28 16:27:54 +0100355 struct arm_pmu *armpmu = (struct arm_pmu *) dev;
Mark Rutlanda9356a02011-05-04 09:23:15 +0100356 struct platform_device *plat_device = armpmu->plat_device;
357 struct arm_pmu_platdata *plat = dev_get_platdata(&plat_device->dev);
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530358
359 return plat->handle_irq(irq, dev, armpmu->handle_irq);
360}
361
Will Deacon0b390e22011-07-27 15:18:59 +0100362static void
Mark Rutland8a16b342011-04-28 16:27:54 +0100363armpmu_release_hardware(struct arm_pmu *armpmu)
Will Deacon0b390e22011-07-27 15:18:59 +0100364{
365 int i, irq, irqs;
Mark Rutlanda9356a02011-05-04 09:23:15 +0100366 struct platform_device *pmu_device = armpmu->plat_device;
Ming Leie0516a62011-03-02 15:00:08 +0800367 struct arm_pmu_platdata *plat =
368 dev_get_platdata(&pmu_device->dev);
Will Deacon0b390e22011-07-27 15:18:59 +0100369
370 irqs = min(pmu_device->num_resources, num_possible_cpus());
371
372 for (i = 0; i < irqs; ++i) {
373 if (!cpumask_test_and_clear_cpu(i, &armpmu->active_irqs))
374 continue;
375 irq = platform_get_irq(pmu_device, i);
Ming Leie0516a62011-03-02 15:00:08 +0800376 if (irq >= 0) {
377 if (plat && plat->disable_irq)
378 plat->disable_irq(irq);
Mark Rutland8a16b342011-04-28 16:27:54 +0100379 free_irq(irq, armpmu);
Ming Leie0516a62011-03-02 15:00:08 +0800380 }
Will Deacon0b390e22011-07-27 15:18:59 +0100381 }
382
Mark Rutland7ae18a52011-06-06 10:37:50 +0100383 release_pmu(armpmu->type);
Will Deacon0b390e22011-07-27 15:18:59 +0100384}
385
Jamie Iles1b8873a2010-02-02 20:25:44 +0100386static int
Mark Rutland8a16b342011-04-28 16:27:54 +0100387armpmu_reserve_hardware(struct arm_pmu *armpmu)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100388{
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530389 struct arm_pmu_platdata *plat;
390 irq_handler_t handle_irq;
Will Deaconb0e89592011-07-26 22:10:28 +0100391 int i, err, irq, irqs;
Mark Rutlanda9356a02011-05-04 09:23:15 +0100392 struct platform_device *pmu_device = armpmu->plat_device;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100393
Will Deacone5a21322011-11-22 18:01:46 +0000394 if (!pmu_device)
395 return -ENODEV;
396
Mark Rutland7ae18a52011-06-06 10:37:50 +0100397 err = reserve_pmu(armpmu->type);
Will Deaconb0e89592011-07-26 22:10:28 +0100398 if (err) {
Jamie Iles1b8873a2010-02-02 20:25:44 +0100399 pr_warning("unable to reserve pmu\n");
Will Deaconb0e89592011-07-26 22:10:28 +0100400 return err;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100401 }
402
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530403 plat = dev_get_platdata(&pmu_device->dev);
404 if (plat && plat->handle_irq)
405 handle_irq = armpmu_platform_irq;
406 else
407 handle_irq = armpmu->handle_irq;
408
Will Deacon0b390e22011-07-27 15:18:59 +0100409 irqs = min(pmu_device->num_resources, num_possible_cpus());
Will Deaconb0e89592011-07-26 22:10:28 +0100410 if (irqs < 1) {
Jamie Iles1b8873a2010-02-02 20:25:44 +0100411 pr_err("no irqs for PMUs defined\n");
412 return -ENODEV;
413 }
414
Will Deaconb0e89592011-07-26 22:10:28 +0100415 for (i = 0; i < irqs; ++i) {
Will Deacon0b390e22011-07-27 15:18:59 +0100416 err = 0;
Will Deacon49c006b2010-04-29 17:13:24 +0100417 irq = platform_get_irq(pmu_device, i);
418 if (irq < 0)
419 continue;
420
Will Deaconb0e89592011-07-26 22:10:28 +0100421 /*
422 * If we have a single PMU interrupt that we can't shift,
423 * assume that we're running on a uniprocessor machine and
Will Deacon0b390e22011-07-27 15:18:59 +0100424 * continue. Otherwise, continue without this interrupt.
Will Deaconb0e89592011-07-26 22:10:28 +0100425 */
Will Deacon0b390e22011-07-27 15:18:59 +0100426 if (irq_set_affinity(irq, cpumask_of(i)) && irqs > 1) {
427 pr_warning("unable to set irq affinity (irq=%d, cpu=%u)\n",
428 irq, i);
429 continue;
Will Deaconb0e89592011-07-26 22:10:28 +0100430 }
431
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530432 err = request_irq(irq, handle_irq,
Will Deaconddee87f2010-02-25 15:04:14 +0100433 IRQF_DISABLED | IRQF_NOBALANCING,
Mark Rutland8a16b342011-04-28 16:27:54 +0100434 "arm-pmu", armpmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100435 if (err) {
Will Deaconb0e89592011-07-26 22:10:28 +0100436 pr_err("unable to request IRQ%d for ARM PMU counters\n",
437 irq);
Mark Rutland8a16b342011-04-28 16:27:54 +0100438 armpmu_release_hardware(armpmu);
Will Deacon0b390e22011-07-27 15:18:59 +0100439 return err;
Ming Leie0516a62011-03-02 15:00:08 +0800440 } else if (plat && plat->enable_irq)
441 plat->enable_irq(irq);
Will Deacon0b390e22011-07-27 15:18:59 +0100442
443 cpumask_set_cpu(i, &armpmu->active_irqs);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100444 }
445
Will Deacon0b390e22011-07-27 15:18:59 +0100446 return 0;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100447}
448
Jamie Iles1b8873a2010-02-02 20:25:44 +0100449static void
450hw_perf_event_destroy(struct perf_event *event)
451{
Mark Rutland8a16b342011-04-28 16:27:54 +0100452 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Mark Rutland03b78982011-04-27 11:20:11 +0100453 atomic_t *active_events = &armpmu->active_events;
454 struct mutex *pmu_reserve_mutex = &armpmu->reserve_mutex;
455
456 if (atomic_dec_and_mutex_lock(active_events, pmu_reserve_mutex)) {
Mark Rutland8a16b342011-04-28 16:27:54 +0100457 armpmu_release_hardware(armpmu);
Mark Rutland03b78982011-04-27 11:20:11 +0100458 mutex_unlock(pmu_reserve_mutex);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100459 }
460}
461
462static int
Will Deacon05d22fd2011-07-19 11:57:30 +0100463event_requires_mode_exclusion(struct perf_event_attr *attr)
464{
465 return attr->exclude_idle || attr->exclude_user ||
466 attr->exclude_kernel || attr->exclude_hv;
467}
468
469static int
Jamie Iles1b8873a2010-02-02 20:25:44 +0100470__hw_perf_event_init(struct perf_event *event)
471{
Mark Rutland8a16b342011-04-28 16:27:54 +0100472 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100473 struct hw_perf_event *hwc = &event->hw;
474 int mapping, err;
475
Mark Rutlande1f431b2011-04-28 15:47:10 +0100476 mapping = armpmu->map_event(event);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100477
478 if (mapping < 0) {
479 pr_debug("event %x:%llx not supported\n", event->attr.type,
480 event->attr.config);
481 return mapping;
482 }
483
484 /*
Will Deacon05d22fd2011-07-19 11:57:30 +0100485 * We don't assign an index until we actually place the event onto
486 * hardware. Use -1 to signify that we haven't decided where to put it
487 * yet. For SMP systems, each core has it's own PMU so we can't do any
488 * clever allocation or constraints checking at this point.
Jamie Iles1b8873a2010-02-02 20:25:44 +0100489 */
Will Deacon05d22fd2011-07-19 11:57:30 +0100490 hwc->idx = -1;
491 hwc->config_base = 0;
492 hwc->config = 0;
493 hwc->event_base = 0;
494
495 /*
496 * Check whether we need to exclude the counter from certain modes.
497 */
498 if ((!armpmu->set_event_filter ||
499 armpmu->set_event_filter(hwc, &event->attr)) &&
500 event_requires_mode_exclusion(&event->attr)) {
Jamie Iles1b8873a2010-02-02 20:25:44 +0100501 pr_debug("ARM performance counters do not support "
502 "mode exclusion\n");
503 return -EPERM;
504 }
505
506 /*
Will Deacon05d22fd2011-07-19 11:57:30 +0100507 * Store the event encoding into the config_base field.
Jamie Iles1b8873a2010-02-02 20:25:44 +0100508 */
Will Deacon05d22fd2011-07-19 11:57:30 +0100509 hwc->config_base |= (unsigned long)mapping;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100510
511 if (!hwc->sample_period) {
Will Deacon57273472012-03-06 17:33:17 +0100512 /*
513 * For non-sampling runs, limit the sample_period to half
514 * of the counter width. That way, the new counter value
515 * is far less likely to overtake the previous one unless
516 * you have some serious IRQ latency issues.
517 */
518 hwc->sample_period = armpmu->max_period >> 1;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100519 hwc->last_period = hwc->sample_period;
Peter Zijlstrae7850592010-05-21 14:43:08 +0200520 local64_set(&hwc->period_left, hwc->sample_period);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100521 }
522
523 err = 0;
524 if (event->group_leader != event) {
525 err = validate_group(event);
526 if (err)
527 return -EINVAL;
528 }
529
530 return err;
531}
532
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200533static int armpmu_event_init(struct perf_event *event)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100534{
Mark Rutland8a16b342011-04-28 16:27:54 +0100535 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100536 int err = 0;
Mark Rutland03b78982011-04-27 11:20:11 +0100537 atomic_t *active_events = &armpmu->active_events;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100538
Stephane Eranian2481c5f2012-02-09 23:20:59 +0100539 /* does not support taken branch sampling */
540 if (has_branch_stack(event))
541 return -EOPNOTSUPP;
542
Mark Rutlande1f431b2011-04-28 15:47:10 +0100543 if (armpmu->map_event(event) == -ENOENT)
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200544 return -ENOENT;
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200545
Jamie Iles1b8873a2010-02-02 20:25:44 +0100546 event->destroy = hw_perf_event_destroy;
547
Mark Rutland03b78982011-04-27 11:20:11 +0100548 if (!atomic_inc_not_zero(active_events)) {
549 mutex_lock(&armpmu->reserve_mutex);
550 if (atomic_read(active_events) == 0)
Mark Rutland8a16b342011-04-28 16:27:54 +0100551 err = armpmu_reserve_hardware(armpmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100552
553 if (!err)
Mark Rutland03b78982011-04-27 11:20:11 +0100554 atomic_inc(active_events);
555 mutex_unlock(&armpmu->reserve_mutex);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100556 }
557
558 if (err)
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200559 return err;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100560
561 err = __hw_perf_event_init(event);
562 if (err)
563 hw_perf_event_destroy(event);
564
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200565 return err;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100566}
567
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200568static void armpmu_enable(struct pmu *pmu)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100569{
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100570 struct arm_pmu *armpmu = to_arm_pmu(pmu);
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100571 struct pmu_hw_events *hw_events = armpmu->get_hw_events();
Mark Rutland7325eae2011-08-23 11:59:49 +0100572 int enabled = bitmap_weight(hw_events->used_mask, armpmu->num_events);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100573
Will Deaconf4f38432011-07-01 14:38:12 +0100574 if (enabled)
575 armpmu->start();
Jamie Iles1b8873a2010-02-02 20:25:44 +0100576}
577
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200578static void armpmu_disable(struct pmu *pmu)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100579{
Mark Rutland8a16b342011-04-28 16:27:54 +0100580 struct arm_pmu *armpmu = to_arm_pmu(pmu);
Mark Rutland48957152011-04-27 10:31:51 +0100581 armpmu->stop();
Jamie Iles1b8873a2010-02-02 20:25:44 +0100582}
583
Mark Rutland03b78982011-04-27 11:20:11 +0100584static void __init armpmu_init(struct arm_pmu *armpmu)
585{
586 atomic_set(&armpmu->active_events, 0);
587 mutex_init(&armpmu->reserve_mutex);
Mark Rutland8a16b342011-04-28 16:27:54 +0100588
589 armpmu->pmu = (struct pmu) {
590 .pmu_enable = armpmu_enable,
591 .pmu_disable = armpmu_disable,
592 .event_init = armpmu_event_init,
593 .add = armpmu_add,
594 .del = armpmu_del,
595 .start = armpmu_start,
596 .stop = armpmu_stop,
597 .read = armpmu_read,
598 };
599}
600
Mark Rutland0ce47082011-05-19 10:07:57 +0100601int __init armpmu_register(struct arm_pmu *armpmu, char *name, int type)
Mark Rutland8a16b342011-04-28 16:27:54 +0100602{
603 armpmu_init(armpmu);
604 return perf_pmu_register(&armpmu->pmu, name, type);
Mark Rutland03b78982011-04-27 11:20:11 +0100605}
606
Will Deacon43eab872010-11-13 19:04:32 +0000607/* Include the PMU-specific implementations. */
608#include "perf_event_xscale.c"
609#include "perf_event_v6.c"
610#include "perf_event_v7.c"
Will Deacon49e6a322010-04-30 11:33:33 +0100611
Will Deacon574b69c2011-03-25 13:13:34 +0100612/*
613 * Ensure the PMU has sane values out of reset.
614 * This requires SMP to be available, so exists as a separate initcall.
615 */
616static int __init
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100617cpu_pmu_reset(void)
Will Deacon574b69c2011-03-25 13:13:34 +0100618{
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100619 if (cpu_pmu && cpu_pmu->reset)
620 return on_each_cpu(cpu_pmu->reset, NULL, 1);
Will Deacon574b69c2011-03-25 13:13:34 +0100621 return 0;
622}
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100623arch_initcall(cpu_pmu_reset);
Will Deacon574b69c2011-03-25 13:13:34 +0100624
Will Deaconb0e89592011-07-26 22:10:28 +0100625/*
626 * PMU platform driver and devicetree bindings.
627 */
628static struct of_device_id armpmu_of_device_ids[] = {
629 {.compatible = "arm,cortex-a9-pmu"},
630 {.compatible = "arm,cortex-a8-pmu"},
631 {.compatible = "arm,arm1136-pmu"},
632 {.compatible = "arm,arm1176-pmu"},
633 {},
634};
635
636static struct platform_device_id armpmu_plat_device_ids[] = {
637 {.name = "arm-pmu"},
638 {},
639};
640
641static int __devinit armpmu_device_probe(struct platform_device *pdev)
642{
Will Deacon6bd05402011-12-02 18:16:01 +0100643 if (!cpu_pmu)
644 return -ENODEV;
645
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100646 cpu_pmu->plat_device = pdev;
Will Deaconb0e89592011-07-26 22:10:28 +0100647 return 0;
648}
649
650static struct platform_driver armpmu_driver = {
651 .driver = {
652 .name = "arm-pmu",
653 .of_match_table = armpmu_of_device_ids,
654 },
655 .probe = armpmu_device_probe,
656 .id_table = armpmu_plat_device_ids,
657};
658
659static int __init register_pmu_driver(void)
660{
661 return platform_driver_register(&armpmu_driver);
662}
663device_initcall(register_pmu_driver);
664
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100665static struct pmu_hw_events *armpmu_get_cpu_events(void)
Mark Rutland92f701e2011-05-04 09:23:51 +0100666{
667 return &__get_cpu_var(cpu_hw_events);
668}
669
670static void __init cpu_pmu_init(struct arm_pmu *armpmu)
671{
Mark Rutland0f78d2d2011-04-28 10:17:04 +0100672 int cpu;
673 for_each_possible_cpu(cpu) {
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100674 struct pmu_hw_events *events = &per_cpu(cpu_hw_events, cpu);
Mark Rutland3fc2c832011-06-24 11:30:59 +0100675 events->events = per_cpu(hw_events, cpu);
676 events->used_mask = per_cpu(used_mask, cpu);
Mark Rutland0f78d2d2011-04-28 10:17:04 +0100677 raw_spin_lock_init(&events->pmu_lock);
678 }
Mark Rutland92f701e2011-05-04 09:23:51 +0100679 armpmu->get_hw_events = armpmu_get_cpu_events;
Mark Rutland7ae18a52011-06-06 10:37:50 +0100680 armpmu->type = ARM_PMU_DEVICE_CPU;
Mark Rutland92f701e2011-05-04 09:23:51 +0100681}
682
Will Deaconb0e89592011-07-26 22:10:28 +0100683/*
Lorenzo Pieralisia0feb6d2012-03-06 17:37:45 +0100684 * PMU hardware loses all context when a CPU goes offline.
685 * When a CPU is hotplugged back in, since some hardware registers are
686 * UNKNOWN at reset, the PMU must be explicitly reset to avoid reading
687 * junk values out of them.
688 */
689static int __cpuinit pmu_cpu_notify(struct notifier_block *b,
690 unsigned long action, void *hcpu)
691{
692 if ((action & ~CPU_TASKS_FROZEN) != CPU_STARTING)
693 return NOTIFY_DONE;
694
695 if (cpu_pmu && cpu_pmu->reset)
696 cpu_pmu->reset(NULL);
697
698 return NOTIFY_OK;
699}
700
701static struct notifier_block __cpuinitdata pmu_cpu_notifier = {
702 .notifier_call = pmu_cpu_notify,
703};
704
705/*
Will Deaconb0e89592011-07-26 22:10:28 +0100706 * CPU PMU identification and registration.
707 */
Jamie Iles1b8873a2010-02-02 20:25:44 +0100708static int __init
709init_hw_perf_events(void)
710{
711 unsigned long cpuid = read_cpuid_id();
712 unsigned long implementor = (cpuid & 0xFF000000) >> 24;
713 unsigned long part_number = (cpuid & 0xFFF0);
714
Will Deacon49e6a322010-04-30 11:33:33 +0100715 /* ARM Ltd CPUs. */
Jamie Iles1b8873a2010-02-02 20:25:44 +0100716 if (0x41 == implementor) {
717 switch (part_number) {
718 case 0xB360: /* ARM1136 */
719 case 0xB560: /* ARM1156 */
720 case 0xB760: /* ARM1176 */
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100721 cpu_pmu = armv6pmu_init();
Jamie Iles1b8873a2010-02-02 20:25:44 +0100722 break;
723 case 0xB020: /* ARM11mpcore */
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100724 cpu_pmu = armv6mpcore_pmu_init();
Jamie Iles1b8873a2010-02-02 20:25:44 +0100725 break;
Jean PIHET796d1292010-01-26 18:51:05 +0100726 case 0xC080: /* Cortex-A8 */
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100727 cpu_pmu = armv7_a8_pmu_init();
Jean PIHET796d1292010-01-26 18:51:05 +0100728 break;
729 case 0xC090: /* Cortex-A9 */
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100730 cpu_pmu = armv7_a9_pmu_init();
Jean PIHET796d1292010-01-26 18:51:05 +0100731 break;
Will Deacon0c205cb2011-06-03 17:40:15 +0100732 case 0xC050: /* Cortex-A5 */
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100733 cpu_pmu = armv7_a5_pmu_init();
Will Deacon0c205cb2011-06-03 17:40:15 +0100734 break;
Will Deacon14abd032011-01-19 14:24:38 +0000735 case 0xC0F0: /* Cortex-A15 */
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100736 cpu_pmu = armv7_a15_pmu_init();
Will Deacon14abd032011-01-19 14:24:38 +0000737 break;
Will Deacond33c88c2012-02-03 14:46:01 +0100738 case 0xC070: /* Cortex-A7 */
739 cpu_pmu = armv7_a7_pmu_init();
740 break;
Will Deacon49e6a322010-04-30 11:33:33 +0100741 }
742 /* Intel CPUs [xscale]. */
743 } else if (0x69 == implementor) {
744 part_number = (cpuid >> 13) & 0x7;
745 switch (part_number) {
746 case 1:
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100747 cpu_pmu = xscale1pmu_init();
Will Deacon49e6a322010-04-30 11:33:33 +0100748 break;
749 case 2:
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100750 cpu_pmu = xscale2pmu_init();
Will Deacon49e6a322010-04-30 11:33:33 +0100751 break;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100752 }
753 }
754
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100755 if (cpu_pmu) {
Jean PIHET796d1292010-01-26 18:51:05 +0100756 pr_info("enabled with %s PMU driver, %d counters available\n",
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100757 cpu_pmu->name, cpu_pmu->num_events);
758 cpu_pmu_init(cpu_pmu);
Lorenzo Pieralisia0feb6d2012-03-06 17:37:45 +0100759 register_cpu_notifier(&pmu_cpu_notifier);
Will Deacon4295b892012-07-06 15:45:00 +0100760 armpmu_register(cpu_pmu, cpu_pmu->name, PERF_TYPE_RAW);
Will Deacon49e6a322010-04-30 11:33:33 +0100761 } else {
762 pr_info("no hardware support available\n");
Will Deacon49e6a322010-04-30 11:33:33 +0100763 }
Jamie Iles1b8873a2010-02-02 20:25:44 +0100764
765 return 0;
766}
Peter Zijlstra004417a2010-11-25 18:38:29 +0100767early_initcall(init_hw_perf_events);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100768
769/*
770 * Callchain handling code.
771 */
Jamie Iles1b8873a2010-02-02 20:25:44 +0100772
773/*
774 * The registers we're interested in are at the end of the variable
775 * length saved register structure. The fp points at the end of this
776 * structure so the address of this struct is:
777 * (struct frame_tail *)(xxx->fp)-1
778 *
779 * This code has been adapted from the ARM OProfile support.
780 */
781struct frame_tail {
Will Deacon4d6b7a72010-11-30 18:15:53 +0100782 struct frame_tail __user *fp;
783 unsigned long sp;
784 unsigned long lr;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100785} __attribute__((packed));
786
787/*
788 * Get the return address for a single stackframe and return a pointer to the
789 * next frame tail.
790 */
Will Deacon4d6b7a72010-11-30 18:15:53 +0100791static struct frame_tail __user *
792user_backtrace(struct frame_tail __user *tail,
Jamie Iles1b8873a2010-02-02 20:25:44 +0100793 struct perf_callchain_entry *entry)
794{
795 struct frame_tail buftail;
796
797 /* Also check accessibility of one struct frame_tail beyond */
798 if (!access_ok(VERIFY_READ, tail, sizeof(buftail)))
799 return NULL;
800 if (__copy_from_user_inatomic(&buftail, tail, sizeof(buftail)))
801 return NULL;
802
Frederic Weisbecker70791ce2010-06-29 19:34:05 +0200803 perf_callchain_store(entry, buftail.lr);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100804
805 /*
806 * Frame pointers should strictly progress back up the stack
807 * (towards higher addresses).
808 */
Rabin Vincentcb061992011-02-09 11:35:12 +0100809 if (tail + 1 >= buftail.fp)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100810 return NULL;
811
812 return buftail.fp - 1;
813}
814
Frederic Weisbecker56962b42010-06-30 23:03:51 +0200815void
816perf_callchain_user(struct perf_callchain_entry *entry, struct pt_regs *regs)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100817{
Will Deacon4d6b7a72010-11-30 18:15:53 +0100818 struct frame_tail __user *tail;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100819
Jamie Iles1b8873a2010-02-02 20:25:44 +0100820
Will Deacon4d6b7a72010-11-30 18:15:53 +0100821 tail = (struct frame_tail __user *)regs->ARM_fp - 1;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100822
Sonny Rao860ad782011-04-18 22:12:59 +0100823 while ((entry->nr < PERF_MAX_STACK_DEPTH) &&
824 tail && !((unsigned long)tail & 0x3))
Jamie Iles1b8873a2010-02-02 20:25:44 +0100825 tail = user_backtrace(tail, entry);
826}
827
828/*
829 * Gets called by walk_stackframe() for every stackframe. This will be called
830 * whist unwinding the stackframe and is like a subroutine return so we use
831 * the PC.
832 */
833static int
834callchain_trace(struct stackframe *fr,
835 void *data)
836{
837 struct perf_callchain_entry *entry = data;
Frederic Weisbecker70791ce2010-06-29 19:34:05 +0200838 perf_callchain_store(entry, fr->pc);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100839 return 0;
840}
841
Frederic Weisbecker56962b42010-06-30 23:03:51 +0200842void
843perf_callchain_kernel(struct perf_callchain_entry *entry, struct pt_regs *regs)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100844{
845 struct stackframe fr;
846
Jamie Iles1b8873a2010-02-02 20:25:44 +0100847 fr.fp = regs->ARM_fp;
848 fr.sp = regs->ARM_sp;
849 fr.lr = regs->ARM_lr;
850 fr.pc = regs->ARM_pc;
851 walk_stackframe(&fr, callchain_trace, entry);
852}