| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2 |  * This program is free software; you can redistribute  it and/or modify it | 
 | 3 |  * under  the terms of  the GNU General  Public License as published by the | 
 | 4 |  * Free Software Foundation;  either version 2 of the  License, or (at your | 
 | 5 |  * option) any later version. | 
| Ralf Baechle | 27f7681 | 2006-10-09 00:03:05 +0100 | [diff] [blame] | 6 |  * | 
 | 7 |  * Copyright (c) 2004 MIPS Inc | 
 | 8 |  * Author: chris@mips.com | 
 | 9 |  * | 
 | 10 |  * Copyright (C) 2004, 06 Ralf Baechle <ralf@linux-mips.org> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 11 |  */ | 
 | 12 | #include <linux/module.h> | 
 | 13 | #include <linux/interrupt.h> | 
 | 14 | #include <linux/kernel.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 15 | #include <linux/sched.h> | 
 | 16 | #include <linux/kernel_stat.h> | 
 | 17 | #include <asm/io.h> | 
 | 18 | #include <asm/irq.h> | 
 | 19 | #include <asm/msc01_ic.h> | 
 | 20 |  | 
 | 21 | static unsigned long _icctrl_msc; | 
 | 22 | #define MSC01_IC_REG_BASE	_icctrl_msc | 
 | 23 |  | 
 | 24 | #define MSCIC_WRITE(reg, data)	do { *(volatile u32 *)(reg) = data; } while (0) | 
 | 25 | #define MSCIC_READ(reg, data)	do { data = *(volatile u32 *)(reg); } while (0) | 
 | 26 |  | 
 | 27 | static unsigned int irq_base; | 
 | 28 |  | 
 | 29 | /* mask off an interrupt */ | 
 | 30 | static inline void mask_msc_irq(unsigned int irq) | 
 | 31 | { | 
 | 32 | 	if (irq < (irq_base + 32)) | 
 | 33 | 		MSCIC_WRITE(MSC01_IC_DISL, 1<<(irq - irq_base)); | 
 | 34 | 	else | 
 | 35 | 		MSCIC_WRITE(MSC01_IC_DISH, 1<<(irq - irq_base - 32)); | 
 | 36 | } | 
 | 37 |  | 
 | 38 | /* unmask an interrupt */ | 
 | 39 | static inline void unmask_msc_irq(unsigned int irq) | 
 | 40 | { | 
 | 41 | 	if (irq < (irq_base + 32)) | 
 | 42 | 		MSCIC_WRITE(MSC01_IC_ENAL, 1<<(irq - irq_base)); | 
 | 43 | 	else | 
 | 44 | 		MSCIC_WRITE(MSC01_IC_ENAH, 1<<(irq - irq_base - 32)); | 
 | 45 | } | 
 | 46 |  | 
 | 47 | /* | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 48 |  * Masks and ACKs an IRQ | 
 | 49 |  */ | 
 | 50 | static void level_mask_and_ack_msc_irq(unsigned int irq) | 
 | 51 | { | 
 | 52 | 	mask_msc_irq(irq); | 
| Ralf Baechle | e01402b | 2005-07-14 15:57:16 +0000 | [diff] [blame] | 53 | 	if (!cpu_has_veic) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 54 | 		MSCIC_WRITE(MSC01_IC_EOI, 0); | 
| Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 55 | 	/* This actually needs to be a call into platform code */ | 
| Ralf Baechle | 1146fe3 | 2007-09-21 17:13:55 +0100 | [diff] [blame] | 56 | 	smtc_im_ack_irq(irq); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 57 | } | 
 | 58 |  | 
 | 59 | /* | 
 | 60 |  * Masks and ACKs an IRQ | 
 | 61 |  */ | 
 | 62 | static void edge_mask_and_ack_msc_irq(unsigned int irq) | 
 | 63 | { | 
 | 64 | 	mask_msc_irq(irq); | 
| Ralf Baechle | e01402b | 2005-07-14 15:57:16 +0000 | [diff] [blame] | 65 | 	if (!cpu_has_veic) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 66 | 		MSCIC_WRITE(MSC01_IC_EOI, 0); | 
 | 67 | 	else { | 
 | 68 | 		u32 r; | 
 | 69 | 		MSCIC_READ(MSC01_IC_SUP+irq*8, r); | 
 | 70 | 		MSCIC_WRITE(MSC01_IC_SUP+irq*8, r | ~MSC01_IC_SUP_EDGE_BIT); | 
 | 71 | 		MSCIC_WRITE(MSC01_IC_SUP+irq*8, r); | 
 | 72 | 	} | 
| Ralf Baechle | 1146fe3 | 2007-09-21 17:13:55 +0100 | [diff] [blame] | 73 | 	smtc_im_ack_irq(irq); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 74 | } | 
 | 75 |  | 
 | 76 | /* | 
 | 77 |  * End IRQ processing | 
 | 78 |  */ | 
 | 79 | static void end_msc_irq(unsigned int irq) | 
 | 80 | { | 
 | 81 | 	if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS))) | 
 | 82 | 		unmask_msc_irq(irq); | 
 | 83 | } | 
 | 84 |  | 
 | 85 | /* | 
 | 86 |  * Interrupt handler for interrupts coming from SOC-it. | 
 | 87 |  */ | 
| Ralf Baechle | 937a801 | 2006-10-07 19:44:33 +0100 | [diff] [blame] | 88 | void ll_msc_irq(void) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 89 | { | 
 | 90 |  	unsigned int irq; | 
 | 91 |  | 
 | 92 | 	/* read the interrupt vector register */ | 
 | 93 | 	MSCIC_READ(MSC01_IC_VEC, irq); | 
 | 94 | 	if (irq < 64) | 
| Ralf Baechle | 937a801 | 2006-10-07 19:44:33 +0100 | [diff] [blame] | 95 | 		do_IRQ(irq + irq_base); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 96 | 	else { | 
 | 97 | 		/* Ignore spurious interrupt */ | 
 | 98 | 	} | 
 | 99 | } | 
 | 100 |  | 
 | 101 | void | 
| Ralf Baechle | 49a89ef | 2007-10-11 23:46:15 +0100 | [diff] [blame] | 102 | msc_bind_eic_interrupt(unsigned int irq, unsigned int set) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 103 | { | 
 | 104 | 	MSCIC_WRITE(MSC01_IC_RAMW, | 
 | 105 | 		    (irq<<MSC01_IC_RAMW_ADDR_SHF) | (set<<MSC01_IC_RAMW_DATA_SHF)); | 
 | 106 | } | 
 | 107 |  | 
| Ralf Baechle | 94dee17 | 2006-07-02 14:41:42 +0100 | [diff] [blame] | 108 | struct irq_chip msc_levelirq_type = { | 
| Atsushi Nemoto | 70d21cd | 2007-01-15 00:07:25 +0900 | [diff] [blame] | 109 | 	.name = "SOC-it-Level", | 
| Ralf Baechle | 8ab00b9 | 2005-02-28 13:39:57 +0000 | [diff] [blame] | 110 | 	.ack = level_mask_and_ack_msc_irq, | 
| Atsushi Nemoto | 1603b5a | 2006-11-02 02:08:36 +0900 | [diff] [blame] | 111 | 	.mask = mask_msc_irq, | 
 | 112 | 	.mask_ack = level_mask_and_ack_msc_irq, | 
 | 113 | 	.unmask = unmask_msc_irq, | 
| Atsushi Nemoto | 1417836 | 2006-11-14 01:13:18 +0900 | [diff] [blame] | 114 | 	.eoi = unmask_msc_irq, | 
| Ralf Baechle | 8ab00b9 | 2005-02-28 13:39:57 +0000 | [diff] [blame] | 115 | 	.end = end_msc_irq, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 116 | }; | 
 | 117 |  | 
| Ralf Baechle | 94dee17 | 2006-07-02 14:41:42 +0100 | [diff] [blame] | 118 | struct irq_chip msc_edgeirq_type = { | 
| Atsushi Nemoto | 70d21cd | 2007-01-15 00:07:25 +0900 | [diff] [blame] | 119 | 	.name = "SOC-it-Edge", | 
| Ralf Baechle | 8ab00b9 | 2005-02-28 13:39:57 +0000 | [diff] [blame] | 120 | 	.ack = edge_mask_and_ack_msc_irq, | 
| Atsushi Nemoto | 1603b5a | 2006-11-02 02:08:36 +0900 | [diff] [blame] | 121 | 	.mask = mask_msc_irq, | 
 | 122 | 	.mask_ack = edge_mask_and_ack_msc_irq, | 
 | 123 | 	.unmask = unmask_msc_irq, | 
| Atsushi Nemoto | 1417836 | 2006-11-14 01:13:18 +0900 | [diff] [blame] | 124 | 	.eoi = unmask_msc_irq, | 
| Ralf Baechle | 8ab00b9 | 2005-02-28 13:39:57 +0000 | [diff] [blame] | 125 | 	.end = end_msc_irq, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 126 | }; | 
 | 127 |  | 
 | 128 |  | 
| Chris Dearman | d725cf3 | 2007-05-08 14:05:39 +0100 | [diff] [blame] | 129 | void __init init_msc_irqs(unsigned long icubase, unsigned int irqbase, msc_irqmap_t *imp, int nirq) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 130 | { | 
 | 131 | 	extern void (*board_bind_eic_interrupt)(unsigned int irq, unsigned int regset); | 
 | 132 |  | 
| Ralf Baechle | 49a89ef | 2007-10-11 23:46:15 +0100 | [diff] [blame] | 133 | 	_icctrl_msc = (unsigned long) ioremap(icubase, 0x40000); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 134 |  | 
 | 135 | 	/* Reset interrupt controller - initialises all registers to 0 */ | 
 | 136 | 	MSCIC_WRITE(MSC01_IC_RST, MSC01_IC_RST_RST_BIT); | 
 | 137 |  | 
 | 138 | 	board_bind_eic_interrupt = &msc_bind_eic_interrupt; | 
 | 139 |  | 
 | 140 | 	for (; nirq >= 0; nirq--, imp++) { | 
 | 141 | 		int n = imp->im_irq; | 
 | 142 |  | 
 | 143 | 		switch (imp->im_type) { | 
 | 144 | 		case MSC01_IRQ_EDGE: | 
| Chris Dearman | d725cf3 | 2007-05-08 14:05:39 +0100 | [diff] [blame] | 145 | 			set_irq_chip(irqbase+n, &msc_edgeirq_type); | 
| Ralf Baechle | e01402b | 2005-07-14 15:57:16 +0000 | [diff] [blame] | 146 | 			if (cpu_has_veic) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 147 | 				MSCIC_WRITE(MSC01_IC_SUP+n*8, MSC01_IC_SUP_EDGE_BIT); | 
 | 148 | 			else | 
 | 149 | 				MSCIC_WRITE(MSC01_IC_SUP+n*8, MSC01_IC_SUP_EDGE_BIT | imp->im_lvl); | 
 | 150 | 			break; | 
 | 151 | 		case MSC01_IRQ_LEVEL: | 
| Chris Dearman | d725cf3 | 2007-05-08 14:05:39 +0100 | [diff] [blame] | 152 | 			set_irq_chip(irqbase+n, &msc_levelirq_type); | 
| Ralf Baechle | e01402b | 2005-07-14 15:57:16 +0000 | [diff] [blame] | 153 | 			if (cpu_has_veic) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 154 | 				MSCIC_WRITE(MSC01_IC_SUP+n*8, 0); | 
 | 155 | 			else | 
 | 156 | 				MSCIC_WRITE(MSC01_IC_SUP+n*8, imp->im_lvl); | 
 | 157 | 		} | 
 | 158 | 	} | 
 | 159 |  | 
| Chris Dearman | d725cf3 | 2007-05-08 14:05:39 +0100 | [diff] [blame] | 160 | 	irq_base = irqbase; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 161 |  | 
 | 162 | 	MSCIC_WRITE(MSC01_IC_GENA, MSC01_IC_GENA_GENA_BIT);	/* Enable interrupt generation */ | 
 | 163 |  | 
 | 164 | } |