blob: 3beab627190eaca32afa06ebda90a028245d53e5 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Local APIC handling, local APIC timers
3 *
Ingo Molnar8f47e162009-01-31 02:03:42 +01004 * (c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
15 */
16
Ingo Molnarcdd6c482009-09-21 12:02:48 +020017#include <linux/perf_event.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/kernel_stat.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010019#include <linux/mc146818rtc.h>
Thomas Gleixner70a20022008-01-30 13:30:18 +010020#include <linux/acpi_pmtmr.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010021#include <linux/clockchips.h>
22#include <linux/interrupt.h>
23#include <linux/bootmem.h>
Frederic Weisbeckerbcbc4f22008-12-09 23:54:20 +010024#include <linux/ftrace.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010025#include <linux/ioport.h>
26#include <linux/module.h>
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +010027#include <linux/syscore_ops.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010028#include <linux/delay.h>
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +053029#include <linux/timex.h>
Ralf Baechle334955e2011-06-01 19:04:57 +010030#include <linux/i8253.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010031#include <linux/dmar.h>
32#include <linux/init.h>
33#include <linux/cpu.h>
34#include <linux/dmi.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010035#include <linux/smp.h>
36#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Ingo Molnarcdd6c482009-09-21 12:02:48 +020038#include <asm/perf_event.h>
Thomas Gleixner736deca2009-08-19 12:35:53 +020039#include <asm/x86_init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <asm/pgalloc.h>
Arun Sharma600634972011-07-26 16:09:06 -070041#include <linux/atomic.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010042#include <asm/mpspec.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010043#include <asm/i8259.h>
Andi Kleen73dea472006-02-03 21:50:50 +010044#include <asm/proto.h>
Andi Kleen2c8c0e62006-09-26 10:52:32 +020045#include <asm/apic.h>
Henrik Kretzschmar7167d082011-02-22 15:38:05 +010046#include <asm/io_apic.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010047#include <asm/desc.h>
48#include <asm/hpet.h>
49#include <asm/idle.h>
50#include <asm/mtrr.h>
Ralf Baechle16f871b2011-06-01 19:05:06 +010051#include <asm/time.h>
Jaswinder Singh Rajput2bc13792009-01-11 20:34:47 +053052#include <asm/smp.h>
Andi Kleenbe71b852009-02-12 13:49:38 +010053#include <asm/mce.h>
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -070054#include <asm/tsc.h>
Sheng Yang2904ed82010-12-21 14:18:48 +080055#include <asm/hypervisor.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Brian Gerstec70de82009-01-27 12:56:47 +090057unsigned int num_processors;
Ingo Molnarfdbecd92009-01-31 03:57:12 +010058
Brian Gerstec70de82009-01-27 12:56:47 +090059unsigned disabled_cpus __cpuinitdata;
Ingo Molnarfdbecd92009-01-31 03:57:12 +010060
Brian Gerstec70de82009-01-27 12:56:47 +090061/* Processor that is doing the boot up */
62unsigned int boot_cpu_physical_apicid = -1U;
Glauber Costa5af55732008-03-25 13:28:56 -030063
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070064/*
Ingo Molnarfdbecd92009-01-31 03:57:12 +010065 * The highest APIC ID seen during enumeration.
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070066 */
Brian Gerstec70de82009-01-27 12:56:47 +090067unsigned int max_physical_apicid;
68
Ingo Molnarfdbecd92009-01-31 03:57:12 +010069/*
70 * Bitmask of physically existing CPUs:
71 */
Brian Gerstec70de82009-01-27 12:56:47 +090072physid_mask_t phys_cpu_present_map;
73
74/*
75 * Map cpu index to physical APIC ID
76 */
77DEFINE_EARLY_PER_CPU(u16, x86_cpu_to_apicid, BAD_APICID);
78DEFINE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid, BAD_APICID);
79EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
80EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070081
Yinghai Lub3c51172008-08-24 02:01:46 -070082#ifdef CONFIG_X86_32
Tejun Heo4c321ff2011-01-23 14:37:30 +010083
Tejun Heo4c321ff2011-01-23 14:37:30 +010084/*
85 * On x86_32, the mapping between cpu and logical apicid may vary
86 * depending on apic in use. The following early percpu variable is
87 * used for the mapping. This is where the behaviors of x86_64 and 32
88 * actually diverge. Let's keep it ugly for now.
89 */
90DEFINE_EARLY_PER_CPU(int, x86_cpu_to_logical_apicid, BAD_APICID);
Tejun Heo4c321ff2011-01-23 14:37:30 +010091
Yinghai Lub3c51172008-08-24 02:01:46 -070092/*
93 * Knob to control our willingness to enable the local APIC.
94 *
95 * +1=force-enable
96 */
Henrik Kretzschmar25874a22011-03-11 08:02:36 +010097static int force_enable_local_apic __initdata;
Yinghai Lub3c51172008-08-24 02:01:46 -070098/*
99 * APIC command line parameters
100 */
101static int __init parse_lapic(char *arg)
102{
103 force_enable_local_apic = 1;
104 return 0;
105}
106early_param("lapic", parse_lapic);
Yinghai Luf28c0ae2008-08-24 02:01:49 -0700107/* Local APIC was disabled by the BIOS and enabled by the kernel */
108static int enabled_via_apicbase;
109
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400110/*
111 * Handle interrupt mode configuration register (IMCR).
112 * This register controls whether the interrupt signals
113 * that reach the BSP come from the master PIC or from the
114 * local APIC. Before entering Symmetric I/O Mode, either
115 * the BIOS or the operating system must switch out of
116 * PIC Mode by changing the IMCR.
117 */
Alexander van Heukelum5cda3952009-04-13 17:39:24 +0200118static inline void imcr_pic_to_apic(void)
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400119{
120 /* select IMCR register */
121 outb(0x70, 0x22);
122 /* NMI and 8259 INTR go through APIC */
123 outb(0x01, 0x23);
124}
125
Alexander van Heukelum5cda3952009-04-13 17:39:24 +0200126static inline void imcr_apic_to_pic(void)
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400127{
128 /* select IMCR register */
129 outb(0x70, 0x22);
130 /* NMI and 8259 INTR go directly to BSP */
131 outb(0x00, 0x23);
132}
Yinghai Lub3c51172008-08-24 02:01:46 -0700133#endif
134
135#ifdef CONFIG_X86_64
Chris Wrightbc1d99c2007-10-12 23:04:23 +0200136static int apic_calibrate_pmtmr __initdata;
Yinghai Lub3c51172008-08-24 02:01:46 -0700137static __init int setup_apicpmtimer(char *s)
138{
139 apic_calibrate_pmtmr = 1;
140 notsc_setup(NULL);
141 return 0;
142}
143__setup("apicpmtimer", setup_apicpmtimer);
144#endif
145
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700146int x2apic_mode;
Yinghai Lu06cd9a72009-02-16 17:29:58 -0800147#ifdef CONFIG_X86_X2APIC
Suresh Siddha6e1cb382008-07-10 11:16:58 -0700148/* x2apic enabled before OS handover */
Yinghai Lufb209bd2011-12-21 17:45:17 -0800149int x2apic_preenabled;
150static int x2apic_disabled;
Yinghai Lua31bc322011-12-23 11:01:43 -0800151static int nox2apic;
Yinghai Lu49899ea2008-08-24 02:01:47 -0700152static __init int setup_nox2apic(char *str)
153{
Suresh Siddha39d83a52009-04-20 13:02:29 -0700154 if (x2apic_enabled()) {
Yinghai Lua31bc322011-12-23 11:01:43 -0800155 int apicid = native_apic_msr_read(APIC_ID);
Suresh Siddha39d83a52009-04-20 13:02:29 -0700156
Yinghai Lua31bc322011-12-23 11:01:43 -0800157 if (apicid >= 255) {
158 pr_warning("Apicid: %08x, cannot enforce nox2apic\n",
159 apicid);
160 return 0;
161 }
162
163 pr_warning("x2apic already enabled. will disable it\n");
164 } else
165 setup_clear_cpu_cap(X86_FEATURE_X2APIC);
166
167 nox2apic = 1;
168
Yinghai Lu49899ea2008-08-24 02:01:47 -0700169 return 0;
170}
171early_param("nox2apic", setup_nox2apic);
172#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173
Yinghai Lub3c51172008-08-24 02:01:46 -0700174unsigned long mp_lapic_addr;
175int disable_apic;
176/* Disable local APIC timer from the kernel commandline or via dmi quirk */
Henrik Kretzschmar25874a22011-03-11 08:02:36 +0100177static int disable_apic_timer __initdata;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100178/* Local APIC timer works in C2 */
Linus Torvalds2e7c2832007-03-23 11:32:31 -0700179int local_apic_timer_c2_ok;
180EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
181
Yinghai Luefa25592008-08-19 20:50:36 -0700182int first_system_vector = 0xfe;
183
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100184/*
185 * Debug level, exported for io_apic.c
186 */
Maciej W. Rozyckibaa13182008-07-14 18:44:51 +0100187unsigned int apic_verbosity;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100188
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -0700189int pic_mode;
190
Alexey Starikovskiybab4b272008-05-19 19:47:03 +0400191/* Have we found an MP table */
192int smp_found_config;
193
Aaron Durbin39928722006-12-07 02:14:01 +0100194static struct resource lapic_resource = {
195 .name = "Local APIC",
196 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
197};
198
Jacob Pan1ade93e2011-11-10 13:42:40 +0000199unsigned int lapic_timer_frequency = 0;
Thomas Gleixnerd03030e2007-10-12 23:04:06 +0200200
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100201static void apic_pm_activate(void);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200202
Andi Kleend3432892008-01-30 13:33:17 +0100203static unsigned long apic_phys;
204
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100205/*
206 * Get the LAPIC version
207 */
208static inline int lapic_get_version(void)
209{
210 return GET_APIC_VERSION(apic_read(APIC_LVR));
211}
212
213/*
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400214 * Check, if the APIC is integrated or a separate chip
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100215 */
216static inline int lapic_is_integrated(void)
217{
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400218#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100219 return 1;
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400220#else
221 return APIC_INTEGRATED(lapic_get_version());
222#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100223}
224
225/*
226 * Check, whether this is a modern or a first generation APIC
227 */
228static int modern_apic(void)
229{
230 /* AMD systems use old APIC versions, so check the CPU */
231 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
232 boot_cpu_data.x86 >= 0xf)
233 return 1;
234 return lapic_get_version() >= 0x14;
235}
236
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400237/*
Cyrill Gorcunova933c612009-10-14 00:07:04 +0400238 * right after this call apic become NOOP driven
239 * so apic->write/read doesn't do anything
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400240 */
Henrik Kretzschmar25874a22011-03-11 08:02:36 +0100241static void __init apic_disable(void)
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400242{
Cyrill Gorcunovf88f2b42009-10-15 19:04:16 +0400243 pr_info("APIC: switched to apic NOOP\n");
Cyrill Gorcunova933c612009-10-14 00:07:04 +0400244 apic = &apic_noop;
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400245}
246
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800247void native_apic_wait_icr_idle(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100248{
249 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
250 cpu_relax();
251}
252
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800253u32 native_safe_apic_wait_icr_idle(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100254{
255 u32 send_status;
256 int timeout;
257
258 timeout = 0;
259 do {
260 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
261 if (!send_status)
262 break;
Fernando Luis Vazquez Caob49d7d82011-12-15 11:32:24 +0900263 inc_irq_stat(icr_read_retry_count);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100264 udelay(100);
265 } while (timeout++ < 1000);
266
267 return send_status;
268}
269
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800270void native_apic_icr_write(u32 low, u32 id)
Suresh Siddha1b374e42008-07-10 11:16:49 -0700271{
Cyrill Gorcunoved4e5ec2008-08-15 13:51:20 +0200272 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
Suresh Siddha1b374e42008-07-10 11:16:49 -0700273 apic_write(APIC_ICR, low);
274}
275
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800276u64 native_apic_icr_read(void)
Suresh Siddha1b374e42008-07-10 11:16:49 -0700277{
278 u32 icr1, icr2;
279
280 icr2 = apic_read(APIC_ICR2);
281 icr1 = apic_read(APIC_ICR);
282
Cyrill Gorcunovcf9768d72008-08-16 23:21:55 +0400283 return icr1 | ((u64)icr2 << 32);
Suresh Siddha1b374e42008-07-10 11:16:49 -0700284}
285
Cyrill Gorcunov7c37e482008-08-24 02:01:40 -0700286#ifdef CONFIG_X86_32
287/**
288 * get_physical_broadcast - Get number of physical broadcast IDs
289 */
290int get_physical_broadcast(void)
291{
292 return modern_apic() ? 0xff : 0xf;
293}
294#endif
295
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100296/**
297 * lapic_get_maxlvt - get the maximum number of local vector table entries
298 */
299int lapic_get_maxlvt(void)
300{
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200301 unsigned int v;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100302
303 v = apic_read(APIC_LVR);
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200304 /*
305 * - we always have APIC integrated on 64bit mode
306 * - 82489DXs do not report # of LVT entries
307 */
308 return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100309}
310
311/*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400312 * Local APIC timer
313 */
314
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400315/* Clock divisor */
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400316#define APIC_DIVISOR 16
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200317
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100318/*
319 * This function sets up the local APIC timer, with a timeout of
320 * 'clocks' APIC bus clock. During calibration we actually call
321 * this function twice on the boot CPU, once with a bogus timeout
322 * value, second time for real. The other (noncalibrating) CPUs
323 * call this function only once, with the real, calibrated value.
324 *
325 * We do reads before writes even if unnecessary, to get around the
326 * P5 APIC double write bug.
327 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100328static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
329{
330 unsigned int lvtt_value, tmp_value;
331
332 lvtt_value = LOCAL_TIMER_VECTOR;
333 if (!oneshot)
334 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200335 if (!lapic_is_integrated())
336 lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
337
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100338 if (!irqen)
339 lvtt_value |= APIC_LVT_MASKED;
340
341 apic_write(APIC_LVTT, lvtt_value);
342
343 /*
344 * Divide PICLK by 16
345 */
346 tmp_value = apic_read(APIC_TDCR);
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400347 apic_write(APIC_TDCR,
348 (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
349 APIC_TDR_DIV_16);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100350
351 if (!oneshot)
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200352 apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100353}
354
355/*
Robert Richtera68c4392010-10-06 12:27:53 +0200356 * Setup extended LVT, AMD specific
Robert Richter7b83dae2008-01-30 13:30:40 +0100357 *
Robert Richtera68c4392010-10-06 12:27:53 +0200358 * Software should use the LVT offsets the BIOS provides. The offsets
359 * are determined by the subsystems using it like those for MCE
360 * threshold or IBS. On K8 only offset 0 (APIC500) and MCE interrupts
361 * are supported. Beginning with family 10h at least 4 offsets are
362 * available.
Robert Richter286f5712008-07-22 21:08:46 +0200363 *
Robert Richtera68c4392010-10-06 12:27:53 +0200364 * Since the offsets must be consistent for all cores, we keep track
365 * of the LVT offsets in software and reserve the offset for the same
366 * vector also to be used on other cores. An offset is freed by
367 * setting the entry to APIC_EILVT_MASKED.
368 *
369 * If the BIOS is right, there should be no conflicts. Otherwise a
370 * "[Firmware Bug]: ..." error message is generated. However, if
371 * software does not properly determines the offsets, it is not
372 * necessarily a BIOS bug.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100373 */
Robert Richter7b83dae2008-01-30 13:30:40 +0100374
Robert Richtera68c4392010-10-06 12:27:53 +0200375static atomic_t eilvt_offsets[APIC_EILVT_NR_MAX];
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100376
Robert Richtera68c4392010-10-06 12:27:53 +0200377static inline int eilvt_entry_is_changeable(unsigned int old, unsigned int new)
378{
379 return (old & APIC_EILVT_MASKED)
380 || (new == APIC_EILVT_MASKED)
381 || ((new & ~APIC_EILVT_MASKED) == old);
382}
383
384static unsigned int reserve_eilvt_offset(int offset, unsigned int new)
385{
Robert Richter8abc3122012-03-27 20:04:02 +0200386 unsigned int rsvd, vector;
Robert Richtera68c4392010-10-06 12:27:53 +0200387
388 if (offset >= APIC_EILVT_NR_MAX)
389 return ~0;
390
Robert Richter8abc3122012-03-27 20:04:02 +0200391 rsvd = atomic_read(&eilvt_offsets[offset]);
Robert Richtera68c4392010-10-06 12:27:53 +0200392 do {
Robert Richter8abc3122012-03-27 20:04:02 +0200393 vector = rsvd & ~APIC_EILVT_MASKED; /* 0: unassigned */
394 if (vector && !eilvt_entry_is_changeable(vector, new))
Robert Richtera68c4392010-10-06 12:27:53 +0200395 /* may not change if vectors are different */
396 return rsvd;
397 rsvd = atomic_cmpxchg(&eilvt_offsets[offset], rsvd, new);
398 } while (rsvd != new);
399
Robert Richter8abc3122012-03-27 20:04:02 +0200400 rsvd &= ~APIC_EILVT_MASKED;
401 if (rsvd && rsvd != vector)
402 pr_info("LVT offset %d assigned for vector 0x%02x\n",
403 offset, rsvd);
404
Robert Richtera68c4392010-10-06 12:27:53 +0200405 return new;
406}
407
408/*
409 * If mask=1, the LVT entry does not generate interrupts while mask=0
Robert Richtercbf74ce2011-05-30 16:31:11 +0200410 * enables the vector. See also the BKDGs. Must be called with
411 * preemption disabled.
Robert Richtera68c4392010-10-06 12:27:53 +0200412 */
413
Robert Richter27afdf22010-10-06 12:27:54 +0200414int setup_APIC_eilvt(u8 offset, u8 vector, u8 msg_type, u8 mask)
Robert Richtera68c4392010-10-06 12:27:53 +0200415{
416 unsigned long reg = APIC_EILVTn(offset);
417 unsigned int new, old, reserved;
418
419 new = (mask << 16) | (msg_type << 8) | vector;
420 old = apic_read(reg);
421 reserved = reserve_eilvt_offset(offset, new);
422
423 if (reserved != new) {
Robert Richtereb48c9c2010-10-25 16:03:39 +0200424 pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
425 "vector 0x%x, but the register is already in use for "
426 "vector 0x%x on another cpu\n",
427 smp_processor_id(), reg, offset, new, reserved);
Robert Richtera68c4392010-10-06 12:27:53 +0200428 return -EINVAL;
429 }
430
431 if (!eilvt_entry_is_changeable(old, new)) {
Robert Richtereb48c9c2010-10-25 16:03:39 +0200432 pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
433 "vector 0x%x, but the register is already in use for "
434 "vector 0x%x on this cpu\n",
435 smp_processor_id(), reg, offset, new, old);
Robert Richtera68c4392010-10-06 12:27:53 +0200436 return -EBUSY;
437 }
438
439 apic_write(reg, new);
440
441 return 0;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100442}
Robert Richter27afdf22010-10-06 12:27:54 +0200443EXPORT_SYMBOL_GPL(setup_APIC_eilvt);
Robert Richter7b83dae2008-01-30 13:30:40 +0100444
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100445/*
446 * Program the next event, relative to now
447 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200448static int lapic_next_event(unsigned long delta,
449 struct clock_event_device *evt)
450{
451 apic_write(APIC_TMICT, delta);
452 return 0;
453}
454
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100455/*
456 * Setup the lapic timer in periodic or oneshot mode
457 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200458static void lapic_timer_setup(enum clock_event_mode mode,
459 struct clock_event_device *evt)
460{
461 unsigned long flags;
462 unsigned int v;
463
464 /* Lapic used as dummy for broadcast ? */
465 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
466 return;
467
468 local_irq_save(flags);
469
470 switch (mode) {
471 case CLOCK_EVT_MODE_PERIODIC:
472 case CLOCK_EVT_MODE_ONESHOT:
Jacob Pan1ade93e2011-11-10 13:42:40 +0000473 __setup_APIC_LVTT(lapic_timer_frequency,
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200474 mode != CLOCK_EVT_MODE_PERIODIC, 1);
475 break;
476 case CLOCK_EVT_MODE_UNUSED:
477 case CLOCK_EVT_MODE_SHUTDOWN:
478 v = apic_read(APIC_LVTT);
479 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
480 apic_write(APIC_LVTT, v);
Andreas Herrmann6f9b4102009-10-27 11:01:38 +0100481 apic_write(APIC_TMICT, 0);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200482 break;
483 case CLOCK_EVT_MODE_RESUME:
484 /* Nothing to do here */
485 break;
486 }
487
488 local_irq_restore(flags);
489}
490
491/*
492 * Local APIC timer broadcast function
493 */
Mike Travis96289372008-12-31 18:08:46 -0800494static void lapic_timer_broadcast(const struct cpumask *mask)
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200495{
496#ifdef CONFIG_SMP
Ingo Molnardac5f412009-01-28 15:42:24 +0100497 apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200498#endif
499}
500
Henrik Kretzschmar25874a22011-03-11 08:02:36 +0100501
502/*
503 * The local apic timer can be used for any function which is CPU local.
504 */
505static struct clock_event_device lapic_clockevent = {
506 .name = "lapic",
507 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
508 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
509 .shift = 32,
510 .set_mode = lapic_timer_setup,
511 .set_next_event = lapic_next_event,
512 .broadcast = lapic_timer_broadcast,
513 .rating = 100,
514 .irq = -1,
515};
516static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
517
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100518/*
Uwe Kleine-König421f91d2010-06-11 12:17:00 +0200519 * Setup the local APIC timer for this CPU. Copy the initialized values
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100520 * of the boot CPU and register the clock event in the framework.
521 */
Cyrill Gorcunovdb4b5522008-08-24 02:01:39 -0700522static void __cpuinit setup_APIC_timer(void)
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200523{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100524 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
525
Christoph Lameter349c0042011-03-12 12:50:10 +0100526 if (this_cpu_has(X86_FEATURE_ARAT)) {
Venkatesh Pallipadidb954b52009-04-06 18:51:29 -0700527 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_C3STOP;
528 /* Make LAPIC timer preferrable over percpu HPET */
529 lapic_clockevent.rating = 150;
530 }
531
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100532 memcpy(levt, &lapic_clockevent, sizeof(*levt));
Rusty Russell320ab2b2008-12-13 21:20:26 +1030533 levt->cpumask = cpumask_of(smp_processor_id());
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100534
535 clockevents_register_device(levt);
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200536}
537
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700538/*
539 * In this functions we calibrate APIC bus clocks to the external timer.
540 *
541 * We want to do the calibration only once since we want to have local timer
542 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
543 * frequency.
544 *
545 * This was previously done by reading the PIT/HPET and waiting for a wrap
546 * around to find out, that a tick has elapsed. I have a box, where the PIT
547 * readout is broken, so it never gets out of the wait loop again. This was
548 * also reported by others.
549 *
550 * Monitoring the jiffies value is inaccurate and the clockevents
551 * infrastructure allows us to do a simple substitution of the interrupt
552 * handler.
553 *
554 * The calibration routine also uses the pm_timer when possible, as the PIT
555 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
556 * back to normal later in the boot process).
557 */
558
559#define LAPIC_CAL_LOOPS (HZ/10)
560
561static __initdata int lapic_cal_loops = -1;
562static __initdata long lapic_cal_t1, lapic_cal_t2;
563static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
564static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
565static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
566
567/*
568 * Temporary interrupt handler.
569 */
570static void __init lapic_cal_handler(struct clock_event_device *dev)
571{
572 unsigned long long tsc = 0;
573 long tapic = apic_read(APIC_TMCCT);
574 unsigned long pm = acpi_pm_read_early();
575
576 if (cpu_has_tsc)
577 rdtscll(tsc);
578
579 switch (lapic_cal_loops++) {
580 case 0:
581 lapic_cal_t1 = tapic;
582 lapic_cal_tsc1 = tsc;
583 lapic_cal_pm1 = pm;
584 lapic_cal_j1 = jiffies;
585 break;
586
587 case LAPIC_CAL_LOOPS:
588 lapic_cal_t2 = tapic;
589 lapic_cal_tsc2 = tsc;
590 if (pm < lapic_cal_pm1)
591 pm += ACPI_PM_OVRRUN;
592 lapic_cal_pm2 = pm;
593 lapic_cal_j2 = jiffies;
594 break;
595 }
596}
597
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900598static int __init
599calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400600{
601 const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
602 const long pm_thresh = pm_100ms / 100;
603 unsigned long mult;
604 u64 res;
605
606#ifndef CONFIG_X86_PM_TIMER
607 return -1;
608#endif
609
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900610 apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400611
612 /* Check, if the PM timer is available */
613 if (!deltapm)
614 return -1;
615
616 mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
617
618 if (deltapm > (pm_100ms - pm_thresh) &&
619 deltapm < (pm_100ms + pm_thresh)) {
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900620 apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900621 return 0;
622 }
623
624 res = (((u64)deltapm) * mult) >> 22;
625 do_div(res, 1000000);
626 pr_warning("APIC calibration not consistent "
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900627 "with PM-Timer: %ldms instead of 100ms\n",(long)res);
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900628
629 /* Correct the lapic counter value */
630 res = (((u64)(*delta)) * pm_100ms);
631 do_div(res, deltapm);
632 pr_info("APIC delta adjusted to PM-Timer: "
633 "%lu (%ld)\n", (unsigned long)res, *delta);
634 *delta = (long)res;
635
636 /* Correct the tsc counter value */
637 if (cpu_has_tsc) {
638 res = (((u64)(*deltatsc)) * pm_100ms);
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400639 do_div(res, deltapm);
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900640 apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
Frans Pop3235dc32010-02-06 18:47:17 +0100641 "PM-Timer: %lu (%ld)\n",
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900642 (unsigned long)res, *deltatsc);
643 *deltatsc = (long)res;
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400644 }
645
646 return 0;
647}
648
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700649static int __init calibrate_APIC_clock(void)
650{
651 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700652 void (*real_handler)(struct clock_event_device *dev);
653 unsigned long deltaj;
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900654 long delta, deltatsc;
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700655 int pm_referenced = 0;
656
Jacob Pan1ade93e2011-11-10 13:42:40 +0000657 /**
658 * check if lapic timer has already been calibrated by platform
659 * specific routine, such as tsc calibration code. if so, we just fill
660 * in the clockevent structure and return.
661 */
662
663 if (lapic_timer_frequency) {
664 apic_printk(APIC_VERBOSE, "lapic timer already calibrated %d\n",
665 lapic_timer_frequency);
666 lapic_clockevent.mult = div_sc(lapic_timer_frequency/APIC_DIVISOR,
667 TICK_NSEC, lapic_clockevent.shift);
668 lapic_clockevent.max_delta_ns =
669 clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
670 lapic_clockevent.min_delta_ns =
671 clockevent_delta2ns(0xF, &lapic_clockevent);
672 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
673 return 0;
674 }
675
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700676 local_irq_disable();
677
678 /* Replace the global interrupt handler */
679 real_handler = global_clock_event->event_handler;
680 global_clock_event->event_handler = lapic_cal_handler;
681
682 /*
Cyrill Gorcunov81608f32008-10-10 19:00:17 +0400683 * Setup the APIC counter to maximum. There is no way the lapic
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700684 * can underflow in the 100ms detection time frame
685 */
Cyrill Gorcunov81608f32008-10-10 19:00:17 +0400686 __setup_APIC_LVTT(0xffffffff, 0, 0);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700687
688 /* Let the interrupts run */
689 local_irq_enable();
690
691 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
692 cpu_relax();
693
694 local_irq_disable();
695
696 /* Restore the real event handler */
697 global_clock_event->event_handler = real_handler;
698
699 /* Build delta t1-t2 as apic timer counts down */
700 delta = lapic_cal_t1 - lapic_cal_t2;
701 apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
702
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900703 deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
704
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400705 /* we trust the PM based calibration if possible */
706 pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900707 &delta, &deltatsc);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700708
709 /* Calculate the scaled math multiplication factor */
710 lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
711 lapic_clockevent.shift);
712 lapic_clockevent.max_delta_ns =
Pierre Tardy4aed89d2011-01-06 16:23:29 +0100713 clockevent_delta2ns(0x7FFFFFFF, &lapic_clockevent);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700714 lapic_clockevent.min_delta_ns =
715 clockevent_delta2ns(0xF, &lapic_clockevent);
716
Jacob Pan1ade93e2011-11-10 13:42:40 +0000717 lapic_timer_frequency = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700718
719 apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
Thomas Gleixner411462f2009-11-16 11:52:39 +0100720 apic_printk(APIC_VERBOSE, "..... mult: %u\n", lapic_clockevent.mult);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700721 apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
Jacob Pan1ade93e2011-11-10 13:42:40 +0000722 lapic_timer_frequency);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700723
724 if (cpu_has_tsc) {
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700725 apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
726 "%ld.%04ld MHz.\n",
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900727 (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
728 (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700729 }
730
731 apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
732 "%u.%04u MHz.\n",
Jacob Pan1ade93e2011-11-10 13:42:40 +0000733 lapic_timer_frequency / (1000000 / HZ),
734 lapic_timer_frequency % (1000000 / HZ));
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700735
736 /*
737 * Do a sanity check on the APIC calibration result
738 */
Jacob Pan1ade93e2011-11-10 13:42:40 +0000739 if (lapic_timer_frequency < (1000000 / HZ)) {
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700740 local_irq_enable();
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100741 pr_warning("APIC frequency too slow, disabling apic timer\n");
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700742 return -1;
743 }
744
745 levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
746
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400747 /*
748 * PM timer calibration failed or not turned on
749 * so lets try APIC timer based calibration
750 */
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700751 if (!pm_referenced) {
752 apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
753
754 /*
755 * Setup the apic timer manually
756 */
757 levt->event_handler = lapic_cal_handler;
758 lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
759 lapic_cal_loops = -1;
760
761 /* Let the interrupts run */
762 local_irq_enable();
763
764 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
765 cpu_relax();
766
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700767 /* Stop the lapic timer */
768 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
769
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700770 /* Jiffies delta */
771 deltaj = lapic_cal_j2 - lapic_cal_j1;
772 apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
773
774 /* Check, if the jiffies result is consistent */
775 if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
776 apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
777 else
778 levt->features |= CLOCK_EVT_FEAT_DUMMY;
779 } else
780 local_irq_enable();
781
782 if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +0530783 pr_warning("APIC timer disabled due to verification failure\n");
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700784 return -1;
785 }
786
787 return 0;
788}
789
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100790/*
791 * Setup the boot APIC
792 *
793 * Calibrate and verify the result.
794 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100795void __init setup_boot_APIC_clock(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100797 /*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400798 * The local apic timer can be disabled via the kernel
799 * commandline or from the CPU detection code. Register the lapic
800 * timer as a dummy clock event source on SMP systems, so the
801 * broadcast mechanism is used. On UP systems simply ignore it.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100802 */
803 if (disable_apic_timer) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100804 pr_info("Disabling APIC timer\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100805 /* No broadcast on UP ! */
Thomas Gleixner9d099512008-01-30 13:33:04 +0100806 if (num_possible_cpus() > 1) {
807 lapic_clockevent.mult = 1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100808 setup_APIC_timer();
Thomas Gleixner9d099512008-01-30 13:33:04 +0100809 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100810 return;
811 }
Thomas Gleixner6935d1f2007-07-21 17:10:17 +0200812
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400813 apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
814 "calibrating APIC timer ...\n");
815
Cyrill Gorcunov89b3b1f2008-07-15 21:02:54 +0400816 if (calibrate_APIC_clock()) {
Thomas Gleixnerc2b84b32008-01-30 13:33:04 +0100817 /* No broadcast on UP ! */
818 if (num_possible_cpus() > 1)
819 setup_APIC_timer();
820 return;
821 }
822
823 /*
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100824 * If nmi_watchdog is set to IO_APIC, we need the
825 * PIT/HPET going. Otherwise register lapic as a dummy
826 * device.
827 */
Don Zickus072b1982010-11-12 11:22:24 -0500828 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100829
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400830 /* Setup the lapic or request the broadcast */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100831 setup_APIC_timer();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832}
833
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100834void __cpuinit setup_secondary_APIC_clock(void)
835{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100836 setup_APIC_timer();
837}
838
839/*
840 * The guts of the apic timer interrupt
841 */
842static void local_apic_timer_interrupt(void)
843{
844 int cpu = smp_processor_id();
845 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
846
847 /*
848 * Normally we should not be here till LAPIC has been initialized but
849 * in some cases like kdump, its possible that there is a pending LAPIC
850 * timer interrupt from previous kernel's context and is delivered in
851 * new kernel the moment interrupts are enabled.
852 *
853 * Interrupts are enabled early and LAPIC is setup much later, hence
854 * its possible that when we get here evt->event_handler is NULL.
855 * Check for event_handler being NULL and discard the interrupt as
856 * spurious.
857 */
858 if (!evt->event_handler) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100859 pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100860 /* Switch it off */
861 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
862 return;
863 }
864
865 /*
866 * the NMI deadlock-detector uses this.
867 */
Hiroshi Shimamoto915b0d02008-12-08 19:19:26 -0800868 inc_irq_stat(apic_timer_irqs);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100869
870 evt->event_handler(evt);
871}
872
873/*
874 * Local APIC timer interrupt. This is the most natural way for doing
875 * local interrupts, but local timer interrupts can be emulated by
876 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
877 *
878 * [ if a single-CPU system runs an SMP kernel then we call the local
879 * interrupt as well. Thus we cannot inline the local irq ... ]
880 */
Frederic Weisbeckerbcbc4f22008-12-09 23:54:20 +0100881void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100882{
883 struct pt_regs *old_regs = set_irq_regs(regs);
884
885 /*
886 * NOTE! We'd better ACK the irq immediately,
887 * because timer handling can be slow.
888 */
889 ack_APIC_irq();
890 /*
891 * update_process_times() expects us to have done irq_enter().
892 * Besides, if we don't timer interrupts ignore the global
893 * interrupt lock, which is the WrongThing (tm) to do.
894 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100895 irq_enter();
Frederic Weisbecker98ad1cc2011-10-07 18:22:09 +0200896 exit_idle();
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100897 local_apic_timer_interrupt();
898 irq_exit();
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400899
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100900 set_irq_regs(old_regs);
901}
902
903int setup_profiling_timer(unsigned int multiplier)
904{
905 return -EINVAL;
906}
907
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100908/*
909 * Local APIC start and shutdown
910 */
911
912/**
913 * clear_local_APIC - shutdown the local APIC
914 *
915 * This is called, when a CPU is disabled and before rebooting, so the state of
916 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
917 * leftovers during boot.
918 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919void clear_local_APIC(void)
920{
Chuck Ebbert2584a822008-05-20 18:18:12 -0400921 int maxlvt;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100922 u32 v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923
Andi Kleend3432892008-01-30 13:33:17 +0100924 /* APIC hasn't been mapped yet */
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700925 if (!x2apic_mode && !apic_phys)
Andi Kleend3432892008-01-30 13:33:17 +0100926 return;
927
928 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929 /*
Siddha, Suresh B704fc592006-06-26 13:59:53 +0200930 * Masking an LVT entry can trigger a local APIC error
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931 * if the vector is zero. Mask LVTERR first to prevent this.
932 */
933 if (maxlvt >= 3) {
934 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
Andi Kleen11a8e772006-01-11 22:46:51 +0100935 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936 }
937 /*
938 * Careful: we have to set masks only first to deassert
939 * any level-triggered sources.
940 */
941 v = apic_read(APIC_LVTT);
Andi Kleen11a8e772006-01-11 22:46:51 +0100942 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943 v = apic_read(APIC_LVT0);
Andi Kleen11a8e772006-01-11 22:46:51 +0100944 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945 v = apic_read(APIC_LVT1);
Andi Kleen11a8e772006-01-11 22:46:51 +0100946 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947 if (maxlvt >= 4) {
948 v = apic_read(APIC_LVTPC);
Andi Kleen11a8e772006-01-11 22:46:51 +0100949 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950 }
951
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400952 /* lets not touch this if we didn't frob it */
Andi Kleen4efc0672009-04-28 19:07:31 +0200953#ifdef CONFIG_X86_THERMAL_VECTOR
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400954 if (maxlvt >= 5) {
955 v = apic_read(APIC_LVTTHMR);
956 apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
957 }
958#endif
Andi Kleen5ca86812009-02-12 13:49:37 +0100959#ifdef CONFIG_X86_MCE_INTEL
960 if (maxlvt >= 6) {
961 v = apic_read(APIC_LVTCMCI);
962 if (!(v & APIC_LVT_MASKED))
963 apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
964 }
965#endif
966
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967 /*
968 * Clean APIC state for other OSs:
969 */
Andi Kleen11a8e772006-01-11 22:46:51 +0100970 apic_write(APIC_LVTT, APIC_LVT_MASKED);
971 apic_write(APIC_LVT0, APIC_LVT_MASKED);
972 apic_write(APIC_LVT1, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973 if (maxlvt >= 3)
Andi Kleen11a8e772006-01-11 22:46:51 +0100974 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975 if (maxlvt >= 4)
Andi Kleen11a8e772006-01-11 22:46:51 +0100976 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400977
978 /* Integrated APIC (!82489DX) ? */
979 if (lapic_is_integrated()) {
980 if (maxlvt > 3)
981 /* Clear ESR due to Pentium errata 3AP and 11AP */
982 apic_write(APIC_ESR, 0);
983 apic_read(APIC_ESR);
984 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985}
986
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100987/**
988 * disable_local_APIC - clear and disable the local APIC
989 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990void disable_local_APIC(void)
991{
992 unsigned int value;
993
Jan Beulich4a13ad02009-01-14 12:28:51 +0000994 /* APIC hasn't been mapped yet */
Yinghai Lufd19dce2010-07-15 00:00:59 -0700995 if (!x2apic_mode && !apic_phys)
Jan Beulich4a13ad02009-01-14 12:28:51 +0000996 return;
997
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998 clear_local_APIC();
999
1000 /*
1001 * Disable APIC (implies clearing of registers
1002 * for 82489DX!).
1003 */
1004 value = apic_read(APIC_SPIV);
1005 value &= ~APIC_SPIV_APIC_ENABLED;
Andi Kleen11a8e772006-01-11 22:46:51 +01001006 apic_write(APIC_SPIV, value);
Cyrill Gorcunov990b1832008-08-18 20:45:51 +04001007
1008#ifdef CONFIG_X86_32
1009 /*
1010 * When LAPIC was disabled by the BIOS and enabled by the kernel,
1011 * restore the disabled state.
1012 */
1013 if (enabled_via_apicbase) {
1014 unsigned int l, h;
1015
1016 rdmsr(MSR_IA32_APICBASE, l, h);
1017 l &= ~MSR_IA32_APICBASE_ENABLE;
1018 wrmsr(MSR_IA32_APICBASE, l, h);
1019 }
1020#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021}
1022
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +04001023/*
1024 * If Linux enabled the LAPIC against the BIOS default disable it down before
1025 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
1026 * not power-off. Additionally clear all LVT entries before disable_local_APIC
1027 * for the case where Linux didn't enable the LAPIC.
1028 */
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -07001029void lapic_shutdown(void)
1030{
1031 unsigned long flags;
1032
Cyrill Gorcunov83121362009-09-15 11:12:30 +04001033 if (!cpu_has_apic && !apic_from_smp_config())
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -07001034 return;
1035
1036 local_irq_save(flags);
1037
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +04001038#ifdef CONFIG_X86_32
1039 if (!enabled_via_apicbase)
1040 clear_local_APIC();
1041 else
1042#endif
1043 disable_local_APIC();
1044
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -07001045
1046 local_irq_restore(flags);
1047}
1048
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049/*
1050 * This is to verify that we're looking at a real local APIC.
1051 * Check these against your board if the CPUs aren't getting
1052 * started for no apparent reason.
1053 */
1054int __init verify_local_APIC(void)
1055{
1056 unsigned int reg0, reg1;
1057
1058 /*
1059 * The version register is read-only in a real APIC.
1060 */
1061 reg0 = apic_read(APIC_LVR);
1062 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
1063 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
1064 reg1 = apic_read(APIC_LVR);
1065 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
1066
1067 /*
1068 * The two version reads above should print the same
1069 * numbers. If the second one is different, then we
1070 * poke at a non-APIC.
1071 */
1072 if (reg1 != reg0)
1073 return 0;
1074
1075 /*
1076 * Check if the version looks reasonably.
1077 */
1078 reg1 = GET_APIC_VERSION(reg0);
1079 if (reg1 == 0x00 || reg1 == 0xff)
1080 return 0;
Thomas Gleixner37e650c2008-01-30 13:30:14 +01001081 reg1 = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082 if (reg1 < 0x02 || reg1 == 0xff)
1083 return 0;
1084
1085 /*
1086 * The ID register is read/write in a real APIC.
1087 */
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07001088 reg0 = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
Ingo Molnar5b812722009-01-28 14:59:17 +01001090 apic_write(APIC_ID, reg0 ^ apic->apic_id_mask);
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07001091 reg1 = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
1093 apic_write(APIC_ID, reg0);
Ingo Molnar5b812722009-01-28 14:59:17 +01001094 if (reg1 != (reg0 ^ apic->apic_id_mask))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095 return 0;
1096
1097 /*
1098 * The next two are just to see if we have sane values.
1099 * They're only really relevant if we're in Virtual Wire
1100 * compatibility mode, but most boxes are anymore.
1101 */
1102 reg0 = apic_read(APIC_LVT0);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001103 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001104 reg1 = apic_read(APIC_LVT1);
1105 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
1106
1107 return 1;
1108}
1109
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001110/**
1111 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
1112 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113void __init sync_Arb_IDs(void)
1114{
Cyrill Gorcunov296cb952008-08-15 13:51:23 +02001115 /*
1116 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
1117 * needed on AMD.
1118 */
1119 if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120 return;
1121
1122 /*
1123 * Wait for idle.
1124 */
1125 apic_wait_icr_idle();
1126
1127 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
Cyrill Gorcunov6f6da972008-08-15 23:05:19 +04001128 apic_write(APIC_ICR, APIC_DEST_ALLINC |
1129 APIC_INT_LEVELTRIG | APIC_DM_INIT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130}
1131
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132/*
1133 * An initial setup of the virtual wire mode.
1134 */
1135void __init init_bsp_APIC(void)
1136{
Andi Kleen11a8e772006-01-11 22:46:51 +01001137 unsigned int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138
1139 /*
1140 * Don't do the setup now if we have a SMP BIOS as the
1141 * through-I/O-APIC virtual wire mode might be active.
1142 */
1143 if (smp_found_config || !cpu_has_apic)
1144 return;
1145
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146 /*
1147 * Do not trust the local APIC being empty at bootup.
1148 */
1149 clear_local_APIC();
1150
1151 /*
1152 * Enable APIC.
1153 */
1154 value = apic_read(APIC_SPIV);
1155 value &= ~APIC_VECTOR_MASK;
1156 value |= APIC_SPIV_APIC_ENABLED;
Cyrill Gorcunov638c0412008-08-15 23:05:18 +04001157
1158#ifdef CONFIG_X86_32
1159 /* This bit is reserved on P4/Xeon and should be cleared */
1160 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
1161 (boot_cpu_data.x86 == 15))
1162 value &= ~APIC_SPIV_FOCUS_DISABLED;
1163 else
1164#endif
1165 value |= APIC_SPIV_FOCUS_DISABLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +01001167 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168
1169 /*
1170 * Set up the virtual wire mode.
1171 */
Andi Kleen11a8e772006-01-11 22:46:51 +01001172 apic_write(APIC_LVT0, APIC_DM_EXTINT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173 value = APIC_DM_NMI;
Cyrill Gorcunov638c0412008-08-15 23:05:18 +04001174 if (!lapic_is_integrated()) /* 82489DX */
1175 value |= APIC_LVT_LEVEL_TRIGGER;
Andi Kleen11a8e772006-01-11 22:46:51 +01001176 apic_write(APIC_LVT1, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177}
1178
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001179static void __cpuinit lapic_setup_esr(void)
1180{
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001181 unsigned int oldvalue, value, maxlvt;
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001182
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001183 if (!lapic_is_integrated()) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001184 pr_info("No ESR for 82489DX.\n");
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001185 return;
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001186 }
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001187
Ingo Molnar08125d32009-01-28 05:08:44 +01001188 if (apic->disable_esr) {
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001189 /*
1190 * Something untraceable is creating bad interrupts on
1191 * secondary quads ... for the moment, just leave the
1192 * ESR disabled - we can't do anything useful with the
1193 * errors anyway - mbligh
1194 */
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001195 pr_info("Leaving ESR disabled.\n");
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001196 return;
1197 }
1198
1199 maxlvt = lapic_get_maxlvt();
1200 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1201 apic_write(APIC_ESR, 0);
1202 oldvalue = apic_read(APIC_ESR);
1203
1204 /* enables sending errors */
1205 value = ERROR_APIC_VECTOR;
1206 apic_write(APIC_LVTERR, value);
1207
1208 /*
1209 * spec says clear errors after enabling vector.
1210 */
1211 if (maxlvt > 3)
1212 apic_write(APIC_ESR, 0);
1213 value = apic_read(APIC_ESR);
1214 if (value != oldvalue)
1215 apic_printk(APIC_VERBOSE, "ESR value before enabling "
1216 "vector: 0x%08x after: 0x%08x\n",
1217 oldvalue, value);
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001218}
1219
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001220/**
1221 * setup_local_APIC - setup the local APIC
Tejun Heo0aa002f2010-12-09 11:47:21 +01001222 *
1223 * Used to setup local APIC while initializing BSP or bringin up APs.
1224 * Always called with preemption disabled.
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001225 */
1226void __cpuinit setup_local_APIC(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227{
Tejun Heo0aa002f2010-12-09 11:47:21 +01001228 int cpu = smp_processor_id();
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -07001229 unsigned int value, queued;
1230 int i, j, acked = 0;
1231 unsigned long long tsc = 0, ntsc;
1232 long long max_loops = cpu_khz;
1233
1234 if (cpu_has_tsc)
1235 rdtscll(tsc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236
Jan Beulichf1182632009-01-14 12:27:35 +00001237 if (disable_apic) {
Henrik Kretzschmar7167d082011-02-22 15:38:05 +01001238 disable_ioapic_support();
Jan Beulichf1182632009-01-14 12:27:35 +00001239 return;
1240 }
1241
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001242#ifdef CONFIG_X86_32
1243 /* Pound the ESR really hard over the head with a big hammer - mbligh */
Ingo Molnar08125d32009-01-28 05:08:44 +01001244 if (lapic_is_integrated() && apic->disable_esr) {
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001245 apic_write(APIC_ESR, 0);
1246 apic_write(APIC_ESR, 0);
1247 apic_write(APIC_ESR, 0);
1248 apic_write(APIC_ESR, 0);
1249 }
1250#endif
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001251 perf_events_lapic_init();
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001252
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253 /*
1254 * Double-check whether this APIC is really registered.
1255 * This is meaningless in clustered apic mode, so we skip it.
1256 */
Daniel Walkerc2777f92009-09-12 10:40:20 -07001257 BUG_ON(!apic->apic_id_registered());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001258
1259 /*
1260 * Intel recommends to set DFR, LDR and TPR before enabling
1261 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
1262 * document number 292116). So here it goes...
1263 */
Ingo Molnara5c43292009-01-28 06:50:47 +01001264 apic->init_apic_ldr();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265
Tejun Heo6f802c42011-01-23 14:37:31 +01001266#ifdef CONFIG_X86_32
1267 /*
Tejun Heoacb8bc02011-01-23 14:37:33 +01001268 * APIC LDR is initialized. If logical_apicid mapping was
1269 * initialized during get_smp_config(), make sure it matches the
1270 * actual value.
Tejun Heo6f802c42011-01-23 14:37:31 +01001271 */
Tejun Heoacb8bc02011-01-23 14:37:33 +01001272 i = early_per_cpu(x86_cpu_to_logical_apicid, cpu);
1273 WARN_ON(i != BAD_APICID && i != logical_smp_processor_id());
1274 /* always use the value from LDR */
Tejun Heo6f802c42011-01-23 14:37:31 +01001275 early_per_cpu(x86_cpu_to_logical_apicid, cpu) =
1276 logical_smp_processor_id();
Tejun Heoc4b90c12011-05-02 14:18:52 +02001277
1278 /*
1279 * Some NUMA implementations (NUMAQ) don't initialize apicid to
1280 * node mapping during NUMA init. Now that logical apicid is
1281 * guaranteed to be known, give it another chance. This is already
1282 * a bit too late - percpu allocation has already happened without
1283 * proper NUMA affinity.
1284 */
Tejun Heo84914ed02011-05-02 14:18:52 +02001285 if (apic->x86_32_numa_cpu_node)
1286 set_apicid_to_node(early_per_cpu(x86_cpu_to_apicid, cpu),
1287 apic->x86_32_numa_cpu_node(cpu));
Tejun Heo6f802c42011-01-23 14:37:31 +01001288#endif
1289
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290 /*
1291 * Set Task Priority to 'accept all'. We never change this
1292 * later on.
1293 */
1294 value = apic_read(APIC_TASKPRI);
1295 value &= ~APIC_TPRI_MASK;
Andi Kleen11a8e772006-01-11 22:46:51 +01001296 apic_write(APIC_TASKPRI, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001297
1298 /*
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001299 * After a crash, we no longer service the interrupts and a pending
1300 * interrupt from previous kernel might still have ISR bit set.
1301 *
1302 * Most probably by now CPU has serviced that pending interrupt and
1303 * it might not have done the ack_APIC_irq() because it thought,
1304 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1305 * does not clear the ISR bit and cpu thinks it has already serivced
1306 * the interrupt. Hence a vector might get locked. It was noticed
1307 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1308 */
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -07001309 do {
1310 queued = 0;
1311 for (i = APIC_ISR_NR - 1; i >= 0; i--)
1312 queued |= apic_read(APIC_IRR + i*0x10);
1313
1314 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
1315 value = apic_read(APIC_ISR + i*0x10);
1316 for (j = 31; j >= 0; j--) {
1317 if (value & (1<<j)) {
1318 ack_APIC_irq();
1319 acked++;
1320 }
1321 }
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001322 }
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -07001323 if (acked > 256) {
1324 printk(KERN_ERR "LAPIC pending interrupts after %d EOI\n",
1325 acked);
1326 break;
1327 }
Shai Fultheim42fa4252012-04-20 01:12:32 +03001328 if (queued) {
1329 if (cpu_has_tsc) {
1330 rdtscll(ntsc);
1331 max_loops = (cpu_khz << 10) - (ntsc - tsc);
1332 } else
1333 max_loops--;
1334 }
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -07001335 } while (queued && max_loops > 0);
1336 WARN_ON(max_loops <= 0);
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001337
1338 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001339 * Now that we are all set up, enable the APIC
1340 */
1341 value = apic_read(APIC_SPIV);
1342 value &= ~APIC_VECTOR_MASK;
1343 /*
1344 * Enable APIC
1345 */
1346 value |= APIC_SPIV_APIC_ENABLED;
1347
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001348#ifdef CONFIG_X86_32
1349 /*
1350 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1351 * certain networking cards. If high frequency interrupts are
1352 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1353 * entry is masked/unmasked at a high rate as well then sooner or
1354 * later IOAPIC line gets 'stuck', no more interrupts are received
1355 * from the device. If focus CPU is disabled then the hang goes
1356 * away, oh well :-(
1357 *
1358 * [ This bug can be reproduced easily with a level-triggered
1359 * PCI Ne2000 networking cards and PII/PIII processors, dual
1360 * BX chipset. ]
1361 */
1362 /*
1363 * Actually disabling the focus CPU check just makes the hang less
1364 * frequent as it makes the interrupt distributon model be more
1365 * like LRU than MRU (the short-term load is more even across CPUs).
1366 * See also the comment in end_level_ioapic_irq(). --macro
1367 */
1368
1369 /*
1370 * - enable focus processor (bit==0)
1371 * - 64bit mode always use processor focus
1372 * so no need to set it
1373 */
1374 value &= ~APIC_SPIV_FOCUS_DISABLED;
1375#endif
Andi Kleen3f14c742006-09-26 10:52:29 +02001376
Linus Torvalds1da177e2005-04-16 15:20:36 -07001377 /*
1378 * Set spurious IRQ vector
1379 */
1380 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +01001381 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001382
1383 /*
1384 * Set up LVT0, LVT1:
1385 *
1386 * set up through-local-APIC on the BP's LINT0. This is not
1387 * strictly necessary in pure symmetric-IO mode, but sometimes
1388 * we delegate interrupts to the 8259A.
1389 */
1390 /*
1391 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1392 */
1393 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
Tejun Heo0aa002f2010-12-09 11:47:21 +01001394 if (!cpu && (pic_mode || !value)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001395 value = APIC_DM_EXTINT;
Tejun Heo0aa002f2010-12-09 11:47:21 +01001396 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n", cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001397 } else {
1398 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
Tejun Heo0aa002f2010-12-09 11:47:21 +01001399 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n", cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001400 }
Andi Kleen11a8e772006-01-11 22:46:51 +01001401 apic_write(APIC_LVT0, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402
1403 /*
1404 * only the BP should see the LINT1 NMI signal, obviously.
1405 */
Tejun Heo0aa002f2010-12-09 11:47:21 +01001406 if (!cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001407 value = APIC_DM_NMI;
1408 else
1409 value = APIC_DM_NMI | APIC_LVT_MASKED;
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001410 if (!lapic_is_integrated()) /* 82489DX */
1411 value |= APIC_LVT_LEVEL_TRIGGER;
Andi Kleen11a8e772006-01-11 22:46:51 +01001412 apic_write(APIC_LVT1, value);
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001413
Andi Kleenbe71b852009-02-12 13:49:38 +01001414#ifdef CONFIG_X86_MCE_INTEL
1415 /* Recheck CMCI information after local APIC is up on CPU #0 */
Tejun Heo0aa002f2010-12-09 11:47:21 +01001416 if (!cpu)
Andi Kleenbe71b852009-02-12 13:49:38 +01001417 cmci_recheck();
1418#endif
Andi Kleen739f33b2008-01-30 13:30:40 +01001419}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420
Andi Kleen739f33b2008-01-30 13:30:40 +01001421void __cpuinit end_local_APIC_setup(void)
1422{
1423 lapic_setup_esr();
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001424
1425#ifdef CONFIG_X86_32
Cyrill Gorcunov1b4ee4e2008-08-18 23:12:33 +04001426 {
1427 unsigned int value;
1428 /* Disable the local apic timer */
1429 value = apic_read(APIC_LVTT);
1430 value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
1431 apic_write(APIC_LVTT, value);
1432 }
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001433#endif
1434
Linus Torvalds1da177e2005-04-16 15:20:36 -07001435 apic_pm_activate();
Jan Beulich2fb270f2011-02-09 08:21:02 +00001436}
1437
1438void __init bsp_end_local_APIC_setup(void)
1439{
1440 end_local_APIC_setup();
Kenji Kaneshige7f7fbf42010-11-30 22:22:28 -08001441
1442 /*
1443 * Now that local APIC setup is completed for BP, configure the fault
1444 * handling for interrupt remapping.
1445 */
Jan Beulich2fb270f2011-02-09 08:21:02 +00001446 if (intr_remapping_enabled)
Kenji Kaneshige7f7fbf42010-11-30 22:22:28 -08001447 enable_drhd_fault_handling();
1448
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449}
1450
Yinghai Lu06cd9a72009-02-16 17:29:58 -08001451#ifdef CONFIG_X86_X2APIC
Yinghai Lufb209bd2011-12-21 17:45:17 -08001452/*
1453 * Need to disable xapic and x2apic at the same time and then enable xapic mode
1454 */
1455static inline void __disable_x2apic(u64 msr)
1456{
1457 wrmsrl(MSR_IA32_APICBASE,
1458 msr & ~(X2APIC_ENABLE | XAPIC_ENABLE));
1459 wrmsrl(MSR_IA32_APICBASE, msr & ~X2APIC_ENABLE);
1460}
1461
Yinghai Lua31bc322011-12-23 11:01:43 -08001462static __init void disable_x2apic(void)
Yinghai Lufb209bd2011-12-21 17:45:17 -08001463{
1464 u64 msr;
1465
1466 if (!cpu_has_x2apic)
1467 return;
1468
1469 rdmsrl(MSR_IA32_APICBASE, msr);
1470 if (msr & X2APIC_ENABLE) {
1471 u32 x2apic_id = read_apic_id();
1472
1473 if (x2apic_id >= 255)
1474 panic("Cannot disable x2apic, id: %08x\n", x2apic_id);
1475
1476 pr_info("Disabling x2apic\n");
1477 __disable_x2apic(msr);
1478
Yinghai Lua31bc322011-12-23 11:01:43 -08001479 if (nox2apic) {
1480 clear_cpu_cap(&cpu_data(0), X86_FEATURE_X2APIC);
1481 setup_clear_cpu_cap(X86_FEATURE_X2APIC);
1482 }
1483
Yinghai Lufb209bd2011-12-21 17:45:17 -08001484 x2apic_disabled = 1;
1485 x2apic_mode = 0;
1486
1487 register_lapic_address(mp_lapic_addr);
1488 }
1489}
1490
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001491void check_x2apic(void)
1492{
Suresh Siddhaef1f87a2009-02-21 14:23:21 -08001493 if (x2apic_enabled()) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001494 pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001495 x2apic_preenabled = x2apic_mode = 1;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001496 }
1497}
1498
1499void enable_x2apic(void)
1500{
Yinghai Lufb209bd2011-12-21 17:45:17 -08001501 u64 msr;
1502
1503 rdmsrl(MSR_IA32_APICBASE, msr);
1504 if (x2apic_disabled) {
1505 __disable_x2apic(msr);
1506 return;
1507 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001508
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001509 if (!x2apic_mode)
Yinghai Lu06cd9a72009-02-16 17:29:58 -08001510 return;
1511
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001512 if (!(msr & X2APIC_ENABLE)) {
Mike Travis450b1e82009-12-11 08:08:50 -08001513 printk_once(KERN_INFO "Enabling x2apic\n");
Yinghai Lufb209bd2011-12-21 17:45:17 -08001514 wrmsrl(MSR_IA32_APICBASE, msr | X2APIC_ENABLE);
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001515 }
1516}
Weidong Han93758232009-04-17 16:42:14 +08001517#endif /* CONFIG_X86_X2APIC */
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001518
Gleb Natapovce69a782009-07-20 15:24:17 +03001519int __init enable_IR(void)
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001520{
Suresh Siddhad3f13812011-08-23 17:05:25 -07001521#ifdef CONFIG_IRQ_REMAP
Weidong Han93758232009-04-17 16:42:14 +08001522 if (!intr_remapping_supported()) {
1523 pr_debug("intr-remapping not supported\n");
Suresh Siddha41750d32011-08-23 17:05:18 -07001524 return -1;
Weidong Han93758232009-04-17 16:42:14 +08001525 }
1526
Weidong Han93758232009-04-17 16:42:14 +08001527 if (!x2apic_preenabled && skip_ioapic_setup) {
1528 pr_info("Skipped enabling intr-remap because of skipping "
1529 "io-apic setup\n");
Suresh Siddha41750d32011-08-23 17:05:18 -07001530 return -1;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001531 }
1532
Suresh Siddha41750d32011-08-23 17:05:18 -07001533 return enable_intr_remapping();
Gleb Natapovce69a782009-07-20 15:24:17 +03001534#endif
Suresh Siddha41750d32011-08-23 17:05:18 -07001535 return -1;
Gleb Natapovce69a782009-07-20 15:24:17 +03001536}
1537
1538void __init enable_IR_x2apic(void)
1539{
1540 unsigned long flags;
Gleb Natapovce69a782009-07-20 15:24:17 +03001541 int ret, x2apic_enabled = 0;
Yinghai Lue6707612009-11-21 00:23:37 -08001542 int dmar_table_init_ret;
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001543
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001544 dmar_table_init_ret = dmar_table_init();
Yinghai Lue6707612009-11-21 00:23:37 -08001545 if (dmar_table_init_ret && !x2apic_supported())
1546 return;
Gleb Natapovce69a782009-07-20 15:24:17 +03001547
Suresh Siddha31dce142011-05-18 16:31:33 -07001548 ret = save_ioapic_entries();
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001549 if (ret) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001550 pr_info("Saving IO-APIC state failed: %d\n", ret);
Yinghai Lufb209bd2011-12-21 17:45:17 -08001551 return;
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001552 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001553
Suresh Siddha05c3dc22009-03-16 17:05:03 -07001554 local_irq_save(flags);
Jacob Panb81bb372009-11-09 11:27:04 -08001555 legacy_pic->mask_all();
Suresh Siddha31dce142011-05-18 16:31:33 -07001556 mask_ioapic_entries();
Suresh Siddha05c3dc22009-03-16 17:05:03 -07001557
Yinghai Lua31bc322011-12-23 11:01:43 -08001558 if (x2apic_preenabled && nox2apic)
1559 disable_x2apic();
1560
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001561 if (dmar_table_init_ret)
Suresh Siddha41750d32011-08-23 17:05:18 -07001562 ret = -1;
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001563 else
1564 ret = enable_IR();
1565
Yinghai Lufb209bd2011-12-21 17:45:17 -08001566 if (!x2apic_supported())
Yinghai Lua31bc322011-12-23 11:01:43 -08001567 goto skip_x2apic;
Yinghai Lufb209bd2011-12-21 17:45:17 -08001568
Suresh Siddha41750d32011-08-23 17:05:18 -07001569 if (ret < 0) {
Gleb Natapovce69a782009-07-20 15:24:17 +03001570 /* IR is required if there is APIC ID > 255 even when running
1571 * under KVM
1572 */
Sheng Yang2904ed82010-12-21 14:18:48 +08001573 if (max_physical_apicid > 255 ||
Yinghai Lufb209bd2011-12-21 17:45:17 -08001574 !hypervisor_x2apic_available()) {
1575 if (x2apic_preenabled)
1576 disable_x2apic();
Yinghai Lua31bc322011-12-23 11:01:43 -08001577 goto skip_x2apic;
Yinghai Lufb209bd2011-12-21 17:45:17 -08001578 }
Gleb Natapovce69a782009-07-20 15:24:17 +03001579 /*
1580 * without IR all CPUs can be addressed by IOAPIC/MSI
1581 * only in physical mode
1582 */
1583 x2apic_force_phys();
1584 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001585
Yinghai Lufb209bd2011-12-21 17:45:17 -08001586 if (ret == IRQ_REMAP_XAPIC_MODE) {
1587 pr_info("x2apic not enabled, IRQ remapping is in xapic mode\n");
Yinghai Lua31bc322011-12-23 11:01:43 -08001588 goto skip_x2apic;
Yinghai Lufb209bd2011-12-21 17:45:17 -08001589 }
Suresh Siddha41750d32011-08-23 17:05:18 -07001590
Gleb Natapovce69a782009-07-20 15:24:17 +03001591 x2apic_enabled = 1;
Weidong Han93758232009-04-17 16:42:14 +08001592
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001593 if (x2apic_supported() && !x2apic_mode) {
1594 x2apic_mode = 1;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001595 enable_x2apic();
Weidong Han93758232009-04-17 16:42:14 +08001596 pr_info("Enabled x2apic\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001597 }
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001598
Yinghai Lua31bc322011-12-23 11:01:43 -08001599skip_x2apic:
Suresh Siddha41750d32011-08-23 17:05:18 -07001600 if (ret < 0) /* IR enabling failed */
Suresh Siddha31dce142011-05-18 16:31:33 -07001601 restore_ioapic_entries();
Jacob Panb81bb372009-11-09 11:27:04 -08001602 legacy_pic->restore_mask();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001603 local_irq_restore(flags);
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001604}
Weidong Han93758232009-04-17 16:42:14 +08001605
Yinghai Lube7a6562008-08-24 02:01:51 -07001606#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001607/*
1608 * Detect and enable local APICs on non-SMP boards.
1609 * Original code written by Keir Fraser.
1610 * On AMD64 we trust the BIOS - if it says no APIC it is likely
1611 * not correctly set up (usually the APIC timer won't work etc.)
1612 */
1613static int __init detect_init_APIC(void)
1614{
1615 if (!cpu_has_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001616 pr_info("No local APIC present\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001617 return -1;
1618 }
1619
1620 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001621 return 0;
1622}
Yinghai Lube7a6562008-08-24 02:01:51 -07001623#else
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001624
Henrik Kretzschmar25874a22011-03-11 08:02:36 +01001625static int __init apic_verify(void)
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001626{
1627 u32 features, h, l;
1628
1629 /*
1630 * The APIC feature bit should now be enabled
1631 * in `cpuid'
1632 */
1633 features = cpuid_edx(1);
1634 if (!(features & (1 << X86_FEATURE_APIC))) {
1635 pr_warning("Could not enable APIC!\n");
1636 return -1;
1637 }
1638 set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1639 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1640
1641 /* The BIOS may have set up the APIC at some other address */
Bryan O'Donoghuecbf28292012-04-18 17:37:39 +01001642 if (boot_cpu_data.x86 >= 6) {
1643 rdmsr(MSR_IA32_APICBASE, l, h);
1644 if (l & MSR_IA32_APICBASE_ENABLE)
1645 mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
1646 }
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001647
1648 pr_info("Found and enabled local APIC!\n");
1649 return 0;
1650}
1651
Henrik Kretzschmar25874a22011-03-11 08:02:36 +01001652int __init apic_force_enable(unsigned long addr)
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001653{
1654 u32 h, l;
1655
1656 if (disable_apic)
1657 return -1;
1658
1659 /*
1660 * Some BIOSes disable the local APIC in the APIC_BASE
1661 * MSR. This can only be done in software for Intel P6 or later
1662 * and AMD K7 (Model > 1) or later.
1663 */
Bryan O'Donoghuecbf28292012-04-18 17:37:39 +01001664 if (boot_cpu_data.x86 >= 6) {
1665 rdmsr(MSR_IA32_APICBASE, l, h);
1666 if (!(l & MSR_IA32_APICBASE_ENABLE)) {
1667 pr_info("Local APIC disabled by BIOS -- reenabling.\n");
1668 l &= ~MSR_IA32_APICBASE_BASE;
1669 l |= MSR_IA32_APICBASE_ENABLE | addr;
1670 wrmsr(MSR_IA32_APICBASE, l, h);
1671 enabled_via_apicbase = 1;
1672 }
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001673 }
1674 return apic_verify();
1675}
1676
Yinghai Lube7a6562008-08-24 02:01:51 -07001677/*
1678 * Detect and initialize APIC
1679 */
1680static int __init detect_init_APIC(void)
1681{
Yinghai Lube7a6562008-08-24 02:01:51 -07001682 /* Disabled by kernel option? */
1683 if (disable_apic)
1684 return -1;
1685
1686 switch (boot_cpu_data.x86_vendor) {
1687 case X86_VENDOR_AMD:
1688 if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
Borislav Petkov85877062009-02-03 16:24:22 +01001689 (boot_cpu_data.x86 >= 15))
Yinghai Lube7a6562008-08-24 02:01:51 -07001690 break;
1691 goto no_apic;
1692 case X86_VENDOR_INTEL:
1693 if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
1694 (boot_cpu_data.x86 == 5 && cpu_has_apic))
1695 break;
1696 goto no_apic;
1697 default:
1698 goto no_apic;
1699 }
1700
1701 if (!cpu_has_apic) {
1702 /*
1703 * Over-ride BIOS and try to enable the local APIC only if
1704 * "lapic" specified.
1705 */
1706 if (!force_enable_local_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001707 pr_info("Local APIC disabled by BIOS -- "
1708 "you can enable it with \"lapic\"\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001709 return -1;
1710 }
Thomas Gleixnera906fda2011-02-25 16:09:31 +01001711 if (apic_force_enable(APIC_DEFAULT_PHYS_BASE))
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001712 return -1;
1713 } else {
1714 if (apic_verify())
1715 return -1;
Yinghai Lube7a6562008-08-24 02:01:51 -07001716 }
Yinghai Lube7a6562008-08-24 02:01:51 -07001717
1718 apic_pm_activate();
1719
1720 return 0;
1721
1722no_apic:
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001723 pr_info("No local APIC present or hardware disabled\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001724 return -1;
1725}
1726#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001727
1728/**
1729 * init_apic_mappings - initialize APIC mappings
1730 */
1731void __init init_apic_mappings(void)
1732{
Yinghai Lu4401da62009-05-02 10:40:57 -07001733 unsigned int new_apicid;
1734
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001735 if (x2apic_mode) {
Yinghai Lu4c9961d2008-07-11 18:44:16 -07001736 boot_cpu_physical_apicid = read_apic_id();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001737 return;
1738 }
1739
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001740 /* If no local APIC can be found return early */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001741 if (!smp_found_config && detect_init_APIC()) {
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001742 /* lets NOP'ify apic operations */
Cyrill Gorcunovcec6be62009-05-11 17:41:40 +04001743 pr_info("APIC: disable apic facility\n");
1744 apic_disable();
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001745 } else {
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001746 apic_phys = mp_lapic_addr;
1747
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001748 /*
1749 * acpi lapic path already maps that address in
1750 * acpi_register_lapic_address()
1751 */
Eric W. Biederman5989cd62010-08-04 13:30:27 -07001752 if (!acpi_lapic && !smp_found_config)
Yinghai Lu326a2e62010-12-07 00:55:38 -08001753 register_lapic_address(apic_phys);
Cyrill Gorcunovcec6be62009-05-11 17:41:40 +04001754 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001755
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001756 /*
1757 * Fetch the APIC ID of the BSP in case we have a
1758 * default configuration (or the MP table is broken).
1759 */
Yinghai Lu4401da62009-05-02 10:40:57 -07001760 new_apicid = read_apic_id();
1761 if (boot_cpu_physical_apicid != new_apicid) {
1762 boot_cpu_physical_apicid = new_apicid;
Cyrill Gorcunov103428e2009-06-07 16:48:40 +04001763 /*
1764 * yeah -- we lie about apic_version
1765 * in case if apic was disabled via boot option
1766 * but it's not a problem for SMP compiled kernel
1767 * since smp_sanity_check is prepared for such a case
1768 * and disable smp mode
1769 */
Yinghai Lu4401da62009-05-02 10:40:57 -07001770 apic_version[new_apicid] =
1771 GET_APIC_VERSION(apic_read(APIC_LVR));
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +04001772 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001773}
1774
Yinghai Luc0104d32010-12-07 00:55:17 -08001775void __init register_lapic_address(unsigned long address)
1776{
1777 mp_lapic_addr = address;
1778
Yinghai Lu04501932010-12-07 00:55:56 -08001779 if (!x2apic_mode) {
1780 set_fixmap_nocache(FIX_APIC_BASE, address);
1781 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
1782 APIC_BASE, mp_lapic_addr);
1783 }
Yinghai Luc0104d32010-12-07 00:55:17 -08001784 if (boot_cpu_physical_apicid == -1U) {
1785 boot_cpu_physical_apicid = read_apic_id();
1786 apic_version[boot_cpu_physical_apicid] =
1787 GET_APIC_VERSION(apic_read(APIC_LVR));
1788 }
1789}
1790
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001791/*
1792 * This initializes the IO-APIC and APIC hardware if this is
1793 * a UP kernel.
1794 */
Yinghai Lu56d91f12010-12-16 19:09:24 -08001795int apic_version[MAX_LOCAL_APIC];
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001796
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001797int __init APIC_init_uniprocessor(void)
1798{
1799 if (disable_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001800 pr_info("Apic disabled\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001801 return -1;
1802 }
Jan Beulichf1182632009-01-14 12:27:35 +00001803#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001804 if (!cpu_has_apic) {
1805 disable_apic = 1;
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001806 pr_info("Apic disabled by BIOS\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001807 return -1;
1808 }
Yinghai Lufa2bd352008-08-24 02:01:50 -07001809#else
1810 if (!smp_found_config && !cpu_has_apic)
1811 return -1;
1812
1813 /*
1814 * Complain if the BIOS pretends there is one.
1815 */
1816 if (!cpu_has_apic &&
1817 APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001818 pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
1819 boot_cpu_physical_apicid);
Yinghai Lufa2bd352008-08-24 02:01:50 -07001820 return -1;
1821 }
1822#endif
1823
Ingo Molnar72ce0162009-01-28 06:50:47 +01001824 default_setup_apic_routing();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001825
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001826 verify_local_APIC();
Glauber Costab5841762008-05-28 13:38:28 -03001827 connect_bsp_APIC();
1828
Yinghai Lufa2bd352008-08-24 02:01:50 -07001829#ifdef CONFIG_X86_64
Glauber de Oliveira Costac70dcb72008-03-19 14:25:58 -03001830 apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
Yinghai Lufa2bd352008-08-24 02:01:50 -07001831#else
1832 /*
1833 * Hack: In case of kdump, after a crash, kernel might be booting
1834 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1835 * might be zero if read from MP tables. Get it from LAPIC.
1836 */
1837# ifdef CONFIG_CRASH_DUMP
1838 boot_cpu_physical_apicid = read_apic_id();
1839# endif
1840#endif
1841 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001842 setup_local_APIC();
1843
Yinghai Lu88d0f552009-02-14 23:57:28 -08001844#ifdef CONFIG_X86_IO_APIC
Andi Kleen739f33b2008-01-30 13:30:40 +01001845 /*
1846 * Now enable IO-APICs, actually call clear_IO_APIC
Yinghai Lu98c061b2009-02-16 00:00:50 -08001847 * We need clear_IO_APIC before enabling error vector
Andi Kleen739f33b2008-01-30 13:30:40 +01001848 */
1849 if (!skip_ioapic_setup && nr_ioapics)
1850 enable_IO_APIC();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001851#endif
Andi Kleen739f33b2008-01-30 13:30:40 +01001852
Jan Beulich2fb270f2011-02-09 08:21:02 +00001853 bsp_end_local_APIC_setup();
Andi Kleen739f33b2008-01-30 13:30:40 +01001854
Yinghai Lufa2bd352008-08-24 02:01:50 -07001855#ifdef CONFIG_X86_IO_APIC
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001856 if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1857 setup_IO_APIC();
Yinghai Lu98c061b2009-02-16 00:00:50 -08001858 else {
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001859 nr_ioapics = 0;
Yinghai Lu98c061b2009-02-16 00:00:50 -08001860 }
Yinghai Lufa2bd352008-08-24 02:01:50 -07001861#endif
1862
Thomas Gleixner736deca2009-08-19 12:35:53 +02001863 x86_init.timers.setup_percpu_clockev();
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001864 return 0;
1865}
1866
1867/*
1868 * Local APIC interrupts
1869 */
1870
1871/*
1872 * This interrupt should _never_ happen with our APIC/SMP architecture
1873 */
Yinghai Ludc1528d2008-08-24 02:01:53 -07001874void smp_spurious_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001875{
Yinghai Ludc1528d2008-08-24 02:01:53 -07001876 u32 v;
1877
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001878 irq_enter();
Frederic Weisbecker98ad1cc2011-10-07 18:22:09 +02001879 exit_idle();
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001880 /*
1881 * Check if this really is a spurious interrupt and ACK it
1882 * if it is a vectored one. Just in case...
1883 * Spurious interrupts should not be ACKed.
1884 */
1885 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1886 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1887 ack_APIC_irq();
1888
Hiroshi Shimamoto915b0d02008-12-08 19:19:26 -08001889 inc_irq_stat(irq_spurious_count);
1890
Yinghai Ludc1528d2008-08-24 02:01:53 -07001891 /* see sw-dev-man vol 3, chapter 7.4.13.5 */
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001892 pr_info("spurious APIC interrupt on CPU#%d, "
1893 "should never happen.\n", smp_processor_id());
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001894 irq_exit();
1895}
1896
1897/*
1898 * This interrupt should never happen with our APIC/SMP architecture
1899 */
Yinghai Ludc1528d2008-08-24 02:01:53 -07001900void smp_error_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001901{
Youquan Song2b398bd2011-04-14 14:36:08 +08001902 u32 v0, v1;
1903 u32 i = 0;
1904 static const char * const error_interrupt_reason[] = {
1905 "Send CS error", /* APIC Error Bit 0 */
1906 "Receive CS error", /* APIC Error Bit 1 */
1907 "Send accept error", /* APIC Error Bit 2 */
1908 "Receive accept error", /* APIC Error Bit 3 */
1909 "Redirectable IPI", /* APIC Error Bit 4 */
1910 "Send illegal vector", /* APIC Error Bit 5 */
1911 "Received illegal vector", /* APIC Error Bit 6 */
1912 "Illegal register address", /* APIC Error Bit 7 */
1913 };
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001914
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001915 irq_enter();
Frederic Weisbecker98ad1cc2011-10-07 18:22:09 +02001916 exit_idle();
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001917 /* First tickle the hardware, only then report what went on. -- REW */
Youquan Song2b398bd2011-04-14 14:36:08 +08001918 v0 = apic_read(APIC_ESR);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001919 apic_write(APIC_ESR, 0);
1920 v1 = apic_read(APIC_ESR);
1921 ack_APIC_irq();
1922 atomic_inc(&irq_err_count);
1923
Youquan Song2b398bd2011-04-14 14:36:08 +08001924 apic_printk(APIC_DEBUG, KERN_DEBUG "APIC error on CPU%d: %02x(%02x)",
1925 smp_processor_id(), v0 , v1);
1926
1927 v1 = v1 & 0xff;
1928 while (v1) {
1929 if (v1 & 0x1)
1930 apic_printk(APIC_DEBUG, KERN_CONT " : %s", error_interrupt_reason[i]);
1931 i++;
1932 v1 >>= 1;
1933 };
1934
1935 apic_printk(APIC_DEBUG, KERN_CONT "\n");
1936
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001937 irq_exit();
1938}
1939
Glauber Costab5841762008-05-28 13:38:28 -03001940/**
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001941 * connect_bsp_APIC - attach the APIC to the interrupt system
1942 */
Glauber Costab5841762008-05-28 13:38:28 -03001943void __init connect_bsp_APIC(void)
1944{
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001945#ifdef CONFIG_X86_32
1946 if (pic_mode) {
1947 /*
1948 * Do not trust the local APIC being empty at bootup.
1949 */
1950 clear_local_APIC();
1951 /*
1952 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
1953 * local APIC to INT and NMI lines.
1954 */
1955 apic_printk(APIC_VERBOSE, "leaving PIC mode, "
1956 "enabling APIC mode.\n");
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +04001957 imcr_pic_to_apic();
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001958 }
1959#endif
Ingo Molnar49040332009-01-28 12:43:18 +01001960 if (apic->enable_apic_mode)
1961 apic->enable_apic_mode();
Glauber Costab5841762008-05-28 13:38:28 -03001962}
1963
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04001964/**
1965 * disconnect_bsp_APIC - detach the APIC from the interrupt system
1966 * @virt_wire_setup: indicates, whether virtual wire mode is selected
1967 *
1968 * Virtual wire mode is necessary to deliver legacy interrupts even when the
1969 * APIC is disabled.
1970 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001971void disconnect_bsp_APIC(int virt_wire_setup)
1972{
Cyrill Gorcunov1b4ee4e2008-08-18 23:12:33 +04001973 unsigned int value;
1974
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001975#ifdef CONFIG_X86_32
1976 if (pic_mode) {
1977 /*
1978 * Put the board back into PIC mode (has an effect only on
1979 * certain older boards). Note that APIC interrupts, including
1980 * IPIs, won't work beyond this point! The only exception are
1981 * INIT IPIs.
1982 */
1983 apic_printk(APIC_VERBOSE, "disabling APIC mode, "
1984 "entering PIC mode.\n");
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +04001985 imcr_apic_to_pic();
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001986 return;
1987 }
1988#endif
1989
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001990 /* Go back to Virtual Wire compatibility mode */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001991
1992 /* For the spurious interrupt use vector F, and enable it */
1993 value = apic_read(APIC_SPIV);
1994 value &= ~APIC_VECTOR_MASK;
1995 value |= APIC_SPIV_APIC_ENABLED;
1996 value |= 0xf;
1997 apic_write(APIC_SPIV, value);
1998
1999 if (!virt_wire_setup) {
2000 /*
2001 * For LVT0 make it edge triggered, active high,
2002 * external and enabled
2003 */
2004 value = apic_read(APIC_LVT0);
2005 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
2006 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
2007 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
2008 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
2009 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
2010 apic_write(APIC_LVT0, value);
2011 } else {
2012 /* Disable LVT0 */
2013 apic_write(APIC_LVT0, APIC_LVT_MASKED);
2014 }
2015
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04002016 /*
2017 * For LVT1 make it edge triggered, active high,
2018 * nmi and enabled
2019 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01002020 value = apic_read(APIC_LVT1);
2021 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
2022 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
2023 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
2024 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
2025 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
2026 apic_write(APIC_LVT1, value);
2027}
2028
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03002029void __cpuinit generic_processor_info(int apicid, int version)
2030{
Vivek Goyal14cb6dc2011-07-08 13:19:26 -04002031 int cpu, max = nr_cpu_ids;
2032 bool boot_cpu_detected = physid_isset(boot_cpu_physical_apicid,
2033 phys_cpu_present_map);
2034
2035 /*
2036 * If boot cpu has not been detected yet, then only allow upto
2037 * nr_cpu_ids - 1 processors and keep one slot free for boot cpu
2038 */
2039 if (!boot_cpu_detected && num_processors >= nr_cpu_ids - 1 &&
2040 apicid != boot_cpu_physical_apicid) {
2041 int thiscpu = max + disabled_cpus - 1;
2042
2043 pr_warning(
2044 "ACPI: NR_CPUS/possible_cpus limit of %i almost"
2045 " reached. Keeping one slot for boot cpu."
2046 " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
2047
2048 disabled_cpus++;
2049 return;
2050 }
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03002051
Mike Travis3b11ce72008-12-17 15:21:39 -08002052 if (num_processors >= nr_cpu_ids) {
Mike Travis3b11ce72008-12-17 15:21:39 -08002053 int thiscpu = max + disabled_cpus;
2054
2055 pr_warning(
2056 "ACPI: NR_CPUS/possible_cpus limit of %i reached."
2057 " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
2058
2059 disabled_cpus++;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03002060 return;
2061 }
2062
2063 num_processors++;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03002064 if (apicid == boot_cpu_physical_apicid) {
2065 /*
2066 * x86_bios_cpu_apicid is required to have processors listed
2067 * in same order as logical cpu numbers. Hence the first
2068 * entry is BSP, and so on.
Yinghai Lue5fea862011-02-08 23:22:17 -08002069 * boot_cpu_init() already hold bit 0 in cpu_present_mask
2070 * for BSP.
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03002071 */
2072 cpu = 0;
Yinghai Lue5fea862011-02-08 23:22:17 -08002073 } else
2074 cpu = cpumask_next_zero(-1, cpu_present_mask);
2075
2076 /*
2077 * Validate version
2078 */
2079 if (version == 0x0) {
2080 pr_warning("BIOS bug: APIC version is 0 for CPU %d/0x%x, fixing up to 0x10\n",
2081 cpu, apicid);
2082 version = 0x10;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03002083 }
Yinghai Lue5fea862011-02-08 23:22:17 -08002084 apic_version[apicid] = version;
2085
2086 if (version != apic_version[boot_cpu_physical_apicid]) {
2087 pr_warning("BIOS bug: APIC version mismatch, boot CPU: %x, CPU %d: version %x\n",
2088 apic_version[boot_cpu_physical_apicid], cpu, version);
2089 }
2090
2091 physid_set(apicid, phys_cpu_present_map);
Yinghai Lue0da3362008-06-08 18:29:22 -07002092 if (apicid > max_physical_apicid)
2093 max_physical_apicid = apicid;
2094
Ingo Molnar3e5095d2009-01-27 17:07:08 +01002095#if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
Tejun Heof10fcd42009-01-13 20:41:34 +09002096 early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
2097 early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04002098#endif
Tejun Heoacb8bc02011-01-23 14:37:33 +01002099#ifdef CONFIG_X86_32
2100 early_per_cpu(x86_cpu_to_logical_apicid, cpu) =
2101 apic->x86_32_early_logical_apicid(cpu);
2102#endif
Mike Travis1de88cd2008-12-16 17:34:02 -08002103 set_cpu_possible(cpu, true);
2104 set_cpu_present(cpu, true);
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03002105}
2106
Suresh Siddha0c81c742008-07-10 11:16:48 -07002107int hard_smp_processor_id(void)
2108{
2109 return read_apic_id();
2110}
Ingo Molnar1dcdd3d2009-01-28 17:55:37 +01002111
2112void default_init_apic_ldr(void)
2113{
2114 unsigned long val;
2115
2116 apic_write(APIC_DFR, APIC_DFR_VALUE);
2117 val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
2118 val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
2119 apic_write(APIC_LDR, val);
2120}
2121
Thomas Gleixner0e078e22008-01-30 13:30:20 +01002122/*
2123 * Power management
2124 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002125#ifdef CONFIG_PM
2126
2127static struct {
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04002128 /*
2129 * 'active' is true if the local APIC was enabled by us and
2130 * not the BIOS; this signifies that we are also responsible
2131 * for disabling it before entering apm/acpi suspend
2132 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002133 int active;
2134 /* r/w apic fields */
2135 unsigned int apic_id;
2136 unsigned int apic_taskpri;
2137 unsigned int apic_ldr;
2138 unsigned int apic_dfr;
2139 unsigned int apic_spiv;
2140 unsigned int apic_lvtt;
2141 unsigned int apic_lvtpc;
2142 unsigned int apic_lvt0;
2143 unsigned int apic_lvt1;
2144 unsigned int apic_lvterr;
2145 unsigned int apic_tmict;
2146 unsigned int apic_tdcr;
2147 unsigned int apic_thmr;
2148} apic_pm_state;
2149
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002150static int lapic_suspend(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002151{
2152 unsigned long flags;
Karsten Wiesef990fff2006-12-07 02:14:11 +01002153 int maxlvt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002154
2155 if (!apic_pm_state.active)
2156 return 0;
2157
Thomas Gleixner37e650c2008-01-30 13:30:14 +01002158 maxlvt = lapic_get_maxlvt();
Karsten Wiesef990fff2006-12-07 02:14:11 +01002159
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07002160 apic_pm_state.apic_id = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002161 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
2162 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
2163 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
2164 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
2165 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
Karsten Wiesef990fff2006-12-07 02:14:11 +01002166 if (maxlvt >= 4)
2167 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002168 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
2169 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
2170 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
2171 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
2172 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
Andi Kleen4efc0672009-04-28 19:07:31 +02002173#ifdef CONFIG_X86_THERMAL_VECTOR
Karsten Wiesef990fff2006-12-07 02:14:11 +01002174 if (maxlvt >= 5)
2175 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
2176#endif
Cyrill Gorcunov24968cf2008-08-16 23:21:52 +04002177
Fernando Luis Vázquez Cao2b94ab22006-09-26 10:52:33 +02002178 local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002179 disable_local_APIC();
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002180
Fenghua Yub24696b2009-03-27 14:22:44 -07002181 if (intr_remapping_enabled)
2182 disable_intr_remapping();
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002183
Linus Torvalds1da177e2005-04-16 15:20:36 -07002184 local_irq_restore(flags);
2185 return 0;
2186}
2187
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002188static void lapic_resume(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002189{
2190 unsigned int l, h;
2191 unsigned long flags;
Suresh Siddha31dce142011-05-18 16:31:33 -07002192 int maxlvt;
Fenghua Yub24696b2009-03-27 14:22:44 -07002193
Linus Torvalds1da177e2005-04-16 15:20:36 -07002194 if (!apic_pm_state.active)
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002195 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002196
Fenghua Yub24696b2009-03-27 14:22:44 -07002197 local_irq_save(flags);
Weidong Han9a2755c2009-04-17 16:42:16 +08002198 if (intr_remapping_enabled) {
Suresh Siddha31dce142011-05-18 16:31:33 -07002199 /*
2200 * IO-APIC and PIC have their own resume routines.
2201 * We just mask them here to make sure the interrupt
2202 * subsystem is completely quiet while we enable x2apic
2203 * and interrupt-remapping.
2204 */
2205 mask_ioapic_entries();
Jacob Panb81bb372009-11-09 11:27:04 -08002206 legacy_pic->mask_all();
Fenghua Yub24696b2009-03-27 14:22:44 -07002207 }
Karsten Wiesef990fff2006-12-07 02:14:11 +01002208
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002209 if (x2apic_mode)
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002210 enable_x2apic();
Suresh Siddhacf6567f2009-03-16 17:05:00 -07002211 else {
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002212 /*
2213 * Make sure the APICBASE points to the right address
2214 *
2215 * FIXME! This will be wrong if we ever support suspend on
2216 * SMP! We'll need to do this as part of the CPU restore!
2217 */
Bryan O'Donoghuecbf28292012-04-18 17:37:39 +01002218 if (boot_cpu_data.x86 >= 6) {
2219 rdmsr(MSR_IA32_APICBASE, l, h);
2220 l &= ~MSR_IA32_APICBASE_BASE;
2221 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
2222 wrmsr(MSR_IA32_APICBASE, l, h);
2223 }
Yinghai Lud5e629a2008-08-17 21:12:27 -07002224 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07002225
Fenghua Yub24696b2009-03-27 14:22:44 -07002226 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002227 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
2228 apic_write(APIC_ID, apic_pm_state.apic_id);
2229 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
2230 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
2231 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
2232 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
2233 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
2234 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002235#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
Karsten Wiesef990fff2006-12-07 02:14:11 +01002236 if (maxlvt >= 5)
2237 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
2238#endif
2239 if (maxlvt >= 4)
2240 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002241 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
2242 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
2243 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
2244 apic_write(APIC_ESR, 0);
2245 apic_read(APIC_ESR);
2246 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
2247 apic_write(APIC_ESR, 0);
2248 apic_read(APIC_ESR);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002249
Suresh Siddha31dce142011-05-18 16:31:33 -07002250 if (intr_remapping_enabled)
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002251 reenable_intr_remapping(x2apic_mode);
Suresh Siddha31dce142011-05-18 16:31:33 -07002252
Linus Torvalds1da177e2005-04-16 15:20:36 -07002253 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002254}
2255
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04002256/*
2257 * This device has no shutdown method - fully functioning local APICs
2258 * are needed on every CPU up until machine_halt/restart/poweroff.
2259 */
2260
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002261static struct syscore_ops lapic_syscore_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002262 .resume = lapic_resume,
2263 .suspend = lapic_suspend,
2264};
2265
Ashok Raje6982c62005-06-25 14:54:58 -07002266static void __cpuinit apic_pm_activate(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002267{
2268 apic_pm_state.active = 1;
2269}
2270
2271static int __init init_lapic_sysfs(void)
2272{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002273 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002274 if (cpu_has_apic)
2275 register_syscore_ops(&lapic_syscore_ops);
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002276
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002277 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002278}
Fenghua Yub24696b2009-03-27 14:22:44 -07002279
2280/* local apic needs to resume before other devices access its registers. */
2281core_initcall(init_lapic_sysfs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002282
2283#else /* CONFIG_PM */
2284
2285static void apic_pm_activate(void) { }
2286
2287#endif /* CONFIG_PM */
2288
Yinghai Luf28c0ae2008-08-24 02:01:49 -07002289#ifdef CONFIG_X86_64
Yinghai Lue0e42142009-04-26 23:39:38 -07002290
2291static int __cpuinit apic_cluster_num(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002292{
2293 int i, clusters, zeros;
2294 unsigned id;
Yinghai Lu322850a2008-02-23 21:48:42 -08002295 u16 *bios_cpu_apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002296 DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
2297
Mike Travis23ca4bb2008-05-12 21:21:12 +02002298 bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
Suresh Siddha376ec332005-05-16 21:53:32 -07002299 bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002300
Mike Travis168ef542008-12-16 17:34:01 -08002301 for (i = 0; i < nr_cpu_ids; i++) {
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002302 /* are we being called early in kernel startup? */
Mike Travis693e3c52008-01-30 13:33:14 +01002303 if (bios_cpu_apicid) {
2304 id = bios_cpu_apicid[i];
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +05302305 } else if (i < nr_cpu_ids) {
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002306 if (cpu_present(i))
2307 id = per_cpu(x86_bios_cpu_apicid, i);
2308 else
2309 continue;
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +05302310 } else
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002311 break;
2312
Linus Torvalds1da177e2005-04-16 15:20:36 -07002313 if (id != BAD_APICID)
2314 __set_bit(APIC_CLUSTERID(id), clustermap);
2315 }
2316
2317 /* Problem: Partially populated chassis may not have CPUs in some of
2318 * the APIC clusters they have been allocated. Only present CPUs have
travis@sgi.com602a54a2008-01-30 13:33:21 +01002319 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
2320 * Since clusters are allocated sequentially, count zeros only if
2321 * they are bounded by ones.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002322 */
2323 clusters = 0;
2324 zeros = 0;
2325 for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
2326 if (test_bit(i, clustermap)) {
2327 clusters += 1 + zeros;
2328 zeros = 0;
2329 } else
2330 ++zeros;
2331 }
2332
Yinghai Lue0e42142009-04-26 23:39:38 -07002333 return clusters;
2334}
2335
2336static int __cpuinitdata multi_checked;
2337static int __cpuinitdata multi;
2338
2339static int __cpuinit set_multi(const struct dmi_system_id *d)
2340{
2341 if (multi)
2342 return 0;
Cyrill Gorcunov6f0aced2009-05-01 23:54:25 +04002343 pr_info("APIC: %s detected, Multi Chassis\n", d->ident);
Yinghai Lue0e42142009-04-26 23:39:38 -07002344 multi = 1;
2345 return 0;
2346}
2347
2348static const __cpuinitconst struct dmi_system_id multi_dmi_table[] = {
2349 {
2350 .callback = set_multi,
2351 .ident = "IBM System Summit2",
2352 .matches = {
2353 DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
2354 DMI_MATCH(DMI_PRODUCT_NAME, "Summit2"),
2355 },
2356 },
2357 {}
2358};
2359
2360static void __cpuinit dmi_check_multi(void)
2361{
2362 if (multi_checked)
2363 return;
2364
2365 dmi_check_system(multi_dmi_table);
2366 multi_checked = 1;
2367}
2368
2369/*
2370 * apic_is_clustered_box() -- Check if we can expect good TSC
2371 *
2372 * Thus far, the major user of this is IBM's Summit2 series:
2373 * Clustered boxes may have unsynced TSC problems if they are
2374 * multi-chassis.
2375 * Use DMI to check them
2376 */
2377__cpuinit int apic_is_clustered_box(void)
2378{
2379 dmi_check_multi();
2380 if (multi)
Ravikiran G Thirumalai1cb68482008-03-20 00:45:08 -07002381 return 1;
2382
Yinghai Lue0e42142009-04-26 23:39:38 -07002383 if (!is_vsmp_box())
2384 return 0;
2385
Linus Torvalds1da177e2005-04-16 15:20:36 -07002386 /*
Yinghai Lue0e42142009-04-26 23:39:38 -07002387 * ScaleMP vSMPowered boxes have one cluster per board and TSCs are
2388 * not guaranteed to be synced between boards
Linus Torvalds1da177e2005-04-16 15:20:36 -07002389 */
Yinghai Lue0e42142009-04-26 23:39:38 -07002390 if (apic_cluster_num() > 1)
2391 return 1;
2392
2393 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002394}
Yinghai Luf28c0ae2008-08-24 02:01:49 -07002395#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002396
2397/*
Thomas Gleixner0e078e22008-01-30 13:30:20 +01002398 * APIC command line parameters
Linus Torvalds1da177e2005-04-16 15:20:36 -07002399 */
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002400static int __init setup_disableapic(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002401{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002402 disable_apic = 1;
Yinghai Lu9175fc02008-07-21 01:38:14 -07002403 setup_clear_cpu_cap(X86_FEATURE_APIC);
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002404 return 0;
2405}
2406early_param("disableapic", setup_disableapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002407
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002408/* same as disableapic, for compatibility */
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002409static int __init setup_nolapic(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002410{
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002411 return setup_disableapic(arg);
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002412}
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002413early_param("nolapic", setup_nolapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002414
Linus Torvalds2e7c2832007-03-23 11:32:31 -07002415static int __init parse_lapic_timer_c2_ok(char *arg)
2416{
2417 local_apic_timer_c2_ok = 1;
2418 return 0;
2419}
2420early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
2421
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002422static int __init parse_disable_apic_timer(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002423{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002424 disable_apic_timer = 1;
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002425 return 0;
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002426}
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002427early_param("noapictimer", parse_disable_apic_timer);
2428
2429static int __init parse_nolapic_timer(char *arg)
2430{
2431 disable_apic_timer = 1;
2432 return 0;
2433}
2434early_param("nolapic_timer", parse_nolapic_timer);
Andi Kleen73dea472006-02-03 21:50:50 +01002435
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002436static int __init apic_set_verbosity(char *arg)
2437{
2438 if (!arg) {
2439#ifdef CONFIG_X86_64
2440 skip_ioapic_setup = 0;
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002441 return 0;
2442#endif
2443 return -EINVAL;
2444 }
2445
2446 if (strcmp("debug", arg) == 0)
2447 apic_verbosity = APIC_DEBUG;
2448 else if (strcmp("verbose", arg) == 0)
2449 apic_verbosity = APIC_VERBOSE;
2450 else {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01002451 pr_warning("APIC Verbosity level %s not recognised"
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002452 " use apic=verbose or apic=debug\n", arg);
2453 return -EINVAL;
2454 }
2455
2456 return 0;
2457}
2458early_param("apic", apic_set_verbosity);
2459
Yinghai Lu1e934dd2008-02-22 13:37:26 -08002460static int __init lapic_insert_resource(void)
2461{
2462 if (!apic_phys)
2463 return -1;
2464
2465 /* Put local APIC into the resource map. */
2466 lapic_resource.start = apic_phys;
2467 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
2468 insert_resource(&iomem_resource, &lapic_resource);
2469
2470 return 0;
2471}
2472
2473/*
2474 * need call insert after e820_reserve_resources()
2475 * that is using request_resource
2476 */
2477late_initcall(lapic_insert_resource);