blob: 81b9fc48295f7c5993d7ac810c5ef919ce63cca5 [file] [log] [blame]
Mythri P Kc3198a52011-03-12 12:04:27 +05301/*
2 * hdmi.c
3 *
4 * HDMI interface DSS driver setting for TI's OMAP4 family of processor.
5 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com/
6 * Authors: Yong Zhi
7 * Mythri pk <mythripk@ti.com>
8 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License version 2 as published by
11 * the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
17 *
18 * You should have received a copy of the GNU General Public License along with
19 * this program. If not, see <http://www.gnu.org/licenses/>.
20 */
21
22#define DSS_SUBSYS_NAME "HDMI"
23
24#include <linux/kernel.h>
25#include <linux/module.h>
26#include <linux/err.h>
27#include <linux/io.h>
28#include <linux/interrupt.h>
29#include <linux/mutex.h>
30#include <linux/delay.h>
31#include <linux/string.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030032#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030033#include <linux/pm_runtime.h>
34#include <linux/clk.h>
Tomi Valkeinencca35012012-04-26 14:48:32 +030035#include <linux/gpio.h>
Tomi Valkeinen17486942012-08-15 15:55:04 +030036#include <linux/regulator/consumer.h>
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030037#include <video/omapdss.h>
Mythri P Kc3198a52011-03-12 12:04:27 +053038
Mythri P K94c52982011-09-08 19:06:21 +053039#include "ti_hdmi.h"
Mythri P Kc3198a52011-03-12 12:04:27 +053040#include "dss.h"
Ricardo Neriad44cc32011-05-18 22:31:56 -050041#include "dss_features.h"
Mythri P Kc3198a52011-03-12 12:04:27 +053042
Mythri P K95a8aeb2011-09-08 19:06:18 +053043#define HDMI_WP 0x0
44#define HDMI_CORE_SYS 0x400
45#define HDMI_CORE_AV 0x900
46#define HDMI_PLLCTRL 0x200
47#define HDMI_PHY 0x300
48
Mythri P K7c1f1ec2011-09-08 19:06:22 +053049/* HDMI EDID Length move this */
50#define HDMI_EDID_MAX_LENGTH 256
51#define EDID_TIMING_DESCRIPTOR_SIZE 0x12
52#define EDID_DESCRIPTOR_BLOCK0_ADDRESS 0x36
53#define EDID_DESCRIPTOR_BLOCK1_ADDRESS 0x80
54#define EDID_SIZE_BLOCK0_TIMING_DESCRIPTOR 4
55#define EDID_SIZE_BLOCK1_TIMING_DESCRIPTOR 4
56
Tomi Valkeinenb44e4582011-08-22 13:16:24 +030057#define HDMI_DEFAULT_REGN 16
Tomi Valkeinen8d887672011-08-22 13:02:52 +030058#define HDMI_DEFAULT_REGM2 1
59
Mythri P Kc3198a52011-03-12 12:04:27 +053060static struct {
61 struct mutex lock;
Mythri P Kc3198a52011-03-12 12:04:27 +053062 struct platform_device *pdev;
Mythri P K95a8aeb2011-09-08 19:06:18 +053063 struct hdmi_ip_data ip_data;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030064
65 struct clk *sys_clk;
Tomi Valkeinen17486942012-08-15 15:55:04 +030066 struct regulator *vdda_hdmi_dac_reg;
Tomi Valkeinencca35012012-04-26 14:48:32 +030067
68 int ct_cp_hpd_gpio;
69 int ls_oe_gpio;
70 int hpd_gpio;
Archit Taneja81b87f52012-09-26 16:30:49 +053071
72 struct omap_dss_output output;
Mythri P Kc3198a52011-03-12 12:04:27 +053073} hdmi;
74
75/*
76 * Logic for the below structure :
77 * user enters the CEA or VESA timings by specifying the HDMI/DVI code.
78 * There is a correspondence between CEA/VESA timing and code, please
79 * refer to section 6.3 in HDMI 1.3 specification for timing code.
80 *
81 * In the below structure, cea_vesa_timings corresponds to all OMAP4
82 * supported CEA and VESA timing values.code_cea corresponds to the CEA
83 * code, It is used to get the timing from cea_vesa_timing array.Similarly
84 * with code_vesa. Code_index is used for back mapping, that is once EDID
85 * is read from the TV, EDID is parsed to find the timing values and then
86 * map it to corresponding CEA or VESA index.
87 */
88
Mythri P K46095b22012-01-06 17:52:09 +053089static const struct hdmi_config cea_timings[] = {
Archit Tanejacc937e52012-06-24 13:08:10 +053090 {
91 { 640, 480, 25200, 96, 16, 48, 2, 10, 33,
92 OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
93 false, },
94 { 1, HDMI_HDMI },
95 },
96 {
97 { 720, 480, 27027, 62, 16, 60, 6, 9, 30,
98 OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
99 false, },
100 { 2, HDMI_HDMI },
101 },
102 {
103 { 1280, 720, 74250, 40, 110, 220, 5, 5, 20,
104 OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
105 false, },
106 { 4, HDMI_HDMI },
107 },
108 {
109 { 1920, 540, 74250, 44, 88, 148, 5, 2, 15,
110 OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
111 true, },
112 { 5, HDMI_HDMI },
113 },
114 {
115 { 1440, 240, 27027, 124, 38, 114, 3, 4, 15,
116 OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
117 true, },
118 { 6, HDMI_HDMI },
119 },
120 {
121 { 1920, 1080, 148500, 44, 88, 148, 5, 4, 36,
122 OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
123 false, },
124 { 16, HDMI_HDMI },
125 },
126 {
127 { 720, 576, 27000, 64, 12, 68, 5, 5, 39,
128 OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
129 false, },
130 { 17, HDMI_HDMI },
131 },
132 {
133 { 1280, 720, 74250, 40, 440, 220, 5, 5, 20,
134 OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
135 false, },
136 { 19, HDMI_HDMI },
137 },
138 {
139 { 1920, 540, 74250, 44, 528, 148, 5, 2, 15,
140 OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
141 true, },
142 { 20, HDMI_HDMI },
143 },
144 {
145 { 1440, 288, 27000, 126, 24, 138, 3, 2, 19,
146 OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
147 true, },
148 { 21, HDMI_HDMI },
149 },
150 {
151 { 1440, 576, 54000, 128, 24, 136, 5, 5, 39,
152 OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
153 false, },
154 { 29, HDMI_HDMI },
155 },
156 {
157 { 1920, 1080, 148500, 44, 528, 148, 5, 4, 36,
158 OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
159 false, },
160 { 31, HDMI_HDMI },
161 },
162 {
163 { 1920, 1080, 74250, 44, 638, 148, 5, 4, 36,
164 OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
165 false, },
166 { 32, HDMI_HDMI },
167 },
168 {
169 { 2880, 480, 108108, 248, 64, 240, 6, 9, 30,
170 OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
171 false, },
172 { 35, HDMI_HDMI },
173 },
174 {
175 { 2880, 576, 108000, 256, 48, 272, 5, 5, 39,
176 OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
177 false, },
178 { 37, HDMI_HDMI },
179 },
Mythri P K46095b22012-01-06 17:52:09 +0530180};
Archit Tanejacc937e52012-06-24 13:08:10 +0530181
Mythri P K46095b22012-01-06 17:52:09 +0530182static const struct hdmi_config vesa_timings[] = {
Mythri P Ka05ce782012-01-06 17:52:08 +0530183/* VESA From Here */
Archit Tanejacc937e52012-06-24 13:08:10 +0530184 {
185 { 640, 480, 25175, 96, 16, 48, 2, 11, 31,
186 OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
187 false, },
188 { 4, HDMI_DVI },
189 },
190 {
191 { 800, 600, 40000, 128, 40, 88, 4, 1, 23,
192 OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
193 false, },
194 { 9, HDMI_DVI },
195 },
196 {
197 { 848, 480, 33750, 112, 16, 112, 8, 6, 23,
198 OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
199 false, },
200 { 0xE, HDMI_DVI },
201 },
202 {
203 { 1280, 768, 79500, 128, 64, 192, 7, 3, 20,
204 OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
205 false, },
206 { 0x17, HDMI_DVI },
207 },
208 {
209 { 1280, 800, 83500, 128, 72, 200, 6, 3, 22,
210 OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
211 false, },
212 { 0x1C, HDMI_DVI },
213 },
214 {
215 { 1360, 768, 85500, 112, 64, 256, 6, 3, 18,
216 OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
217 false, },
218 { 0x27, HDMI_DVI },
219 },
220 {
221 { 1280, 960, 108000, 112, 96, 312, 3, 1, 36,
222 OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
223 false, },
224 { 0x20, HDMI_DVI },
225 },
226 {
227 { 1280, 1024, 108000, 112, 48, 248, 3, 1, 38,
228 OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
229 false, },
230 { 0x23, HDMI_DVI },
231 },
232 {
233 { 1024, 768, 65000, 136, 24, 160, 6, 3, 29,
234 OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
235 false, },
236 { 0x10, HDMI_DVI },
237 },
238 {
239 { 1400, 1050, 121750, 144, 88, 232, 4, 3, 32,
240 OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
241 false, },
242 { 0x2A, HDMI_DVI },
243 },
244 {
245 { 1440, 900, 106500, 152, 80, 232, 6, 3, 25,
246 OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
247 false, },
248 { 0x2F, HDMI_DVI },
249 },
250 {
251 { 1680, 1050, 146250, 176 , 104, 280, 6, 3, 30,
252 OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
253 false, },
254 { 0x3A, HDMI_DVI },
255 },
256 {
257 { 1366, 768, 85500, 143, 70, 213, 3, 3, 24,
258 OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
259 false, },
260 { 0x51, HDMI_DVI },
261 },
262 {
263 { 1920, 1080, 148500, 44, 148, 80, 5, 4, 36,
264 OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
265 false, },
266 { 0x52, HDMI_DVI },
267 },
268 {
269 { 1280, 768, 68250, 32, 48, 80, 7, 3, 12,
270 OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
271 false, },
272 { 0x16, HDMI_DVI },
273 },
274 {
275 { 1400, 1050, 101000, 32, 48, 80, 4, 3, 23,
276 OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
277 false, },
278 { 0x29, HDMI_DVI },
279 },
280 {
281 { 1680, 1050, 119000, 32, 48, 80, 6, 3, 21,
282 OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
283 false, },
284 { 0x39, HDMI_DVI },
285 },
286 {
287 { 1280, 800, 79500, 32, 48, 80, 6, 3, 14,
288 OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
289 false, },
290 { 0x1B, HDMI_DVI },
291 },
292 {
293 { 1280, 720, 74250, 40, 110, 220, 5, 5, 20,
294 OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
295 false, },
296 { 0x55, HDMI_DVI },
297 },
Mythri P Kc3198a52011-03-12 12:04:27 +0530298};
299
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300300static int hdmi_runtime_get(void)
301{
302 int r;
303
304 DSSDBG("hdmi_runtime_get\n");
305
306 r = pm_runtime_get_sync(&hdmi.pdev->dev);
307 WARN_ON(r < 0);
Archit Tanejaa247ce72012-02-10 11:45:52 +0530308 if (r < 0)
Tomi Valkeinen852f0832012-02-17 17:58:04 +0200309 return r;
Archit Tanejaa247ce72012-02-10 11:45:52 +0530310
311 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300312}
313
314static void hdmi_runtime_put(void)
315{
316 int r;
317
318 DSSDBG("hdmi_runtime_put\n");
319
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200320 r = pm_runtime_put_sync(&hdmi.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300321 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300322}
323
Tomi Valkeinen9d8232a2012-03-01 16:58:39 +0200324static int __init hdmi_init_display(struct omap_dss_device *dssdev)
Mythri P Kc3198a52011-03-12 12:04:27 +0530325{
Tomi Valkeinencca35012012-04-26 14:48:32 +0300326 int r;
327
328 struct gpio gpios[] = {
329 { hdmi.ct_cp_hpd_gpio, GPIOF_OUT_INIT_LOW, "hdmi_ct_cp_hpd" },
330 { hdmi.ls_oe_gpio, GPIOF_OUT_INIT_LOW, "hdmi_ls_oe" },
331 { hdmi.hpd_gpio, GPIOF_DIR_IN, "hdmi_hpd" },
332 };
333
Mythri P Kc3198a52011-03-12 12:04:27 +0530334 DSSDBG("init_display\n");
335
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +0300336 dss_init_hdmi_ip_ops(&hdmi.ip_data, omapdss_get_version());
Tomi Valkeinencca35012012-04-26 14:48:32 +0300337
Tomi Valkeinen17486942012-08-15 15:55:04 +0300338 if (hdmi.vdda_hdmi_dac_reg == NULL) {
339 struct regulator *reg;
340
341 reg = devm_regulator_get(&hdmi.pdev->dev, "vdda_hdmi_dac");
342
343 if (IS_ERR(reg)) {
344 DSSERR("can't get VDDA_HDMI_DAC regulator\n");
345 return PTR_ERR(reg);
346 }
347
348 hdmi.vdda_hdmi_dac_reg = reg;
349 }
350
Tomi Valkeinencca35012012-04-26 14:48:32 +0300351 r = gpio_request_array(gpios, ARRAY_SIZE(gpios));
352 if (r)
353 return r;
354
Mythri P Kc3198a52011-03-12 12:04:27 +0530355 return 0;
356}
357
Tomi Valkeinencca35012012-04-26 14:48:32 +0300358static void __exit hdmi_uninit_display(struct omap_dss_device *dssdev)
359{
360 DSSDBG("uninit_display\n");
361
362 gpio_free(hdmi.ct_cp_hpd_gpio);
363 gpio_free(hdmi.ls_oe_gpio);
364 gpio_free(hdmi.hpd_gpio);
365}
366
Mythri P K46095b22012-01-06 17:52:09 +0530367static const struct hdmi_config *hdmi_find_timing(
368 const struct hdmi_config *timings_arr,
369 int len)
Mythri P Kc3198a52011-03-12 12:04:27 +0530370{
Mythri P K46095b22012-01-06 17:52:09 +0530371 int i;
Mythri P Kc3198a52011-03-12 12:04:27 +0530372
Mythri P K46095b22012-01-06 17:52:09 +0530373 for (i = 0; i < len; i++) {
Mythri P K9e4ed602012-01-06 17:52:10 +0530374 if (timings_arr[i].cm.code == hdmi.ip_data.cfg.cm.code)
Mythri P K46095b22012-01-06 17:52:09 +0530375 return &timings_arr[i];
Mythri P Kc3198a52011-03-12 12:04:27 +0530376 }
Mythri P K46095b22012-01-06 17:52:09 +0530377 return NULL;
378}
379
380static const struct hdmi_config *hdmi_get_timings(void)
381{
382 const struct hdmi_config *arr;
383 int len;
384
Mythri P K9e4ed602012-01-06 17:52:10 +0530385 if (hdmi.ip_data.cfg.cm.mode == HDMI_DVI) {
Mythri P K46095b22012-01-06 17:52:09 +0530386 arr = vesa_timings;
387 len = ARRAY_SIZE(vesa_timings);
388 } else {
389 arr = cea_timings;
390 len = ARRAY_SIZE(cea_timings);
391 }
392
393 return hdmi_find_timing(arr, len);
394}
395
396static bool hdmi_timings_compare(struct omap_video_timings *timing1,
Archit Tanejacc937e52012-06-24 13:08:10 +0530397 const struct omap_video_timings *timing2)
Mythri P K46095b22012-01-06 17:52:09 +0530398{
399 int timing1_vsync, timing1_hsync, timing2_vsync, timing2_hsync;
400
401 if ((timing2->pixel_clock == timing1->pixel_clock) &&
402 (timing2->x_res == timing1->x_res) &&
403 (timing2->y_res == timing1->y_res)) {
404
405 timing2_hsync = timing2->hfp + timing2->hsw + timing2->hbp;
406 timing1_hsync = timing1->hfp + timing1->hsw + timing1->hbp;
407 timing2_vsync = timing2->vfp + timing2->vsw + timing2->vbp;
408 timing1_vsync = timing2->vfp + timing2->vsw + timing2->vbp;
409
410 DSSDBG("timing1_hsync = %d timing1_vsync = %d"\
411 "timing2_hsync = %d timing2_vsync = %d\n",
412 timing1_hsync, timing1_vsync,
413 timing2_hsync, timing2_vsync);
414
415 if ((timing1_hsync == timing2_hsync) &&
416 (timing1_vsync == timing2_vsync)) {
417 return true;
418 }
419 }
420 return false;
Mythri P Kc3198a52011-03-12 12:04:27 +0530421}
422
423static struct hdmi_cm hdmi_get_code(struct omap_video_timings *timing)
424{
Mythri P K46095b22012-01-06 17:52:09 +0530425 int i;
Mythri P Kc3198a52011-03-12 12:04:27 +0530426 struct hdmi_cm cm = {-1};
427 DSSDBG("hdmi_get_code\n");
428
Mythri P K46095b22012-01-06 17:52:09 +0530429 for (i = 0; i < ARRAY_SIZE(cea_timings); i++) {
430 if (hdmi_timings_compare(timing, &cea_timings[i].timings)) {
431 cm = cea_timings[i].cm;
432 goto end;
433 }
434 }
435 for (i = 0; i < ARRAY_SIZE(vesa_timings); i++) {
436 if (hdmi_timings_compare(timing, &vesa_timings[i].timings)) {
437 cm = vesa_timings[i].cm;
438 goto end;
Mythri P Kc3198a52011-03-12 12:04:27 +0530439 }
440 }
441
Mythri P K46095b22012-01-06 17:52:09 +0530442end: return cm;
Mythri P Kc3198a52011-03-12 12:04:27 +0530443
Mythri P Kc3198a52011-03-12 12:04:27 +0530444}
445
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530446unsigned long hdmi_get_pixel_clock(void)
447{
448 /* HDMI Pixel Clock in Mhz */
Mythri P Ka05ce782012-01-06 17:52:08 +0530449 return hdmi.ip_data.cfg.timings.pixel_clock * 1000;
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530450}
451
Archit Taneja6cb07b22011-04-12 13:52:25 +0530452static void hdmi_compute_pll(struct omap_dss_device *dssdev, int phy,
453 struct hdmi_pll_info *pi)
Mythri P Kc3198a52011-03-12 12:04:27 +0530454{
Archit Taneja6cb07b22011-04-12 13:52:25 +0530455 unsigned long clkin, refclk;
Mythri P Kc3198a52011-03-12 12:04:27 +0530456 u32 mf;
457
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300458 clkin = clk_get_rate(hdmi.sys_clk) / 10000;
Mythri P Kc3198a52011-03-12 12:04:27 +0530459 /*
460 * Input clock is predivided by N + 1
461 * out put of which is reference clk
462 */
Tomi Valkeinen8d887672011-08-22 13:02:52 +0300463 if (dssdev->clocks.hdmi.regn == 0)
464 pi->regn = HDMI_DEFAULT_REGN;
465 else
466 pi->regn = dssdev->clocks.hdmi.regn;
467
Tomi Valkeinenb44e4582011-08-22 13:16:24 +0300468 refclk = clkin / pi->regn;
Mythri P Kc3198a52011-03-12 12:04:27 +0530469
Tomi Valkeinen8d887672011-08-22 13:02:52 +0300470 if (dssdev->clocks.hdmi.regm2 == 0)
471 pi->regm2 = HDMI_DEFAULT_REGM2;
472 else
473 pi->regm2 = dssdev->clocks.hdmi.regm2;
Mythri P Kc3198a52011-03-12 12:04:27 +0530474
475 /*
Mythri P Kdd2116a2012-02-21 12:10:58 +0530476 * multiplier is pixel_clk/ref_clk
477 * Multiplying by 100 to avoid fractional part removal
478 */
479 pi->regm = phy * pi->regm2 / refclk;
480
481 /*
Mythri P Kc3198a52011-03-12 12:04:27 +0530482 * fractional multiplier is remainder of the difference between
483 * multiplier and actual phy(required pixel clock thus should be
484 * multiplied by 2^18(262144) divided by the reference clock
485 */
Mythri P Kdd2116a2012-02-21 12:10:58 +0530486 mf = (phy - pi->regm / pi->regm2 * refclk) * 262144;
487 pi->regmf = pi->regm2 * mf / refclk;
Mythri P Kc3198a52011-03-12 12:04:27 +0530488
489 /*
490 * Dcofreq should be set to 1 if required pixel clock
491 * is greater than 1000MHz
492 */
493 pi->dcofreq = phy > 1000 * 100;
Tomi Valkeinenb44e4582011-08-22 13:16:24 +0300494 pi->regsd = ((pi->regm * clkin / 10) / (pi->regn * 250) + 5) / 10;
Mythri P Kc3198a52011-03-12 12:04:27 +0530495
Mythri P K7b27da52011-09-08 19:06:19 +0530496 /* Set the reference clock to sysclk reference */
497 pi->refsel = HDMI_REFSEL_SYSCLK;
498
Mythri P Kc3198a52011-03-12 12:04:27 +0530499 DSSDBG("M = %d Mf = %d\n", pi->regm, pi->regmf);
500 DSSDBG("range = %d sd = %d\n", pi->dcofreq, pi->regsd);
501}
502
Tomi Valkeinenbb426fc2012-10-19 17:42:10 +0300503static int hdmi_power_on_core(struct omap_dss_device *dssdev)
Mythri P Kc3198a52011-03-12 12:04:27 +0530504{
Mythri P K46095b22012-01-06 17:52:09 +0530505 int r;
Mythri P Kc3198a52011-03-12 12:04:27 +0530506
Tomi Valkeinencca35012012-04-26 14:48:32 +0300507 gpio_set_value(hdmi.ct_cp_hpd_gpio, 1);
508 gpio_set_value(hdmi.ls_oe_gpio, 1);
509
Tomi Valkeinena84b2062012-04-26 14:58:41 +0300510 /* wait 300us after CT_CP_HPD for the 5V power output to reach 90% */
511 udelay(300);
512
Tomi Valkeinen17486942012-08-15 15:55:04 +0300513 r = regulator_enable(hdmi.vdda_hdmi_dac_reg);
514 if (r)
515 goto err_vdac_enable;
516
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300517 r = hdmi_runtime_get();
518 if (r)
Tomi Valkeinencca35012012-04-26 14:48:32 +0300519 goto err_runtime_get;
Mythri P Kc3198a52011-03-12 12:04:27 +0530520
Tomi Valkeinenbb426fc2012-10-19 17:42:10 +0300521 /* Make selection of HDMI in DSS */
522 dss_select_hdmi_venc_clk_source(DSS_HDMI_M_PCLK);
523
524 /* Select the dispc clock source as PRCM clock, to ensure that it is not
525 * DSI PLL source as the clock selected by DSI PLL might not be
526 * sufficient for the resolution selected / that can be changed
527 * dynamically by user. This can be moved to single location , say
528 * Boardfile.
529 */
530 dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
531
532 return 0;
533
534err_runtime_get:
535 regulator_disable(hdmi.vdda_hdmi_dac_reg);
536err_vdac_enable:
537 gpio_set_value(hdmi.ct_cp_hpd_gpio, 0);
538 gpio_set_value(hdmi.ls_oe_gpio, 0);
539 return r;
540}
541
542static void hdmi_power_off_core(struct omap_dss_device *dssdev)
543{
544 hdmi_runtime_put();
545 regulator_disable(hdmi.vdda_hdmi_dac_reg);
546 gpio_set_value(hdmi.ct_cp_hpd_gpio, 0);
547 gpio_set_value(hdmi.ls_oe_gpio, 0);
548}
549
550static int hdmi_power_on_full(struct omap_dss_device *dssdev)
551{
552 int r;
553 struct omap_video_timings *p;
554 struct omap_overlay_manager *mgr = dssdev->output->manager;
555 unsigned long phy;
556
557 r = hdmi_power_on_core(dssdev);
558 if (r)
559 return r;
560
Archit Tanejacea87b92012-09-07 17:56:20 +0530561 dss_mgr_disable(mgr);
Mythri P Kc3198a52011-03-12 12:04:27 +0530562
Archit Taneja78493982012-08-08 16:50:42 +0530563 p = &hdmi.ip_data.cfg.timings;
Mythri P Kc3198a52011-03-12 12:04:27 +0530564
Archit Taneja78493982012-08-08 16:50:42 +0530565 DSSDBG("hdmi_power_on x_res= %d y_res = %d\n", p->x_res, p->y_res);
Mythri P Kc3198a52011-03-12 12:04:27 +0530566
Mythri P Kc3198a52011-03-12 12:04:27 +0530567 phy = p->pixel_clock;
568
Mythri P K7b27da52011-09-08 19:06:19 +0530569 hdmi_compute_pll(dssdev, phy, &hdmi.ip_data.pll_data);
Mythri P Kc3198a52011-03-12 12:04:27 +0530570
Ricardo Neric0456be2012-04-27 13:48:45 -0500571 hdmi.ip_data.ops->video_disable(&hdmi.ip_data);
Mythri P Kc3198a52011-03-12 12:04:27 +0530572
Mythri P K95a8aeb2011-09-08 19:06:18 +0530573 /* config the PLL and PHY hdmi_set_pll_pwrfirst */
Mythri P K60634a22011-09-08 19:06:26 +0530574 r = hdmi.ip_data.ops->pll_enable(&hdmi.ip_data);
Mythri P Kc3198a52011-03-12 12:04:27 +0530575 if (r) {
576 DSSDBG("Failed to lock PLL\n");
Tomi Valkeinencca35012012-04-26 14:48:32 +0300577 goto err_pll_enable;
Mythri P Kc3198a52011-03-12 12:04:27 +0530578 }
579
Mythri P K60634a22011-09-08 19:06:26 +0530580 r = hdmi.ip_data.ops->phy_enable(&hdmi.ip_data);
Mythri P Kc3198a52011-03-12 12:04:27 +0530581 if (r) {
582 DSSDBG("Failed to start PHY\n");
Ricardo Nerid3b4aa52012-07-30 19:12:02 -0500583 goto err_phy_enable;
Mythri P Kc3198a52011-03-12 12:04:27 +0530584 }
585
Mythri P K60634a22011-09-08 19:06:26 +0530586 hdmi.ip_data.ops->video_configure(&hdmi.ip_data);
Mythri P Kc3198a52011-03-12 12:04:27 +0530587
Mythri P Kc3198a52011-03-12 12:04:27 +0530588 /* bypass TV gamma table */
589 dispc_enable_gamma_table(0);
590
591 /* tv size */
Archit Tanejacea87b92012-09-07 17:56:20 +0530592 dss_mgr_set_timings(mgr, p);
Mythri P Kc3198a52011-03-12 12:04:27 +0530593
Ricardo Neric0456be2012-04-27 13:48:45 -0500594 r = hdmi.ip_data.ops->video_enable(&hdmi.ip_data);
595 if (r)
596 goto err_vid_enable;
Mythri P Kc3198a52011-03-12 12:04:27 +0530597
Archit Tanejacea87b92012-09-07 17:56:20 +0530598 r = dss_mgr_enable(mgr);
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200599 if (r)
600 goto err_mgr_enable;
Tomi Valkeinen3870c902011-08-31 14:47:11 +0300601
Mythri P Kc3198a52011-03-12 12:04:27 +0530602 return 0;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200603
604err_mgr_enable:
Ricardo Neric0456be2012-04-27 13:48:45 -0500605 hdmi.ip_data.ops->video_disable(&hdmi.ip_data);
606err_vid_enable:
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200607 hdmi.ip_data.ops->phy_disable(&hdmi.ip_data);
Ricardo Nerid3b4aa52012-07-30 19:12:02 -0500608err_phy_enable:
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200609 hdmi.ip_data.ops->pll_disable(&hdmi.ip_data);
Tomi Valkeinencca35012012-04-26 14:48:32 +0300610err_pll_enable:
Tomi Valkeinenbb426fc2012-10-19 17:42:10 +0300611 hdmi_power_off_core(dssdev);
Mythri P Kc3198a52011-03-12 12:04:27 +0530612 return -EIO;
613}
614
Tomi Valkeinenbb426fc2012-10-19 17:42:10 +0300615static void hdmi_power_off_full(struct omap_dss_device *dssdev)
Mythri P Kc3198a52011-03-12 12:04:27 +0530616{
Archit Tanejacea87b92012-09-07 17:56:20 +0530617 struct omap_overlay_manager *mgr = dssdev->output->manager;
618
619 dss_mgr_disable(mgr);
Mythri P Kc3198a52011-03-12 12:04:27 +0530620
Ricardo Neric0456be2012-04-27 13:48:45 -0500621 hdmi.ip_data.ops->video_disable(&hdmi.ip_data);
Mythri P K60634a22011-09-08 19:06:26 +0530622 hdmi.ip_data.ops->phy_disable(&hdmi.ip_data);
623 hdmi.ip_data.ops->pll_disable(&hdmi.ip_data);
Tomi Valkeinencca35012012-04-26 14:48:32 +0300624
Tomi Valkeinenbb426fc2012-10-19 17:42:10 +0300625 hdmi_power_off_core(dssdev);
Mythri P Kc3198a52011-03-12 12:04:27 +0530626}
627
628int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
629 struct omap_video_timings *timings)
630{
631 struct hdmi_cm cm;
632
633 cm = hdmi_get_code(timings);
634 if (cm.code == -1) {
Mythri P Kc3198a52011-03-12 12:04:27 +0530635 return -EINVAL;
636 }
637
638 return 0;
639
640}
641
Archit Taneja78493982012-08-08 16:50:42 +0530642void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev,
643 struct omap_video_timings *timings)
Mythri P Kc3198a52011-03-12 12:04:27 +0530644{
645 struct hdmi_cm cm;
Archit Taneja78493982012-08-08 16:50:42 +0530646 const struct hdmi_config *t;
Mythri P Kc3198a52011-03-12 12:04:27 +0530647
Archit Tanejaed1aa902012-08-15 00:40:31 +0530648 mutex_lock(&hdmi.lock);
649
Archit Taneja78493982012-08-08 16:50:42 +0530650 cm = hdmi_get_code(timings);
651 hdmi.ip_data.cfg.cm = cm;
652
653 t = hdmi_get_timings();
654 if (t != NULL)
655 hdmi.ip_data.cfg = *t;
Tomi Valkeinenfa70dc52011-08-22 14:57:33 +0300656
Archit Tanejaed1aa902012-08-15 00:40:31 +0530657 mutex_unlock(&hdmi.lock);
Mythri P Kc3198a52011-03-12 12:04:27 +0530658}
659
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200660static void hdmi_dump_regs(struct seq_file *s)
Mythri P K162874d2011-09-22 13:37:45 +0530661{
662 mutex_lock(&hdmi.lock);
663
664 if (hdmi_runtime_get())
665 return;
666
667 hdmi.ip_data.ops->dump_wrapper(&hdmi.ip_data, s);
668 hdmi.ip_data.ops->dump_pll(&hdmi.ip_data, s);
669 hdmi.ip_data.ops->dump_phy(&hdmi.ip_data, s);
670 hdmi.ip_data.ops->dump_core(&hdmi.ip_data, s);
671
672 hdmi_runtime_put();
673 mutex_unlock(&hdmi.lock);
674}
675
Tomi Valkeinen47024562011-08-25 17:12:56 +0300676int omapdss_hdmi_read_edid(u8 *buf, int len)
677{
678 int r;
679
680 mutex_lock(&hdmi.lock);
681
682 r = hdmi_runtime_get();
683 BUG_ON(r);
684
685 r = hdmi.ip_data.ops->read_edid(&hdmi.ip_data, buf, len);
686
687 hdmi_runtime_put();
688 mutex_unlock(&hdmi.lock);
689
690 return r;
691}
692
Tomi Valkeinen759593f2011-08-29 18:10:20 +0300693bool omapdss_hdmi_detect(void)
694{
695 int r;
696
697 mutex_lock(&hdmi.lock);
698
699 r = hdmi_runtime_get();
700 BUG_ON(r);
701
702 r = hdmi.ip_data.ops->detect(&hdmi.ip_data);
703
704 hdmi_runtime_put();
705 mutex_unlock(&hdmi.lock);
706
707 return r == 1;
708}
709
Mythri P Kc3198a52011-03-12 12:04:27 +0530710int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev)
711{
Archit Tanejacea87b92012-09-07 17:56:20 +0530712 struct omap_dss_output *out = dssdev->output;
Mythri P Kc3198a52011-03-12 12:04:27 +0530713 int r = 0;
714
715 DSSDBG("ENTER hdmi_display_enable\n");
716
717 mutex_lock(&hdmi.lock);
718
Archit Tanejacea87b92012-09-07 17:56:20 +0530719 if (out == NULL || out->manager == NULL) {
720 DSSERR("failed to enable display: no output/manager\n");
Tomi Valkeinen05e1d602011-06-23 16:38:21 +0300721 r = -ENODEV;
722 goto err0;
723 }
724
Tomi Valkeinencca35012012-04-26 14:48:32 +0300725 hdmi.ip_data.hpd_gpio = hdmi.hpd_gpio;
Tomi Valkeinenc49d0052012-01-17 11:09:57 +0200726
Mythri P Kc3198a52011-03-12 12:04:27 +0530727 r = omap_dss_start_device(dssdev);
728 if (r) {
729 DSSERR("failed to start device\n");
730 goto err0;
731 }
732
Tomi Valkeinenbb426fc2012-10-19 17:42:10 +0300733 r = hdmi_power_on_full(dssdev);
Mythri P Kc3198a52011-03-12 12:04:27 +0530734 if (r) {
735 DSSERR("failed to power on device\n");
Tomi Valkeinencca35012012-04-26 14:48:32 +0300736 goto err1;
Mythri P Kc3198a52011-03-12 12:04:27 +0530737 }
738
739 mutex_unlock(&hdmi.lock);
740 return 0;
741
Mythri P Kc3198a52011-03-12 12:04:27 +0530742err1:
743 omap_dss_stop_device(dssdev);
744err0:
745 mutex_unlock(&hdmi.lock);
746 return r;
747}
748
749void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev)
750{
751 DSSDBG("Enter hdmi_display_disable\n");
752
753 mutex_lock(&hdmi.lock);
754
Tomi Valkeinenbb426fc2012-10-19 17:42:10 +0300755 hdmi_power_off_full(dssdev);
Mythri P Kc3198a52011-03-12 12:04:27 +0530756
Mythri P Kc3198a52011-03-12 12:04:27 +0530757 omap_dss_stop_device(dssdev);
758
759 mutex_unlock(&hdmi.lock);
760}
761
Tomi Valkeinen44898232012-10-19 17:42:27 +0300762int omapdss_hdmi_core_enable(struct omap_dss_device *dssdev)
763{
764 int r = 0;
765
766 DSSDBG("ENTER omapdss_hdmi_core_enable\n");
767
768 mutex_lock(&hdmi.lock);
769
770 hdmi.ip_data.hpd_gpio = hdmi.hpd_gpio;
771
772 r = hdmi_power_on_core(dssdev);
773 if (r) {
774 DSSERR("failed to power on device\n");
775 goto err0;
776 }
777
778 mutex_unlock(&hdmi.lock);
779 return 0;
780
781err0:
782 mutex_unlock(&hdmi.lock);
783 return r;
784}
785
786void omapdss_hdmi_core_disable(struct omap_dss_device *dssdev)
787{
788 DSSDBG("Enter omapdss_hdmi_core_disable\n");
789
790 mutex_lock(&hdmi.lock);
791
792 hdmi_power_off_core(dssdev);
793
794 mutex_unlock(&hdmi.lock);
795}
796
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300797static int hdmi_get_clocks(struct platform_device *pdev)
798{
799 struct clk *clk;
800
801 clk = clk_get(&pdev->dev, "sys_clk");
802 if (IS_ERR(clk)) {
803 DSSERR("can't get sys_clk\n");
804 return PTR_ERR(clk);
805 }
806
807 hdmi.sys_clk = clk;
808
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300809 return 0;
810}
811
812static void hdmi_put_clocks(void)
813{
814 if (hdmi.sys_clk)
815 clk_put(hdmi.sys_clk);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300816}
817
Ricardo Neri35547622012-03-20 21:02:01 -0600818#if defined(CONFIG_OMAP4_DSS_HDMI_AUDIO)
819int hdmi_compute_acr(u32 sample_freq, u32 *n, u32 *cts)
820{
821 u32 deep_color;
Ricardo Neri25a65352012-03-23 15:49:02 -0600822 bool deep_color_correct = false;
Ricardo Neri35547622012-03-20 21:02:01 -0600823 u32 pclk = hdmi.ip_data.cfg.timings.pixel_clock;
824
825 if (n == NULL || cts == NULL)
826 return -EINVAL;
827
828 /* TODO: When implemented, query deep color mode here. */
829 deep_color = 100;
830
Ricardo Neri25a65352012-03-23 15:49:02 -0600831 /*
832 * When using deep color, the default N value (as in the HDMI
833 * specification) yields to an non-integer CTS. Hence, we
834 * modify it while keeping the restrictions described in
835 * section 7.2.1 of the HDMI 1.4a specification.
836 */
Ricardo Neri35547622012-03-20 21:02:01 -0600837 switch (sample_freq) {
838 case 32000:
Ricardo Neri25a65352012-03-23 15:49:02 -0600839 case 48000:
840 case 96000:
841 case 192000:
842 if (deep_color == 125)
843 if (pclk == 27027 || pclk == 74250)
844 deep_color_correct = true;
845 if (deep_color == 150)
846 if (pclk == 27027)
847 deep_color_correct = true;
Ricardo Neri35547622012-03-20 21:02:01 -0600848 break;
849 case 44100:
Ricardo Neri25a65352012-03-23 15:49:02 -0600850 case 88200:
851 case 176400:
852 if (deep_color == 125)
853 if (pclk == 27027)
854 deep_color_correct = true;
Ricardo Neri35547622012-03-20 21:02:01 -0600855 break;
856 default:
Ricardo Neri35547622012-03-20 21:02:01 -0600857 return -EINVAL;
858 }
859
Ricardo Neri25a65352012-03-23 15:49:02 -0600860 if (deep_color_correct) {
861 switch (sample_freq) {
862 case 32000:
863 *n = 8192;
864 break;
865 case 44100:
866 *n = 12544;
867 break;
868 case 48000:
869 *n = 8192;
870 break;
871 case 88200:
872 *n = 25088;
873 break;
874 case 96000:
875 *n = 16384;
876 break;
877 case 176400:
878 *n = 50176;
879 break;
880 case 192000:
881 *n = 32768;
882 break;
883 default:
884 return -EINVAL;
885 }
886 } else {
887 switch (sample_freq) {
888 case 32000:
889 *n = 4096;
890 break;
891 case 44100:
892 *n = 6272;
893 break;
894 case 48000:
895 *n = 6144;
896 break;
897 case 88200:
898 *n = 12544;
899 break;
900 case 96000:
901 *n = 12288;
902 break;
903 case 176400:
904 *n = 25088;
905 break;
906 case 192000:
907 *n = 24576;
908 break;
909 default:
910 return -EINVAL;
911 }
912 }
Ricardo Neri35547622012-03-20 21:02:01 -0600913 /* Calculate CTS. See HDMI 1.3a or 1.4a specifications */
914 *cts = pclk * (*n / 128) * deep_color / (sample_freq / 10);
915
916 return 0;
917}
Ricardo Nerif3a974912012-05-09 21:09:50 -0500918
919int hdmi_audio_enable(void)
920{
921 DSSDBG("audio_enable\n");
922
923 return hdmi.ip_data.ops->audio_enable(&hdmi.ip_data);
924}
925
926void hdmi_audio_disable(void)
927{
928 DSSDBG("audio_disable\n");
929
930 hdmi.ip_data.ops->audio_disable(&hdmi.ip_data);
931}
932
933int hdmi_audio_start(void)
934{
935 DSSDBG("audio_start\n");
936
937 return hdmi.ip_data.ops->audio_start(&hdmi.ip_data);
938}
939
940void hdmi_audio_stop(void)
941{
942 DSSDBG("audio_stop\n");
943
944 hdmi.ip_data.ops->audio_stop(&hdmi.ip_data);
945}
946
947bool hdmi_mode_has_audio(void)
948{
949 if (hdmi.ip_data.cfg.cm.mode == HDMI_HDMI)
950 return true;
951 else
952 return false;
953}
954
955int hdmi_audio_config(struct omap_dss_audio *audio)
956{
957 return hdmi.ip_data.ops->audio_config(&hdmi.ip_data, audio);
958}
959
Ricardo Neri35547622012-03-20 21:02:01 -0600960#endif
961
Tomi Valkeinen15216532012-09-06 14:29:31 +0300962static struct omap_dss_device * __init hdmi_find_dssdev(struct platform_device *pdev)
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +0300963{
964 struct omap_dss_board_info *pdata = pdev->dev.platform_data;
Tomi Valkeinen2bbcce52012-10-29 12:40:46 +0200965 const char *def_disp_name = omapdss_get_default_display_name();
Tomi Valkeinen15216532012-09-06 14:29:31 +0300966 struct omap_dss_device *def_dssdev;
967 int i;
968
969 def_dssdev = NULL;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +0300970
971 for (i = 0; i < pdata->num_devices; ++i) {
972 struct omap_dss_device *dssdev = pdata->devices[i];
973
974 if (dssdev->type != OMAP_DISPLAY_TYPE_HDMI)
975 continue;
976
Tomi Valkeinen15216532012-09-06 14:29:31 +0300977 if (def_dssdev == NULL)
978 def_dssdev = dssdev;
Tomi Valkeinencca35012012-04-26 14:48:32 +0300979
Tomi Valkeinen15216532012-09-06 14:29:31 +0300980 if (def_disp_name != NULL &&
981 strcmp(dssdev->name, def_disp_name) == 0) {
982 def_dssdev = dssdev;
983 break;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +0300984 }
Tomi Valkeinen15216532012-09-06 14:29:31 +0300985 }
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +0300986
Tomi Valkeinen15216532012-09-06 14:29:31 +0300987 return def_dssdev;
988}
989
990static void __init hdmi_probe_pdata(struct platform_device *pdev)
991{
Tomi Valkeinen52744842012-09-10 13:58:29 +0300992 struct omap_dss_device *plat_dssdev;
Tomi Valkeinen15216532012-09-06 14:29:31 +0300993 struct omap_dss_device *dssdev;
994 struct omap_dss_hdmi_data *priv;
995 int r;
996
Tomi Valkeinen52744842012-09-10 13:58:29 +0300997 plat_dssdev = hdmi_find_dssdev(pdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +0300998
Tomi Valkeinen52744842012-09-10 13:58:29 +0300999 if (!plat_dssdev)
1000 return;
1001
1002 dssdev = dss_alloc_and_init_device(&pdev->dev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03001003 if (!dssdev)
1004 return;
1005
Tomi Valkeinen52744842012-09-10 13:58:29 +03001006 dss_copy_device_pdata(dssdev, plat_dssdev);
1007
Tomi Valkeinen15216532012-09-06 14:29:31 +03001008 priv = dssdev->data;
1009
1010 hdmi.ct_cp_hpd_gpio = priv->ct_cp_hpd_gpio;
1011 hdmi.ls_oe_gpio = priv->ls_oe_gpio;
1012 hdmi.hpd_gpio = priv->hpd_gpio;
1013
Tomi Valkeinenbcb226a2012-09-07 15:21:36 +03001014 dssdev->channel = OMAP_DSS_CHANNEL_DIGIT;
1015
Tomi Valkeinen15216532012-09-06 14:29:31 +03001016 r = hdmi_init_display(dssdev);
1017 if (r) {
1018 DSSERR("device %s init failed: %d\n", dssdev->name, r);
Tomi Valkeinen52744842012-09-10 13:58:29 +03001019 dss_put_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03001020 return;
1021 }
1022
Tomi Valkeinen52744842012-09-10 13:58:29 +03001023 r = dss_add_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03001024 if (r) {
1025 DSSERR("device %s register failed: %d\n", dssdev->name, r);
Tomi Valkeinen52744842012-09-10 13:58:29 +03001026 dss_put_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03001027 return;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03001028 }
1029}
1030
Archit Taneja81b87f52012-09-26 16:30:49 +05301031static void __init hdmi_init_output(struct platform_device *pdev)
1032{
1033 struct omap_dss_output *out = &hdmi.output;
1034
1035 out->pdev = pdev;
1036 out->id = OMAP_DSS_OUTPUT_HDMI;
1037 out->type = OMAP_DISPLAY_TYPE_HDMI;
1038
1039 dss_register_output(out);
1040}
1041
1042static void __exit hdmi_uninit_output(struct platform_device *pdev)
1043{
1044 struct omap_dss_output *out = &hdmi.output;
1045
1046 dss_unregister_output(out);
1047}
1048
Mythri P Kc3198a52011-03-12 12:04:27 +05301049/* HDMI HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02001050static int __init omapdss_hdmihw_probe(struct platform_device *pdev)
Mythri P Kc3198a52011-03-12 12:04:27 +05301051{
1052 struct resource *hdmi_mem;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03001053 int r;
Mythri P Kc3198a52011-03-12 12:04:27 +05301054
Mythri P Kc3198a52011-03-12 12:04:27 +05301055 hdmi.pdev = pdev;
1056
1057 mutex_init(&hdmi.lock);
1058
1059 hdmi_mem = platform_get_resource(hdmi.pdev, IORESOURCE_MEM, 0);
1060 if (!hdmi_mem) {
1061 DSSERR("can't get IORESOURCE_MEM HDMI\n");
1062 return -EINVAL;
1063 }
1064
1065 /* Base address taken from platform */
Mythri P K95a8aeb2011-09-08 19:06:18 +05301066 hdmi.ip_data.base_wp = ioremap(hdmi_mem->start,
1067 resource_size(hdmi_mem));
1068 if (!hdmi.ip_data.base_wp) {
Mythri P Kc3198a52011-03-12 12:04:27 +05301069 DSSERR("can't ioremap WP\n");
1070 return -ENOMEM;
1071 }
1072
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001073 r = hdmi_get_clocks(pdev);
1074 if (r) {
Mythri P K95a8aeb2011-09-08 19:06:18 +05301075 iounmap(hdmi.ip_data.base_wp);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001076 return r;
1077 }
1078
1079 pm_runtime_enable(&pdev->dev);
1080
Mythri P K95a8aeb2011-09-08 19:06:18 +05301081 hdmi.ip_data.core_sys_offset = HDMI_CORE_SYS;
1082 hdmi.ip_data.core_av_offset = HDMI_CORE_AV;
1083 hdmi.ip_data.pll_offset = HDMI_PLLCTRL;
1084 hdmi.ip_data.phy_offset = HDMI_PHY;
Archit Taneja78493982012-08-08 16:50:42 +05301085
Jassi Brar3a5383a2012-06-27 19:34:56 +05301086 mutex_init(&hdmi.ip_data.lock);
Mythri P K95a8aeb2011-09-08 19:06:18 +05301087
Mythri P Kc3198a52011-03-12 12:04:27 +05301088 hdmi_panel_init();
1089
Tomi Valkeinene40402c2012-03-02 18:01:07 +02001090 dss_debugfs_create_file("hdmi", hdmi_dump_regs);
1091
Archit Taneja81b87f52012-09-26 16:30:49 +05301092 hdmi_init_output(pdev);
1093
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03001094 hdmi_probe_pdata(pdev);
Tomi Valkeinen35deca32012-03-01 15:45:53 +02001095
Mythri P Kc3198a52011-03-12 12:04:27 +05301096 return 0;
1097}
1098
Tomi Valkeinencca35012012-04-26 14:48:32 +03001099static int __exit hdmi_remove_child(struct device *dev, void *data)
1100{
1101 struct omap_dss_device *dssdev = to_dss_device(dev);
1102 hdmi_uninit_display(dssdev);
1103 return 0;
1104}
1105
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02001106static int __exit omapdss_hdmihw_remove(struct platform_device *pdev)
Mythri P Kc3198a52011-03-12 12:04:27 +05301107{
Tomi Valkeinencca35012012-04-26 14:48:32 +03001108 device_for_each_child(&pdev->dev, NULL, hdmi_remove_child);
1109
Tomi Valkeinen52744842012-09-10 13:58:29 +03001110 dss_unregister_child_devices(&pdev->dev);
Tomi Valkeinen35deca32012-03-01 15:45:53 +02001111
Mythri P Kc3198a52011-03-12 12:04:27 +05301112 hdmi_panel_exit();
1113
Archit Taneja81b87f52012-09-26 16:30:49 +05301114 hdmi_uninit_output(pdev);
1115
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001116 pm_runtime_disable(&pdev->dev);
1117
1118 hdmi_put_clocks();
1119
Mythri P K95a8aeb2011-09-08 19:06:18 +05301120 iounmap(hdmi.ip_data.base_wp);
Mythri P Kc3198a52011-03-12 12:04:27 +05301121
1122 return 0;
1123}
1124
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001125static int hdmi_runtime_suspend(struct device *dev)
1126{
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301127 clk_disable_unprepare(hdmi.sys_clk);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001128
1129 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001130
1131 return 0;
1132}
1133
1134static int hdmi_runtime_resume(struct device *dev)
1135{
1136 int r;
1137
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001138 r = dispc_runtime_get();
1139 if (r < 0)
Tomi Valkeinen852f0832012-02-17 17:58:04 +02001140 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001141
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301142 clk_prepare_enable(hdmi.sys_clk);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001143
1144 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001145}
1146
1147static const struct dev_pm_ops hdmi_pm_ops = {
1148 .runtime_suspend = hdmi_runtime_suspend,
1149 .runtime_resume = hdmi_runtime_resume,
1150};
1151
Mythri P Kc3198a52011-03-12 12:04:27 +05301152static struct platform_driver omapdss_hdmihw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02001153 .remove = __exit_p(omapdss_hdmihw_remove),
Mythri P Kc3198a52011-03-12 12:04:27 +05301154 .driver = {
1155 .name = "omapdss_hdmi",
1156 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001157 .pm = &hdmi_pm_ops,
Mythri P Kc3198a52011-03-12 12:04:27 +05301158 },
1159};
1160
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02001161int __init hdmi_init_platform_driver(void)
Mythri P Kc3198a52011-03-12 12:04:27 +05301162{
Tomi Valkeinen61055d42012-03-07 12:53:38 +02001163 return platform_driver_probe(&omapdss_hdmihw_driver, omapdss_hdmihw_probe);
Mythri P Kc3198a52011-03-12 12:04:27 +05301164}
1165
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02001166void __exit hdmi_uninit_platform_driver(void)
Mythri P Kc3198a52011-03-12 12:04:27 +05301167{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02001168 platform_driver_unregister(&omapdss_hdmihw_driver);
Mythri P Kc3198a52011-03-12 12:04:27 +05301169}