blob: d34415ba0f64f56676061cb58d50f5759bc3a043 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
10#include <linux/kernel.h>
11#include <linux/delay.h>
12#include <linux/init.h>
13#include <linux/pci.h>
David Brownell075c1772007-04-26 00:12:06 -070014#include <linux/pm.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090015#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/module.h>
17#include <linux/spinlock.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080018#include <linux/string.h>
vignesh babu229f5af2007-08-13 18:23:14 +053019#include <linux/log2.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080020#include <linux/pci-aspm.h>
Stephen Rothwellc300bd2fb2008-07-10 02:16:44 +020021#include <linux/pm_wakeup.h>
Sheng Yang8dd7f802008-10-21 17:38:25 +080022#include <linux/interrupt.h>
Yuji Shimada32a9a682009-03-16 17:13:39 +090023#include <linux/device.h>
Rafael J. Wysockib67ea762010-02-17 23:44:09 +010024#include <linux/pm_runtime.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060025#include <asm-generic/pci-bridge.h>
Yuji Shimada32a9a682009-03-16 17:13:39 +090026#include <asm/setup.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090027#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Alan Stern00240c32009-04-27 13:33:16 -040029const char *pci_power_names[] = {
30 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
31};
32EXPORT_SYMBOL_GPL(pci_power_names);
33
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010034int isa_dma_bridge_buggy;
35EXPORT_SYMBOL(isa_dma_bridge_buggy);
36
37int pci_pci_problems;
38EXPORT_SYMBOL(pci_pci_problems);
39
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010040unsigned int pci_pm_d3_delay;
41
Matthew Garrettdf17e622010-10-04 14:22:29 -040042static void pci_pme_list_scan(struct work_struct *work);
43
44static LIST_HEAD(pci_pme_list);
45static DEFINE_MUTEX(pci_pme_list_mutex);
46static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
47
48struct pci_pme_device {
49 struct list_head list;
50 struct pci_dev *dev;
51};
52
53#define PME_TIMEOUT 1000 /* How long between PME checks */
54
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010055static void pci_dev_d3_sleep(struct pci_dev *dev)
56{
57 unsigned int delay = dev->d3_delay;
58
59 if (delay < pci_pm_d3_delay)
60 delay = pci_pm_d3_delay;
61
62 msleep(delay);
63}
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Jeff Garzik32a2eea2007-10-11 16:57:27 -040065#ifdef CONFIG_PCI_DOMAINS
66int pci_domains_supported = 1;
67#endif
68
Atsushi Nemoto4516a612007-02-05 16:36:06 -080069#define DEFAULT_CARDBUS_IO_SIZE (256)
70#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
71/* pci=cbmemsize=nnM,cbiosize=nn can override this */
72unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
73unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
74
Eric W. Biederman28760482009-09-09 14:09:24 -070075#define DEFAULT_HOTPLUG_IO_SIZE (256)
76#define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
77/* pci=hpmemsize=nnM,hpiosize=nn can override this */
78unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
79unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
80
Jon Mason5f39e672011-10-03 09:50:20 -050081enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -050082
Jesse Barnesac1aa472009-10-26 13:20:44 -070083/*
84 * The default CLS is used if arch didn't set CLS explicitly and not
85 * all pci devices agree on the same value. Arch can override either
86 * the dfl or actual value as it sees fit. Don't forget this is
87 * measured in 32-bit words, not bytes.
88 */
Tejun Heo98e724c2009-10-08 18:59:53 +090089u8 pci_dfl_cache_line_size __devinitdata = L1_CACHE_BYTES >> 2;
Jesse Barnesac1aa472009-10-26 13:20:44 -070090u8 pci_cache_line_size;
91
Myron Stowe96c55902011-10-28 15:48:38 -060092/*
93 * If we set up a device for bus mastering, we need to check the latency
94 * timer as certain BIOSes forget to set it properly.
95 */
96unsigned int pcibios_max_latency = 255;
97
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +010098/* If set, the PCIe ARI capability will not be used. */
99static bool pcie_ari_disabled;
100
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101/**
102 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
103 * @bus: pointer to PCI bus structure to search
104 *
105 * Given a PCI bus, returns the highest PCI bus number present in the set
106 * including the given PCI bus and its list of child PCI buses.
107 */
Sam Ravnborg96bde062007-03-26 21:53:30 -0800108unsigned char pci_bus_max_busnr(struct pci_bus* bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109{
110 struct list_head *tmp;
111 unsigned char max, n;
112
Yinghai Lub918c622012-05-17 18:51:11 -0700113 max = bus->busn_res.end;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 list_for_each(tmp, &bus->children) {
115 n = pci_bus_max_busnr(pci_bus_b(tmp));
116 if(n > max)
117 max = n;
118 }
119 return max;
120}
Kristen Accardib82db5c2006-01-17 16:56:56 -0800121EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
Andrew Morton1684f5d2008-12-01 14:30:30 -0800123#ifdef CONFIG_HAS_IOMEM
124void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
125{
126 /*
127 * Make sure the BAR is actually a memory resource, not an IO resource
128 */
129 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
130 WARN_ON(1);
131 return NULL;
132 }
133 return ioremap_nocache(pci_resource_start(pdev, bar),
134 pci_resource_len(pdev, bar));
135}
136EXPORT_SYMBOL_GPL(pci_ioremap_bar);
137#endif
138
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100139#define PCI_FIND_CAP_TTL 48
140
141static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
142 u8 pos, int cap, int *ttl)
Roland Dreier24a4e372005-10-28 17:35:34 -0700143{
144 u8 id;
Roland Dreier24a4e372005-10-28 17:35:34 -0700145
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100146 while ((*ttl)--) {
Roland Dreier24a4e372005-10-28 17:35:34 -0700147 pci_bus_read_config_byte(bus, devfn, pos, &pos);
148 if (pos < 0x40)
149 break;
150 pos &= ~3;
151 pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID,
152 &id);
153 if (id == 0xff)
154 break;
155 if (id == cap)
156 return pos;
157 pos += PCI_CAP_LIST_NEXT;
158 }
159 return 0;
160}
161
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100162static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
163 u8 pos, int cap)
164{
165 int ttl = PCI_FIND_CAP_TTL;
166
167 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
168}
169
Roland Dreier24a4e372005-10-28 17:35:34 -0700170int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
171{
172 return __pci_find_next_cap(dev->bus, dev->devfn,
173 pos + PCI_CAP_LIST_NEXT, cap);
174}
175EXPORT_SYMBOL_GPL(pci_find_next_capability);
176
Michael Ellermand3bac112006-11-22 18:26:16 +1100177static int __pci_bus_find_cap_start(struct pci_bus *bus,
178 unsigned int devfn, u8 hdr_type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179{
180 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181
182 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
183 if (!(status & PCI_STATUS_CAP_LIST))
184 return 0;
185
186 switch (hdr_type) {
187 case PCI_HEADER_TYPE_NORMAL:
188 case PCI_HEADER_TYPE_BRIDGE:
Michael Ellermand3bac112006-11-22 18:26:16 +1100189 return PCI_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 case PCI_HEADER_TYPE_CARDBUS:
Michael Ellermand3bac112006-11-22 18:26:16 +1100191 return PCI_CB_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 default:
193 return 0;
194 }
Michael Ellermand3bac112006-11-22 18:26:16 +1100195
196 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197}
198
199/**
200 * pci_find_capability - query for devices' capabilities
201 * @dev: PCI device to query
202 * @cap: capability code
203 *
204 * Tell if a device supports a given PCI capability.
205 * Returns the address of the requested capability structure within the
206 * device's PCI configuration space or 0 in case the device does not
207 * support it. Possible values for @cap:
208 *
209 * %PCI_CAP_ID_PM Power Management
210 * %PCI_CAP_ID_AGP Accelerated Graphics Port
211 * %PCI_CAP_ID_VPD Vital Product Data
212 * %PCI_CAP_ID_SLOTID Slot Identification
213 * %PCI_CAP_ID_MSI Message Signalled Interrupts
214 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
215 * %PCI_CAP_ID_PCIX PCI-X
216 * %PCI_CAP_ID_EXP PCI Express
217 */
218int pci_find_capability(struct pci_dev *dev, int cap)
219{
Michael Ellermand3bac112006-11-22 18:26:16 +1100220 int pos;
221
222 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
223 if (pos)
224 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
225
226 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227}
228
229/**
230 * pci_bus_find_capability - query for devices' capabilities
231 * @bus: the PCI bus to query
232 * @devfn: PCI device to query
233 * @cap: capability code
234 *
235 * Like pci_find_capability() but works for pci devices that do not have a
236 * pci_dev structure set up yet.
237 *
238 * Returns the address of the requested capability structure within the
239 * device's PCI configuration space or 0 in case the device does not
240 * support it.
241 */
242int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
243{
Michael Ellermand3bac112006-11-22 18:26:16 +1100244 int pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 u8 hdr_type;
246
247 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
248
Michael Ellermand3bac112006-11-22 18:26:16 +1100249 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
250 if (pos)
251 pos = __pci_find_next_cap(bus, devfn, pos, cap);
252
253 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254}
255
256/**
Myron Stowec463b8c2012-06-01 15:16:37 -0600257 * pci_pcie_cap2 - query for devices' PCI_CAP_ID_EXP v2 capability structure
258 * @dev: PCI device to check
259 *
260 * Like pci_pcie_cap() but also checks that the PCIe capability version is
261 * >= 2. Note that v1 capability structures could be sparse in that not
262 * all register fields were required. v2 requires the entire structure to
263 * be present size wise, while still allowing for non-implemented registers
264 * to exist but they must be hardwired to 0.
265 *
266 * Due to the differences in the versions of capability structures, one
267 * must be careful not to try and access non-existant registers that may
268 * exist in early versions - v1 - of Express devices.
269 *
270 * Returns the offset of the PCIe capability structure as long as the
271 * capability version is >= 2; otherwise 0 is returned.
272 */
273static int pci_pcie_cap2(struct pci_dev *dev)
274{
275 u16 flags;
276 int pos;
277
278 pos = pci_pcie_cap(dev);
279 if (pos) {
280 pci_read_config_word(dev, pos + PCI_EXP_FLAGS, &flags);
281 if ((flags & PCI_EXP_FLAGS_VERS) < 2)
282 pos = 0;
283 }
284
285 return pos;
286}
287
288/**
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600289 * pci_find_next_ext_capability - Find an extended capability
290 * @dev: PCI device to query
291 * @start: address at which to start looking (0 to start at beginning of list)
292 * @cap: capability code
293 *
294 * Returns the address of the next matching extended capability structure
295 * within the device's PCI configuration space or 0 if the device does
296 * not support it. Some capabilities can occur several times, e.g., the
297 * vendor-specific capability, and this provides a way to find them all.
298 */
299int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
300{
301 u32 header;
302 int ttl;
303 int pos = PCI_CFG_SPACE_SIZE;
304
305 /* minimum 8 bytes per capability */
306 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
307
308 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
309 return 0;
310
311 if (start)
312 pos = start;
313
314 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
315 return 0;
316
317 /*
318 * If we have no capabilities, this is indicated by cap ID,
319 * cap version and next pointer all being 0.
320 */
321 if (header == 0)
322 return 0;
323
324 while (ttl-- > 0) {
325 if (PCI_EXT_CAP_ID(header) == cap && pos != start)
326 return pos;
327
328 pos = PCI_EXT_CAP_NEXT(header);
329 if (pos < PCI_CFG_SPACE_SIZE)
330 break;
331
332 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
333 break;
334 }
335
336 return 0;
337}
338EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
339
340/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 * pci_find_ext_capability - Find an extended capability
342 * @dev: PCI device to query
343 * @cap: capability code
344 *
345 * Returns the address of the requested extended capability structure
346 * within the device's PCI configuration space or 0 if the device does
347 * not support it. Possible values for @cap:
348 *
349 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
350 * %PCI_EXT_CAP_ID_VC Virtual Channel
351 * %PCI_EXT_CAP_ID_DSN Device Serial Number
352 * %PCI_EXT_CAP_ID_PWR Power Budgeting
353 */
354int pci_find_ext_capability(struct pci_dev *dev, int cap)
355{
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600356 return pci_find_next_ext_capability(dev, 0, cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357}
Brice Goglin3a720d72006-05-23 06:10:01 -0400358EXPORT_SYMBOL_GPL(pci_find_ext_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100360static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
361{
362 int rc, ttl = PCI_FIND_CAP_TTL;
363 u8 cap, mask;
364
365 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
366 mask = HT_3BIT_CAP_MASK;
367 else
368 mask = HT_5BIT_CAP_MASK;
369
370 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
371 PCI_CAP_ID_HT, &ttl);
372 while (pos) {
373 rc = pci_read_config_byte(dev, pos + 3, &cap);
374 if (rc != PCIBIOS_SUCCESSFUL)
375 return 0;
376
377 if ((cap & mask) == ht_cap)
378 return pos;
379
Brice Goglin47a4d5b2007-01-10 23:15:29 -0800380 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
381 pos + PCI_CAP_LIST_NEXT,
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100382 PCI_CAP_ID_HT, &ttl);
383 }
384
385 return 0;
386}
387/**
388 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
389 * @dev: PCI device to query
390 * @pos: Position from which to continue searching
391 * @ht_cap: Hypertransport capability code
392 *
393 * To be used in conjunction with pci_find_ht_capability() to search for
394 * all capabilities matching @ht_cap. @pos should always be a value returned
395 * from pci_find_ht_capability().
396 *
397 * NB. To be 100% safe against broken PCI devices, the caller should take
398 * steps to avoid an infinite loop.
399 */
400int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
401{
402 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
403}
404EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
405
406/**
407 * pci_find_ht_capability - query a device's Hypertransport capabilities
408 * @dev: PCI device to query
409 * @ht_cap: Hypertransport capability code
410 *
411 * Tell if a device supports a given Hypertransport capability.
412 * Returns an address within the device's PCI configuration space
413 * or 0 in case the device does not support the request capability.
414 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
415 * which has a Hypertransport capability matching @ht_cap.
416 */
417int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
418{
419 int pos;
420
421 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
422 if (pos)
423 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
424
425 return pos;
426}
427EXPORT_SYMBOL_GPL(pci_find_ht_capability);
428
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429/**
430 * pci_find_parent_resource - return resource region of parent bus of given region
431 * @dev: PCI device structure contains resources to be searched
432 * @res: child resource record for which parent is sought
433 *
434 * For given resource region of given device, return the resource
435 * region of parent bus the given region is contained in or where
436 * it should be allocated from.
437 */
438struct resource *
439pci_find_parent_resource(const struct pci_dev *dev, struct resource *res)
440{
441 const struct pci_bus *bus = dev->bus;
442 int i;
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700443 struct resource *best = NULL, *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700445 pci_bus_for_each_resource(bus, r, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446 if (!r)
447 continue;
448 if (res->start && !(res->start >= r->start && res->end <= r->end))
449 continue; /* Not contained */
450 if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
451 continue; /* Wrong type */
452 if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH))
453 return r; /* Exact match */
Linus Torvalds8c8def22009-11-09 12:04:32 -0800454 /* We can't insert a non-prefetch resource inside a prefetchable parent .. */
455 if (r->flags & IORESOURCE_PREFETCH)
456 continue;
457 /* .. but we can put a prefetchable resource inside a non-prefetchable one */
458 if (!best)
459 best = r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 }
461 return best;
462}
463
464/**
John W. Linville064b53d2005-07-27 10:19:44 -0400465 * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
466 * @dev: PCI device to have its BARs restored
467 *
468 * Restore the BAR values for a given device, so as to make it
469 * accessible by its driver.
470 */
Adrian Bunkad6685992007-10-27 03:06:22 +0200471static void
John W. Linville064b53d2005-07-27 10:19:44 -0400472pci_restore_bars(struct pci_dev *dev)
473{
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800474 int i;
John W. Linville064b53d2005-07-27 10:19:44 -0400475
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800476 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
Yu Zhao14add802008-11-22 02:38:52 +0800477 pci_update_resource(dev, i);
John W. Linville064b53d2005-07-27 10:19:44 -0400478}
479
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200480static struct pci_platform_pm_ops *pci_platform_pm;
481
482int pci_set_platform_pm(struct pci_platform_pm_ops *ops)
483{
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200484 if (!ops->is_manageable || !ops->set_state || !ops->choose_state
485 || !ops->sleep_wake || !ops->can_wakeup)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200486 return -EINVAL;
487 pci_platform_pm = ops;
488 return 0;
489}
490
491static inline bool platform_pci_power_manageable(struct pci_dev *dev)
492{
493 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
494}
495
496static inline int platform_pci_set_power_state(struct pci_dev *dev,
497 pci_power_t t)
498{
499 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
500}
501
502static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
503{
504 return pci_platform_pm ?
505 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
506}
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700507
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200508static inline bool platform_pci_can_wakeup(struct pci_dev *dev)
509{
510 return pci_platform_pm ? pci_platform_pm->can_wakeup(dev) : false;
511}
512
513static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
514{
515 return pci_platform_pm ?
516 pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
517}
518
Rafael J. Wysockib67ea762010-02-17 23:44:09 +0100519static inline int platform_pci_run_wake(struct pci_dev *dev, bool enable)
520{
521 return pci_platform_pm ?
522 pci_platform_pm->run_wake(dev, enable) : -ENODEV;
523}
524
John W. Linville064b53d2005-07-27 10:19:44 -0400525/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200526 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
527 * given PCI device
528 * @dev: PCI device to handle.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200529 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530 *
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200531 * RETURN VALUE:
532 * -EINVAL if the requested state is invalid.
533 * -EIO if device does not support PCI PM or its PM capabilities register has a
534 * wrong version, or device doesn't support the requested state.
535 * 0 if device already is in the requested state.
536 * 0 if device's power state has been successfully changed.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537 */
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100538static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200540 u16 pmcsr;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200541 bool need_restore = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100543 /* Check if we're already there */
544 if (dev->current_state == state)
545 return 0;
546
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200547 if (!dev->pm_cap)
Andrew Lunncca03de2007-07-09 11:55:58 -0700548 return -EIO;
549
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200550 if (state < PCI_D0 || state > PCI_D3hot)
551 return -EINVAL;
552
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553 /* Validate current state:
554 * Can enter D0 from any state, but if we can only go deeper
555 * to sleep if we're already in a low power state
556 */
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100557 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200558 && dev->current_state > state) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600559 dev_err(&dev->dev, "invalid power transition "
560 "(from state %d to %d)\n", dev->current_state, state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 return -EINVAL;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200562 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564 /* check if this device supports the desired state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200565 if ((state == PCI_D1 && !dev->d1_support)
566 || (state == PCI_D2 && !dev->d2_support))
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700567 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200569 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
John W. Linville064b53d2005-07-27 10:19:44 -0400570
John W. Linville32a36582005-09-14 09:52:42 -0400571 /* If we're (effectively) in D3, force entire word to 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572 * This doesn't affect PME_Status, disables PME_En, and
573 * sets PowerState to 0.
574 */
John W. Linville32a36582005-09-14 09:52:42 -0400575 switch (dev->current_state) {
John W. Linvilled3535fb2005-09-28 17:50:51 -0400576 case PCI_D0:
577 case PCI_D1:
578 case PCI_D2:
579 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
580 pmcsr |= state;
581 break;
Rafael J. Wysockif62795f2009-05-18 22:51:12 +0200582 case PCI_D3hot:
583 case PCI_D3cold:
John W. Linville32a36582005-09-14 09:52:42 -0400584 case PCI_UNKNOWN: /* Boot-up */
585 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100586 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200587 need_restore = true;
John W. Linville32a36582005-09-14 09:52:42 -0400588 /* Fall-through: force to D0 */
John W. Linville32a36582005-09-14 09:52:42 -0400589 default:
John W. Linvilled3535fb2005-09-28 17:50:51 -0400590 pmcsr = 0;
John W. Linville32a36582005-09-14 09:52:42 -0400591 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592 }
593
594 /* enter specified state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200595 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596
597 /* Mandatory power management transition delays */
598 /* see PCI PM 1.1 5.6.1 table 18 */
599 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +0100600 pci_dev_d3_sleep(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601 else if (state == PCI_D2 || dev->current_state == PCI_D2)
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100602 udelay(PCI_PM_D2_DELAY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603
Rafael J. Wysockie13cdbd2009-10-05 00:48:40 +0200604 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
605 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
606 if (dev->current_state != state && printk_ratelimit())
607 dev_info(&dev->dev, "Refused to change power state, "
608 "currently in D%d\n", dev->current_state);
John W. Linville064b53d2005-07-27 10:19:44 -0400609
Huang Ying448bd852012-06-23 10:23:51 +0800610 /*
611 * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
John W. Linville064b53d2005-07-27 10:19:44 -0400612 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
613 * from D3hot to D0 _may_ perform an internal reset, thereby
614 * going to "D0 Uninitialized" rather than "D0 Initialized".
615 * For example, at least some versions of the 3c905B and the
616 * 3c556B exhibit this behaviour.
617 *
618 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
619 * devices in a D3hot state at boot. Consequently, we need to
620 * restore at least the BARs so that the device will be
621 * accessible to its driver.
622 */
623 if (need_restore)
624 pci_restore_bars(dev);
625
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100626 if (dev->bus->self)
Shaohua Li7d715a62008-02-25 09:46:41 +0800627 pcie_aspm_pm_state_change(dev->bus->self);
628
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629 return 0;
630}
631
632/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200633 * pci_update_current_state - Read PCI power state of given device from its
634 * PCI PM registers and cache it
635 * @dev: PCI device to handle.
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100636 * @state: State to cache in case the device doesn't have the PM capability
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200637 */
Rafael J. Wysocki73410422009-01-07 13:07:15 +0100638void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200639{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200640 if (dev->pm_cap) {
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200641 u16 pmcsr;
642
Huang Ying448bd852012-06-23 10:23:51 +0800643 /*
644 * Configuration space is not accessible for device in
645 * D3cold, so just keep or set D3cold for safety
646 */
647 if (dev->current_state == PCI_D3cold)
648 return;
649 if (state == PCI_D3cold) {
650 dev->current_state = PCI_D3cold;
651 return;
652 }
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200653 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200654 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100655 } else {
656 dev->current_state = state;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200657 }
658}
659
660/**
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600661 * pci_power_up - Put the given device into D0 forcibly
662 * @dev: PCI device to power up
663 */
664void pci_power_up(struct pci_dev *dev)
665{
666 if (platform_pci_power_manageable(dev))
667 platform_pci_set_power_state(dev, PCI_D0);
668
669 pci_raw_set_power_state(dev, PCI_D0);
670 pci_update_current_state(dev, PCI_D0);
671}
672
673/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100674 * pci_platform_power_transition - Use platform to change device power state
675 * @dev: PCI device to handle.
676 * @state: State to put the device into.
677 */
678static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
679{
680 int error;
681
682 if (platform_pci_power_manageable(dev)) {
683 error = platform_pci_set_power_state(dev, state);
684 if (!error)
685 pci_update_current_state(dev, state);
Ajaykumar Hotchandanib51306c2011-12-12 13:57:36 +0530686 /* Fall back to PCI_D0 if native PM is not supported */
687 if (!dev->pm_cap)
688 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100689 } else {
690 error = -ENODEV;
691 /* Fall back to PCI_D0 if native PM is not supported */
Rafael J. Wysockib3bad722009-05-17 20:17:06 +0200692 if (!dev->pm_cap)
693 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100694 }
695
696 return error;
697}
698
699/**
700 * __pci_start_power_transition - Start power transition of a PCI device
701 * @dev: PCI device to handle.
702 * @state: State to put the device into.
703 */
704static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
705{
Huang Ying448bd852012-06-23 10:23:51 +0800706 if (state == PCI_D0) {
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100707 pci_platform_power_transition(dev, PCI_D0);
Huang Ying448bd852012-06-23 10:23:51 +0800708 /*
709 * Mandatory power management transition delays, see
710 * PCI Express Base Specification Revision 2.0 Section
711 * 6.6.1: Conventional Reset. Do not delay for
712 * devices powered on/off by corresponding bridge,
713 * because have already delayed for the bridge.
714 */
715 if (dev->runtime_d3cold) {
716 msleep(dev->d3cold_delay);
717 /*
718 * When powering on a bridge from D3cold, the
719 * whole hierarchy may be powered on into
720 * D0uninitialized state, resume them to give
721 * them a chance to suspend again
722 */
723 pci_wakeup_bus(dev->subordinate);
724 }
725 }
726}
727
728/**
729 * __pci_dev_set_current_state - Set current state of a PCI device
730 * @dev: Device to handle
731 * @data: pointer to state to be set
732 */
733static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
734{
735 pci_power_t state = *(pci_power_t *)data;
736
737 dev->current_state = state;
738 return 0;
739}
740
741/**
742 * __pci_bus_set_current_state - Walk given bus and set current state of devices
743 * @bus: Top bus of the subtree to walk.
744 * @state: state to be set
745 */
746static void __pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
747{
748 if (bus)
749 pci_walk_bus(bus, __pci_dev_set_current_state, &state);
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100750}
751
752/**
753 * __pci_complete_power_transition - Complete power transition of a PCI device
754 * @dev: PCI device to handle.
755 * @state: State to put the device into.
756 *
757 * This function should not be called directly by device drivers.
758 */
759int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
760{
Huang Ying448bd852012-06-23 10:23:51 +0800761 int ret;
762
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600763 if (state <= PCI_D0)
Huang Ying448bd852012-06-23 10:23:51 +0800764 return -EINVAL;
765 ret = pci_platform_power_transition(dev, state);
766 /* Power off the bridge may power off the whole hierarchy */
767 if (!ret && state == PCI_D3cold)
768 __pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
769 return ret;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100770}
771EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
772
773/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200774 * pci_set_power_state - Set the power state of a PCI device
775 * @dev: PCI device to handle.
776 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
777 *
Nick Andrew877d0312009-01-26 11:06:57 +0100778 * Transition a device to a new power state, using the platform firmware and/or
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200779 * the device's PCI PM registers.
780 *
781 * RETURN VALUE:
782 * -EINVAL if the requested state is invalid.
783 * -EIO if device does not support PCI PM or its PM capabilities register has a
784 * wrong version, or device doesn't support the requested state.
785 * 0 if device already is in the requested state.
786 * 0 if device's power state has been successfully changed.
787 */
788int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
789{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200790 int error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200791
792 /* bound the state we're entering */
Huang Ying448bd852012-06-23 10:23:51 +0800793 if (state > PCI_D3cold)
794 state = PCI_D3cold;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200795 else if (state < PCI_D0)
796 state = PCI_D0;
797 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
798 /*
799 * If the device or the parent bridge do not support PCI PM,
800 * ignore the request if we're doing anything other than putting
801 * it into D0 (which would only happen on boot).
802 */
803 return 0;
804
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600805 /* Check if we're already there */
806 if (dev->current_state == state)
807 return 0;
808
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100809 __pci_start_power_transition(dev, state);
810
Alan Cox979b1792008-07-24 17:18:38 +0100811 /* This device is quirked not to be put into D3, so
812 don't put it in D3 */
Huang Ying448bd852012-06-23 10:23:51 +0800813 if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
Alan Cox979b1792008-07-24 17:18:38 +0100814 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200815
Huang Ying448bd852012-06-23 10:23:51 +0800816 /*
817 * To put device in D3cold, we put device into D3hot in native
818 * way, then put device into D3cold with platform ops
819 */
820 error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
821 PCI_D3hot : state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200822
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100823 if (!__pci_complete_power_transition(dev, state))
824 error = 0;
Naga Chumbalkar1a680b72011-03-21 03:29:08 +0000825 /*
826 * When aspm_policy is "powersave" this call ensures
827 * that ASPM is configured.
828 */
829 if (!error && dev->bus->self)
830 pcie_aspm_powersave_config_link(dev->bus->self);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200831
832 return error;
833}
834
835/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 * pci_choose_state - Choose the power state of a PCI device
837 * @dev: PCI device to be suspended
838 * @state: target sleep state for the whole system. This is the value
839 * that is passed to suspend() function.
840 *
841 * Returns PCI power state suitable for given device and given system
842 * message.
843 */
844
845pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
846{
Shaohua Liab826ca2007-07-20 10:03:22 +0800847 pci_power_t ret;
David Shaohua Li0f644742005-03-19 00:15:48 -0500848
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849 if (!pci_find_capability(dev, PCI_CAP_ID_PM))
850 return PCI_D0;
851
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200852 ret = platform_pci_choose_state(dev);
853 if (ret != PCI_POWER_ERROR)
854 return ret;
Pavel Machekca078ba2005-09-03 15:56:57 -0700855
856 switch (state.event) {
857 case PM_EVENT_ON:
858 return PCI_D0;
859 case PM_EVENT_FREEZE:
David Brownellb887d2e2006-08-14 23:11:05 -0700860 case PM_EVENT_PRETHAW:
861 /* REVISIT both freeze and pre-thaw "should" use D0 */
Pavel Machekca078ba2005-09-03 15:56:57 -0700862 case PM_EVENT_SUSPEND:
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100863 case PM_EVENT_HIBERNATE:
Pavel Machekca078ba2005-09-03 15:56:57 -0700864 return PCI_D3hot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865 default:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600866 dev_info(&dev->dev, "unrecognized suspend event %d\n",
867 state.event);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868 BUG();
869 }
870 return PCI_D0;
871}
872
873EXPORT_SYMBOL(pci_choose_state);
874
Yu Zhao89858512009-02-16 02:55:47 +0800875#define PCI_EXP_SAVE_REGS 7
876
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800877#define pcie_cap_has_devctl(type, flags) 1
878#define pcie_cap_has_lnkctl(type, flags) \
879 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
880 (type == PCI_EXP_TYPE_ROOT_PORT || \
881 type == PCI_EXP_TYPE_ENDPOINT || \
882 type == PCI_EXP_TYPE_LEG_END))
883#define pcie_cap_has_sltctl(type, flags) \
884 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
885 ((type == PCI_EXP_TYPE_ROOT_PORT) || \
886 (type == PCI_EXP_TYPE_DOWNSTREAM && \
887 (flags & PCI_EXP_FLAGS_SLOT))))
888#define pcie_cap_has_rtctl(type, flags) \
889 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
890 (type == PCI_EXP_TYPE_ROOT_PORT || \
891 type == PCI_EXP_TYPE_RC_EC))
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800892
Yinghai Lu34a48762012-02-11 00:18:41 -0800893static struct pci_cap_saved_state *pci_find_saved_cap(
894 struct pci_dev *pci_dev, char cap)
895{
896 struct pci_cap_saved_state *tmp;
897 struct hlist_node *pos;
898
899 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
900 if (tmp->cap.cap_nr == cap)
901 return tmp;
902 }
903 return NULL;
904}
905
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300906static int pci_save_pcie_state(struct pci_dev *dev)
907{
908 int pos, i = 0;
909 struct pci_cap_saved_state *save_state;
910 u16 *cap;
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800911 u16 flags;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300912
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +0900913 pos = pci_pcie_cap(dev);
914 if (!pos)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300915 return 0;
916
Eric W. Biederman9f355752007-03-08 13:06:13 -0700917 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300918 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800919 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300920 return -ENOMEM;
921 }
Alex Williamson24a47422011-05-10 10:02:11 -0600922 cap = (u16 *)&save_state->cap.data[0];
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300923
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800924 pci_read_config_word(dev, pos + PCI_EXP_FLAGS, &flags);
925
926 if (pcie_cap_has_devctl(dev->pcie_type, flags))
927 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL, &cap[i++]);
928 if (pcie_cap_has_lnkctl(dev->pcie_type, flags))
929 pci_read_config_word(dev, pos + PCI_EXP_LNKCTL, &cap[i++]);
930 if (pcie_cap_has_sltctl(dev->pcie_type, flags))
931 pci_read_config_word(dev, pos + PCI_EXP_SLTCTL, &cap[i++]);
932 if (pcie_cap_has_rtctl(dev->pcie_type, flags))
933 pci_read_config_word(dev, pos + PCI_EXP_RTCTL, &cap[i++]);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100934
Myron Stowe9cb604e2012-06-01 15:16:43 -0600935 pos = pci_pcie_cap2(dev);
936 if (!pos)
937 return 0;
938
939 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &cap[i++]);
940 pci_read_config_word(dev, pos + PCI_EXP_LNKCTL2, &cap[i++]);
941 pci_read_config_word(dev, pos + PCI_EXP_SLTCTL2, &cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300942 return 0;
943}
944
945static void pci_restore_pcie_state(struct pci_dev *dev)
946{
947 int i = 0, pos;
948 struct pci_cap_saved_state *save_state;
949 u16 *cap;
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800950 u16 flags;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300951
952 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
953 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
954 if (!save_state || pos <= 0)
955 return;
Alex Williamson24a47422011-05-10 10:02:11 -0600956 cap = (u16 *)&save_state->cap.data[0];
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300957
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800958 pci_read_config_word(dev, pos + PCI_EXP_FLAGS, &flags);
959
960 if (pcie_cap_has_devctl(dev->pcie_type, flags))
961 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL, cap[i++]);
962 if (pcie_cap_has_lnkctl(dev->pcie_type, flags))
963 pci_write_config_word(dev, pos + PCI_EXP_LNKCTL, cap[i++]);
964 if (pcie_cap_has_sltctl(dev->pcie_type, flags))
965 pci_write_config_word(dev, pos + PCI_EXP_SLTCTL, cap[i++]);
966 if (pcie_cap_has_rtctl(dev->pcie_type, flags))
967 pci_write_config_word(dev, pos + PCI_EXP_RTCTL, cap[i++]);
Myron Stowe9cb604e2012-06-01 15:16:43 -0600968
969 pos = pci_pcie_cap2(dev);
970 if (!pos)
971 return;
972
973 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, cap[i++]);
974 pci_write_config_word(dev, pos + PCI_EXP_LNKCTL2, cap[i++]);
975 pci_write_config_word(dev, pos + PCI_EXP_SLTCTL2, cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300976}
977
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800978
979static int pci_save_pcix_state(struct pci_dev *dev)
980{
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100981 int pos;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800982 struct pci_cap_saved_state *save_state;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800983
984 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
985 if (pos <= 0)
986 return 0;
987
Shaohua Lif34303d2007-12-18 09:56:47 +0800988 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800989 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800990 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800991 return -ENOMEM;
992 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800993
Alex Williamson24a47422011-05-10 10:02:11 -0600994 pci_read_config_word(dev, pos + PCI_X_CMD,
995 (u16 *)save_state->cap.data);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100996
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800997 return 0;
998}
999
1000static void pci_restore_pcix_state(struct pci_dev *dev)
1001{
1002 int i = 0, pos;
1003 struct pci_cap_saved_state *save_state;
1004 u16 *cap;
1005
1006 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
1007 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1008 if (!save_state || pos <= 0)
1009 return;
Alex Williamson24a47422011-05-10 10:02:11 -06001010 cap = (u16 *)&save_state->cap.data[0];
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001011
1012 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001013}
1014
1015
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016/**
1017 * pci_save_state - save the PCI configuration space of a device before suspending
1018 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019 */
1020int
1021pci_save_state(struct pci_dev *dev)
1022{
1023 int i;
1024 /* XXX: 100% dword access ok here? */
1025 for (i = 0; i < 16; i++)
Kleber Sacilotto de Souza9e0b5b22009-11-25 00:55:51 -02001026 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +01001027 dev->state_saved = true;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001028 if ((i = pci_save_pcie_state(dev)) != 0)
1029 return i;
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001030 if ((i = pci_save_pcix_state(dev)) != 0)
1031 return i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032 return 0;
1033}
1034
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001035static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
1036 u32 saved_val, int retry)
1037{
1038 u32 val;
1039
1040 pci_read_config_dword(pdev, offset, &val);
1041 if (val == saved_val)
1042 return;
1043
1044 for (;;) {
1045 dev_dbg(&pdev->dev, "restoring config space at offset "
1046 "%#x (was %#x, writing %#x)\n", offset, val, saved_val);
1047 pci_write_config_dword(pdev, offset, saved_val);
1048 if (retry-- <= 0)
1049 return;
1050
1051 pci_read_config_dword(pdev, offset, &val);
1052 if (val == saved_val)
1053 return;
1054
1055 mdelay(1);
1056 }
1057}
1058
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001059static void pci_restore_config_space_range(struct pci_dev *pdev,
1060 int start, int end, int retry)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001061{
1062 int index;
1063
1064 for (index = end; index >= start; index--)
1065 pci_restore_config_dword(pdev, 4 * index,
1066 pdev->saved_config_space[index],
1067 retry);
1068}
1069
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001070static void pci_restore_config_space(struct pci_dev *pdev)
1071{
1072 if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
1073 pci_restore_config_space_range(pdev, 10, 15, 0);
1074 /* Restore BARs before the command register. */
1075 pci_restore_config_space_range(pdev, 4, 9, 10);
1076 pci_restore_config_space_range(pdev, 0, 3, 0);
1077 } else {
1078 pci_restore_config_space_range(pdev, 0, 15, 0);
1079 }
1080}
1081
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082/**
1083 * pci_restore_state - Restore the saved state of a PCI device
1084 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085 */
Jon Mason1d3c16a2010-11-30 17:43:26 -06001086void pci_restore_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087{
Alek Duc82f63e2009-08-08 08:46:19 +08001088 if (!dev->state_saved)
Jon Mason1d3c16a2010-11-30 17:43:26 -06001089 return;
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001090
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001091 /* PCI Express register must be restored first */
1092 pci_restore_pcie_state(dev);
Hao, Xudong1900ca12011-12-17 21:24:40 +08001093 pci_restore_ats_state(dev);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001094
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001095 pci_restore_config_space(dev);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001096
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001097 pci_restore_pcix_state(dev);
Shaohua Li41017f02006-02-08 17:11:38 +08001098 pci_restore_msi_state(dev);
Yu Zhao8c5cdb62009-03-20 11:25:12 +08001099 pci_restore_iov_state(dev);
Michael Ellerman8fed4b62007-01-25 19:34:08 +11001100
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001101 dev->state_saved = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001102}
1103
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001104struct pci_saved_state {
1105 u32 config_space[16];
1106 struct pci_cap_saved_data cap[0];
1107};
1108
1109/**
1110 * pci_store_saved_state - Allocate and return an opaque struct containing
1111 * the device saved state.
1112 * @dev: PCI device that we're dealing with
1113 *
1114 * Rerturn NULL if no state or error.
1115 */
1116struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1117{
1118 struct pci_saved_state *state;
1119 struct pci_cap_saved_state *tmp;
1120 struct pci_cap_saved_data *cap;
1121 struct hlist_node *pos;
1122 size_t size;
1123
1124 if (!dev->state_saved)
1125 return NULL;
1126
1127 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1128
1129 hlist_for_each_entry(tmp, pos, &dev->saved_cap_space, next)
1130 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1131
1132 state = kzalloc(size, GFP_KERNEL);
1133 if (!state)
1134 return NULL;
1135
1136 memcpy(state->config_space, dev->saved_config_space,
1137 sizeof(state->config_space));
1138
1139 cap = state->cap;
1140 hlist_for_each_entry(tmp, pos, &dev->saved_cap_space, next) {
1141 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1142 memcpy(cap, &tmp->cap, len);
1143 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1144 }
1145 /* Empty cap_save terminates list */
1146
1147 return state;
1148}
1149EXPORT_SYMBOL_GPL(pci_store_saved_state);
1150
1151/**
1152 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1153 * @dev: PCI device that we're dealing with
1154 * @state: Saved state returned from pci_store_saved_state()
1155 */
1156int pci_load_saved_state(struct pci_dev *dev, struct pci_saved_state *state)
1157{
1158 struct pci_cap_saved_data *cap;
1159
1160 dev->state_saved = false;
1161
1162 if (!state)
1163 return 0;
1164
1165 memcpy(dev->saved_config_space, state->config_space,
1166 sizeof(state->config_space));
1167
1168 cap = state->cap;
1169 while (cap->size) {
1170 struct pci_cap_saved_state *tmp;
1171
1172 tmp = pci_find_saved_cap(dev, cap->cap_nr);
1173 if (!tmp || tmp->cap.size != cap->size)
1174 return -EINVAL;
1175
1176 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1177 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1178 sizeof(struct pci_cap_saved_data) + cap->size);
1179 }
1180
1181 dev->state_saved = true;
1182 return 0;
1183}
1184EXPORT_SYMBOL_GPL(pci_load_saved_state);
1185
1186/**
1187 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1188 * and free the memory allocated for it.
1189 * @dev: PCI device that we're dealing with
1190 * @state: Pointer to saved state returned from pci_store_saved_state()
1191 */
1192int pci_load_and_free_saved_state(struct pci_dev *dev,
1193 struct pci_saved_state **state)
1194{
1195 int ret = pci_load_saved_state(dev, *state);
1196 kfree(*state);
1197 *state = NULL;
1198 return ret;
1199}
1200EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1201
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001202static int do_pci_enable_device(struct pci_dev *dev, int bars)
1203{
1204 int err;
1205
1206 err = pci_set_power_state(dev, PCI_D0);
1207 if (err < 0 && err != -EIO)
1208 return err;
1209 err = pcibios_enable_device(dev, bars);
1210 if (err < 0)
1211 return err;
1212 pci_fixup_device(pci_fixup_enable, dev);
1213
1214 return 0;
1215}
1216
1217/**
Tejun Heo0b62e132007-07-27 14:43:35 +09001218 * pci_reenable_device - Resume abandoned device
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001219 * @dev: PCI device to be resumed
1220 *
1221 * Note this function is a backend of pci_default_resume and is not supposed
1222 * to be called by normal code, write proper resume handler and use it instead.
1223 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001224int pci_reenable_device(struct pci_dev *dev)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001225{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001226 if (pci_is_enabled(dev))
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001227 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1228 return 0;
1229}
1230
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001231static int __pci_enable_device_flags(struct pci_dev *dev,
1232 resource_size_t flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233{
1234 int err;
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001235 int i, bars = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236
Jesse Barnes97c145f2010-11-05 15:16:36 -04001237 /*
1238 * Power state could be unknown at this point, either due to a fresh
1239 * boot or a device removal call. So get the current power state
1240 * so that things like MSI message writing will behave as expected
1241 * (e.g. if the device really is in D0 at enable time).
1242 */
1243 if (dev->pm_cap) {
1244 u16 pmcsr;
1245 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1246 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1247 }
1248
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001249 if (atomic_add_return(1, &dev->enable_cnt) > 1)
1250 return 0; /* already enabled */
1251
Yinghai Lu497f16f2011-12-17 18:33:37 -08001252 /* only skip sriov related */
1253 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1254 if (dev->resource[i].flags & flags)
1255 bars |= (1 << i);
1256 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001257 if (dev->resource[i].flags & flags)
1258 bars |= (1 << i);
1259
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001260 err = do_pci_enable_device(dev, bars);
Greg Kroah-Hartman95a62962005-07-28 11:37:33 -07001261 if (err < 0)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001262 atomic_dec(&dev->enable_cnt);
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001263 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264}
1265
1266/**
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001267 * pci_enable_device_io - Initialize a device for use with IO space
1268 * @dev: PCI device to be initialized
1269 *
1270 * Initialize device before it's used by a driver. Ask low-level code
1271 * to enable I/O resources. Wake up the device if it was suspended.
1272 * Beware, this function can fail.
1273 */
1274int pci_enable_device_io(struct pci_dev *dev)
1275{
1276 return __pci_enable_device_flags(dev, IORESOURCE_IO);
1277}
1278
1279/**
1280 * pci_enable_device_mem - Initialize a device for use with Memory space
1281 * @dev: PCI device to be initialized
1282 *
1283 * Initialize device before it's used by a driver. Ask low-level code
1284 * to enable Memory resources. Wake up the device if it was suspended.
1285 * Beware, this function can fail.
1286 */
1287int pci_enable_device_mem(struct pci_dev *dev)
1288{
1289 return __pci_enable_device_flags(dev, IORESOURCE_MEM);
1290}
1291
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292/**
1293 * pci_enable_device - Initialize device before it's used by a driver.
1294 * @dev: PCI device to be initialized
1295 *
1296 * Initialize device before it's used by a driver. Ask low-level code
1297 * to enable I/O and memory. Wake up the device if it was suspended.
1298 * Beware, this function can fail.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001299 *
1300 * Note we don't actually enable the device many times if we call
1301 * this function repeatedly (we just increment the count).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302 */
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001303int pci_enable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001304{
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001305 return __pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306}
1307
Tejun Heo9ac78492007-01-20 16:00:26 +09001308/*
1309 * Managed PCI resources. This manages device on/off, intx/msi/msix
1310 * on/off and BAR regions. pci_dev itself records msi/msix status, so
1311 * there's no need to track it separately. pci_devres is initialized
1312 * when a device is enabled using managed PCI device enable interface.
1313 */
1314struct pci_devres {
Tejun Heo7f375f32007-02-25 04:36:01 -08001315 unsigned int enabled:1;
1316 unsigned int pinned:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001317 unsigned int orig_intx:1;
1318 unsigned int restore_intx:1;
1319 u32 region_mask;
1320};
1321
1322static void pcim_release(struct device *gendev, void *res)
1323{
1324 struct pci_dev *dev = container_of(gendev, struct pci_dev, dev);
1325 struct pci_devres *this = res;
1326 int i;
1327
1328 if (dev->msi_enabled)
1329 pci_disable_msi(dev);
1330 if (dev->msix_enabled)
1331 pci_disable_msix(dev);
1332
1333 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1334 if (this->region_mask & (1 << i))
1335 pci_release_region(dev, i);
1336
1337 if (this->restore_intx)
1338 pci_intx(dev, this->orig_intx);
1339
Tejun Heo7f375f32007-02-25 04:36:01 -08001340 if (this->enabled && !this->pinned)
Tejun Heo9ac78492007-01-20 16:00:26 +09001341 pci_disable_device(dev);
1342}
1343
1344static struct pci_devres * get_pci_dr(struct pci_dev *pdev)
1345{
1346 struct pci_devres *dr, *new_dr;
1347
1348 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1349 if (dr)
1350 return dr;
1351
1352 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1353 if (!new_dr)
1354 return NULL;
1355 return devres_get(&pdev->dev, new_dr, NULL, NULL);
1356}
1357
1358static struct pci_devres * find_pci_dr(struct pci_dev *pdev)
1359{
1360 if (pci_is_managed(pdev))
1361 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
1362 return NULL;
1363}
1364
1365/**
1366 * pcim_enable_device - Managed pci_enable_device()
1367 * @pdev: PCI device to be initialized
1368 *
1369 * Managed pci_enable_device().
1370 */
1371int pcim_enable_device(struct pci_dev *pdev)
1372{
1373 struct pci_devres *dr;
1374 int rc;
1375
1376 dr = get_pci_dr(pdev);
1377 if (unlikely(!dr))
1378 return -ENOMEM;
Tejun Heob95d58e2008-01-30 18:20:04 +09001379 if (dr->enabled)
1380 return 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001381
1382 rc = pci_enable_device(pdev);
1383 if (!rc) {
1384 pdev->is_managed = 1;
Tejun Heo7f375f32007-02-25 04:36:01 -08001385 dr->enabled = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001386 }
1387 return rc;
1388}
1389
1390/**
1391 * pcim_pin_device - Pin managed PCI device
1392 * @pdev: PCI device to pin
1393 *
1394 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1395 * driver detach. @pdev must have been enabled with
1396 * pcim_enable_device().
1397 */
1398void pcim_pin_device(struct pci_dev *pdev)
1399{
1400 struct pci_devres *dr;
1401
1402 dr = find_pci_dr(pdev);
Tejun Heo7f375f32007-02-25 04:36:01 -08001403 WARN_ON(!dr || !dr->enabled);
Tejun Heo9ac78492007-01-20 16:00:26 +09001404 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001405 dr->pinned = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001406}
1407
Linus Torvalds1da177e2005-04-16 15:20:36 -07001408/**
1409 * pcibios_disable_device - disable arch specific PCI resources for device dev
1410 * @dev: the PCI device to disable
1411 *
1412 * Disables architecture specific PCI resources for the device. This
1413 * is the default implementation. Architecture implementations can
1414 * override this.
1415 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06001416void __weak pcibios_disable_device (struct pci_dev *dev) {}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001417
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001418static void do_pci_disable_device(struct pci_dev *dev)
1419{
1420 u16 pci_command;
1421
1422 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1423 if (pci_command & PCI_COMMAND_MASTER) {
1424 pci_command &= ~PCI_COMMAND_MASTER;
1425 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1426 }
1427
1428 pcibios_disable_device(dev);
1429}
1430
1431/**
1432 * pci_disable_enabled_device - Disable device without updating enable_cnt
1433 * @dev: PCI device to disable
1434 *
1435 * NOTE: This function is a backend of PCI power management routines and is
1436 * not supposed to be called drivers.
1437 */
1438void pci_disable_enabled_device(struct pci_dev *dev)
1439{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001440 if (pci_is_enabled(dev))
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001441 do_pci_disable_device(dev);
1442}
1443
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444/**
1445 * pci_disable_device - Disable PCI device after use
1446 * @dev: PCI device to be disabled
1447 *
1448 * Signal to the system that the PCI device is not in use by the system
1449 * anymore. This only involves disabling PCI bus-mastering, if active.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001450 *
1451 * Note we don't actually disable the device until all callers of
Roman Fietzeee6583f2010-05-18 14:45:47 +02001452 * pci_enable_device() have called pci_disable_device().
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453 */
1454void
1455pci_disable_device(struct pci_dev *dev)
1456{
Tejun Heo9ac78492007-01-20 16:00:26 +09001457 struct pci_devres *dr;
Shaohua Li99dc8042006-05-26 10:58:27 +08001458
Tejun Heo9ac78492007-01-20 16:00:26 +09001459 dr = find_pci_dr(dev);
1460 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001461 dr->enabled = 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001462
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001463 if (atomic_sub_return(1, &dev->enable_cnt) != 0)
1464 return;
1465
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001466 do_pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001467
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001468 dev->is_busmaster = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469}
1470
1471/**
Brian Kingf7bdd122007-04-06 16:39:36 -05001472 * pcibios_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001473 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001474 * @state: Reset state to enter into
1475 *
1476 *
Stefan Assmann45e829e2009-12-03 06:49:24 -05001477 * Sets the PCIe reset state for the device. This is the default
Brian Kingf7bdd122007-04-06 16:39:36 -05001478 * implementation. Architecture implementations can override this.
1479 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06001480int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
1481 enum pcie_reset_state state)
Brian Kingf7bdd122007-04-06 16:39:36 -05001482{
1483 return -EINVAL;
1484}
1485
1486/**
1487 * pci_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001488 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001489 * @state: Reset state to enter into
1490 *
1491 *
1492 * Sets the PCI reset state for the device.
1493 */
1494int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1495{
1496 return pcibios_set_pcie_reset_state(dev, state);
1497}
1498
1499/**
Rafael J. Wysocki58ff4632010-02-17 23:36:58 +01001500 * pci_check_pme_status - Check if given device has generated PME.
1501 * @dev: Device to check.
1502 *
1503 * Check the PME status of the device and if set, clear it and clear PME enable
1504 * (if set). Return 'true' if PME status and PME enable were both set or
1505 * 'false' otherwise.
1506 */
1507bool pci_check_pme_status(struct pci_dev *dev)
1508{
1509 int pmcsr_pos;
1510 u16 pmcsr;
1511 bool ret = false;
1512
1513 if (!dev->pm_cap)
1514 return false;
1515
1516 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
1517 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
1518 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
1519 return false;
1520
1521 /* Clear PME status. */
1522 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1523 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
1524 /* Disable PME to avoid interrupt flood. */
1525 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1526 ret = true;
1527 }
1528
1529 pci_write_config_word(dev, pmcsr_pos, pmcsr);
1530
1531 return ret;
1532}
1533
1534/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001535 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
1536 * @dev: Device to handle.
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001537 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001538 *
1539 * Check if @dev has generated PME and queue a resume request for it in that
1540 * case.
1541 */
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001542static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001543{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001544 if (pme_poll_reset && dev->pme_poll)
1545 dev->pme_poll = false;
1546
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001547 if (pci_check_pme_status(dev)) {
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001548 pci_wakeup_event(dev);
Rafael J. Wysocki0f953bf2010-12-29 13:22:08 +01001549 pm_request_resume(&dev->dev);
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001550 }
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001551 return 0;
1552}
1553
1554/**
1555 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
1556 * @bus: Top bus of the subtree to walk.
1557 */
1558void pci_pme_wakeup_bus(struct pci_bus *bus)
1559{
1560 if (bus)
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001561 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001562}
1563
1564/**
Huang Ying448bd852012-06-23 10:23:51 +08001565 * pci_wakeup - Wake up a PCI device
1566 * @dev: Device to handle.
1567 * @ign: ignored parameter
1568 */
1569static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
1570{
1571 pci_wakeup_event(pci_dev);
1572 pm_request_resume(&pci_dev->dev);
1573 return 0;
1574}
1575
1576/**
1577 * pci_wakeup_bus - Walk given bus and wake up devices on it
1578 * @bus: Top bus of the subtree to walk.
1579 */
1580void pci_wakeup_bus(struct pci_bus *bus)
1581{
1582 if (bus)
1583 pci_walk_bus(bus, pci_wakeup, NULL);
1584}
1585
1586/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001587 * pci_pme_capable - check the capability of PCI device to generate PME#
1588 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001589 * @state: PCI state from which device will issue PME#.
1590 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001591bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001592{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001593 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001594 return false;
1595
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001596 return !!(dev->pme_support & (1 << state));
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001597}
1598
Matthew Garrettdf17e622010-10-04 14:22:29 -04001599static void pci_pme_list_scan(struct work_struct *work)
1600{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001601 struct pci_pme_device *pme_dev, *n;
Matthew Garrettdf17e622010-10-04 14:22:29 -04001602
1603 mutex_lock(&pci_pme_list_mutex);
1604 if (!list_empty(&pci_pme_list)) {
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001605 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
1606 if (pme_dev->dev->pme_poll) {
Zheng Yan71a83bd2012-06-23 10:23:49 +08001607 struct pci_dev *bridge;
1608
1609 bridge = pme_dev->dev->bus->self;
1610 /*
1611 * If bridge is in low power state, the
1612 * configuration space of subordinate devices
1613 * may be not accessible
1614 */
1615 if (bridge && bridge->current_state != PCI_D0)
1616 continue;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001617 pci_pme_wakeup(pme_dev->dev, NULL);
1618 } else {
1619 list_del(&pme_dev->list);
1620 kfree(pme_dev);
1621 }
1622 }
1623 if (!list_empty(&pci_pme_list))
1624 schedule_delayed_work(&pci_pme_work,
1625 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04001626 }
1627 mutex_unlock(&pci_pme_list_mutex);
1628}
1629
1630/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001631 * pci_pme_active - enable or disable PCI device's PME# function
1632 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001633 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1634 *
1635 * The caller must verify that the device is capable of generating PME# before
1636 * calling this function with @enable equal to 'true'.
1637 */
Rafael J. Wysocki5a6c9b62008-08-08 00:14:24 +02001638void pci_pme_active(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001639{
1640 u16 pmcsr;
1641
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001642 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001643 return;
1644
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001645 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001646 /* Clear PME_Status by writing 1 to it and enable PME# */
1647 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1648 if (!enable)
1649 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1650
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001651 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001652
Matthew Garrettdf17e622010-10-04 14:22:29 -04001653 /* PCI (as opposed to PCIe) PME requires that the device have
1654 its PME# line hooked up correctly. Not all hardware vendors
1655 do this, so the PME never gets delivered and the device
1656 remains asleep. The easiest way around this is to
1657 periodically walk the list of suspended devices and check
1658 whether any have their PME flag set. The assumption is that
1659 we'll wake up often enough anyway that this won't be a huge
1660 hit, and the power savings from the devices will still be a
1661 win. */
1662
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001663 if (dev->pme_poll) {
Matthew Garrettdf17e622010-10-04 14:22:29 -04001664 struct pci_pme_device *pme_dev;
1665 if (enable) {
1666 pme_dev = kmalloc(sizeof(struct pci_pme_device),
1667 GFP_KERNEL);
1668 if (!pme_dev)
1669 goto out;
1670 pme_dev->dev = dev;
1671 mutex_lock(&pci_pme_list_mutex);
1672 list_add(&pme_dev->list, &pci_pme_list);
1673 if (list_is_singular(&pci_pme_list))
1674 schedule_delayed_work(&pci_pme_work,
1675 msecs_to_jiffies(PME_TIMEOUT));
1676 mutex_unlock(&pci_pme_list_mutex);
1677 } else {
1678 mutex_lock(&pci_pme_list_mutex);
1679 list_for_each_entry(pme_dev, &pci_pme_list, list) {
1680 if (pme_dev->dev == dev) {
1681 list_del(&pme_dev->list);
1682 kfree(pme_dev);
1683 break;
1684 }
1685 }
1686 mutex_unlock(&pci_pme_list_mutex);
1687 }
1688 }
1689
1690out:
Vincent Palatin85b85822011-12-05 11:51:18 -08001691 dev_dbg(&dev->dev, "PME# %s\n", enable ? "enabled" : "disabled");
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001692}
1693
1694/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001695 * __pci_enable_wake - enable PCI device as wakeup event source
David Brownell075c1772007-04-26 00:12:06 -07001696 * @dev: PCI device affected
1697 * @state: PCI state from which device will issue wakeup events
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001698 * @runtime: True if the events are to be generated at run time
David Brownell075c1772007-04-26 00:12:06 -07001699 * @enable: True to enable event generation; false to disable
Linus Torvalds1da177e2005-04-16 15:20:36 -07001700 *
David Brownell075c1772007-04-26 00:12:06 -07001701 * This enables the device as a wakeup event source, or disables it.
1702 * When such events involves platform-specific hooks, those hooks are
1703 * called automatically by this routine.
1704 *
1705 * Devices with legacy power management (no standard PCI PM capabilities)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001706 * always require such platform hooks.
David Brownell075c1772007-04-26 00:12:06 -07001707 *
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001708 * RETURN VALUE:
1709 * 0 is returned on success
1710 * -EINVAL is returned if device is not supposed to wake up the system
1711 * Error code depending on the platform is returned if both the platform and
1712 * the native mechanism fail to enable the generation of wake-up events
Linus Torvalds1da177e2005-04-16 15:20:36 -07001713 */
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001714int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1715 bool runtime, bool enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001716{
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001717 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001718
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001719 if (enable && !runtime && !device_may_wakeup(&dev->dev))
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001720 return -EINVAL;
1721
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001722 /* Don't do the same thing twice in a row for one device. */
1723 if (!!enable == !!dev->wakeup_prepared)
1724 return 0;
1725
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001726 /*
1727 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1728 * Anderson we should be doing PME# wake enable followed by ACPI wake
1729 * enable. To disable wake-up we call the platform first, for symmetry.
David Brownell075c1772007-04-26 00:12:06 -07001730 */
1731
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001732 if (enable) {
1733 int error;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001734
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001735 if (pci_pme_capable(dev, state))
1736 pci_pme_active(dev, true);
1737 else
1738 ret = 1;
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001739 error = runtime ? platform_pci_run_wake(dev, true) :
1740 platform_pci_sleep_wake(dev, true);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001741 if (ret)
1742 ret = error;
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001743 if (!ret)
1744 dev->wakeup_prepared = true;
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001745 } else {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001746 if (runtime)
1747 platform_pci_run_wake(dev, false);
1748 else
1749 platform_pci_sleep_wake(dev, false);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001750 pci_pme_active(dev, false);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001751 dev->wakeup_prepared = false;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001752 }
1753
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001754 return ret;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001755}
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001756EXPORT_SYMBOL(__pci_enable_wake);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001757
1758/**
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001759 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
1760 * @dev: PCI device to prepare
1761 * @enable: True to enable wake-up event generation; false to disable
1762 *
1763 * Many drivers want the device to wake up the system from D3_hot or D3_cold
1764 * and this function allows them to set that up cleanly - pci_enable_wake()
1765 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
1766 * ordering constraints.
1767 *
1768 * This function only returns error code if the device is not capable of
1769 * generating PME# from both D3_hot and D3_cold, and the platform is unable to
1770 * enable wake-up power for it.
1771 */
1772int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1773{
1774 return pci_pme_capable(dev, PCI_D3cold) ?
1775 pci_enable_wake(dev, PCI_D3cold, enable) :
1776 pci_enable_wake(dev, PCI_D3hot, enable);
1777}
1778
1779/**
Jesse Barnes37139072008-07-28 11:49:26 -07001780 * pci_target_state - find an appropriate low power state for a given PCI dev
1781 * @dev: PCI device
1782 *
1783 * Use underlying platform code to find a supported low power state for @dev.
1784 * If the platform can't manage @dev, return the deepest state from which it
1785 * can generate wake events, based on any available PME info.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001786 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001787pci_power_t pci_target_state(struct pci_dev *dev)
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001788{
1789 pci_power_t target_state = PCI_D3hot;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001790
1791 if (platform_pci_power_manageable(dev)) {
1792 /*
1793 * Call the platform to choose the target state of the device
1794 * and enable wake-up from this state if supported.
1795 */
1796 pci_power_t state = platform_pci_choose_state(dev);
1797
1798 switch (state) {
1799 case PCI_POWER_ERROR:
1800 case PCI_UNKNOWN:
1801 break;
1802 case PCI_D1:
1803 case PCI_D2:
1804 if (pci_no_d1d2(dev))
1805 break;
1806 default:
1807 target_state = state;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001808 }
Rafael J. Wysockid2abdf62009-06-14 21:25:02 +02001809 } else if (!dev->pm_cap) {
1810 target_state = PCI_D0;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001811 } else if (device_may_wakeup(&dev->dev)) {
1812 /*
1813 * Find the deepest state from which the device can generate
1814 * wake-up events, make it the target state and enable device
1815 * to generate PME#.
1816 */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001817 if (dev->pme_support) {
1818 while (target_state
1819 && !(dev->pme_support & (1 << target_state)))
1820 target_state--;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001821 }
1822 }
1823
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001824 return target_state;
1825}
1826
1827/**
1828 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
1829 * @dev: Device to handle.
1830 *
1831 * Choose the power state appropriate for the device depending on whether
1832 * it can wake up the system and/or is power manageable by the platform
1833 * (PCI_D3hot is the default) and put the device into that state.
1834 */
1835int pci_prepare_to_sleep(struct pci_dev *dev)
1836{
1837 pci_power_t target_state = pci_target_state(dev);
1838 int error;
1839
1840 if (target_state == PCI_POWER_ERROR)
1841 return -EIO;
1842
Huang Ying448bd852012-06-23 10:23:51 +08001843 /* D3cold during system suspend/hibernate is not supported */
1844 if (target_state > PCI_D3hot)
1845 target_state = PCI_D3hot;
1846
Rafael J. Wysocki8efb8c72009-03-30 21:46:27 +02001847 pci_enable_wake(dev, target_state, device_may_wakeup(&dev->dev));
Rafael J. Wysockic157dfa2008-07-13 22:45:06 +02001848
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001849 error = pci_set_power_state(dev, target_state);
1850
1851 if (error)
1852 pci_enable_wake(dev, target_state, false);
1853
1854 return error;
1855}
1856
1857/**
Randy Dunlap443bd1c2008-07-21 09:27:18 -07001858 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001859 * @dev: Device to handle.
1860 *
Thomas Weber88393162010-03-16 11:47:56 +01001861 * Disable device's system wake-up capability and put it into D0.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001862 */
1863int pci_back_from_sleep(struct pci_dev *dev)
1864{
1865 pci_enable_wake(dev, PCI_D0, false);
1866 return pci_set_power_state(dev, PCI_D0);
1867}
1868
1869/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001870 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
1871 * @dev: PCI device being suspended.
1872 *
1873 * Prepare @dev to generate wake-up events at run time and put it into a low
1874 * power state.
1875 */
1876int pci_finish_runtime_suspend(struct pci_dev *dev)
1877{
1878 pci_power_t target_state = pci_target_state(dev);
1879 int error;
1880
1881 if (target_state == PCI_POWER_ERROR)
1882 return -EIO;
1883
Huang Ying448bd852012-06-23 10:23:51 +08001884 dev->runtime_d3cold = target_state == PCI_D3cold;
1885
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001886 __pci_enable_wake(dev, target_state, true, pci_dev_run_wake(dev));
1887
1888 error = pci_set_power_state(dev, target_state);
1889
Huang Ying448bd852012-06-23 10:23:51 +08001890 if (error) {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001891 __pci_enable_wake(dev, target_state, true, false);
Huang Ying448bd852012-06-23 10:23:51 +08001892 dev->runtime_d3cold = false;
1893 }
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001894
1895 return error;
1896}
1897
1898/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001899 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
1900 * @dev: Device to check.
1901 *
1902 * Return true if the device itself is cabable of generating wake-up events
1903 * (through the platform or using the native PCIe PME) or if the device supports
1904 * PME and one of its upstream bridges can generate wake-up events.
1905 */
1906bool pci_dev_run_wake(struct pci_dev *dev)
1907{
1908 struct pci_bus *bus = dev->bus;
1909
1910 if (device_run_wake(&dev->dev))
1911 return true;
1912
1913 if (!dev->pme_support)
1914 return false;
1915
1916 while (bus->parent) {
1917 struct pci_dev *bridge = bus->self;
1918
1919 if (device_run_wake(&bridge->dev))
1920 return true;
1921
1922 bus = bus->parent;
1923 }
1924
1925 /* We have reached the root bus. */
1926 if (bus->bridge)
1927 return device_run_wake(bus->bridge);
1928
1929 return false;
1930}
1931EXPORT_SYMBOL_GPL(pci_dev_run_wake);
1932
1933/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001934 * pci_pm_init - Initialize PM functions of given PCI device
1935 * @dev: PCI device to handle.
1936 */
1937void pci_pm_init(struct pci_dev *dev)
1938{
1939 int pm;
1940 u16 pmc;
David Brownell075c1772007-04-26 00:12:06 -07001941
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01001942 pm_runtime_forbid(&dev->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001943 device_enable_async_suspend(&dev->dev);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001944 dev->wakeup_prepared = false;
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01001945
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001946 dev->pm_cap = 0;
1947
Linus Torvalds1da177e2005-04-16 15:20:36 -07001948 /* find PCI PM capability in list */
1949 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
David Brownell075c1772007-04-26 00:12:06 -07001950 if (!pm)
Linus Torvalds50246dd2009-01-16 08:14:51 -08001951 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001952 /* Check device's ability to generate PME# */
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001953 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001954
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001955 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
1956 dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
1957 pmc & PCI_PM_CAP_VER_MASK);
Linus Torvalds50246dd2009-01-16 08:14:51 -08001958 return;
David Brownell075c1772007-04-26 00:12:06 -07001959 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001960
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001961 dev->pm_cap = pm;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01001962 dev->d3_delay = PCI_PM_D3_WAIT;
Huang Ying448bd852012-06-23 10:23:51 +08001963 dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001964
1965 dev->d1_support = false;
1966 dev->d2_support = false;
1967 if (!pci_no_d1d2(dev)) {
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001968 if (pmc & PCI_PM_CAP_D1)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001969 dev->d1_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001970 if (pmc & PCI_PM_CAP_D2)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001971 dev->d2_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001972
1973 if (dev->d1_support || dev->d2_support)
1974 dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
Jesse Barnesec84f122008-09-23 11:43:34 -07001975 dev->d1_support ? " D1" : "",
1976 dev->d2_support ? " D2" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001977 }
1978
1979 pmc &= PCI_PM_CAP_PME_MASK;
1980 if (pmc) {
Bjorn Helgaas10c3d712009-11-04 10:32:42 -07001981 dev_printk(KERN_DEBUG, &dev->dev,
1982 "PME# supported from%s%s%s%s%s\n",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001983 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
1984 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
1985 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
1986 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
1987 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001988 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001989 dev->pme_poll = true;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001990 /*
1991 * Make device's PM flags reflect the wake-up capability, but
1992 * let the user space enable it to wake up the system as needed.
1993 */
1994 device_set_wakeup_capable(&dev->dev, true);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001995 /* Disable the PME# generation functionality */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001996 pci_pme_active(dev, false);
1997 } else {
1998 dev->pme_support = 0;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001999 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002000}
2001
Yu Zhao58c3a722008-10-14 14:02:53 +08002002/**
Jesse Barneseb9c39d2008-12-17 12:10:05 -08002003 * platform_pci_wakeup_init - init platform wakeup if present
2004 * @dev: PCI device
2005 *
2006 * Some devices don't have PCI PM caps but can still generate wakeup
2007 * events through platform methods (like ACPI events). If @dev supports
2008 * platform wakeup events, set the device flag to indicate as much. This
2009 * may be redundant if the device also supports PCI PM caps, but double
2010 * initialization should be safe in that case.
2011 */
2012void platform_pci_wakeup_init(struct pci_dev *dev)
2013{
2014 if (!platform_pci_can_wakeup(dev))
2015 return;
2016
2017 device_set_wakeup_capable(&dev->dev, true);
Jesse Barneseb9c39d2008-12-17 12:10:05 -08002018 platform_pci_sleep_wake(dev, false);
2019}
2020
Yinghai Lu34a48762012-02-11 00:18:41 -08002021static void pci_add_saved_cap(struct pci_dev *pci_dev,
2022 struct pci_cap_saved_state *new_cap)
2023{
2024 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
2025}
2026
Jesse Barneseb9c39d2008-12-17 12:10:05 -08002027/**
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002028 * pci_add_save_buffer - allocate buffer for saving given capability registers
2029 * @dev: the PCI device
2030 * @cap: the capability to allocate the buffer for
2031 * @size: requested size of the buffer
2032 */
2033static int pci_add_cap_save_buffer(
2034 struct pci_dev *dev, char cap, unsigned int size)
2035{
2036 int pos;
2037 struct pci_cap_saved_state *save_state;
2038
2039 pos = pci_find_capability(dev, cap);
2040 if (pos <= 0)
2041 return 0;
2042
2043 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
2044 if (!save_state)
2045 return -ENOMEM;
2046
Alex Williamson24a47422011-05-10 10:02:11 -06002047 save_state->cap.cap_nr = cap;
2048 save_state->cap.size = size;
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002049 pci_add_saved_cap(dev, save_state);
2050
2051 return 0;
2052}
2053
2054/**
2055 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
2056 * @dev: the PCI device
2057 */
2058void pci_allocate_cap_save_buffers(struct pci_dev *dev)
2059{
2060 int error;
2061
Yu Zhao89858512009-02-16 02:55:47 +08002062 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
2063 PCI_EXP_SAVE_REGS * sizeof(u16));
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002064 if (error)
2065 dev_err(&dev->dev,
2066 "unable to preallocate PCI Express save buffer\n");
2067
2068 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
2069 if (error)
2070 dev_err(&dev->dev,
2071 "unable to preallocate PCI-X save buffer\n");
2072}
2073
Yinghai Luf7968412012-02-11 00:18:30 -08002074void pci_free_cap_save_buffers(struct pci_dev *dev)
2075{
2076 struct pci_cap_saved_state *tmp;
2077 struct hlist_node *pos, *n;
2078
2079 hlist_for_each_entry_safe(tmp, pos, n, &dev->saved_cap_space, next)
2080 kfree(tmp);
2081}
2082
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002083/**
Yu Zhao58c3a722008-10-14 14:02:53 +08002084 * pci_enable_ari - enable ARI forwarding if hardware support it
2085 * @dev: the PCI device
2086 */
2087void pci_enable_ari(struct pci_dev *dev)
2088{
2089 int pos;
2090 u32 cap;
Myron Stowec463b8c2012-06-01 15:16:37 -06002091 u16 ctrl;
Zhao, Yu81135872008-10-23 13:15:39 +08002092 struct pci_dev *bridge;
Yu Zhao58c3a722008-10-14 14:02:53 +08002093
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01002094 if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
Yu Zhao58c3a722008-10-14 14:02:53 +08002095 return;
2096
Zhao, Yu81135872008-10-23 13:15:39 +08002097 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
Yu Zhao58c3a722008-10-14 14:02:53 +08002098 if (!pos)
2099 return;
2100
Zhao, Yu81135872008-10-23 13:15:39 +08002101 bridge = dev->bus->self;
Myron Stowecb97ae32012-06-01 15:16:31 -06002102 if (!bridge)
Zhao, Yu81135872008-10-23 13:15:39 +08002103 return;
2104
Myron Stowec463b8c2012-06-01 15:16:37 -06002105 /* ARI is a PCIe cap v2 feature */
2106 pos = pci_pcie_cap2(bridge);
Zhao, Yu81135872008-10-23 13:15:39 +08002107 if (!pos)
2108 return;
2109
2110 pci_read_config_dword(bridge, pos + PCI_EXP_DEVCAP2, &cap);
Yu Zhao58c3a722008-10-14 14:02:53 +08002111 if (!(cap & PCI_EXP_DEVCAP2_ARI))
2112 return;
2113
Zhao, Yu81135872008-10-23 13:15:39 +08002114 pci_read_config_word(bridge, pos + PCI_EXP_DEVCTL2, &ctrl);
Yu Zhao58c3a722008-10-14 14:02:53 +08002115 ctrl |= PCI_EXP_DEVCTL2_ARI;
Zhao, Yu81135872008-10-23 13:15:39 +08002116 pci_write_config_word(bridge, pos + PCI_EXP_DEVCTL2, ctrl);
Yu Zhao58c3a722008-10-14 14:02:53 +08002117
Zhao, Yu81135872008-10-23 13:15:39 +08002118 bridge->ari_enabled = 1;
Yu Zhao58c3a722008-10-14 14:02:53 +08002119}
2120
Jesse Barnesb48d4422010-10-19 13:07:57 -07002121/**
Myron Stowec463b8c2012-06-01 15:16:37 -06002122 * pci_enable_ido - enable ID-based Ordering on a device
Jesse Barnesb48d4422010-10-19 13:07:57 -07002123 * @dev: the PCI device
2124 * @type: which types of IDO to enable
2125 *
2126 * Enable ID-based ordering on @dev. @type can contain the bits
2127 * %PCI_EXP_IDO_REQUEST and/or %PCI_EXP_IDO_COMPLETION to indicate
2128 * which types of transactions are allowed to be re-ordered.
2129 */
2130void pci_enable_ido(struct pci_dev *dev, unsigned long type)
2131{
2132 int pos;
2133 u16 ctrl;
2134
Myron Stowec463b8c2012-06-01 15:16:37 -06002135 /* ID-based Ordering is a PCIe cap v2 feature */
2136 pos = pci_pcie_cap2(dev);
Jesse Barnesb48d4422010-10-19 13:07:57 -07002137 if (!pos)
2138 return;
2139
2140 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2141 if (type & PCI_EXP_IDO_REQUEST)
2142 ctrl |= PCI_EXP_IDO_REQ_EN;
2143 if (type & PCI_EXP_IDO_COMPLETION)
2144 ctrl |= PCI_EXP_IDO_CMP_EN;
2145 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2146}
2147EXPORT_SYMBOL(pci_enable_ido);
2148
2149/**
2150 * pci_disable_ido - disable ID-based ordering on a device
2151 * @dev: the PCI device
2152 * @type: which types of IDO to disable
2153 */
2154void pci_disable_ido(struct pci_dev *dev, unsigned long type)
2155{
2156 int pos;
2157 u16 ctrl;
2158
Myron Stowec463b8c2012-06-01 15:16:37 -06002159 /* ID-based Ordering is a PCIe cap v2 feature */
2160 pos = pci_pcie_cap2(dev);
Jesse Barnesb48d4422010-10-19 13:07:57 -07002161 if (!pos)
2162 return;
2163
2164 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2165 if (type & PCI_EXP_IDO_REQUEST)
2166 ctrl &= ~PCI_EXP_IDO_REQ_EN;
2167 if (type & PCI_EXP_IDO_COMPLETION)
2168 ctrl &= ~PCI_EXP_IDO_CMP_EN;
2169 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2170}
2171EXPORT_SYMBOL(pci_disable_ido);
2172
Jesse Barnes48a92a82011-01-10 12:46:36 -08002173/**
2174 * pci_enable_obff - enable optimized buffer flush/fill
2175 * @dev: PCI device
2176 * @type: type of signaling to use
2177 *
2178 * Try to enable @type OBFF signaling on @dev. It will try using WAKE#
2179 * signaling if possible, falling back to message signaling only if
2180 * WAKE# isn't supported. @type should indicate whether the PCIe link
2181 * be brought out of L0s or L1 to send the message. It should be either
2182 * %PCI_EXP_OBFF_SIGNAL_ALWAYS or %PCI_OBFF_SIGNAL_L0.
2183 *
2184 * If your device can benefit from receiving all messages, even at the
2185 * power cost of bringing the link back up from a low power state, use
2186 * %PCI_EXP_OBFF_SIGNAL_ALWAYS. Otherwise, use %PCI_OBFF_SIGNAL_L0 (the
2187 * preferred type).
2188 *
2189 * RETURNS:
2190 * Zero on success, appropriate error number on failure.
2191 */
2192int pci_enable_obff(struct pci_dev *dev, enum pci_obff_signal_type type)
2193{
2194 int pos;
2195 u32 cap;
2196 u16 ctrl;
2197 int ret;
2198
Myron Stowec463b8c2012-06-01 15:16:37 -06002199 /* OBFF is a PCIe cap v2 feature */
2200 pos = pci_pcie_cap2(dev);
Jesse Barnes48a92a82011-01-10 12:46:36 -08002201 if (!pos)
2202 return -ENOTSUPP;
2203
2204 pci_read_config_dword(dev, pos + PCI_EXP_DEVCAP2, &cap);
2205 if (!(cap & PCI_EXP_OBFF_MASK))
2206 return -ENOTSUPP; /* no OBFF support at all */
2207
2208 /* Make sure the topology supports OBFF as well */
Bjorn Helgaas82915502012-06-19 07:35:34 -06002209 if (dev->bus->self) {
Jesse Barnes48a92a82011-01-10 12:46:36 -08002210 ret = pci_enable_obff(dev->bus->self, type);
2211 if (ret)
2212 return ret;
2213 }
2214
2215 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2216 if (cap & PCI_EXP_OBFF_WAKE)
2217 ctrl |= PCI_EXP_OBFF_WAKE_EN;
2218 else {
2219 switch (type) {
2220 case PCI_EXP_OBFF_SIGNAL_L0:
2221 if (!(ctrl & PCI_EXP_OBFF_WAKE_EN))
2222 ctrl |= PCI_EXP_OBFF_MSGA_EN;
2223 break;
2224 case PCI_EXP_OBFF_SIGNAL_ALWAYS:
2225 ctrl &= ~PCI_EXP_OBFF_WAKE_EN;
2226 ctrl |= PCI_EXP_OBFF_MSGB_EN;
2227 break;
2228 default:
2229 WARN(1, "bad OBFF signal type\n");
2230 return -ENOTSUPP;
2231 }
2232 }
2233 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2234
2235 return 0;
2236}
2237EXPORT_SYMBOL(pci_enable_obff);
2238
2239/**
2240 * pci_disable_obff - disable optimized buffer flush/fill
2241 * @dev: PCI device
2242 *
2243 * Disable OBFF on @dev.
2244 */
2245void pci_disable_obff(struct pci_dev *dev)
2246{
2247 int pos;
2248 u16 ctrl;
2249
Myron Stowec463b8c2012-06-01 15:16:37 -06002250 /* OBFF is a PCIe cap v2 feature */
2251 pos = pci_pcie_cap2(dev);
Jesse Barnes48a92a82011-01-10 12:46:36 -08002252 if (!pos)
2253 return;
2254
2255 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2256 ctrl &= ~PCI_EXP_OBFF_WAKE_EN;
2257 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2258}
2259EXPORT_SYMBOL(pci_disable_obff);
2260
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002261/**
2262 * pci_ltr_supported - check whether a device supports LTR
2263 * @dev: PCI device
2264 *
2265 * RETURNS:
2266 * True if @dev supports latency tolerance reporting, false otherwise.
2267 */
Myron Stowec32823f2012-06-01 15:16:25 -06002268static bool pci_ltr_supported(struct pci_dev *dev)
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002269{
2270 int pos;
2271 u32 cap;
2272
Myron Stowec463b8c2012-06-01 15:16:37 -06002273 /* LTR is a PCIe cap v2 feature */
2274 pos = pci_pcie_cap2(dev);
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002275 if (!pos)
2276 return false;
2277
2278 pci_read_config_dword(dev, pos + PCI_EXP_DEVCAP2, &cap);
2279
2280 return cap & PCI_EXP_DEVCAP2_LTR;
2281}
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002282
2283/**
2284 * pci_enable_ltr - enable latency tolerance reporting
2285 * @dev: PCI device
2286 *
2287 * Enable LTR on @dev if possible, which means enabling it first on
2288 * upstream ports.
2289 *
2290 * RETURNS:
2291 * Zero on success, errno on failure.
2292 */
2293int pci_enable_ltr(struct pci_dev *dev)
2294{
2295 int pos;
2296 u16 ctrl;
2297 int ret;
2298
2299 if (!pci_ltr_supported(dev))
2300 return -ENOTSUPP;
2301
Myron Stowec463b8c2012-06-01 15:16:37 -06002302 /* LTR is a PCIe cap v2 feature */
2303 pos = pci_pcie_cap2(dev);
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002304 if (!pos)
2305 return -ENOTSUPP;
2306
2307 /* Only primary function can enable/disable LTR */
2308 if (PCI_FUNC(dev->devfn) != 0)
2309 return -EINVAL;
2310
2311 /* Enable upstream ports first */
Bjorn Helgaas82915502012-06-19 07:35:34 -06002312 if (dev->bus->self) {
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002313 ret = pci_enable_ltr(dev->bus->self);
2314 if (ret)
2315 return ret;
2316 }
2317
2318 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2319 ctrl |= PCI_EXP_LTR_EN;
2320 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2321
2322 return 0;
2323}
2324EXPORT_SYMBOL(pci_enable_ltr);
2325
2326/**
2327 * pci_disable_ltr - disable latency tolerance reporting
2328 * @dev: PCI device
2329 */
2330void pci_disable_ltr(struct pci_dev *dev)
2331{
2332 int pos;
2333 u16 ctrl;
2334
2335 if (!pci_ltr_supported(dev))
2336 return;
2337
Myron Stowec463b8c2012-06-01 15:16:37 -06002338 /* LTR is a PCIe cap v2 feature */
2339 pos = pci_pcie_cap2(dev);
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002340 if (!pos)
2341 return;
2342
2343 /* Only primary function can enable/disable LTR */
2344 if (PCI_FUNC(dev->devfn) != 0)
2345 return;
2346
2347 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2348 ctrl &= ~PCI_EXP_LTR_EN;
2349 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2350}
2351EXPORT_SYMBOL(pci_disable_ltr);
2352
2353static int __pci_ltr_scale(int *val)
2354{
2355 int scale = 0;
2356
2357 while (*val > 1023) {
2358 *val = (*val + 31) / 32;
2359 scale++;
2360 }
2361 return scale;
2362}
2363
2364/**
2365 * pci_set_ltr - set LTR latency values
2366 * @dev: PCI device
2367 * @snoop_lat_ns: snoop latency in nanoseconds
2368 * @nosnoop_lat_ns: nosnoop latency in nanoseconds
2369 *
2370 * Figure out the scale and set the LTR values accordingly.
2371 */
2372int pci_set_ltr(struct pci_dev *dev, int snoop_lat_ns, int nosnoop_lat_ns)
2373{
2374 int pos, ret, snoop_scale, nosnoop_scale;
2375 u16 val;
2376
2377 if (!pci_ltr_supported(dev))
2378 return -ENOTSUPP;
2379
2380 snoop_scale = __pci_ltr_scale(&snoop_lat_ns);
2381 nosnoop_scale = __pci_ltr_scale(&nosnoop_lat_ns);
2382
2383 if (snoop_lat_ns > PCI_LTR_VALUE_MASK ||
2384 nosnoop_lat_ns > PCI_LTR_VALUE_MASK)
2385 return -EINVAL;
2386
2387 if ((snoop_scale > (PCI_LTR_SCALE_MASK >> PCI_LTR_SCALE_SHIFT)) ||
2388 (nosnoop_scale > (PCI_LTR_SCALE_MASK >> PCI_LTR_SCALE_SHIFT)))
2389 return -EINVAL;
2390
2391 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_LTR);
2392 if (!pos)
2393 return -ENOTSUPP;
2394
2395 val = (snoop_scale << PCI_LTR_SCALE_SHIFT) | snoop_lat_ns;
2396 ret = pci_write_config_word(dev, pos + PCI_LTR_MAX_SNOOP_LAT, val);
2397 if (ret != 4)
2398 return -EIO;
2399
2400 val = (nosnoop_scale << PCI_LTR_SCALE_SHIFT) | nosnoop_lat_ns;
2401 ret = pci_write_config_word(dev, pos + PCI_LTR_MAX_NOSNOOP_LAT, val);
2402 if (ret != 4)
2403 return -EIO;
2404
2405 return 0;
2406}
2407EXPORT_SYMBOL(pci_set_ltr);
2408
Chris Wright5d990b62009-12-04 12:15:21 -08002409static int pci_acs_enable;
2410
2411/**
2412 * pci_request_acs - ask for ACS to be enabled if supported
2413 */
2414void pci_request_acs(void)
2415{
2416 pci_acs_enable = 1;
2417}
2418
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002419/**
Allen Kayae21ee62009-10-07 10:27:17 -07002420 * pci_enable_acs - enable ACS if hardware support it
2421 * @dev: the PCI device
2422 */
2423void pci_enable_acs(struct pci_dev *dev)
2424{
2425 int pos;
2426 u16 cap;
2427 u16 ctrl;
2428
Chris Wright5d990b62009-12-04 12:15:21 -08002429 if (!pci_acs_enable)
2430 return;
2431
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09002432 if (!pci_is_pcie(dev))
Allen Kayae21ee62009-10-07 10:27:17 -07002433 return;
2434
2435 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
2436 if (!pos)
2437 return;
2438
2439 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
2440 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
2441
2442 /* Source Validation */
2443 ctrl |= (cap & PCI_ACS_SV);
2444
2445 /* P2P Request Redirect */
2446 ctrl |= (cap & PCI_ACS_RR);
2447
2448 /* P2P Completion Redirect */
2449 ctrl |= (cap & PCI_ACS_CR);
2450
2451 /* Upstream Forwarding */
2452 ctrl |= (cap & PCI_ACS_UF);
2453
2454 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
2455}
2456
2457/**
Alex Williamsonad805752012-06-11 05:27:07 +00002458 * pci_acs_enabled - test ACS against required flags for a given device
2459 * @pdev: device to test
2460 * @acs_flags: required PCI ACS flags
2461 *
2462 * Return true if the device supports the provided flags. Automatically
2463 * filters out flags that are not implemented on multifunction devices.
2464 */
2465bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
2466{
2467 int pos, ret;
2468 u16 ctrl;
2469
2470 ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
2471 if (ret >= 0)
2472 return ret > 0;
2473
2474 if (!pci_is_pcie(pdev))
2475 return false;
2476
2477 /* Filter out flags not applicable to multifunction */
2478 if (pdev->multifunction)
2479 acs_flags &= (PCI_ACS_RR | PCI_ACS_CR |
2480 PCI_ACS_EC | PCI_ACS_DT);
2481
2482 if (pdev->pcie_type == PCI_EXP_TYPE_DOWNSTREAM ||
2483 pdev->pcie_type == PCI_EXP_TYPE_ROOT_PORT ||
2484 pdev->multifunction) {
2485 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS);
2486 if (!pos)
2487 return false;
2488
2489 pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
2490 if ((ctrl & acs_flags) != acs_flags)
2491 return false;
2492 }
2493
2494 return true;
2495}
2496
2497/**
2498 * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
2499 * @start: starting downstream device
2500 * @end: ending upstream device or NULL to search to the root bus
2501 * @acs_flags: required flags
2502 *
2503 * Walk up a device tree from start to end testing PCI ACS support. If
2504 * any step along the way does not support the required flags, return false.
2505 */
2506bool pci_acs_path_enabled(struct pci_dev *start,
2507 struct pci_dev *end, u16 acs_flags)
2508{
2509 struct pci_dev *pdev, *parent = start;
2510
2511 do {
2512 pdev = parent;
2513
2514 if (!pci_acs_enabled(pdev, acs_flags))
2515 return false;
2516
2517 if (pci_is_root_bus(pdev->bus))
2518 return (end == NULL);
2519
2520 parent = pdev->bus->self;
2521 } while (pdev != end);
2522
2523 return true;
2524}
2525
2526/**
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002527 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
2528 * @dev: the PCI device
2529 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTD, 4=INTD)
2530 *
2531 * Perform INTx swizzling for a device behind one level of bridge. This is
2532 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002533 * behind bridges on add-in cards. For devices with ARI enabled, the slot
2534 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
2535 * the PCI Express Base Specification, Revision 2.1)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002536 */
John Crispin3df425f2012-04-12 17:33:07 +02002537u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002538{
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002539 int slot;
2540
2541 if (pci_ari_enabled(dev->bus))
2542 slot = 0;
2543 else
2544 slot = PCI_SLOT(dev->devfn);
2545
2546 return (((pin - 1) + slot) % 4) + 1;
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002547}
2548
Linus Torvalds1da177e2005-04-16 15:20:36 -07002549int
2550pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
2551{
2552 u8 pin;
2553
Kristen Accardi514d2072005-11-02 16:24:39 -08002554 pin = dev->pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002555 if (!pin)
2556 return -1;
Bjorn Helgaas878f2e52008-12-09 16:11:46 -07002557
Kenji Kaneshige8784fd42009-05-26 16:07:33 +09002558 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002559 pin = pci_swizzle_interrupt_pin(dev, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002560 dev = dev->bus->self;
2561 }
2562 *bridge = dev;
2563 return pin;
2564}
2565
2566/**
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002567 * pci_common_swizzle - swizzle INTx all the way to root bridge
2568 * @dev: the PCI device
2569 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
2570 *
2571 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
2572 * bridges all the way up to a PCI root bus.
2573 */
2574u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
2575{
2576 u8 pin = *pinp;
2577
Kenji Kaneshige1eb39482009-05-26 16:08:36 +09002578 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002579 pin = pci_swizzle_interrupt_pin(dev, pin);
2580 dev = dev->bus->self;
2581 }
2582 *pinp = pin;
2583 return PCI_SLOT(dev->devfn);
2584}
2585
2586/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002587 * pci_release_region - Release a PCI bar
2588 * @pdev: PCI device whose resources were previously reserved by pci_request_region
2589 * @bar: BAR to release
2590 *
2591 * Releases the PCI I/O and memory resources previously reserved by a
2592 * successful call to pci_request_region. Call this function only
2593 * after all use of the PCI regions has ceased.
2594 */
2595void pci_release_region(struct pci_dev *pdev, int bar)
2596{
Tejun Heo9ac78492007-01-20 16:00:26 +09002597 struct pci_devres *dr;
2598
Linus Torvalds1da177e2005-04-16 15:20:36 -07002599 if (pci_resource_len(pdev, bar) == 0)
2600 return;
2601 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
2602 release_region(pci_resource_start(pdev, bar),
2603 pci_resource_len(pdev, bar));
2604 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
2605 release_mem_region(pci_resource_start(pdev, bar),
2606 pci_resource_len(pdev, bar));
Tejun Heo9ac78492007-01-20 16:00:26 +09002607
2608 dr = find_pci_dr(pdev);
2609 if (dr)
2610 dr->region_mask &= ~(1 << bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002611}
2612
2613/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002614 * __pci_request_region - Reserved PCI I/O and memory resource
Linus Torvalds1da177e2005-04-16 15:20:36 -07002615 * @pdev: PCI device whose resources are to be reserved
2616 * @bar: BAR to be reserved
2617 * @res_name: Name to be associated with resource.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002618 * @exclusive: whether the region access is exclusive or not
Linus Torvalds1da177e2005-04-16 15:20:36 -07002619 *
2620 * Mark the PCI region associated with PCI device @pdev BR @bar as
2621 * being reserved by owner @res_name. Do not access any
2622 * address inside the PCI regions unless this call returns
2623 * successfully.
2624 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002625 * If @exclusive is set, then the region is marked so that userspace
2626 * is explicitly not allowed to map the resource via /dev/mem or
2627 * sysfs MMIO access.
2628 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07002629 * Returns 0 on success, or %EBUSY on error. A warning
2630 * message is also printed on failure.
2631 */
Arjan van de Vene8de1482008-10-22 19:55:31 -07002632static int __pci_request_region(struct pci_dev *pdev, int bar, const char *res_name,
2633 int exclusive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002634{
Tejun Heo9ac78492007-01-20 16:00:26 +09002635 struct pci_devres *dr;
2636
Linus Torvalds1da177e2005-04-16 15:20:36 -07002637 if (pci_resource_len(pdev, bar) == 0)
2638 return 0;
2639
2640 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
2641 if (!request_region(pci_resource_start(pdev, bar),
2642 pci_resource_len(pdev, bar), res_name))
2643 goto err_out;
2644 }
2645 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
Arjan van de Vene8de1482008-10-22 19:55:31 -07002646 if (!__request_mem_region(pci_resource_start(pdev, bar),
2647 pci_resource_len(pdev, bar), res_name,
2648 exclusive))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002649 goto err_out;
2650 }
Tejun Heo9ac78492007-01-20 16:00:26 +09002651
2652 dr = find_pci_dr(pdev);
2653 if (dr)
2654 dr->region_mask |= 1 << bar;
2655
Linus Torvalds1da177e2005-04-16 15:20:36 -07002656 return 0;
2657
2658err_out:
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -06002659 dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
Benjamin Herrenschmidt096e6f62008-10-20 15:07:37 +11002660 &pdev->resource[bar]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002661 return -EBUSY;
2662}
2663
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002664/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002665 * pci_request_region - Reserve PCI I/O and memory resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07002666 * @pdev: PCI device whose resources are to be reserved
2667 * @bar: BAR to be reserved
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002668 * @res_name: Name to be associated with resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07002669 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002670 * Mark the PCI region associated with PCI device @pdev BAR @bar as
Arjan van de Vene8de1482008-10-22 19:55:31 -07002671 * being reserved by owner @res_name. Do not access any
2672 * address inside the PCI regions unless this call returns
2673 * successfully.
2674 *
2675 * Returns 0 on success, or %EBUSY on error. A warning
2676 * message is also printed on failure.
2677 */
2678int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
2679{
2680 return __pci_request_region(pdev, bar, res_name, 0);
2681}
2682
2683/**
2684 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
2685 * @pdev: PCI device whose resources are to be reserved
2686 * @bar: BAR to be reserved
2687 * @res_name: Name to be associated with resource.
2688 *
2689 * Mark the PCI region associated with PCI device @pdev BR @bar as
2690 * being reserved by owner @res_name. Do not access any
2691 * address inside the PCI regions unless this call returns
2692 * successfully.
2693 *
2694 * Returns 0 on success, or %EBUSY on error. A warning
2695 * message is also printed on failure.
2696 *
2697 * The key difference that _exclusive makes it that userspace is
2698 * explicitly not allowed to map the resource via /dev/mem or
2699 * sysfs.
2700 */
2701int pci_request_region_exclusive(struct pci_dev *pdev, int bar, const char *res_name)
2702{
2703 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
2704}
2705/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002706 * pci_release_selected_regions - Release selected PCI I/O and memory resources
2707 * @pdev: PCI device whose resources were previously reserved
2708 * @bars: Bitmask of BARs to be released
2709 *
2710 * Release selected PCI I/O and memory resources previously reserved.
2711 * Call this function only after all use of the PCI regions has ceased.
2712 */
2713void pci_release_selected_regions(struct pci_dev *pdev, int bars)
2714{
2715 int i;
2716
2717 for (i = 0; i < 6; i++)
2718 if (bars & (1 << i))
2719 pci_release_region(pdev, i);
2720}
2721
Arjan van de Vene8de1482008-10-22 19:55:31 -07002722int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
2723 const char *res_name, int excl)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002724{
2725 int i;
2726
2727 for (i = 0; i < 6; i++)
2728 if (bars & (1 << i))
Arjan van de Vene8de1482008-10-22 19:55:31 -07002729 if (__pci_request_region(pdev, i, res_name, excl))
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002730 goto err_out;
2731 return 0;
2732
2733err_out:
2734 while(--i >= 0)
2735 if (bars & (1 << i))
2736 pci_release_region(pdev, i);
2737
2738 return -EBUSY;
2739}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002740
Arjan van de Vene8de1482008-10-22 19:55:31 -07002741
2742/**
2743 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
2744 * @pdev: PCI device whose resources are to be reserved
2745 * @bars: Bitmask of BARs to be requested
2746 * @res_name: Name to be associated with resource
2747 */
2748int pci_request_selected_regions(struct pci_dev *pdev, int bars,
2749 const char *res_name)
2750{
2751 return __pci_request_selected_regions(pdev, bars, res_name, 0);
2752}
2753
2754int pci_request_selected_regions_exclusive(struct pci_dev *pdev,
2755 int bars, const char *res_name)
2756{
2757 return __pci_request_selected_regions(pdev, bars, res_name,
2758 IORESOURCE_EXCLUSIVE);
2759}
2760
Linus Torvalds1da177e2005-04-16 15:20:36 -07002761/**
2762 * pci_release_regions - Release reserved PCI I/O and memory resources
2763 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
2764 *
2765 * Releases all PCI I/O and memory resources previously reserved by a
2766 * successful call to pci_request_regions. Call this function only
2767 * after all use of the PCI regions has ceased.
2768 */
2769
2770void pci_release_regions(struct pci_dev *pdev)
2771{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002772 pci_release_selected_regions(pdev, (1 << 6) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002773}
2774
2775/**
2776 * pci_request_regions - Reserved PCI I/O and memory resources
2777 * @pdev: PCI device whose resources are to be reserved
2778 * @res_name: Name to be associated with resource.
2779 *
2780 * Mark all PCI regions associated with PCI device @pdev as
2781 * being reserved by owner @res_name. Do not access any
2782 * address inside the PCI regions unless this call returns
2783 * successfully.
2784 *
2785 * Returns 0 on success, or %EBUSY on error. A warning
2786 * message is also printed on failure.
2787 */
Jeff Garzik3c990e92006-03-04 21:52:42 -05002788int pci_request_regions(struct pci_dev *pdev, const char *res_name)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002789{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002790 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002791}
2792
2793/**
Arjan van de Vene8de1482008-10-22 19:55:31 -07002794 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
2795 * @pdev: PCI device whose resources are to be reserved
2796 * @res_name: Name to be associated with resource.
2797 *
2798 * Mark all PCI regions associated with PCI device @pdev as
2799 * being reserved by owner @res_name. Do not access any
2800 * address inside the PCI regions unless this call returns
2801 * successfully.
2802 *
2803 * pci_request_regions_exclusive() will mark the region so that
2804 * /dev/mem and the sysfs MMIO access will not be allowed.
2805 *
2806 * Returns 0 on success, or %EBUSY on error. A warning
2807 * message is also printed on failure.
2808 */
2809int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
2810{
2811 return pci_request_selected_regions_exclusive(pdev,
2812 ((1 << 6) - 1), res_name);
2813}
2814
Ben Hutchings6a479072008-12-23 03:08:29 +00002815static void __pci_set_master(struct pci_dev *dev, bool enable)
2816{
2817 u16 old_cmd, cmd;
2818
2819 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
2820 if (enable)
2821 cmd = old_cmd | PCI_COMMAND_MASTER;
2822 else
2823 cmd = old_cmd & ~PCI_COMMAND_MASTER;
2824 if (cmd != old_cmd) {
2825 dev_dbg(&dev->dev, "%s bus mastering\n",
2826 enable ? "enabling" : "disabling");
2827 pci_write_config_word(dev, PCI_COMMAND, cmd);
2828 }
2829 dev->is_busmaster = enable;
2830}
Arjan van de Vene8de1482008-10-22 19:55:31 -07002831
2832/**
Myron Stowe2b6f2c32012-06-25 21:30:57 -06002833 * pcibios_setup - process "pci=" kernel boot arguments
2834 * @str: string used to pass in "pci=" kernel boot arguments
2835 *
2836 * Process kernel boot arguments. This is the default implementation.
2837 * Architecture specific implementations can override this as necessary.
2838 */
2839char * __weak __init pcibios_setup(char *str)
2840{
2841 return str;
2842}
2843
2844/**
Myron Stowe96c55902011-10-28 15:48:38 -06002845 * pcibios_set_master - enable PCI bus-mastering for device dev
2846 * @dev: the PCI device to enable
2847 *
2848 * Enables PCI bus-mastering for the device. This is the default
2849 * implementation. Architecture specific implementations can override
2850 * this if necessary.
2851 */
2852void __weak pcibios_set_master(struct pci_dev *dev)
2853{
2854 u8 lat;
2855
Myron Stowef6766782011-10-28 15:49:20 -06002856 /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
2857 if (pci_is_pcie(dev))
2858 return;
2859
Myron Stowe96c55902011-10-28 15:48:38 -06002860 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
2861 if (lat < 16)
2862 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
2863 else if (lat > pcibios_max_latency)
2864 lat = pcibios_max_latency;
2865 else
2866 return;
2867 dev_printk(KERN_DEBUG, &dev->dev, "setting latency timer to %d\n", lat);
2868 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
2869}
2870
2871/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002872 * pci_set_master - enables bus-mastering for device dev
2873 * @dev: the PCI device to enable
2874 *
2875 * Enables bus-mastering on the device and calls pcibios_set_master()
2876 * to do the needed arch specific settings.
2877 */
Ben Hutchings6a479072008-12-23 03:08:29 +00002878void pci_set_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002879{
Ben Hutchings6a479072008-12-23 03:08:29 +00002880 __pci_set_master(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002881 pcibios_set_master(dev);
2882}
2883
Ben Hutchings6a479072008-12-23 03:08:29 +00002884/**
2885 * pci_clear_master - disables bus-mastering for device dev
2886 * @dev: the PCI device to disable
2887 */
2888void pci_clear_master(struct pci_dev *dev)
2889{
2890 __pci_set_master(dev, false);
2891}
2892
Linus Torvalds1da177e2005-04-16 15:20:36 -07002893/**
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002894 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
2895 * @dev: the PCI device for which MWI is to be enabled
Linus Torvalds1da177e2005-04-16 15:20:36 -07002896 *
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002897 * Helper function for pci_set_mwi.
2898 * Originally copied from drivers/net/acenic.c.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002899 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
2900 *
2901 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2902 */
Tejun Heo15ea76d2009-09-22 17:34:48 +09002903int pci_set_cacheline_size(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002904{
2905 u8 cacheline_size;
2906
2907 if (!pci_cache_line_size)
Tejun Heo15ea76d2009-09-22 17:34:48 +09002908 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002909
2910 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
2911 equal to or multiple of the right value. */
2912 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2913 if (cacheline_size >= pci_cache_line_size &&
2914 (cacheline_size % pci_cache_line_size) == 0)
2915 return 0;
2916
2917 /* Write the correct value. */
2918 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
2919 /* Read it back. */
2920 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2921 if (cacheline_size == pci_cache_line_size)
2922 return 0;
2923
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06002924 dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not "
2925 "supported\n", pci_cache_line_size << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002926
2927 return -EINVAL;
2928}
Tejun Heo15ea76d2009-09-22 17:34:48 +09002929EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
2930
2931#ifdef PCI_DISABLE_MWI
2932int pci_set_mwi(struct pci_dev *dev)
2933{
2934 return 0;
2935}
2936
2937int pci_try_set_mwi(struct pci_dev *dev)
2938{
2939 return 0;
2940}
2941
2942void pci_clear_mwi(struct pci_dev *dev)
2943{
2944}
2945
2946#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07002947
2948/**
2949 * pci_set_mwi - enables memory-write-invalidate PCI transaction
2950 * @dev: the PCI device for which MWI is enabled
2951 *
Randy Dunlap694625c2007-07-09 11:55:54 -07002952 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002953 *
2954 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2955 */
2956int
2957pci_set_mwi(struct pci_dev *dev)
2958{
2959 int rc;
2960 u16 cmd;
2961
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002962 rc = pci_set_cacheline_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002963 if (rc)
2964 return rc;
2965
2966 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2967 if (! (cmd & PCI_COMMAND_INVALIDATE)) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06002968 dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002969 cmd |= PCI_COMMAND_INVALIDATE;
2970 pci_write_config_word(dev, PCI_COMMAND, cmd);
2971 }
2972
2973 return 0;
2974}
2975
2976/**
Randy Dunlap694625c2007-07-09 11:55:54 -07002977 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
2978 * @dev: the PCI device for which MWI is enabled
2979 *
2980 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
2981 * Callers are not required to check the return value.
2982 *
2983 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2984 */
2985int pci_try_set_mwi(struct pci_dev *dev)
2986{
2987 int rc = pci_set_mwi(dev);
2988 return rc;
2989}
2990
2991/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002992 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
2993 * @dev: the PCI device to disable
2994 *
2995 * Disables PCI Memory-Write-Invalidate transaction on the device
2996 */
2997void
2998pci_clear_mwi(struct pci_dev *dev)
2999{
3000 u16 cmd;
3001
3002 pci_read_config_word(dev, PCI_COMMAND, &cmd);
3003 if (cmd & PCI_COMMAND_INVALIDATE) {
3004 cmd &= ~PCI_COMMAND_INVALIDATE;
3005 pci_write_config_word(dev, PCI_COMMAND, cmd);
3006 }
3007}
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06003008#endif /* ! PCI_DISABLE_MWI */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003009
Brett M Russa04ce0f2005-08-15 15:23:41 -04003010/**
3011 * pci_intx - enables/disables PCI INTx for device dev
Randy Dunlap8f7020d2005-10-23 11:57:38 -07003012 * @pdev: the PCI device to operate on
3013 * @enable: boolean: whether to enable or disable PCI INTx
Brett M Russa04ce0f2005-08-15 15:23:41 -04003014 *
3015 * Enables/disables PCI INTx for device dev
3016 */
3017void
3018pci_intx(struct pci_dev *pdev, int enable)
3019{
3020 u16 pci_command, new;
3021
3022 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
3023
3024 if (enable) {
3025 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
3026 } else {
3027 new = pci_command | PCI_COMMAND_INTX_DISABLE;
3028 }
3029
3030 if (new != pci_command) {
Tejun Heo9ac78492007-01-20 16:00:26 +09003031 struct pci_devres *dr;
3032
Brett M Russ2fd9d742005-09-09 10:02:22 -07003033 pci_write_config_word(pdev, PCI_COMMAND, new);
Tejun Heo9ac78492007-01-20 16:00:26 +09003034
3035 dr = find_pci_dr(pdev);
3036 if (dr && !dr->restore_intx) {
3037 dr->restore_intx = 1;
3038 dr->orig_intx = !enable;
3039 }
Brett M Russa04ce0f2005-08-15 15:23:41 -04003040 }
3041}
3042
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003043/**
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003044 * pci_intx_mask_supported - probe for INTx masking support
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003045 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003046 *
3047 * Check if the device dev support INTx masking via the config space
3048 * command word.
3049 */
3050bool pci_intx_mask_supported(struct pci_dev *dev)
3051{
3052 bool mask_supported = false;
3053 u16 orig, new;
3054
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06003055 if (dev->broken_intx_masking)
3056 return false;
3057
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003058 pci_cfg_access_lock(dev);
3059
3060 pci_read_config_word(dev, PCI_COMMAND, &orig);
3061 pci_write_config_word(dev, PCI_COMMAND,
3062 orig ^ PCI_COMMAND_INTX_DISABLE);
3063 pci_read_config_word(dev, PCI_COMMAND, &new);
3064
3065 /*
3066 * There's no way to protect against hardware bugs or detect them
3067 * reliably, but as long as we know what the value should be, let's
3068 * go ahead and check it.
3069 */
3070 if ((new ^ orig) & ~PCI_COMMAND_INTX_DISABLE) {
3071 dev_err(&dev->dev, "Command register changed from "
3072 "0x%x to 0x%x: driver or hardware bug?\n", orig, new);
3073 } else if ((new ^ orig) & PCI_COMMAND_INTX_DISABLE) {
3074 mask_supported = true;
3075 pci_write_config_word(dev, PCI_COMMAND, orig);
3076 }
3077
3078 pci_cfg_access_unlock(dev);
3079 return mask_supported;
3080}
3081EXPORT_SYMBOL_GPL(pci_intx_mask_supported);
3082
3083static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
3084{
3085 struct pci_bus *bus = dev->bus;
3086 bool mask_updated = true;
3087 u32 cmd_status_dword;
3088 u16 origcmd, newcmd;
3089 unsigned long flags;
3090 bool irq_pending;
3091
3092 /*
3093 * We do a single dword read to retrieve both command and status.
3094 * Document assumptions that make this possible.
3095 */
3096 BUILD_BUG_ON(PCI_COMMAND % 4);
3097 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
3098
3099 raw_spin_lock_irqsave(&pci_lock, flags);
3100
3101 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
3102
3103 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
3104
3105 /*
3106 * Check interrupt status register to see whether our device
3107 * triggered the interrupt (when masking) or the next IRQ is
3108 * already pending (when unmasking).
3109 */
3110 if (mask != irq_pending) {
3111 mask_updated = false;
3112 goto done;
3113 }
3114
3115 origcmd = cmd_status_dword;
3116 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
3117 if (mask)
3118 newcmd |= PCI_COMMAND_INTX_DISABLE;
3119 if (newcmd != origcmd)
3120 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
3121
3122done:
3123 raw_spin_unlock_irqrestore(&pci_lock, flags);
3124
3125 return mask_updated;
3126}
3127
3128/**
3129 * pci_check_and_mask_intx - mask INTx on pending interrupt
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003130 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003131 *
3132 * Check if the device dev has its INTx line asserted, mask it and
3133 * return true in that case. False is returned if not interrupt was
3134 * pending.
3135 */
3136bool pci_check_and_mask_intx(struct pci_dev *dev)
3137{
3138 return pci_check_and_set_intx_mask(dev, true);
3139}
3140EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
3141
3142/**
3143 * pci_check_and_mask_intx - unmask INTx of no interrupt is pending
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003144 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003145 *
3146 * Check if the device dev has its INTx line asserted, unmask it if not
3147 * and return true. False is returned and the mask remains active if
3148 * there was still an interrupt pending.
3149 */
3150bool pci_check_and_unmask_intx(struct pci_dev *dev)
3151{
3152 return pci_check_and_set_intx_mask(dev, false);
3153}
3154EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
3155
3156/**
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003157 * pci_msi_off - disables any msi or msix capabilities
Randy Dunlap8d7d86e2007-03-16 19:55:52 -07003158 * @dev: the PCI device to operate on
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003159 *
3160 * If you want to use msi see pci_enable_msi and friends.
3161 * This is a lower level primitive that allows us to disable
3162 * msi operation at the device level.
3163 */
3164void pci_msi_off(struct pci_dev *dev)
3165{
3166 int pos;
3167 u16 control;
3168
3169 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
3170 if (pos) {
3171 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
3172 control &= ~PCI_MSI_FLAGS_ENABLE;
3173 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
3174 }
3175 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
3176 if (pos) {
3177 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
3178 control &= ~PCI_MSIX_FLAGS_ENABLE;
3179 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
3180 }
3181}
Michael S. Tsirkinb03214d2010-06-23 22:49:06 -06003182EXPORT_SYMBOL_GPL(pci_msi_off);
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003183
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08003184int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size)
3185{
3186 return dma_set_max_seg_size(&dev->dev, size);
3187}
3188EXPORT_SYMBOL(pci_set_dma_max_seg_size);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08003189
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08003190int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask)
3191{
3192 return dma_set_seg_boundary(&dev->dev, mask);
3193}
3194EXPORT_SYMBOL(pci_set_dma_seg_boundary);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08003195
Yu Zhao8c1c6992009-06-13 15:52:13 +08003196static int pcie_flr(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003197{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003198 int i;
3199 int pos;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003200 u32 cap;
Shmulik Ravid04b55c42009-12-03 22:27:51 +02003201 u16 status, control;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003202
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09003203 pos = pci_pcie_cap(dev);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003204 if (!pos)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003205 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08003206
3207 pci_read_config_dword(dev, pos + PCI_EXP_DEVCAP, &cap);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003208 if (!(cap & PCI_EXP_DEVCAP_FLR))
3209 return -ENOTTY;
3210
Sheng Yangd91cdc72008-11-11 17:17:47 +08003211 if (probe)
3212 return 0;
3213
Sheng Yang8dd7f802008-10-21 17:38:25 +08003214 /* Wait for Transaction Pending bit clean */
Yu Zhao8c1c6992009-06-13 15:52:13 +08003215 for (i = 0; i < 4; i++) {
3216 if (i)
3217 msleep((1 << (i - 1)) * 100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003218
Yu Zhao8c1c6992009-06-13 15:52:13 +08003219 pci_read_config_word(dev, pos + PCI_EXP_DEVSTA, &status);
3220 if (!(status & PCI_EXP_DEVSTA_TRPND))
3221 goto clear;
3222 }
Sheng Yang8dd7f802008-10-21 17:38:25 +08003223
Yu Zhao8c1c6992009-06-13 15:52:13 +08003224 dev_err(&dev->dev, "transaction is not cleared; "
3225 "proceeding with reset anyway\n");
Sheng Yang5fe5db02009-02-09 14:53:47 +08003226
Yu Zhao8c1c6992009-06-13 15:52:13 +08003227clear:
Shmulik Ravid04b55c42009-12-03 22:27:51 +02003228 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL, &control);
3229 control |= PCI_EXP_DEVCTL_BCR_FLR;
3230 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL, control);
3231
Yu Zhao8c1c6992009-06-13 15:52:13 +08003232 msleep(100);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003233
Sheng Yang8dd7f802008-10-21 17:38:25 +08003234 return 0;
3235}
Sheng Yangd91cdc72008-11-11 17:17:47 +08003236
Yu Zhao8c1c6992009-06-13 15:52:13 +08003237static int pci_af_flr(struct pci_dev *dev, int probe)
Sheng Yang1ca88792008-11-11 17:17:48 +08003238{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003239 int i;
3240 int pos;
Sheng Yang1ca88792008-11-11 17:17:48 +08003241 u8 cap;
Yu Zhao8c1c6992009-06-13 15:52:13 +08003242 u8 status;
Sheng Yang1ca88792008-11-11 17:17:48 +08003243
Yu Zhao8c1c6992009-06-13 15:52:13 +08003244 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
3245 if (!pos)
Sheng Yang1ca88792008-11-11 17:17:48 +08003246 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08003247
3248 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
Sheng Yang1ca88792008-11-11 17:17:48 +08003249 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
3250 return -ENOTTY;
3251
3252 if (probe)
3253 return 0;
3254
Sheng Yang1ca88792008-11-11 17:17:48 +08003255 /* Wait for Transaction Pending bit clean */
Yu Zhao8c1c6992009-06-13 15:52:13 +08003256 for (i = 0; i < 4; i++) {
3257 if (i)
3258 msleep((1 << (i - 1)) * 100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003259
Yu Zhao8c1c6992009-06-13 15:52:13 +08003260 pci_read_config_byte(dev, pos + PCI_AF_STATUS, &status);
3261 if (!(status & PCI_AF_STATUS_TP))
3262 goto clear;
3263 }
3264
3265 dev_err(&dev->dev, "transaction is not cleared; "
3266 "proceeding with reset anyway\n");
3267
3268clear:
3269 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
Sheng Yang1ca88792008-11-11 17:17:48 +08003270 msleep(100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003271
Sheng Yang1ca88792008-11-11 17:17:48 +08003272 return 0;
3273}
3274
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01003275/**
3276 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
3277 * @dev: Device to reset.
3278 * @probe: If set, only check if the device can be reset this way.
3279 *
3280 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
3281 * unset, it will be reinitialized internally when going from PCI_D3hot to
3282 * PCI_D0. If that's the case and the device is not in a low-power state
3283 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
3284 *
3285 * NOTE: This causes the caller to sleep for twice the device power transition
3286 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
3287 * by devault (i.e. unless the @dev's d3_delay field has a different value).
3288 * Moreover, only devices in D0 can be reset by this function.
3289 */
Yu Zhaof85876b2009-06-13 15:52:14 +08003290static int pci_pm_reset(struct pci_dev *dev, int probe)
Sheng Yangd91cdc72008-11-11 17:17:47 +08003291{
Yu Zhaof85876b2009-06-13 15:52:14 +08003292 u16 csr;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003293
Yu Zhaof85876b2009-06-13 15:52:14 +08003294 if (!dev->pm_cap)
3295 return -ENOTTY;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003296
Yu Zhaof85876b2009-06-13 15:52:14 +08003297 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
3298 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
3299 return -ENOTTY;
Sheng Yang1ca88792008-11-11 17:17:48 +08003300
Yu Zhaof85876b2009-06-13 15:52:14 +08003301 if (probe)
3302 return 0;
3303
3304 if (dev->current_state != PCI_D0)
3305 return -EINVAL;
3306
3307 csr &= ~PCI_PM_CTRL_STATE_MASK;
3308 csr |= PCI_D3hot;
3309 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003310 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003311
3312 csr &= ~PCI_PM_CTRL_STATE_MASK;
3313 csr |= PCI_D0;
3314 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003315 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003316
3317 return 0;
3318}
3319
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003320static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
3321{
3322 u16 ctrl;
3323 struct pci_dev *pdev;
3324
Yu Zhao654b75e2009-06-26 14:04:46 +08003325 if (pci_is_root_bus(dev->bus) || dev->subordinate || !dev->bus->self)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003326 return -ENOTTY;
3327
3328 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
3329 if (pdev != dev)
3330 return -ENOTTY;
3331
3332 if (probe)
3333 return 0;
3334
3335 pci_read_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, &ctrl);
3336 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
3337 pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
3338 msleep(100);
3339
3340 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
3341 pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
3342 msleep(100);
3343
3344 return 0;
3345}
3346
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003347static int __pci_dev_reset(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003348{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003349 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003350
Yu Zhao8c1c6992009-06-13 15:52:13 +08003351 might_sleep();
Sheng Yang8dd7f802008-10-21 17:38:25 +08003352
Dexuan Cuib9c3b262009-12-07 13:03:21 +08003353 rc = pci_dev_specific_reset(dev, probe);
3354 if (rc != -ENOTTY)
3355 goto done;
3356
Yu Zhao8c1c6992009-06-13 15:52:13 +08003357 rc = pcie_flr(dev, probe);
3358 if (rc != -ENOTTY)
3359 goto done;
3360
3361 rc = pci_af_flr(dev, probe);
Yu Zhaof85876b2009-06-13 15:52:14 +08003362 if (rc != -ENOTTY)
3363 goto done;
3364
3365 rc = pci_pm_reset(dev, probe);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003366 if (rc != -ENOTTY)
3367 goto done;
3368
3369 rc = pci_parent_bus_reset(dev, probe);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003370done:
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003371 return rc;
3372}
3373
3374static int pci_dev_reset(struct pci_dev *dev, int probe)
3375{
3376 int rc;
3377
3378 if (!probe) {
3379 pci_cfg_access_lock(dev);
3380 /* block PM suspend, driver probe, etc. */
3381 device_lock(&dev->dev);
3382 }
3383
3384 rc = __pci_dev_reset(dev, probe);
3385
Yu Zhao8c1c6992009-06-13 15:52:13 +08003386 if (!probe) {
Greg Kroah-Hartman8e9394c2010-02-17 10:57:05 -08003387 device_unlock(&dev->dev);
Jan Kiszkafb51ccb2011-11-04 09:45:59 +01003388 pci_cfg_access_unlock(dev);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003389 }
Yu Zhao8c1c6992009-06-13 15:52:13 +08003390 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003391}
Sheng Yang8dd7f802008-10-21 17:38:25 +08003392/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08003393 * __pci_reset_function - reset a PCI device function
3394 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08003395 *
3396 * Some devices allow an individual function to be reset without affecting
3397 * other functions in the same device. The PCI device must be responsive
3398 * to PCI config space in order to use this function.
3399 *
3400 * The device function is presumed to be unused when this function is called.
3401 * Resetting the device will make the contents of PCI configuration space
3402 * random, so any caller of this must be prepared to reinitialise the
3403 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
3404 * etc.
3405 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08003406 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08003407 * device doesn't support resetting a single function.
3408 */
Yu Zhao8c1c6992009-06-13 15:52:13 +08003409int __pci_reset_function(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003410{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003411 return pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003412}
Yu Zhao8c1c6992009-06-13 15:52:13 +08003413EXPORT_SYMBOL_GPL(__pci_reset_function);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003414
3415/**
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05003416 * __pci_reset_function_locked - reset a PCI device function while holding
3417 * the @dev mutex lock.
3418 * @dev: PCI device to reset
3419 *
3420 * Some devices allow an individual function to be reset without affecting
3421 * other functions in the same device. The PCI device must be responsive
3422 * to PCI config space in order to use this function.
3423 *
3424 * The device function is presumed to be unused and the caller is holding
3425 * the device mutex lock when this function is called.
3426 * Resetting the device will make the contents of PCI configuration space
3427 * random, so any caller of this must be prepared to reinitialise the
3428 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
3429 * etc.
3430 *
3431 * Returns 0 if the device function was successfully reset or negative if the
3432 * device doesn't support resetting a single function.
3433 */
3434int __pci_reset_function_locked(struct pci_dev *dev)
3435{
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003436 return __pci_dev_reset(dev, 0);
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05003437}
3438EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
3439
3440/**
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03003441 * pci_probe_reset_function - check whether the device can be safely reset
3442 * @dev: PCI device to reset
3443 *
3444 * Some devices allow an individual function to be reset without affecting
3445 * other functions in the same device. The PCI device must be responsive
3446 * to PCI config space in order to use this function.
3447 *
3448 * Returns 0 if the device function can be reset or negative if the
3449 * device doesn't support resetting a single function.
3450 */
3451int pci_probe_reset_function(struct pci_dev *dev)
3452{
3453 return pci_dev_reset(dev, 1);
3454}
3455
3456/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08003457 * pci_reset_function - quiesce and reset a PCI device function
3458 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08003459 *
3460 * Some devices allow an individual function to be reset without affecting
3461 * other functions in the same device. The PCI device must be responsive
3462 * to PCI config space in order to use this function.
3463 *
3464 * This function does not just reset the PCI portion of a device, but
3465 * clears all the state associated with the device. This function differs
Yu Zhao8c1c6992009-06-13 15:52:13 +08003466 * from __pci_reset_function in that it saves and restores device state
Sheng Yang8dd7f802008-10-21 17:38:25 +08003467 * over the reset.
3468 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08003469 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08003470 * device doesn't support resetting a single function.
3471 */
3472int pci_reset_function(struct pci_dev *dev)
3473{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003474 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003475
Yu Zhao8c1c6992009-06-13 15:52:13 +08003476 rc = pci_dev_reset(dev, 1);
3477 if (rc)
3478 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003479
Sheng Yang8dd7f802008-10-21 17:38:25 +08003480 pci_save_state(dev);
3481
Yu Zhao8c1c6992009-06-13 15:52:13 +08003482 /*
3483 * both INTx and MSI are disabled after the Interrupt Disable bit
3484 * is set and the Bus Master bit is cleared.
3485 */
Sheng Yang8dd7f802008-10-21 17:38:25 +08003486 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
3487
Yu Zhao8c1c6992009-06-13 15:52:13 +08003488 rc = pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003489
3490 pci_restore_state(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003491
Yu Zhao8c1c6992009-06-13 15:52:13 +08003492 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003493}
3494EXPORT_SYMBOL_GPL(pci_reset_function);
3495
3496/**
Peter Orubad556ad42007-05-15 13:59:13 +02003497 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
3498 * @dev: PCI device to query
3499 *
3500 * Returns mmrbc: maximum designed memory read count in bytes
3501 * or appropriate error value.
3502 */
3503int pcix_get_max_mmrbc(struct pci_dev *dev)
3504{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003505 int cap;
Peter Orubad556ad42007-05-15 13:59:13 +02003506 u32 stat;
3507
3508 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3509 if (!cap)
3510 return -EINVAL;
3511
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003512 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
Peter Orubad556ad42007-05-15 13:59:13 +02003513 return -EINVAL;
3514
Dean Nelson25daeb52010-03-09 22:26:40 -05003515 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
Peter Orubad556ad42007-05-15 13:59:13 +02003516}
3517EXPORT_SYMBOL(pcix_get_max_mmrbc);
3518
3519/**
3520 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
3521 * @dev: PCI device to query
3522 *
3523 * Returns mmrbc: maximum memory read count in bytes
3524 * or appropriate error value.
3525 */
3526int pcix_get_mmrbc(struct pci_dev *dev)
3527{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003528 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05003529 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02003530
3531 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3532 if (!cap)
3533 return -EINVAL;
3534
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003535 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
3536 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003537
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003538 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
Peter Orubad556ad42007-05-15 13:59:13 +02003539}
3540EXPORT_SYMBOL(pcix_get_mmrbc);
3541
3542/**
3543 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
3544 * @dev: PCI device to query
3545 * @mmrbc: maximum memory read count in bytes
3546 * valid values are 512, 1024, 2048, 4096
3547 *
3548 * If possible sets maximum memory read byte count, some bridges have erratas
3549 * that prevent this.
3550 */
3551int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
3552{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003553 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05003554 u32 stat, v, o;
3555 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02003556
vignesh babu229f5af2007-08-13 18:23:14 +05303557 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003558 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003559
3560 v = ffs(mmrbc) - 10;
3561
3562 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3563 if (!cap)
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003564 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003565
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003566 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
3567 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003568
3569 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
3570 return -E2BIG;
3571
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003572 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
3573 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003574
3575 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
3576 if (o != v) {
Bjorn Helgaas809a3bf2012-06-20 16:41:16 -06003577 if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
Peter Orubad556ad42007-05-15 13:59:13 +02003578 return -EIO;
3579
3580 cmd &= ~PCI_X_CMD_MAX_READ;
3581 cmd |= v << 2;
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003582 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
3583 return -EIO;
Peter Orubad556ad42007-05-15 13:59:13 +02003584 }
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003585 return 0;
Peter Orubad556ad42007-05-15 13:59:13 +02003586}
3587EXPORT_SYMBOL(pcix_set_mmrbc);
3588
3589/**
3590 * pcie_get_readrq - get PCI Express read request size
3591 * @dev: PCI device to query
3592 *
3593 * Returns maximum memory read request in bytes
3594 * or appropriate error value.
3595 */
3596int pcie_get_readrq(struct pci_dev *dev)
3597{
3598 int ret, cap;
3599 u16 ctl;
3600
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09003601 cap = pci_pcie_cap(dev);
Peter Orubad556ad42007-05-15 13:59:13 +02003602 if (!cap)
3603 return -EINVAL;
3604
3605 ret = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
3606 if (!ret)
Julia Lawall93e75fa2010-08-05 22:23:16 +02003607 ret = 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
Peter Orubad556ad42007-05-15 13:59:13 +02003608
3609 return ret;
3610}
3611EXPORT_SYMBOL(pcie_get_readrq);
3612
3613/**
3614 * pcie_set_readrq - set PCI Express maximum memory read request
3615 * @dev: PCI device to query
Randy Dunlap42e61f42007-07-23 21:42:11 -07003616 * @rq: maximum memory read count in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02003617 * valid values are 128, 256, 512, 1024, 2048, 4096
3618 *
Jon Masonc9b378c2011-06-28 18:26:25 -05003619 * If possible sets maximum memory read request in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02003620 */
3621int pcie_set_readrq(struct pci_dev *dev, int rq)
3622{
3623 int cap, err = -EINVAL;
3624 u16 ctl, v;
3625
vignesh babu229f5af2007-08-13 18:23:14 +05303626 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
Peter Orubad556ad42007-05-15 13:59:13 +02003627 goto out;
3628
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09003629 cap = pci_pcie_cap(dev);
Peter Orubad556ad42007-05-15 13:59:13 +02003630 if (!cap)
3631 goto out;
3632
3633 err = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
3634 if (err)
3635 goto out;
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05003636 /*
3637 * If using the "performance" PCIe config, we clamp the
3638 * read rq size to the max packet size to prevent the
3639 * host bridge generating requests larger than we can
3640 * cope with
3641 */
3642 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
3643 int mps = pcie_get_mps(dev);
3644
3645 if (mps < 0)
3646 return mps;
3647 if (mps < rq)
3648 rq = mps;
3649 }
3650
3651 v = (ffs(rq) - 8) << 12;
Peter Orubad556ad42007-05-15 13:59:13 +02003652
3653 if ((ctl & PCI_EXP_DEVCTL_READRQ) != v) {
3654 ctl &= ~PCI_EXP_DEVCTL_READRQ;
3655 ctl |= v;
Jon Masonc9b378c2011-06-28 18:26:25 -05003656 err = pci_write_config_word(dev, cap + PCI_EXP_DEVCTL, ctl);
Peter Orubad556ad42007-05-15 13:59:13 +02003657 }
3658
3659out:
3660 return err;
3661}
3662EXPORT_SYMBOL(pcie_set_readrq);
3663
3664/**
Jon Masonb03e7492011-07-20 15:20:54 -05003665 * pcie_get_mps - get PCI Express maximum payload size
3666 * @dev: PCI device to query
3667 *
3668 * Returns maximum payload size in bytes
3669 * or appropriate error value.
3670 */
3671int pcie_get_mps(struct pci_dev *dev)
3672{
3673 int ret, cap;
3674 u16 ctl;
3675
3676 cap = pci_pcie_cap(dev);
3677 if (!cap)
3678 return -EINVAL;
3679
3680 ret = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
3681 if (!ret)
3682 ret = 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
3683
3684 return ret;
3685}
3686
3687/**
3688 * pcie_set_mps - set PCI Express maximum payload size
3689 * @dev: PCI device to query
Randy Dunlap47c08f32011-08-20 11:49:43 -07003690 * @mps: maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05003691 * valid values are 128, 256, 512, 1024, 2048, 4096
3692 *
3693 * If possible sets maximum payload size
3694 */
3695int pcie_set_mps(struct pci_dev *dev, int mps)
3696{
3697 int cap, err = -EINVAL;
3698 u16 ctl, v;
3699
3700 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
3701 goto out;
3702
3703 v = ffs(mps) - 8;
3704 if (v > dev->pcie_mpss)
3705 goto out;
3706 v <<= 5;
3707
3708 cap = pci_pcie_cap(dev);
3709 if (!cap)
3710 goto out;
3711
3712 err = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
3713 if (err)
3714 goto out;
3715
3716 if ((ctl & PCI_EXP_DEVCTL_PAYLOAD) != v) {
3717 ctl &= ~PCI_EXP_DEVCTL_PAYLOAD;
3718 ctl |= v;
3719 err = pci_write_config_word(dev, cap + PCI_EXP_DEVCTL, ctl);
3720 }
3721out:
3722 return err;
3723}
3724
3725/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003726 * pci_select_bars - Make BAR mask from the type of resource
Randy Dunlapf95d8822007-02-10 14:41:56 -08003727 * @dev: the PCI device for which BAR mask is made
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003728 * @flags: resource type mask to be selected
3729 *
3730 * This helper routine makes bar mask from the type of resource.
3731 */
3732int pci_select_bars(struct pci_dev *dev, unsigned long flags)
3733{
3734 int i, bars = 0;
3735 for (i = 0; i < PCI_NUM_RESOURCES; i++)
3736 if (pci_resource_flags(dev, i) & flags)
3737 bars |= (1 << i);
3738 return bars;
3739}
3740
Yu Zhao613e7ed2008-11-22 02:41:27 +08003741/**
3742 * pci_resource_bar - get position of the BAR associated with a resource
3743 * @dev: the PCI device
3744 * @resno: the resource number
3745 * @type: the BAR type to be filled in
3746 *
3747 * Returns BAR position in config space, or 0 if the BAR is invalid.
3748 */
3749int pci_resource_bar(struct pci_dev *dev, int resno, enum pci_bar_type *type)
3750{
Yu Zhaod1b054d2009-03-20 11:25:11 +08003751 int reg;
3752
Yu Zhao613e7ed2008-11-22 02:41:27 +08003753 if (resno < PCI_ROM_RESOURCE) {
3754 *type = pci_bar_unknown;
3755 return PCI_BASE_ADDRESS_0 + 4 * resno;
3756 } else if (resno == PCI_ROM_RESOURCE) {
3757 *type = pci_bar_mem32;
3758 return dev->rom_base_reg;
Yu Zhaod1b054d2009-03-20 11:25:11 +08003759 } else if (resno < PCI_BRIDGE_RESOURCES) {
3760 /* device specific resource */
3761 reg = pci_iov_resource_bar(dev, resno, type);
3762 if (reg)
3763 return reg;
Yu Zhao613e7ed2008-11-22 02:41:27 +08003764 }
3765
Bjorn Helgaas865df572009-11-04 10:32:57 -07003766 dev_err(&dev->dev, "BAR %d: invalid resource\n", resno);
Yu Zhao613e7ed2008-11-22 02:41:27 +08003767 return 0;
3768}
3769
Mike Travis95a8b6e2010-02-02 14:38:13 -08003770/* Some architectures require additional programming to enable VGA */
3771static arch_set_vga_state_t arch_set_vga_state;
3772
3773void __init pci_register_set_vga_state(arch_set_vga_state_t func)
3774{
3775 arch_set_vga_state = func; /* NULL disables */
3776}
3777
3778static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10003779 unsigned int command_bits, u32 flags)
Mike Travis95a8b6e2010-02-02 14:38:13 -08003780{
3781 if (arch_set_vga_state)
3782 return arch_set_vga_state(dev, decode, command_bits,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10003783 flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08003784 return 0;
3785}
3786
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003787/**
3788 * pci_set_vga_state - set VGA decode state on device and parents if requested
Randy Dunlap19eea632009-09-17 15:28:22 -07003789 * @dev: the PCI device
3790 * @decode: true = enable decoding, false = disable decoding
3791 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
Randy Dunlap3f37d622011-05-25 19:21:25 -07003792 * @flags: traverse ancestors and change bridges
Dave Airlie3448a192010-06-01 15:32:24 +10003793 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003794 */
3795int pci_set_vga_state(struct pci_dev *dev, bool decode,
Dave Airlie3448a192010-06-01 15:32:24 +10003796 unsigned int command_bits, u32 flags)
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003797{
3798 struct pci_bus *bus;
3799 struct pci_dev *bridge;
3800 u16 cmd;
Mike Travis95a8b6e2010-02-02 14:38:13 -08003801 int rc;
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003802
Dave Airlie3448a192010-06-01 15:32:24 +10003803 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) & (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003804
Mike Travis95a8b6e2010-02-02 14:38:13 -08003805 /* ARCH specific VGA enables */
Dave Airlie3448a192010-06-01 15:32:24 +10003806 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08003807 if (rc)
3808 return rc;
3809
Dave Airlie3448a192010-06-01 15:32:24 +10003810 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
3811 pci_read_config_word(dev, PCI_COMMAND, &cmd);
3812 if (decode == true)
3813 cmd |= command_bits;
3814 else
3815 cmd &= ~command_bits;
3816 pci_write_config_word(dev, PCI_COMMAND, cmd);
3817 }
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003818
Dave Airlie3448a192010-06-01 15:32:24 +10003819 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003820 return 0;
3821
3822 bus = dev->bus;
3823 while (bus) {
3824 bridge = bus->self;
3825 if (bridge) {
3826 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
3827 &cmd);
3828 if (decode == true)
3829 cmd |= PCI_BRIDGE_CTL_VGA;
3830 else
3831 cmd &= ~PCI_BRIDGE_CTL_VGA;
3832 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
3833 cmd);
3834 }
3835 bus = bus->parent;
3836 }
3837 return 0;
3838}
3839
Yuji Shimada32a9a682009-03-16 17:13:39 +09003840#define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
3841static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
Thomas Gleixnere9d1e492009-11-06 22:41:23 +00003842static DEFINE_SPINLOCK(resource_alignment_lock);
Yuji Shimada32a9a682009-03-16 17:13:39 +09003843
3844/**
3845 * pci_specified_resource_alignment - get resource alignment specified by user.
3846 * @dev: the PCI device to get
3847 *
3848 * RETURNS: Resource alignment if it is specified.
3849 * Zero if it is not specified.
3850 */
3851resource_size_t pci_specified_resource_alignment(struct pci_dev *dev)
3852{
3853 int seg, bus, slot, func, align_order, count;
3854 resource_size_t align = 0;
3855 char *p;
3856
3857 spin_lock(&resource_alignment_lock);
3858 p = resource_alignment_param;
3859 while (*p) {
3860 count = 0;
3861 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
3862 p[count] == '@') {
3863 p += count + 1;
3864 } else {
3865 align_order = -1;
3866 }
3867 if (sscanf(p, "%x:%x:%x.%x%n",
3868 &seg, &bus, &slot, &func, &count) != 4) {
3869 seg = 0;
3870 if (sscanf(p, "%x:%x.%x%n",
3871 &bus, &slot, &func, &count) != 3) {
3872 /* Invalid format */
3873 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
3874 p);
3875 break;
3876 }
3877 }
3878 p += count;
3879 if (seg == pci_domain_nr(dev->bus) &&
3880 bus == dev->bus->number &&
3881 slot == PCI_SLOT(dev->devfn) &&
3882 func == PCI_FUNC(dev->devfn)) {
3883 if (align_order == -1) {
3884 align = PAGE_SIZE;
3885 } else {
3886 align = 1 << align_order;
3887 }
3888 /* Found */
3889 break;
3890 }
3891 if (*p != ';' && *p != ',') {
3892 /* End of param or invalid format */
3893 break;
3894 }
3895 p++;
3896 }
3897 spin_unlock(&resource_alignment_lock);
3898 return align;
3899}
3900
3901/**
3902 * pci_is_reassigndev - check if specified PCI is target device to reassign
3903 * @dev: the PCI device to check
3904 *
3905 * RETURNS: non-zero for PCI device is a target device to reassign,
3906 * or zero is not.
3907 */
3908int pci_is_reassigndev(struct pci_dev *dev)
3909{
3910 return (pci_specified_resource_alignment(dev) != 0);
3911}
3912
Yinghai Lu2069ecf2012-02-15 21:40:31 -08003913/*
3914 * This function disables memory decoding and releases memory resources
3915 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
3916 * It also rounds up size to specified alignment.
3917 * Later on, the kernel will assign page-aligned memory resource back
3918 * to the device.
3919 */
3920void pci_reassigndev_resource_alignment(struct pci_dev *dev)
3921{
3922 int i;
3923 struct resource *r;
3924 resource_size_t align, size;
3925 u16 command;
3926
3927 if (!pci_is_reassigndev(dev))
3928 return;
3929
3930 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
3931 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
3932 dev_warn(&dev->dev,
3933 "Can't reassign resources to host bridge.\n");
3934 return;
3935 }
3936
3937 dev_info(&dev->dev,
3938 "Disabling memory decoding and releasing memory resources.\n");
3939 pci_read_config_word(dev, PCI_COMMAND, &command);
3940 command &= ~PCI_COMMAND_MEMORY;
3941 pci_write_config_word(dev, PCI_COMMAND, command);
3942
3943 align = pci_specified_resource_alignment(dev);
3944 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
3945 r = &dev->resource[i];
3946 if (!(r->flags & IORESOURCE_MEM))
3947 continue;
3948 size = resource_size(r);
3949 if (size < align) {
3950 size = align;
3951 dev_info(&dev->dev,
3952 "Rounding up size of resource #%d to %#llx.\n",
3953 i, (unsigned long long)size);
3954 }
3955 r->end = size - 1;
3956 r->start = 0;
3957 }
3958 /* Need to disable bridge's resource window,
3959 * to enable the kernel to reassign new resource
3960 * window later on.
3961 */
3962 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
3963 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
3964 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
3965 r = &dev->resource[i];
3966 if (!(r->flags & IORESOURCE_MEM))
3967 continue;
3968 r->end = resource_size(r) - 1;
3969 r->start = 0;
3970 }
3971 pci_disable_bridge_window(dev);
3972 }
3973}
3974
Yuji Shimada32a9a682009-03-16 17:13:39 +09003975ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
3976{
3977 if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
3978 count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
3979 spin_lock(&resource_alignment_lock);
3980 strncpy(resource_alignment_param, buf, count);
3981 resource_alignment_param[count] = '\0';
3982 spin_unlock(&resource_alignment_lock);
3983 return count;
3984}
3985
3986ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
3987{
3988 size_t count;
3989 spin_lock(&resource_alignment_lock);
3990 count = snprintf(buf, size, "%s", resource_alignment_param);
3991 spin_unlock(&resource_alignment_lock);
3992 return count;
3993}
3994
3995static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
3996{
3997 return pci_get_resource_alignment_param(buf, PAGE_SIZE);
3998}
3999
4000static ssize_t pci_resource_alignment_store(struct bus_type *bus,
4001 const char *buf, size_t count)
4002{
4003 return pci_set_resource_alignment_param(buf, count);
4004}
4005
4006BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
4007 pci_resource_alignment_store);
4008
4009static int __init pci_resource_alignment_sysfs_init(void)
4010{
4011 return bus_create_file(&pci_bus_type,
4012 &bus_attr_resource_alignment);
4013}
4014
4015late_initcall(pci_resource_alignment_sysfs_init);
4016
Jeff Garzik32a2eea2007-10-11 16:57:27 -04004017static void __devinit pci_no_domains(void)
4018{
4019#ifdef CONFIG_PCI_DOMAINS
4020 pci_domains_supported = 0;
4021#endif
4022}
4023
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07004024/**
4025 * pci_ext_cfg_enabled - can we access extended PCI config space?
4026 * @dev: The PCI device of the root bridge.
4027 *
4028 * Returns 1 if we can access PCI extended config space (offsets
4029 * greater than 0xff). This is the default implementation. Architecture
4030 * implementations can override this.
4031 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06004032int __weak pci_ext_cfg_avail(struct pci_dev *dev)
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07004033{
4034 return 1;
4035}
4036
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11004037void __weak pci_fixup_cardbus(struct pci_bus *bus)
4038{
4039}
4040EXPORT_SYMBOL(pci_fixup_cardbus);
4041
Al Viroad04d312008-11-22 17:37:14 +00004042static int __init pci_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004043{
4044 while (str) {
4045 char *k = strchr(str, ',');
4046 if (k)
4047 *k++ = 0;
4048 if (*str && (str = pcibios_setup(str)) && *str) {
Matthew Wilcox309e57d2006-03-05 22:33:34 -07004049 if (!strcmp(str, "nomsi")) {
4050 pci_no_msi();
Randy Dunlap7f785762007-10-05 13:17:58 -07004051 } else if (!strcmp(str, "noaer")) {
4052 pci_no_aer();
Yinghai Lub55438f2012-02-23 19:23:30 -08004053 } else if (!strncmp(str, "realloc=", 8)) {
4054 pci_realloc_get_opt(str + 8);
Ram Paif483d392011-07-07 11:19:10 -07004055 } else if (!strncmp(str, "realloc", 7)) {
Yinghai Lub55438f2012-02-23 19:23:30 -08004056 pci_realloc_get_opt("on");
Jeff Garzik32a2eea2007-10-11 16:57:27 -04004057 } else if (!strcmp(str, "nodomains")) {
4058 pci_no_domains();
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01004059 } else if (!strncmp(str, "noari", 5)) {
4060 pcie_ari_disabled = true;
Atsushi Nemoto4516a612007-02-05 16:36:06 -08004061 } else if (!strncmp(str, "cbiosize=", 9)) {
4062 pci_cardbus_io_size = memparse(str + 9, &str);
4063 } else if (!strncmp(str, "cbmemsize=", 10)) {
4064 pci_cardbus_mem_size = memparse(str + 10, &str);
Yuji Shimada32a9a682009-03-16 17:13:39 +09004065 } else if (!strncmp(str, "resource_alignment=", 19)) {
4066 pci_set_resource_alignment_param(str + 19,
4067 strlen(str + 19));
Andrew Patterson43c16402009-04-22 16:52:09 -06004068 } else if (!strncmp(str, "ecrc=", 5)) {
4069 pcie_ecrc_get_policy(str + 5);
Eric W. Biederman28760482009-09-09 14:09:24 -07004070 } else if (!strncmp(str, "hpiosize=", 9)) {
4071 pci_hotplug_io_size = memparse(str + 9, &str);
4072 } else if (!strncmp(str, "hpmemsize=", 10)) {
4073 pci_hotplug_mem_size = memparse(str + 10, &str);
Jon Mason5f39e672011-10-03 09:50:20 -05004074 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
4075 pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -05004076 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
4077 pcie_bus_config = PCIE_BUS_SAFE;
4078 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
4079 pcie_bus_config = PCIE_BUS_PERFORMANCE;
Jon Mason5f39e672011-10-03 09:50:20 -05004080 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
4081 pcie_bus_config = PCIE_BUS_PEER2PEER;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06004082 } else if (!strncmp(str, "pcie_scan_all", 13)) {
4083 pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
Matthew Wilcox309e57d2006-03-05 22:33:34 -07004084 } else {
4085 printk(KERN_ERR "PCI: Unknown option `%s'\n",
4086 str);
4087 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004088 }
4089 str = k;
4090 }
Andi Kleen0637a702006-09-26 10:52:41 +02004091 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004092}
Andi Kleen0637a702006-09-26 10:52:41 +02004093early_param("pci", pci_setup);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004094
Tejun Heo0b62e132007-07-27 14:43:35 +09004095EXPORT_SYMBOL(pci_reenable_device);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11004096EXPORT_SYMBOL(pci_enable_device_io);
4097EXPORT_SYMBOL(pci_enable_device_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004098EXPORT_SYMBOL(pci_enable_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09004099EXPORT_SYMBOL(pcim_enable_device);
4100EXPORT_SYMBOL(pcim_pin_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004101EXPORT_SYMBOL(pci_disable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004102EXPORT_SYMBOL(pci_find_capability);
4103EXPORT_SYMBOL(pci_bus_find_capability);
4104EXPORT_SYMBOL(pci_release_regions);
4105EXPORT_SYMBOL(pci_request_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07004106EXPORT_SYMBOL(pci_request_regions_exclusive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004107EXPORT_SYMBOL(pci_release_region);
4108EXPORT_SYMBOL(pci_request_region);
Arjan van de Vene8de1482008-10-22 19:55:31 -07004109EXPORT_SYMBOL(pci_request_region_exclusive);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09004110EXPORT_SYMBOL(pci_release_selected_regions);
4111EXPORT_SYMBOL(pci_request_selected_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07004112EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004113EXPORT_SYMBOL(pci_set_master);
Ben Hutchings6a479072008-12-23 03:08:29 +00004114EXPORT_SYMBOL(pci_clear_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004115EXPORT_SYMBOL(pci_set_mwi);
Randy Dunlap694625c2007-07-09 11:55:54 -07004116EXPORT_SYMBOL(pci_try_set_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004117EXPORT_SYMBOL(pci_clear_mwi);
Brett M Russa04ce0f2005-08-15 15:23:41 -04004118EXPORT_SYMBOL_GPL(pci_intx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004119EXPORT_SYMBOL(pci_assign_resource);
4120EXPORT_SYMBOL(pci_find_parent_resource);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09004121EXPORT_SYMBOL(pci_select_bars);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004122
4123EXPORT_SYMBOL(pci_set_power_state);
4124EXPORT_SYMBOL(pci_save_state);
4125EXPORT_SYMBOL(pci_restore_state);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02004126EXPORT_SYMBOL(pci_pme_capable);
Rafael J. Wysocki5a6c9b62008-08-08 00:14:24 +02004127EXPORT_SYMBOL(pci_pme_active);
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02004128EXPORT_SYMBOL(pci_wake_from_d3);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02004129EXPORT_SYMBOL(pci_target_state);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02004130EXPORT_SYMBOL(pci_prepare_to_sleep);
4131EXPORT_SYMBOL(pci_back_from_sleep);
Brian Kingf7bdd122007-04-06 16:39:36 -05004132EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);