blob: 6faf51e165a5ffb362e4d0fb29a5b5a446391889 [file] [log] [blame]
Paul Mackerras9994a332005-10-10 22:36:14 +10001/*
Paul Mackerras9994a332005-10-10 22:36:14 +10002 * PowerPC version
3 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
4 * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
5 * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
6 * Adapted for Power Macintosh by Paul Mackerras.
7 * Low-level exception handlers and MMU support
8 * rewritten by Paul Mackerras.
9 * Copyright (C) 1996 Paul Mackerras.
10 * MPC8xx modifications Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
11 *
12 * This file contains the system call entry code, context switch
13 * code, and exception/interrupt return code for PowerPC.
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License
17 * as published by the Free Software Foundation; either version
18 * 2 of the License, or (at your option) any later version.
19 */
20
Paul Mackerras9994a332005-10-10 22:36:14 +100021#include <linux/errno.h>
22#include <asm/unistd.h>
23#include <asm/processor.h>
24#include <asm/page.h>
25#include <asm/mmu.h>
26#include <asm/thread_info.h>
27#include <asm/ppc_asm.h>
28#include <asm/asm-offsets.h>
29#include <asm/cputable.h>
Stephen Rothwell3f639ee2006-09-25 18:19:00 +100030#include <asm/firmware.h>
David Woodhouse007d88d2007-01-01 18:45:34 +000031#include <asm/bug.h>
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +100032#include <asm/ptrace.h>
Benjamin Herrenschmidt945feb12008-04-17 14:35:01 +100033#include <asm/irqflags.h>
Abhishek Sagar395a59d2008-06-21 23:47:27 +053034#include <asm/ftrace.h>
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +110035#include <asm/hw_irq.h>
Paul Mackerras9994a332005-10-10 22:36:14 +100036
37/*
38 * System calls.
39 */
40 .section ".toc","aw"
41.SYS_CALL_TABLE:
42 .tc .sys_call_table[TC],.sys_call_table
43
44/* This value is used to mark exception frames on the stack. */
45exception_marker:
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +100046 .tc ID_EXC_MARKER[TC],STACK_FRAME_REGS_MARKER
Paul Mackerras9994a332005-10-10 22:36:14 +100047
48 .section ".text"
49 .align 7
50
51#undef SHOW_SYSCALLS
52
53 .globl system_call_common
54system_call_common:
55 andi. r10,r12,MSR_PR
56 mr r10,r1
57 addi r1,r1,-INT_FRAME_SIZE
58 beq- 1f
59 ld r1,PACAKSAVE(r13)
601: std r10,0(r1)
61 std r11,_NIP(r1)
62 std r12,_MSR(r1)
63 std r0,GPR0(r1)
64 std r10,GPR1(r1)
Haren Myneni5d75b262012-12-06 21:46:37 +000065 beq 2f /* if from kernel mode */
Paul Mackerrasc6622f62006-02-24 10:06:59 +110066 ACCOUNT_CPU_USER_ENTRY(r10, r11)
Haren Myneni5d75b262012-12-06 21:46:37 +0000672: std r2,GPR2(r1)
Paul Mackerras9994a332005-10-10 22:36:14 +100068 std r3,GPR3(r1)
Anton Blanchardfd6c40f2012-04-05 03:44:48 +000069 mfcr r2
Paul Mackerras9994a332005-10-10 22:36:14 +100070 std r4,GPR4(r1)
71 std r5,GPR5(r1)
72 std r6,GPR6(r1)
73 std r7,GPR7(r1)
74 std r8,GPR8(r1)
75 li r11,0
76 std r11,GPR9(r1)
77 std r11,GPR10(r1)
78 std r11,GPR11(r1)
79 std r11,GPR12(r1)
Anton Blanchard823df432012-04-04 18:24:29 +000080 std r11,_XER(r1)
Anton Blanchard82087412012-04-04 18:26:39 +000081 std r11,_CTR(r1)
Paul Mackerras9994a332005-10-10 22:36:14 +100082 std r9,GPR13(r1)
Paul Mackerras9994a332005-10-10 22:36:14 +100083 mflr r10
Anton Blanchardfd6c40f2012-04-05 03:44:48 +000084 /*
85 * This clears CR0.SO (bit 28), which is the error indication on
86 * return from this system call.
87 */
88 rldimi r2,r11,28,(63-28)
Paul Mackerras9994a332005-10-10 22:36:14 +100089 li r11,0xc01
Paul Mackerras9994a332005-10-10 22:36:14 +100090 std r10,_LINK(r1)
91 std r11,_TRAP(r1)
Paul Mackerras9994a332005-10-10 22:36:14 +100092 std r3,ORIG_GPR3(r1)
Anton Blanchardfd6c40f2012-04-05 03:44:48 +000093 std r2,_CCR(r1)
Paul Mackerras9994a332005-10-10 22:36:14 +100094 ld r2,PACATOC(r13)
95 addi r9,r1,STACK_FRAME_OVERHEAD
96 ld r11,exception_marker@toc(r2)
97 std r11,-16(r9) /* "regshere" marker */
Paul Mackerrascf9efce2010-08-26 19:56:43 +000098#if defined(CONFIG_VIRT_CPU_ACCOUNTING) && defined(CONFIG_PPC_SPLPAR)
99BEGIN_FW_FTR_SECTION
100 beq 33f
101 /* if from user, see if there are any DTL entries to process */
102 ld r10,PACALPPACAPTR(r13) /* get ptr to VPA */
103 ld r11,PACA_DTL_RIDX(r13) /* get log read index */
104 ld r10,LPPACA_DTLIDX(r10) /* get log write index */
105 cmpd cr1,r11,r10
106 beq+ cr1,33f
107 bl .accumulate_stolen_time
108 REST_GPR(0,r1)
109 REST_4GPRS(3,r1)
110 REST_2GPRS(7,r1)
111 addi r9,r1,STACK_FRAME_OVERHEAD
11233:
113END_FW_FTR_SECTION_IFSET(FW_FEATURE_SPLPAR)
114#endif /* CONFIG_VIRT_CPU_ACCOUNTING && CONFIG_PPC_SPLPAR */
115
Benjamin Herrenschmidt1421ae02012-03-01 15:40:23 +1100116 /*
117 * A syscall should always be called with interrupts enabled
118 * so we just unconditionally hard-enable here. When some kind
119 * of irq tracing is used, we additionally check that condition
120 * is correct
121 */
122#if defined(CONFIG_TRACE_IRQFLAGS) && defined(CONFIG_BUG)
123 lbz r10,PACASOFTIRQEN(r13)
124 xori r10,r10,1
1251: tdnei r10,0
126 EMIT_BUG_ENTRY 1b,__FILE__,__LINE__,BUGFLAG_WARNING
127#endif
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000128
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000129#ifdef CONFIG_PPC_BOOK3E
130 wrteei 1
131#else
Benjamin Herrenschmidt1421ae02012-03-01 15:40:23 +1100132 ld r11,PACAKMSR(r13)
Paul Mackerras9994a332005-10-10 22:36:14 +1000133 ori r11,r11,MSR_EE
134 mtmsrd r11,1
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000135#endif /* CONFIG_PPC_BOOK3E */
Paul Mackerras9994a332005-10-10 22:36:14 +1000136
Benjamin Herrenschmidt1421ae02012-03-01 15:40:23 +1100137 /* We do need to set SOFTE in the stack frame or the return
138 * from interrupt will be painful
139 */
140 li r10,1
141 std r10,SOFTE(r1)
142
Paul Mackerras9994a332005-10-10 22:36:14 +1000143#ifdef SHOW_SYSCALLS
144 bl .do_show_syscall
145 REST_GPR(0,r1)
146 REST_4GPRS(3,r1)
147 REST_2GPRS(7,r1)
148 addi r9,r1,STACK_FRAME_OVERHEAD
149#endif
Stuart Yoder9778b692012-07-05 04:41:35 +0000150 CURRENT_THREAD_INFO(r11, r1)
Paul Mackerras9994a332005-10-10 22:36:14 +1000151 ld r10,TI_FLAGS(r11)
Paul Mackerras9994a332005-10-10 22:36:14 +1000152 andi. r11,r10,_TIF_SYSCALL_T_OR_A
153 bne- syscall_dotrace
Anton Blanchardd14299d2012-04-04 18:23:27 +0000154.Lsyscall_dotrace_cont:
Paul Mackerras9994a332005-10-10 22:36:14 +1000155 cmpldi 0,r0,NR_syscalls
156 bge- syscall_enosys
157
158system_call: /* label this so stack traces look sane */
159/*
160 * Need to vector to 32 Bit or default sys_call_table here,
161 * based on caller's run-mode / personality.
162 */
163 ld r11,.SYS_CALL_TABLE@toc(2)
164 andi. r10,r10,_TIF_32BIT
165 beq 15f
166 addi r11,r11,8 /* use 32-bit syscall entries */
167 clrldi r3,r3,32
168 clrldi r4,r4,32
169 clrldi r5,r5,32
170 clrldi r6,r6,32
171 clrldi r7,r7,32
172 clrldi r8,r8,32
17315:
174 slwi r0,r0,4
175 ldx r10,r11,r0 /* Fetch system call handler [ptr] */
176 mtctr r10
177 bctrl /* Call handler */
178
179syscall_exit:
Paul Mackerras9994a332005-10-10 22:36:14 +1000180 std r3,RESULT(r1)
David Woodhouse401d1f02005-11-15 18:52:18 +0000181#ifdef SHOW_SYSCALLS
182 bl .do_show_syscall_exit
183 ld r3,RESULT(r1)
184#endif
Stuart Yoder9778b692012-07-05 04:41:35 +0000185 CURRENT_THREAD_INFO(r12, r1)
Paul Mackerras9994a332005-10-10 22:36:14 +1000186
Paul Mackerras9994a332005-10-10 22:36:14 +1000187 ld r8,_MSR(r1)
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000188#ifdef CONFIG_PPC_BOOK3S
189 /* No MSR:RI on BookE */
Paul Mackerras9994a332005-10-10 22:36:14 +1000190 andi. r10,r8,MSR_RI
191 beq- unrecov_restore
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000192#endif
Benjamin Herrenschmidt1421ae02012-03-01 15:40:23 +1100193 /*
194 * Disable interrupts so current_thread_info()->flags can't change,
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000195 * and so that we don't get interrupted after loading SRR0/1.
196 */
197#ifdef CONFIG_PPC_BOOK3E
198 wrteei 0
199#else
Benjamin Herrenschmidt1421ae02012-03-01 15:40:23 +1100200 ld r10,PACAKMSR(r13)
Anton Blanchardac1dc362012-05-29 12:22:00 +0000201 /*
202 * For performance reasons we clear RI the same time that we
203 * clear EE. We only need to clear RI just before we restore r13
204 * below, but batching it with EE saves us one expensive mtmsrd call.
205 * We have to be careful to restore RI if we branch anywhere from
206 * here (eg syscall_exit_work).
207 */
208 li r9,MSR_RI
209 andc r11,r10,r9
210 mtmsrd r11,1
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000211#endif /* CONFIG_PPC_BOOK3E */
212
Paul Mackerras9994a332005-10-10 22:36:14 +1000213 ld r9,TI_FLAGS(r12)
David Woodhouse401d1f02005-11-15 18:52:18 +0000214 li r11,-_LAST_ERRNO
Paul Mackerras1bd79332006-03-08 13:24:22 +1100215 andi. r0,r9,(_TIF_SYSCALL_T_OR_A|_TIF_SINGLESTEP|_TIF_USER_WORK_MASK|_TIF_PERSYSCALL_MASK)
Paul Mackerras9994a332005-10-10 22:36:14 +1000216 bne- syscall_exit_work
David Woodhouse401d1f02005-11-15 18:52:18 +0000217 cmpld r3,r11
218 ld r5,_CCR(r1)
219 bge- syscall_error
Anton Blanchardd14299d2012-04-04 18:23:27 +0000220.Lsyscall_error_cont:
Paul Mackerras9994a332005-10-10 22:36:14 +1000221 ld r7,_NIP(r1)
Anton Blanchardf89451f2010-08-11 01:40:27 +0000222BEGIN_FTR_SECTION
Paul Mackerras9994a332005-10-10 22:36:14 +1000223 stdcx. r0,0,r1 /* to clear the reservation */
Anton Blanchardf89451f2010-08-11 01:40:27 +0000224END_FTR_SECTION_IFCLR(CPU_FTR_STCX_CHECKS_ADDRESS)
Paul Mackerras9994a332005-10-10 22:36:14 +1000225 andi. r6,r8,MSR_PR
226 ld r4,_LINK(r1)
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000227
Paul Mackerrasc6622f62006-02-24 10:06:59 +1100228 beq- 1f
229 ACCOUNT_CPU_USER_EXIT(r11, r12)
Haren Myneni44e93092012-12-06 21:51:04 +0000230 HMT_MEDIUM_LOW_HAS_PPR
Paul Mackerrasc6622f62006-02-24 10:06:59 +1100231 ld r13,GPR13(r1) /* only restore r13 if returning to usermode */
Paul Mackerras9994a332005-10-10 22:36:14 +10002321: ld r2,GPR2(r1)
Paul Mackerras9994a332005-10-10 22:36:14 +1000233 ld r1,GPR1(r1)
234 mtlr r4
235 mtcr r5
236 mtspr SPRN_SRR0,r7
237 mtspr SPRN_SRR1,r8
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000238 RFI
Paul Mackerras9994a332005-10-10 22:36:14 +1000239 b . /* prevent speculative execution */
240
David Woodhouse401d1f02005-11-15 18:52:18 +0000241syscall_error:
Paul Mackerras9994a332005-10-10 22:36:14 +1000242 oris r5,r5,0x1000 /* Set SO bit in CR */
David Woodhouse401d1f02005-11-15 18:52:18 +0000243 neg r3,r3
Paul Mackerras9994a332005-10-10 22:36:14 +1000244 std r5,_CCR(r1)
Anton Blanchardd14299d2012-04-04 18:23:27 +0000245 b .Lsyscall_error_cont
David Woodhouse401d1f02005-11-15 18:52:18 +0000246
Paul Mackerras9994a332005-10-10 22:36:14 +1000247/* Traced system call support */
248syscall_dotrace:
249 bl .save_nvgprs
250 addi r3,r1,STACK_FRAME_OVERHEAD
251 bl .do_syscall_trace_enter
Roland McGrath4f72c422008-07-27 16:51:03 +1000252 /*
253 * Restore argument registers possibly just changed.
254 * We use the return value of do_syscall_trace_enter
255 * for the call number to look up in the table (r0).
256 */
257 mr r0,r3
Paul Mackerras9994a332005-10-10 22:36:14 +1000258 ld r3,GPR3(r1)
259 ld r4,GPR4(r1)
260 ld r5,GPR5(r1)
261 ld r6,GPR6(r1)
262 ld r7,GPR7(r1)
263 ld r8,GPR8(r1)
264 addi r9,r1,STACK_FRAME_OVERHEAD
Stuart Yoder9778b692012-07-05 04:41:35 +0000265 CURRENT_THREAD_INFO(r10, r1)
Paul Mackerras9994a332005-10-10 22:36:14 +1000266 ld r10,TI_FLAGS(r10)
Anton Blanchardd14299d2012-04-04 18:23:27 +0000267 b .Lsyscall_dotrace_cont
Paul Mackerras9994a332005-10-10 22:36:14 +1000268
David Woodhouse401d1f02005-11-15 18:52:18 +0000269syscall_enosys:
270 li r3,-ENOSYS
271 b syscall_exit
272
273syscall_exit_work:
Anton Blanchardac1dc362012-05-29 12:22:00 +0000274#ifdef CONFIG_PPC_BOOK3S
275 mtmsrd r10,1 /* Restore RI */
276#endif
David Woodhouse401d1f02005-11-15 18:52:18 +0000277 /* If TIF_RESTOREALL is set, don't scribble on either r3 or ccr.
278 If TIF_NOERROR is set, just save r3 as it is. */
279
280 andi. r0,r9,_TIF_RESTOREALL
Paul Mackerras1bd79332006-03-08 13:24:22 +1100281 beq+ 0f
282 REST_NVGPRS(r1)
283 b 2f
2840: cmpld r3,r11 /* r10 is -LAST_ERRNO */
David Woodhouse401d1f02005-11-15 18:52:18 +0000285 blt+ 1f
286 andi. r0,r9,_TIF_NOERROR
287 bne- 1f
288 ld r5,_CCR(r1)
289 neg r3,r3
290 oris r5,r5,0x1000 /* Set SO bit in CR */
291 std r5,_CCR(r1)
2921: std r3,GPR3(r1)
2932: andi. r0,r9,(_TIF_PERSYSCALL_MASK)
294 beq 4f
295
Paul Mackerras1bd79332006-03-08 13:24:22 +1100296 /* Clear per-syscall TIF flags if any are set. */
David Woodhouse401d1f02005-11-15 18:52:18 +0000297
298 li r11,_TIF_PERSYSCALL_MASK
299 addi r12,r12,TI_FLAGS
3003: ldarx r10,0,r12
301 andc r10,r10,r11
302 stdcx. r10,0,r12
303 bne- 3b
304 subi r12,r12,TI_FLAGS
Paul Mackerras1bd79332006-03-08 13:24:22 +1100305
3064: /* Anything else left to do? */
Haren Myneni44e93092012-12-06 21:51:04 +0000307 SET_DEFAULT_THREAD_PPR(r3, r9) /* Set thread.ppr = 3 */
Paul Mackerras1bd79332006-03-08 13:24:22 +1100308 andi. r0,r9,(_TIF_SYSCALL_T_OR_A|_TIF_SINGLESTEP)
David Woodhouse401d1f02005-11-15 18:52:18 +0000309 beq .ret_from_except_lite
310
311 /* Re-enable interrupts */
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000312#ifdef CONFIG_PPC_BOOK3E
313 wrteei 1
314#else
Benjamin Herrenschmidt1421ae02012-03-01 15:40:23 +1100315 ld r10,PACAKMSR(r13)
David Woodhouse401d1f02005-11-15 18:52:18 +0000316 ori r10,r10,MSR_EE
317 mtmsrd r10,1
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000318#endif /* CONFIG_PPC_BOOK3E */
David Woodhouse401d1f02005-11-15 18:52:18 +0000319
Paul Mackerras1bd79332006-03-08 13:24:22 +1100320 bl .save_nvgprs
Paul Mackerras9994a332005-10-10 22:36:14 +1000321 addi r3,r1,STACK_FRAME_OVERHEAD
322 bl .do_syscall_trace_leave
Paul Mackerras1bd79332006-03-08 13:24:22 +1100323 b .ret_from_except
Paul Mackerras9994a332005-10-10 22:36:14 +1000324
325/* Save non-volatile GPRs, if not already saved. */
326_GLOBAL(save_nvgprs)
327 ld r11,_TRAP(r1)
328 andi. r0,r11,1
329 beqlr-
330 SAVE_NVGPRS(r1)
331 clrrdi r0,r11,1
332 std r0,_TRAP(r1)
333 blr
334
David Woodhouse401d1f02005-11-15 18:52:18 +0000335
Paul Mackerras9994a332005-10-10 22:36:14 +1000336/*
337 * The sigsuspend and rt_sigsuspend system calls can call do_signal
338 * and thus put the process into the stopped state where we might
339 * want to examine its user state with ptrace. Therefore we need
340 * to save all the nonvolatile registers (r14 - r31) before calling
341 * the C code. Similarly, fork, vfork and clone need the full
342 * register state on the stack so that it can be copied to the child.
343 */
Paul Mackerras9994a332005-10-10 22:36:14 +1000344
345_GLOBAL(ppc_fork)
346 bl .save_nvgprs
347 bl .sys_fork
348 b syscall_exit
349
350_GLOBAL(ppc_vfork)
351 bl .save_nvgprs
352 bl .sys_vfork
353 b syscall_exit
354
355_GLOBAL(ppc_clone)
356 bl .save_nvgprs
357 bl .sys_clone
358 b syscall_exit
359
Paul Mackerras1bd79332006-03-08 13:24:22 +1100360_GLOBAL(ppc32_swapcontext)
361 bl .save_nvgprs
362 bl .compat_sys_swapcontext
363 b syscall_exit
364
365_GLOBAL(ppc64_swapcontext)
366 bl .save_nvgprs
367 bl .sys_swapcontext
368 b syscall_exit
369
Paul Mackerras9994a332005-10-10 22:36:14 +1000370_GLOBAL(ret_from_fork)
371 bl .schedule_tail
372 REST_NVGPRS(r1)
373 li r3,0
374 b syscall_exit
375
Al Viro58254e12012-09-12 18:32:42 -0400376_GLOBAL(ret_from_kernel_thread)
377 bl .schedule_tail
378 REST_NVGPRS(r1)
Li Zhong12660b12012-10-22 23:46:27 +0000379 li r3,0
380 std r3,0(r1)
Al Viro53b50f92012-10-21 16:50:34 -0400381 ld r14, 0(r14)
Al Viro58254e12012-09-12 18:32:42 -0400382 mtlr r14
383 mr r3,r15
384 blrl
385 li r3,0
Al Virobe6abfa2012-08-31 15:48:05 -0400386 b syscall_exit
387
Anton Blanchard71433282012-09-03 16:51:10 +0000388 .section ".toc","aw"
389DSCR_DEFAULT:
390 .tc dscr_default[TC],dscr_default
391
392 .section ".text"
393
Paul Mackerras9994a332005-10-10 22:36:14 +1000394/*
395 * This routine switches between two different tasks. The process
396 * state of one is saved on its kernel stack. Then the state
397 * of the other is restored from its kernel stack. The memory
398 * management hardware is updated to the second process's state.
399 * Finally, we can return to the second process, via ret_from_except.
400 * On entry, r3 points to the THREAD for the current task, r4
401 * points to the THREAD for the new task.
402 *
403 * Note: there are two ways to get to the "going out" portion
404 * of this code; either by coming in via the entry (_switch)
405 * or via "fork" which must set up an environment equivalent
406 * to the "_switch" path. If you change this you'll have to change
407 * the fork code also.
408 *
409 * The code which creates the new task context is in 'copy_thread'
Jon Mason2ef94812006-01-23 10:58:20 -0600410 * in arch/powerpc/kernel/process.c
Paul Mackerras9994a332005-10-10 22:36:14 +1000411 */
412 .align 7
413_GLOBAL(_switch)
414 mflr r0
415 std r0,16(r1)
416 stdu r1,-SWITCH_FRAME_SIZE(r1)
417 /* r3-r13 are caller saved -- Cort */
418 SAVE_8GPRS(14, r1)
419 SAVE_10GPRS(22, r1)
420 mflr r20 /* Return to switch caller */
421 mfmsr r22
422 li r0, MSR_FP
Michael Neulingce48b212008-06-25 14:07:18 +1000423#ifdef CONFIG_VSX
424BEGIN_FTR_SECTION
425 oris r0,r0,MSR_VSX@h /* Disable VSX */
426END_FTR_SECTION_IFSET(CPU_FTR_VSX)
427#endif /* CONFIG_VSX */
Paul Mackerras9994a332005-10-10 22:36:14 +1000428#ifdef CONFIG_ALTIVEC
429BEGIN_FTR_SECTION
430 oris r0,r0,MSR_VEC@h /* Disable altivec */
431 mfspr r24,SPRN_VRSAVE /* save vrsave register value */
432 std r24,THREAD_VRSAVE(r3)
433END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
434#endif /* CONFIG_ALTIVEC */
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +0000435#ifdef CONFIG_PPC64
436BEGIN_FTR_SECTION
437 mfspr r25,SPRN_DSCR
438 std r25,THREAD_DSCR(r3)
439END_FTR_SECTION_IFSET(CPU_FTR_DSCR)
440#endif
Paul Mackerras9994a332005-10-10 22:36:14 +1000441 and. r0,r0,r22
442 beq+ 1f
443 andc r22,r22,r0
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000444 MTMSRD(r22)
Paul Mackerras9994a332005-10-10 22:36:14 +1000445 isync
4461: std r20,_NIP(r1)
447 mfcr r23
448 std r23,_CCR(r1)
449 std r1,KSP(r3) /* Set old stack pointer */
450
451#ifdef CONFIG_SMP
452 /* We need a sync somewhere here to make sure that if the
453 * previous task gets rescheduled on another CPU, it sees all
454 * stores it has performed on this one.
455 */
456 sync
457#endif /* CONFIG_SMP */
458
Anton Blanchardf89451f2010-08-11 01:40:27 +0000459 /*
460 * If we optimise away the clear of the reservation in system
461 * calls because we know the CPU tracks the address of the
462 * reservation, then we need to clear it here to cover the
463 * case that the kernel context switch path has no larx
464 * instructions.
465 */
466BEGIN_FTR_SECTION
467 ldarx r6,0,r1
468END_FTR_SECTION_IFSET(CPU_FTR_STCX_CHECKS_ADDRESS)
469
Paul Mackerras9994a332005-10-10 22:36:14 +1000470 addi r6,r4,-THREAD /* Convert THREAD to 'current' */
471 std r6,PACACURRENT(r13) /* Set new 'current' */
472
473 ld r8,KSP(r4) /* new stack pointer */
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000474#ifdef CONFIG_PPC_BOOK3S
Paul Mackerras9994a332005-10-10 22:36:14 +1000475BEGIN_FTR_SECTION
Michael Ellermanc2303282008-06-24 11:33:05 +1000476 BEGIN_FTR_SECTION_NESTED(95)
Paul Mackerras9994a332005-10-10 22:36:14 +1000477 clrrdi r6,r8,28 /* get its ESID */
478 clrrdi r9,r1,28 /* get current sp ESID */
Michael Ellermanc2303282008-06-24 11:33:05 +1000479 FTR_SECTION_ELSE_NESTED(95)
Paul Mackerras1189be62007-10-11 20:37:10 +1000480 clrrdi r6,r8,40 /* get its 1T ESID */
481 clrrdi r9,r1,40 /* get current sp 1T ESID */
Matt Evans44ae3ab2011-04-06 19:48:50 +0000482 ALT_MMU_FTR_SECTION_END_NESTED_IFCLR(MMU_FTR_1T_SEGMENT, 95)
Michael Ellermanc2303282008-06-24 11:33:05 +1000483FTR_SECTION_ELSE
484 b 2f
Matt Evans44ae3ab2011-04-06 19:48:50 +0000485ALT_MMU_FTR_SECTION_END_IFSET(MMU_FTR_SLB)
Paul Mackerras9994a332005-10-10 22:36:14 +1000486 clrldi. r0,r6,2 /* is new ESID c00000000? */
487 cmpd cr1,r6,r9 /* or is new ESID the same as current ESID? */
488 cror eq,4*cr1+eq,eq
489 beq 2f /* if yes, don't slbie it */
490
491 /* Bolt in the new stack SLB entry */
492 ld r7,KSP_VSID(r4) /* Get new stack's VSID */
493 oris r0,r6,(SLB_ESID_V)@h
494 ori r0,r0,(SLB_NUM_BOLTED-1)@l
Paul Mackerras1189be62007-10-11 20:37:10 +1000495BEGIN_FTR_SECTION
496 li r9,MMU_SEGSIZE_1T /* insert B field */
497 oris r6,r6,(MMU_SEGSIZE_1T << SLBIE_SSIZE_SHIFT)@h
498 rldimi r7,r9,SLB_VSID_SSIZE_SHIFT,0
Matt Evans44ae3ab2011-04-06 19:48:50 +0000499END_MMU_FTR_SECTION_IFSET(MMU_FTR_1T_SEGMENT)
Michael Neuling2f6093c2006-08-07 16:19:19 +1000500
Michael Neuling00efee72007-08-24 16:58:37 +1000501 /* Update the last bolted SLB. No write barriers are needed
502 * here, provided we only update the current CPU's SLB shadow
503 * buffer.
504 */
Michael Neuling2f6093c2006-08-07 16:19:19 +1000505 ld r9,PACA_SLBSHADOWPTR(r13)
Michael Neuling11a27ad2006-08-09 17:00:30 +1000506 li r12,0
507 std r12,SLBSHADOW_STACKESID(r9) /* Clear ESID */
508 std r7,SLBSHADOW_STACKVSID(r9) /* Save VSID */
509 std r0,SLBSHADOW_STACKESID(r9) /* Save ESID */
Michael Neuling2f6093c2006-08-07 16:19:19 +1000510
Matt Evans44ae3ab2011-04-06 19:48:50 +0000511 /* No need to check for MMU_FTR_NO_SLBIE_B here, since when
Olof Johanssonf66bce52007-10-16 00:58:59 +1000512 * we have 1TB segments, the only CPUs known to have the errata
513 * only support less than 1TB of system memory and we'll never
514 * actually hit this code path.
515 */
516
Paul Mackerras9994a332005-10-10 22:36:14 +1000517 slbie r6
518 slbie r6 /* Workaround POWER5 < DD2.1 issue */
519 slbmte r7,r0
520 isync
Paul Mackerras9994a332005-10-10 22:36:14 +10005212:
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000522#endif /* !CONFIG_PPC_BOOK3S */
523
Stuart Yoder9778b692012-07-05 04:41:35 +0000524 CURRENT_THREAD_INFO(r7, r8) /* base of new stack */
Paul Mackerras9994a332005-10-10 22:36:14 +1000525 /* Note: this uses SWITCH_FRAME_SIZE rather than INT_FRAME_SIZE
526 because we don't need to leave the 288-byte ABI gap at the
527 top of the kernel stack. */
528 addi r7,r7,THREAD_SIZE-SWITCH_FRAME_SIZE
529
530 mr r1,r8 /* start using new stack pointer */
531 std r7,PACAKSAVE(r13)
532
Paul Mackerras9994a332005-10-10 22:36:14 +1000533#ifdef CONFIG_ALTIVEC
534BEGIN_FTR_SECTION
535 ld r0,THREAD_VRSAVE(r4)
536 mtspr SPRN_VRSAVE,r0 /* if G4, restore VRSAVE reg */
537END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
538#endif /* CONFIG_ALTIVEC */
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +0000539#ifdef CONFIG_PPC64
540BEGIN_FTR_SECTION
Anton Blanchard71433282012-09-03 16:51:10 +0000541 lwz r6,THREAD_DSCR_INHERIT(r4)
542 ld r7,DSCR_DEFAULT@toc(2)
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +0000543 ld r0,THREAD_DSCR(r4)
Anton Blanchard71433282012-09-03 16:51:10 +0000544 cmpwi r6,0
545 bne 1f
546 ld r0,0(r7)
5471: cmpd r0,r25
548 beq 2f
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +0000549 mtspr SPRN_DSCR,r0
Anton Blanchard71433282012-09-03 16:51:10 +00005502:
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +0000551END_FTR_SECTION_IFSET(CPU_FTR_DSCR)
552#endif
Paul Mackerras9994a332005-10-10 22:36:14 +1000553
Anton Blanchard71433282012-09-03 16:51:10 +0000554 ld r6,_CCR(r1)
555 mtcrf 0xFF,r6
556
Paul Mackerras9994a332005-10-10 22:36:14 +1000557 /* r3-r13 are destroyed -- Cort */
558 REST_8GPRS(14, r1)
559 REST_10GPRS(22, r1)
560
561 /* convert old thread to its task_struct for return value */
562 addi r3,r3,-THREAD
563 ld r7,_NIP(r1) /* Return to _switch caller in new task */
564 mtlr r7
565 addi r1,r1,SWITCH_FRAME_SIZE
566 blr
567
568 .align 7
569_GLOBAL(ret_from_except)
570 ld r11,_TRAP(r1)
571 andi. r0,r11,1
572 bne .ret_from_except_lite
573 REST_NVGPRS(r1)
574
575_GLOBAL(ret_from_except_lite)
576 /*
577 * Disable interrupts so that current_thread_info()->flags
578 * can't change between when we test it and when we return
579 * from the interrupt.
580 */
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000581#ifdef CONFIG_PPC_BOOK3E
582 wrteei 0
583#else
Benjamin Herrenschmidtd9ada912012-03-02 11:33:52 +1100584 ld r10,PACAKMSR(r13) /* Get kernel MSR without EE */
585 mtmsrd r10,1 /* Update machine state */
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000586#endif /* CONFIG_PPC_BOOK3E */
Paul Mackerras9994a332005-10-10 22:36:14 +1000587
Stuart Yoder9778b692012-07-05 04:41:35 +0000588 CURRENT_THREAD_INFO(r9, r1)
Paul Mackerras9994a332005-10-10 22:36:14 +1000589 ld r3,_MSR(r1)
590 ld r4,TI_FLAGS(r9)
Paul Mackerras9994a332005-10-10 22:36:14 +1000591 andi. r3,r3,MSR_PR
Tiejun Chenc58ce2b2012-06-06 20:56:43 +0000592 beq resume_kernel
Paul Mackerras9994a332005-10-10 22:36:14 +1000593
594 /* Check current_thread_info()->flags */
Tiejun Chenc58ce2b2012-06-06 20:56:43 +0000595 andi. r0,r4,_TIF_USER_WORK_MASK
596 beq restore
597
598 andi. r0,r4,_TIF_NEED_RESCHED
599 beq 1f
600 bl .restore_interrupts
601 bl .schedule
602 b .ret_from_except_lite
603
6041: bl .save_nvgprs
605 bl .restore_interrupts
606 addi r3,r1,STACK_FRAME_OVERHEAD
607 bl .do_notify_resume
608 b .ret_from_except
609
610resume_kernel:
Tiejun Chena9c4e542012-09-16 23:54:30 +0000611 /* check current_thread_info, _TIF_EMULATE_STACK_STORE */
612 CURRENT_THREAD_INFO(r9, r1)
613 ld r8,TI_FLAGS(r9)
614 andis. r8,r8,_TIF_EMULATE_STACK_STORE@h
615 beq+ 1f
616
617 addi r8,r1,INT_FRAME_SIZE /* Get the kprobed function entry */
618
619 lwz r3,GPR1(r1)
620 subi r3,r3,INT_FRAME_SIZE /* dst: Allocate a trampoline exception frame */
621 mr r4,r1 /* src: current exception frame */
622 mr r1,r3 /* Reroute the trampoline frame to r1 */
623
624 /* Copy from the original to the trampoline. */
625 li r5,INT_FRAME_SIZE/8 /* size: INT_FRAME_SIZE */
626 li r6,0 /* start offset: 0 */
627 mtctr r5
6282: ldx r0,r6,r4
629 stdx r0,r6,r3
630 addi r6,r6,8
631 bdnz 2b
632
633 /* Do real store operation to complete stwu */
634 lwz r5,GPR1(r1)
635 std r8,0(r5)
636
637 /* Clear _TIF_EMULATE_STACK_STORE flag */
638 lis r11,_TIF_EMULATE_STACK_STORE@h
639 addi r5,r9,TI_FLAGS
640 ldarx r4,0,r5
641 andc r4,r4,r11
642 stdcx. r4,0,r5
643 bne- 0b
6441:
645
Tiejun Chenc58ce2b2012-06-06 20:56:43 +0000646#ifdef CONFIG_PREEMPT
647 /* Check if we need to preempt */
648 andi. r0,r4,_TIF_NEED_RESCHED
649 beq+ restore
650 /* Check that preempt_count() == 0 and interrupts are enabled */
651 lwz r8,TI_PREEMPT(r9)
652 cmpwi cr1,r8,0
653 ld r0,SOFTE(r1)
654 cmpdi r0,0
655 crandc eq,cr1*4+eq,eq
656 bne restore
657
658 /*
659 * Here we are preempting the current task. We want to make
660 * sure we are soft-disabled first
661 */
662 SOFT_DISABLE_INTS(r3,r4)
6631: bl .preempt_schedule_irq
664
665 /* Re-test flags and eventually loop */
Stuart Yoder9778b692012-07-05 04:41:35 +0000666 CURRENT_THREAD_INFO(r9, r1)
Paul Mackerras9994a332005-10-10 22:36:14 +1000667 ld r4,TI_FLAGS(r9)
Tiejun Chenc58ce2b2012-06-06 20:56:43 +0000668 andi. r0,r4,_TIF_NEED_RESCHED
669 bne 1b
670#endif /* CONFIG_PREEMPT */
Paul Mackerras9994a332005-10-10 22:36:14 +1000671
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100672 .globl fast_exc_return_irq
673fast_exc_return_irq:
Paul Mackerras9994a332005-10-10 22:36:14 +1000674restore:
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100675 /*
Benjamin Herrenschmidt7c0482e2012-05-10 16:12:38 +0000676 * This is the main kernel exit path. First we check if we
677 * are about to re-enable interrupts
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100678 */
Michael Ellerman01f38802008-07-16 14:21:34 +1000679 ld r5,SOFTE(r1)
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100680 lbz r6,PACASOFTIRQEN(r13)
Benjamin Herrenschmidt7c0482e2012-05-10 16:12:38 +0000681 cmpwi cr0,r5,0
682 beq restore_irq_off
Paul Mackerras9994a332005-10-10 22:36:14 +1000683
Benjamin Herrenschmidt7c0482e2012-05-10 16:12:38 +0000684 /* We are enabling, were we already enabled ? Yes, just return */
685 cmpwi cr0,r6,1
686 beq cr0,do_restore
Paul Mackerrasb0a779d2006-10-18 10:11:22 +1000687
Benjamin Herrenschmidt7c0482e2012-05-10 16:12:38 +0000688 /*
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100689 * We are about to soft-enable interrupts (we are hard disabled
690 * at this point). We check if there's anything that needs to
691 * be replayed first.
692 */
693 lbz r0,PACAIRQHAPPENED(r13)
694 cmpwi cr0,r0,0
695 bne- restore_check_irq_replay
696
697 /*
698 * Get here when nothing happened while soft-disabled, just
699 * soft-enable and move-on. We will hard-enable as a side
700 * effect of rfi
701 */
702restore_no_replay:
703 TRACE_ENABLE_INTS
704 li r0,1
705 stb r0,PACASOFTIRQEN(r13);
706
707 /*
708 * Final return path. BookE is handled in a different file
709 */
Benjamin Herrenschmidt7c0482e2012-05-10 16:12:38 +0000710do_restore:
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000711#ifdef CONFIG_PPC_BOOK3E
712 b .exception_return_book3e
713#else
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100714 /*
715 * Clear the reservation. If we know the CPU tracks the address of
716 * the reservation then we can potentially save some cycles and use
717 * a larx. On POWER6 and POWER7 this is significantly faster.
718 */
719BEGIN_FTR_SECTION
720 stdcx. r0,0,r1 /* to clear the reservation */
721FTR_SECTION_ELSE
722 ldarx r4,0,r1
723ALT_FTR_SECTION_END_IFCLR(CPU_FTR_STCX_CHECKS_ADDRESS)
724
725 /*
726 * Some code path such as load_up_fpu or altivec return directly
727 * here. They run entirely hard disabled and do not alter the
728 * interrupt state. They also don't use lwarx/stwcx. and thus
729 * are known not to leave dangling reservations.
730 */
731 .globl fast_exception_return
732fast_exception_return:
733 ld r3,_MSR(r1)
Paul Mackerrase56a6e22007-02-07 13:13:26 +1100734 ld r4,_CTR(r1)
735 ld r0,_LINK(r1)
736 mtctr r4
737 mtlr r0
738 ld r4,_XER(r1)
739 mtspr SPRN_XER,r4
740
741 REST_8GPRS(5, r1)
742
743 andi. r0,r3,MSR_RI
744 beq- unrecov_restore
745
Anton Blanchardf89451f2010-08-11 01:40:27 +0000746 /*
Paul Mackerrase56a6e22007-02-07 13:13:26 +1100747 * Clear RI before restoring r13. If we are returning to
748 * userspace and we take an exception after restoring r13,
749 * we end up corrupting the userspace r13 value.
750 */
Benjamin Herrenschmidtd9ada912012-03-02 11:33:52 +1100751 ld r4,PACAKMSR(r13) /* Get kernel MSR without EE */
752 andc r4,r4,r0 /* r0 contains MSR_RI here */
Paul Mackerrase56a6e22007-02-07 13:13:26 +1100753 mtmsrd r4,1
Paul Mackerras9994a332005-10-10 22:36:14 +1000754
755 /*
756 * r13 is our per cpu area, only restore it if we are returning to
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100757 * userspace the value stored in the stack frame may belong to
758 * another CPU.
Paul Mackerras9994a332005-10-10 22:36:14 +1000759 */
Paul Mackerrase56a6e22007-02-07 13:13:26 +1100760 andi. r0,r3,MSR_PR
Paul Mackerras9994a332005-10-10 22:36:14 +1000761 beq 1f
Paul Mackerrase56a6e22007-02-07 13:13:26 +1100762 ACCOUNT_CPU_USER_EXIT(r2, r4)
Haren Myneni44e93092012-12-06 21:51:04 +0000763 RESTORE_PPR(r2, r4)
Paul Mackerras9994a332005-10-10 22:36:14 +1000764 REST_GPR(13, r1)
7651:
Paul Mackerrase56a6e22007-02-07 13:13:26 +1100766 mtspr SPRN_SRR1,r3
Paul Mackerras9994a332005-10-10 22:36:14 +1000767
768 ld r2,_CCR(r1)
769 mtcrf 0xFF,r2
770 ld r2,_NIP(r1)
771 mtspr SPRN_SRR0,r2
772
773 ld r0,GPR0(r1)
774 ld r2,GPR2(r1)
775 ld r3,GPR3(r1)
776 ld r4,GPR4(r1)
777 ld r1,GPR1(r1)
778
779 rfid
780 b . /* prevent speculative execution */
781
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000782#endif /* CONFIG_PPC_BOOK3E */
783
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100784 /*
Benjamin Herrenschmidt7c0482e2012-05-10 16:12:38 +0000785 * We are returning to a context with interrupts soft disabled.
786 *
787 * However, we may also about to hard enable, so we need to
788 * make sure that in this case, we also clear PACA_IRQ_HARD_DIS
789 * or that bit can get out of sync and bad things will happen
790 */
791restore_irq_off:
792 ld r3,_MSR(r1)
793 lbz r7,PACAIRQHAPPENED(r13)
794 andi. r0,r3,MSR_EE
795 beq 1f
796 rlwinm r7,r7,0,~PACA_IRQ_HARD_DIS
797 stb r7,PACAIRQHAPPENED(r13)
7981: li r0,0
799 stb r0,PACASOFTIRQEN(r13);
800 TRACE_DISABLE_INTS
801 b do_restore
802
803 /*
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100804 * Something did happen, check if a re-emit is needed
805 * (this also clears paca->irq_happened)
806 */
807restore_check_irq_replay:
808 /* XXX: We could implement a fast path here where we check
809 * for irq_happened being just 0x01, in which case we can
810 * clear it and return. That means that we would potentially
811 * miss a decrementer having wrapped all the way around.
812 *
813 * Still, this might be useful for things like hash_page
814 */
815 bl .__check_irq_replay
816 cmpwi cr0,r3,0
817 beq restore_no_replay
818
819 /*
820 * We need to re-emit an interrupt. We do so by re-using our
821 * existing exception frame. We first change the trap value,
822 * but we need to ensure we preserve the low nibble of it
823 */
824 ld r4,_TRAP(r1)
825 clrldi r4,r4,60
826 or r4,r4,r3
827 std r4,_TRAP(r1)
828
829 /*
830 * Then find the right handler and call it. Interrupts are
831 * still soft-disabled and we keep them that way.
832 */
833 cmpwi cr0,r3,0x500
834 bne 1f
835 addi r3,r1,STACK_FRAME_OVERHEAD;
836 bl .do_IRQ
837 b .ret_from_except
8381: cmpwi cr0,r3,0x900
839 bne 1f
840 addi r3,r1,STACK_FRAME_OVERHEAD;
841 bl .timer_interrupt
842 b .ret_from_except
Ian Munsiefe9e1d52012-11-14 18:49:48 +0000843#ifdef CONFIG_PPC_DOORBELL
8441:
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100845#ifdef CONFIG_PPC_BOOK3E
Ian Munsiefe9e1d52012-11-14 18:49:48 +0000846 cmpwi cr0,r3,0x280
847#else
848 BEGIN_FTR_SECTION
849 cmpwi cr0,r3,0xe80
850 FTR_SECTION_ELSE
851 cmpwi cr0,r3,0xa00
852 ALT_FTR_SECTION_END_IFSET(CPU_FTR_HVMODE)
853#endif /* CONFIG_PPC_BOOK3E */
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100854 bne 1f
855 addi r3,r1,STACK_FRAME_OVERHEAD;
856 bl .doorbell_exception
857 b .ret_from_except
Ian Munsiefe9e1d52012-11-14 18:49:48 +0000858#endif /* CONFIG_PPC_DOORBELL */
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +11008591: b .ret_from_except /* What else to do here ? */
860
Paul Mackerras9994a332005-10-10 22:36:14 +1000861unrecov_restore:
862 addi r3,r1,STACK_FRAME_OVERHEAD
863 bl .unrecoverable_exception
864 b unrecov_restore
865
866#ifdef CONFIG_PPC_RTAS
867/*
868 * On CHRP, the Run-Time Abstraction Services (RTAS) have to be
869 * called with the MMU off.
870 *
871 * In addition, we need to be in 32b mode, at least for now.
872 *
873 * Note: r3 is an input parameter to rtas, so don't trash it...
874 */
875_GLOBAL(enter_rtas)
876 mflr r0
877 std r0,16(r1)
878 stdu r1,-RTAS_FRAME_SIZE(r1) /* Save SP and create stack space. */
879
880 /* Because RTAS is running in 32b mode, it clobbers the high order half
881 * of all registers that it saves. We therefore save those registers
882 * RTAS might touch to the stack. (r0, r3-r13 are caller saved)
883 */
884 SAVE_GPR(2, r1) /* Save the TOC */
885 SAVE_GPR(13, r1) /* Save paca */
886 SAVE_8GPRS(14, r1) /* Save the non-volatiles */
887 SAVE_10GPRS(22, r1) /* ditto */
888
889 mfcr r4
890 std r4,_CCR(r1)
891 mfctr r5
892 std r5,_CTR(r1)
893 mfspr r6,SPRN_XER
894 std r6,_XER(r1)
895 mfdar r7
896 std r7,_DAR(r1)
897 mfdsisr r8
898 std r8,_DSISR(r1)
Paul Mackerras9994a332005-10-10 22:36:14 +1000899
Mike Kravetz9fe901d2006-03-27 15:20:00 -0800900 /* Temporary workaround to clear CR until RTAS can be modified to
901 * ignore all bits.
902 */
903 li r0,0
904 mtcr r0
905
David Woodhouse007d88d2007-01-01 18:45:34 +0000906#ifdef CONFIG_BUG
Paul Mackerras9994a332005-10-10 22:36:14 +1000907 /* There is no way it is acceptable to get here with interrupts enabled,
908 * check it with the asm equivalent of WARN_ON
909 */
Paul Mackerrasd04c56f2006-10-04 16:47:49 +1000910 lbz r0,PACASOFTIRQEN(r13)
Paul Mackerras9994a332005-10-10 22:36:14 +10009111: tdnei r0,0
David Woodhouse007d88d2007-01-01 18:45:34 +0000912 EMIT_BUG_ENTRY 1b,__FILE__,__LINE__,BUGFLAG_WARNING
913#endif
914
Paul Mackerrasd04c56f2006-10-04 16:47:49 +1000915 /* Hard-disable interrupts */
916 mfmsr r6
917 rldicl r7,r6,48,1
918 rotldi r7,r7,16
919 mtmsrd r7,1
920
Paul Mackerras9994a332005-10-10 22:36:14 +1000921 /* Unfortunately, the stack pointer and the MSR are also clobbered,
922 * so they are saved in the PACA which allows us to restore
923 * our original state after RTAS returns.
924 */
925 std r1,PACAR1(r13)
926 std r6,PACASAVEDMSR(r13)
927
928 /* Setup our real return addr */
David Gibsone58c3492006-01-13 14:56:25 +1100929 LOAD_REG_ADDR(r4,.rtas_return_loc)
930 clrldi r4,r4,2 /* convert to realmode address */
Paul Mackerras9994a332005-10-10 22:36:14 +1000931 mtlr r4
932
933 li r0,0
934 ori r0,r0,MSR_EE|MSR_SE|MSR_BE|MSR_RI
935 andc r0,r6,r0
936
937 li r9,1
938 rldicr r9,r9,MSR_SF_LG,(63-MSR_SF_LG)
Anton Blanchard44c9f3c2010-02-07 19:37:29 +0000939 ori r9,r9,MSR_IR|MSR_DR|MSR_FE0|MSR_FE1|MSR_FP|MSR_RI
Paul Mackerras9994a332005-10-10 22:36:14 +1000940 andc r6,r0,r9
Paul Mackerras9994a332005-10-10 22:36:14 +1000941 sync /* disable interrupts so SRR0/1 */
942 mtmsrd r0 /* don't get trashed */
943
David Gibsone58c3492006-01-13 14:56:25 +1100944 LOAD_REG_ADDR(r4, rtas)
Paul Mackerras9994a332005-10-10 22:36:14 +1000945 ld r5,RTASENTRY(r4) /* get the rtas->entry value */
946 ld r4,RTASBASE(r4) /* get the rtas->base value */
947
948 mtspr SPRN_SRR0,r5
949 mtspr SPRN_SRR1,r6
950 rfid
951 b . /* prevent speculative execution */
952
953_STATIC(rtas_return_loc)
954 /* relocation is off at this point */
Benjamin Herrenschmidt2dd60d72011-01-20 17:50:21 +1100955 GET_PACA(r4)
David Gibsone58c3492006-01-13 14:56:25 +1100956 clrldi r4,r4,2 /* convert to realmode address */
Paul Mackerras9994a332005-10-10 22:36:14 +1000957
Paul Mackerrase31aa452008-08-30 11:41:12 +1000958 bcl 20,31,$+4
9590: mflr r3
960 ld r3,(1f-0b)(r3) /* get &.rtas_restore_regs */
961
Paul Mackerras9994a332005-10-10 22:36:14 +1000962 mfmsr r6
963 li r0,MSR_RI
964 andc r6,r6,r0
965 sync
966 mtmsrd r6
967
968 ld r1,PACAR1(r4) /* Restore our SP */
Paul Mackerras9994a332005-10-10 22:36:14 +1000969 ld r4,PACASAVEDMSR(r4) /* Restore our MSR */
970
971 mtspr SPRN_SRR0,r3
972 mtspr SPRN_SRR1,r4
973 rfid
974 b . /* prevent speculative execution */
975
Paul Mackerrase31aa452008-08-30 11:41:12 +1000976 .align 3
9771: .llong .rtas_restore_regs
978
Paul Mackerras9994a332005-10-10 22:36:14 +1000979_STATIC(rtas_restore_regs)
980 /* relocation is on at this point */
981 REST_GPR(2, r1) /* Restore the TOC */
982 REST_GPR(13, r1) /* Restore paca */
983 REST_8GPRS(14, r1) /* Restore the non-volatiles */
984 REST_10GPRS(22, r1) /* ditto */
985
Benjamin Herrenschmidt2dd60d72011-01-20 17:50:21 +1100986 GET_PACA(r13)
Paul Mackerras9994a332005-10-10 22:36:14 +1000987
988 ld r4,_CCR(r1)
989 mtcr r4
990 ld r5,_CTR(r1)
991 mtctr r5
992 ld r6,_XER(r1)
993 mtspr SPRN_XER,r6
994 ld r7,_DAR(r1)
995 mtdar r7
996 ld r8,_DSISR(r1)
997 mtdsisr r8
Paul Mackerras9994a332005-10-10 22:36:14 +1000998
999 addi r1,r1,RTAS_FRAME_SIZE /* Unstack our frame */
1000 ld r0,16(r1) /* get return address */
1001
1002 mtlr r0
1003 blr /* return to caller */
1004
1005#endif /* CONFIG_PPC_RTAS */
1006
Paul Mackerras9994a332005-10-10 22:36:14 +10001007_GLOBAL(enter_prom)
1008 mflr r0
1009 std r0,16(r1)
1010 stdu r1,-PROM_FRAME_SIZE(r1) /* Save SP and create stack space */
1011
1012 /* Because PROM is running in 32b mode, it clobbers the high order half
1013 * of all registers that it saves. We therefore save those registers
1014 * PROM might touch to the stack. (r0, r3-r13 are caller saved)
1015 */
Benjamin Herrenschmidt6c171992009-07-23 23:15:07 +00001016 SAVE_GPR(2, r1)
Paul Mackerras9994a332005-10-10 22:36:14 +10001017 SAVE_GPR(13, r1)
1018 SAVE_8GPRS(14, r1)
1019 SAVE_10GPRS(22, r1)
Benjamin Herrenschmidt6c171992009-07-23 23:15:07 +00001020 mfcr r10
Paul Mackerras9994a332005-10-10 22:36:14 +10001021 mfmsr r11
Benjamin Herrenschmidt6c171992009-07-23 23:15:07 +00001022 std r10,_CCR(r1)
Paul Mackerras9994a332005-10-10 22:36:14 +10001023 std r11,_MSR(r1)
1024
1025 /* Get the PROM entrypoint */
Benjamin Herrenschmidt6c171992009-07-23 23:15:07 +00001026 mtlr r4
Paul Mackerras9994a332005-10-10 22:36:14 +10001027
1028 /* Switch MSR to 32 bits mode
1029 */
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +00001030#ifdef CONFIG_PPC_BOOK3E
1031 rlwinm r11,r11,0,1,31
1032 mtmsr r11
1033#else /* CONFIG_PPC_BOOK3E */
Paul Mackerras9994a332005-10-10 22:36:14 +10001034 mfmsr r11
1035 li r12,1
1036 rldicr r12,r12,MSR_SF_LG,(63-MSR_SF_LG)
1037 andc r11,r11,r12
1038 li r12,1
1039 rldicr r12,r12,MSR_ISF_LG,(63-MSR_ISF_LG)
1040 andc r11,r11,r12
1041 mtmsrd r11
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +00001042#endif /* CONFIG_PPC_BOOK3E */
Paul Mackerras9994a332005-10-10 22:36:14 +10001043 isync
1044
Benjamin Herrenschmidt6c171992009-07-23 23:15:07 +00001045 /* Enter PROM here... */
Paul Mackerras9994a332005-10-10 22:36:14 +10001046 blrl
1047
1048 /* Just make sure that r1 top 32 bits didn't get
1049 * corrupt by OF
1050 */
1051 rldicl r1,r1,0,32
1052
1053 /* Restore the MSR (back to 64 bits) */
1054 ld r0,_MSR(r1)
Benjamin Herrenschmidt6c171992009-07-23 23:15:07 +00001055 MTMSRD(r0)
Paul Mackerras9994a332005-10-10 22:36:14 +10001056 isync
1057
1058 /* Restore other registers */
1059 REST_GPR(2, r1)
1060 REST_GPR(13, r1)
1061 REST_8GPRS(14, r1)
1062 REST_10GPRS(22, r1)
1063 ld r4,_CCR(r1)
1064 mtcr r4
Paul Mackerras9994a332005-10-10 22:36:14 +10001065
1066 addi r1,r1,PROM_FRAME_SIZE
1067 ld r0,16(r1)
1068 mtlr r0
1069 blr
Steven Rostedt4e491d12008-05-14 23:49:44 -04001070
Steven Rostedt606576c2008-10-06 19:06:12 -04001071#ifdef CONFIG_FUNCTION_TRACER
Steven Rostedt4e491d12008-05-14 23:49:44 -04001072#ifdef CONFIG_DYNAMIC_FTRACE
1073_GLOBAL(mcount)
1074_GLOBAL(_mcount)
Steven Rostedt4e491d12008-05-14 23:49:44 -04001075 blr
1076
1077_GLOBAL(ftrace_caller)
1078 /* Taken from output of objdump from lib64/glibc */
1079 mflr r3
1080 ld r11, 0(r1)
1081 stdu r1, -112(r1)
1082 std r3, 128(r1)
1083 ld r4, 16(r11)
Abhishek Sagar395a59d2008-06-21 23:47:27 +05301084 subi r3, r3, MCOUNT_INSN_SIZE
Steven Rostedt4e491d12008-05-14 23:49:44 -04001085.globl ftrace_call
1086ftrace_call:
1087 bl ftrace_stub
1088 nop
Steven Rostedt46542882009-02-10 22:19:54 -08001089#ifdef CONFIG_FUNCTION_GRAPH_TRACER
1090.globl ftrace_graph_call
1091ftrace_graph_call:
1092 b ftrace_graph_stub
1093_GLOBAL(ftrace_graph_stub)
1094#endif
Steven Rostedt4e491d12008-05-14 23:49:44 -04001095 ld r0, 128(r1)
1096 mtlr r0
1097 addi r1, r1, 112
1098_GLOBAL(ftrace_stub)
1099 blr
1100#else
1101_GLOBAL(mcount)
1102 blr
1103
1104_GLOBAL(_mcount)
1105 /* Taken from output of objdump from lib64/glibc */
1106 mflr r3
1107 ld r11, 0(r1)
1108 stdu r1, -112(r1)
1109 std r3, 128(r1)
1110 ld r4, 16(r11)
1111
Abhishek Sagar395a59d2008-06-21 23:47:27 +05301112 subi r3, r3, MCOUNT_INSN_SIZE
Steven Rostedt4e491d12008-05-14 23:49:44 -04001113 LOAD_REG_ADDR(r5,ftrace_trace_function)
1114 ld r5,0(r5)
1115 ld r5,0(r5)
1116 mtctr r5
1117 bctrl
Steven Rostedt4e491d12008-05-14 23:49:44 -04001118 nop
Steven Rostedt6794c782009-02-09 21:10:27 -08001119
1120
1121#ifdef CONFIG_FUNCTION_GRAPH_TRACER
1122 b ftrace_graph_caller
1123#endif
Steven Rostedt4e491d12008-05-14 23:49:44 -04001124 ld r0, 128(r1)
1125 mtlr r0
1126 addi r1, r1, 112
1127_GLOBAL(ftrace_stub)
1128 blr
1129
Steven Rostedt6794c782009-02-09 21:10:27 -08001130#endif /* CONFIG_DYNAMIC_FTRACE */
1131
1132#ifdef CONFIG_FUNCTION_GRAPH_TRACER
Steven Rostedt46542882009-02-10 22:19:54 -08001133_GLOBAL(ftrace_graph_caller)
Steven Rostedt6794c782009-02-09 21:10:27 -08001134 /* load r4 with local address */
1135 ld r4, 128(r1)
1136 subi r4, r4, MCOUNT_INSN_SIZE
1137
1138 /* get the parent address */
1139 ld r11, 112(r1)
1140 addi r3, r11, 16
1141
1142 bl .prepare_ftrace_return
1143 nop
1144
1145 ld r0, 128(r1)
1146 mtlr r0
1147 addi r1, r1, 112
1148 blr
1149
1150_GLOBAL(return_to_handler)
1151 /* need to save return values */
Steven Rostedtbb725342009-02-11 12:45:49 -08001152 std r4, -24(r1)
1153 std r3, -16(r1)
1154 std r31, -8(r1)
1155 mr r31, r1
1156 stdu r1, -112(r1)
1157
1158 bl .ftrace_return_to_handler
1159 nop
1160
1161 /* return value has real return address */
1162 mtlr r3
1163
1164 ld r1, 0(r1)
1165 ld r4, -24(r1)
1166 ld r3, -16(r1)
1167 ld r31, -8(r1)
1168
1169 /* Jump back to real return address */
1170 blr
1171
1172_GLOBAL(mod_return_to_handler)
1173 /* need to save return values */
Steven Rostedt6794c782009-02-09 21:10:27 -08001174 std r4, -32(r1)
1175 std r3, -24(r1)
1176 /* save TOC */
1177 std r2, -16(r1)
1178 std r31, -8(r1)
1179 mr r31, r1
1180 stdu r1, -112(r1)
1181
Steven Rostedtbb725342009-02-11 12:45:49 -08001182 /*
1183 * We are in a module using the module's TOC.
1184 * Switch to our TOC to run inside the core kernel.
1185 */
Steven Rostedtbe10ab12009-09-15 08:30:14 -07001186 ld r2, PACATOC(r13)
Steven Rostedt6794c782009-02-09 21:10:27 -08001187
1188 bl .ftrace_return_to_handler
1189 nop
1190
1191 /* return value has real return address */
1192 mtlr r3
1193
1194 ld r1, 0(r1)
1195 ld r4, -32(r1)
1196 ld r3, -24(r1)
1197 ld r2, -16(r1)
1198 ld r31, -8(r1)
1199
1200 /* Jump back to real return address */
1201 blr
1202#endif /* CONFIG_FUNCTION_GRAPH_TRACER */
1203#endif /* CONFIG_FUNCTION_TRACER */