blob: 8aa532fa015d1af03111052ee22eb4296509a931 [file] [log] [blame]
Suresh Siddha61c46282008-03-10 15:28:04 -07001#include <linux/errno.h>
2#include <linux/kernel.h>
3#include <linux/mm.h>
4#include <linux/smp.h>
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -08005#include <linux/prctl.h>
Suresh Siddha61c46282008-03-10 15:28:04 -07006#include <linux/slab.h>
7#include <linux/sched.h>
Peter Zijlstra7f424a82008-04-25 17:39:01 +02008#include <linux/module.h>
9#include <linux/pm.h>
Thomas Gleixneraa276e12008-06-09 19:15:00 +020010#include <linux/clockchips.h>
Amerigo Wang9d62dcd2009-05-11 22:05:28 -040011#include <linux/random.h>
Avi Kivity7c68af62009-09-19 09:40:22 +030012#include <linux/user-return-notifier.h>
Andy Isaacson814e2c82009-12-08 00:29:42 -080013#include <linux/dmi.h>
14#include <linux/utsname.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020015#include <linux/stackprotector.h>
16#include <linux/tick.h>
17#include <linux/cpuidle.h>
Arjan van de Ven61613522009-09-17 16:11:28 +020018#include <trace/events/power.h>
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +020019#include <linux/hw_breakpoint.h>
Borislav Petkov93789b32011-01-20 15:42:52 +010020#include <asm/cpu.h>
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +010021#include <asm/apic.h>
Jaswinder Singh Rajput2c1b2842009-04-11 00:03:10 +053022#include <asm/syscalls.h>
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080023#include <asm/idle.h>
24#include <asm/uaccess.h>
25#include <asm/i387.h>
Linus Torvalds1361b832012-02-21 13:19:22 -080026#include <asm/fpu-internal.h>
K.Prasad66cb5912009-06-01 23:44:55 +053027#include <asm/debugreg.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020028#include <asm/nmi.h>
29
Thomas Gleixner45046892012-05-03 09:03:01 +000030/*
31 * per-CPU TSS segments. Threads are completely 'soft' on Linux,
32 * no more per-task TSS's. The TSS size is kept cacheline-aligned
33 * so they are allowed to end up in the .data..cacheline_aligned
34 * section. Since TSS's are completely CPU-local, we want them
35 * on exact cacheline boundaries, to eliminate cacheline ping-pong.
36 */
37DEFINE_PER_CPU_SHARED_ALIGNED(struct tss_struct, init_tss) = INIT_TSS;
38
Richard Weinberger90e24012012-03-25 23:00:04 +020039#ifdef CONFIG_X86_64
40static DEFINE_PER_CPU(unsigned char, is_idle);
41static ATOMIC_NOTIFIER_HEAD(idle_notifier);
42
43void idle_notifier_register(struct notifier_block *n)
44{
45 atomic_notifier_chain_register(&idle_notifier, n);
46}
47EXPORT_SYMBOL_GPL(idle_notifier_register);
48
49void idle_notifier_unregister(struct notifier_block *n)
50{
51 atomic_notifier_chain_unregister(&idle_notifier, n);
52}
53EXPORT_SYMBOL_GPL(idle_notifier_unregister);
54#endif
Zhao Yakuic1e3b372008-06-24 17:58:53 +080055
Suresh Siddhaaa283f42008-03-10 15:28:05 -070056struct kmem_cache *task_xstate_cachep;
Sheng Yang5ee481d2010-05-17 17:22:23 +080057EXPORT_SYMBOL_GPL(task_xstate_cachep);
Suresh Siddha61c46282008-03-10 15:28:04 -070058
59int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
60{
Avi Kivity86603282010-05-06 11:45:46 +030061 int ret;
62
Suresh Siddha61c46282008-03-10 15:28:04 -070063 *dst = *src;
Avi Kivity86603282010-05-06 11:45:46 +030064 if (fpu_allocated(&src->thread.fpu)) {
65 memset(&dst->thread.fpu, 0, sizeof(dst->thread.fpu));
66 ret = fpu_alloc(&dst->thread.fpu);
67 if (ret)
68 return ret;
69 fpu_copy(&dst->thread.fpu, &src->thread.fpu);
Suresh Siddhaaa283f42008-03-10 15:28:05 -070070 }
Suresh Siddha61c46282008-03-10 15:28:04 -070071 return 0;
72}
73
Suresh Siddhaaa283f42008-03-10 15:28:05 -070074void free_thread_xstate(struct task_struct *tsk)
75{
Avi Kivity86603282010-05-06 11:45:46 +030076 fpu_free(&tsk->thread.fpu);
Suresh Siddhaaa283f42008-03-10 15:28:05 -070077}
78
Suresh Siddha61c46282008-03-10 15:28:04 -070079void free_thread_info(struct thread_info *ti)
80{
Suresh Siddhaaa283f42008-03-10 15:28:05 -070081 free_thread_xstate(ti->task);
Zhao Jinc812d8f2011-08-20 21:24:57 +080082 free_pages((unsigned long)ti, THREAD_ORDER);
Suresh Siddha61c46282008-03-10 15:28:04 -070083}
84
85void arch_task_cache_init(void)
86{
87 task_xstate_cachep =
88 kmem_cache_create("task_xstate", xstate_size,
89 __alignof__(union thread_xstate),
Vegard Nossum2dff4402008-05-31 15:56:17 +020090 SLAB_PANIC | SLAB_NOTRACK, NULL);
Suresh Siddha61c46282008-03-10 15:28:04 -070091}
Peter Zijlstra7f424a82008-04-25 17:39:01 +020092
Thomas Gleixner00dba562008-06-09 18:35:28 +020093/*
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080094 * Free current thread data structures etc..
95 */
96void exit_thread(void)
97{
98 struct task_struct *me = current;
99 struct thread_struct *t = &me->thread;
Thomas Gleixner250981e2009-03-16 13:07:21 +0100100 unsigned long *bp = t->io_bitmap_ptr;
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800101
Thomas Gleixner250981e2009-03-16 13:07:21 +0100102 if (bp) {
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800103 struct tss_struct *tss = &per_cpu(init_tss, get_cpu());
104
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800105 t->io_bitmap_ptr = NULL;
106 clear_thread_flag(TIF_IO_BITMAP);
107 /*
108 * Careful, clear this in the TSS too:
109 */
110 memset(tss->io_bitmap, 0xff, t->io_bitmap_max);
111 t->io_bitmap_max = 0;
112 put_cpu();
Thomas Gleixner250981e2009-03-16 13:07:21 +0100113 kfree(bp);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800114 }
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800115}
116
Brian Gerst3bef4442010-01-13 10:45:55 -0500117void show_regs(struct pt_regs *regs)
118{
119 show_registers(regs);
Namhyung Kime8e999c2011-03-18 11:40:06 +0900120 show_trace(NULL, regs, (unsigned long *)kernel_stack_pointer(regs), 0);
Brian Gerst3bef4442010-01-13 10:45:55 -0500121}
122
Andy Isaacson814e2c82009-12-08 00:29:42 -0800123void show_regs_common(void)
124{
Naga Chumbalkar84e383b2011-02-14 22:47:17 +0000125 const char *vendor, *product, *board;
Andy Isaacson814e2c82009-12-08 00:29:42 -0800126
Naga Chumbalkar84e383b2011-02-14 22:47:17 +0000127 vendor = dmi_get_system_info(DMI_SYS_VENDOR);
128 if (!vendor)
129 vendor = "";
Andy Isaacsona1884b82009-12-08 00:30:21 -0800130 product = dmi_get_system_info(DMI_PRODUCT_NAME);
131 if (!product)
132 product = "";
Andy Isaacson814e2c82009-12-08 00:29:42 -0800133
Naga Chumbalkar84e383b2011-02-14 22:47:17 +0000134 /* Board Name is optional */
135 board = dmi_get_system_info(DMI_BOARD_NAME);
136
Pekka Enbergd015a092009-12-28 10:26:59 +0200137 printk(KERN_CONT "\n");
Naga Chumbalkar84e383b2011-02-14 22:47:17 +0000138 printk(KERN_DEFAULT "Pid: %d, comm: %.20s %s %s %.*s",
Andy Isaacson814e2c82009-12-08 00:29:42 -0800139 current->pid, current->comm, print_tainted(),
140 init_utsname()->release,
141 (int)strcspn(init_utsname()->version, " "),
Naga Chumbalkar84e383b2011-02-14 22:47:17 +0000142 init_utsname()->version);
Jan Beulichfd8fa4d32011-02-17 15:56:58 +0000143 printk(KERN_CONT " %s %s", vendor, product);
144 if (board)
145 printk(KERN_CONT "/%s", board);
Naga Chumbalkar84e383b2011-02-14 22:47:17 +0000146 printk(KERN_CONT "\n");
Andy Isaacson814e2c82009-12-08 00:29:42 -0800147}
148
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800149void flush_thread(void)
150{
151 struct task_struct *tsk = current;
152
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +0200153 flush_ptrace_hw_breakpoint(tsk);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800154 memset(tsk->thread.tls_array, 0, sizeof(tsk->thread.tls_array));
155 /*
156 * Forget coprocessor state..
157 */
158 tsk->fpu_counter = 0;
159 clear_fpu(tsk);
160 clear_used_math();
161}
162
163static void hard_disable_TSC(void)
164{
165 write_cr4(read_cr4() | X86_CR4_TSD);
166}
167
168void disable_TSC(void)
169{
170 preempt_disable();
171 if (!test_and_set_thread_flag(TIF_NOTSC))
172 /*
173 * Must flip the CPU state synchronously with
174 * TIF_NOTSC in the current running context.
175 */
176 hard_disable_TSC();
177 preempt_enable();
178}
179
180static void hard_enable_TSC(void)
181{
182 write_cr4(read_cr4() & ~X86_CR4_TSD);
183}
184
185static void enable_TSC(void)
186{
187 preempt_disable();
188 if (test_and_clear_thread_flag(TIF_NOTSC))
189 /*
190 * Must flip the CPU state synchronously with
191 * TIF_NOTSC in the current running context.
192 */
193 hard_enable_TSC();
194 preempt_enable();
195}
196
197int get_tsc_mode(unsigned long adr)
198{
199 unsigned int val;
200
201 if (test_thread_flag(TIF_NOTSC))
202 val = PR_TSC_SIGSEGV;
203 else
204 val = PR_TSC_ENABLE;
205
206 return put_user(val, (unsigned int __user *)adr);
207}
208
209int set_tsc_mode(unsigned int val)
210{
211 if (val == PR_TSC_SIGSEGV)
212 disable_TSC();
213 else if (val == PR_TSC_ENABLE)
214 enable_TSC();
215 else
216 return -EINVAL;
217
218 return 0;
219}
220
221void __switch_to_xtra(struct task_struct *prev_p, struct task_struct *next_p,
222 struct tss_struct *tss)
223{
224 struct thread_struct *prev, *next;
225
226 prev = &prev_p->thread;
227 next = &next_p->thread;
228
Peter Zijlstraea8e61b2010-03-25 14:51:51 +0100229 if (test_tsk_thread_flag(prev_p, TIF_BLOCKSTEP) ^
230 test_tsk_thread_flag(next_p, TIF_BLOCKSTEP)) {
231 unsigned long debugctl = get_debugctlmsr();
232
233 debugctl &= ~DEBUGCTLMSR_BTF;
234 if (test_tsk_thread_flag(next_p, TIF_BLOCKSTEP))
235 debugctl |= DEBUGCTLMSR_BTF;
236
237 update_debugctlmsr(debugctl);
238 }
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800239
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800240 if (test_tsk_thread_flag(prev_p, TIF_NOTSC) ^
241 test_tsk_thread_flag(next_p, TIF_NOTSC)) {
242 /* prev and next are different */
243 if (test_tsk_thread_flag(next_p, TIF_NOTSC))
244 hard_disable_TSC();
245 else
246 hard_enable_TSC();
247 }
248
249 if (test_tsk_thread_flag(next_p, TIF_IO_BITMAP)) {
250 /*
251 * Copy the relevant range of the IO bitmap.
252 * Normally this is 128 bytes or less:
253 */
254 memcpy(tss->io_bitmap, next->io_bitmap_ptr,
255 max(prev->io_bitmap_max, next->io_bitmap_max));
256 } else if (test_tsk_thread_flag(prev_p, TIF_IO_BITMAP)) {
257 /*
258 * Clear any possible leftover bits:
259 */
260 memset(tss->io_bitmap, 0xff, prev->io_bitmap_max);
261 }
Avi Kivity7c68af62009-09-19 09:40:22 +0300262 propagate_user_return_notify(prev_p, next_p);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800263}
264
265int sys_fork(struct pt_regs *regs)
266{
267 return do_fork(SIGCHLD, regs->sp, regs, 0, NULL, NULL);
268}
269
270/*
271 * This is trivial, and on the face of it looks like it
272 * could equally well be done in user mode.
273 *
274 * Not so, for quite unobvious reasons - register pressure.
275 * In user mode vfork() cannot have a stack frame, and if
276 * done by calling the "clone()" system call directly, you
277 * do not have enough call-clobbered registers to hold all
278 * the information you need.
279 */
280int sys_vfork(struct pt_regs *regs)
281{
282 return do_fork(CLONE_VFORK | CLONE_VM | SIGCHLD, regs->sp, regs, 0,
283 NULL, NULL);
284}
285
Brian Gerstf839bbc2009-12-09 19:01:56 -0500286long
287sys_clone(unsigned long clone_flags, unsigned long newsp,
288 void __user *parent_tid, void __user *child_tid, struct pt_regs *regs)
289{
290 if (!newsp)
291 newsp = regs->sp;
292 return do_fork(clone_flags, newsp, regs, 0, parent_tid, child_tid);
293}
294
Brian Gerstdf59e7b2009-12-09 12:34:44 -0500295/*
296 * This gets run with %si containing the
297 * function to call, and %di containing
298 * the "args".
299 */
300extern void kernel_thread_helper(void);
301
302/*
303 * Create a kernel thread
304 */
305int kernel_thread(int (*fn)(void *), void *arg, unsigned long flags)
306{
307 struct pt_regs regs;
308
309 memset(&regs, 0, sizeof(regs));
310
311 regs.si = (unsigned long) fn;
312 regs.di = (unsigned long) arg;
313
314#ifdef CONFIG_X86_32
315 regs.ds = __USER_DS;
316 regs.es = __USER_DS;
317 regs.fs = __KERNEL_PERCPU;
318 regs.gs = __KERNEL_STACK_CANARY;
Cyrill Gorcunov864a0922010-01-13 10:16:07 +0000319#else
320 regs.ss = __KERNEL_DS;
Brian Gerstdf59e7b2009-12-09 12:34:44 -0500321#endif
322
323 regs.orig_ax = -1;
324 regs.ip = (unsigned long) kernel_thread_helper;
325 regs.cs = __KERNEL_CS | get_kernel_rpl();
Seiichi Ikarashi1cf83432011-12-06 17:58:14 +0900326 regs.flags = X86_EFLAGS_IF | X86_EFLAGS_BIT1;
Brian Gerstdf59e7b2009-12-09 12:34:44 -0500327
328 /* Ok, create the new process.. */
329 return do_fork(flags | CLONE_VM | CLONE_UNTRACED, 0, &regs, 0, NULL, NULL);
330}
331EXPORT_SYMBOL(kernel_thread);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800332
333/*
Brian Gerst11cf88b2009-12-09 19:01:53 -0500334 * sys_execve() executes a new program.
335 */
David Howellsd7627462010-08-17 23:52:56 +0100336long sys_execve(const char __user *name,
337 const char __user *const __user *argv,
338 const char __user *const __user *envp, struct pt_regs *regs)
Brian Gerst11cf88b2009-12-09 19:01:53 -0500339{
340 long error;
341 char *filename;
342
343 filename = getname(name);
344 error = PTR_ERR(filename);
345 if (IS_ERR(filename))
346 return error;
347 error = do_execve(filename, argv, envp, regs);
348
349#ifdef CONFIG_X86_32
350 if (error == 0) {
351 /* Make sure we don't return using sysenter.. */
352 set_thread_flag(TIF_IRET);
353 }
354#endif
355
356 putname(filename);
357 return error;
358}
Thomas Gleixner09fd4b42008-06-09 18:04:27 +0200359
360/*
Thomas Gleixnere9623b32008-05-16 22:55:26 +0200361 * Idle related variables and functions
362 */
Thomas Renningerd1896042010-11-03 17:06:14 +0100363unsigned long boot_option_idle_override = IDLE_NO_OVERRIDE;
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200364EXPORT_SYMBOL(boot_option_idle_override);
365
366/*
367 * Powermanagement idle function, if any..
368 */
369void (*pm_idle)(void);
Andy Whitcroft60b8b1d2011-06-14 12:45:10 -0700370#ifdef CONFIG_APM_MODULE
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200371EXPORT_SYMBOL(pm_idle);
Len Brown06ae40c2011-04-01 15:28:09 -0400372#endif
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200373
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200374static inline int hlt_use_halt(void)
375{
376 return 1;
377}
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200378
Richard Weinberger90e24012012-03-25 23:00:04 +0200379#ifndef CONFIG_SMP
380static inline void play_dead(void)
381{
382 BUG();
383}
384#endif
385
386#ifdef CONFIG_X86_64
387void enter_idle(void)
388{
389 percpu_write(is_idle, 1);
390 atomic_notifier_call_chain(&idle_notifier, IDLE_START, NULL);
391}
392
393static void __exit_idle(void)
394{
395 if (x86_test_and_clear_bit_percpu(0, is_idle) == 0)
396 return;
397 atomic_notifier_call_chain(&idle_notifier, IDLE_END, NULL);
398}
399
400/* Called from interrupts to signify idle end */
401void exit_idle(void)
402{
403 /* idle loop has pid 0 */
404 if (current->pid)
405 return;
406 __exit_idle();
407}
408#endif
409
410/*
411 * The idle thread. There's no useful work to be
412 * done, so just try to conserve power and have a
413 * low exit latency (ie sit in a loop waiting for
414 * somebody to say that they'd like to reschedule)
415 */
416void cpu_idle(void)
417{
418 /*
419 * If we're the non-boot CPU, nothing set the stack canary up
420 * for us. CPU0 already has it initialized but no harm in
421 * doing it again. This is a good place for updating it, as
422 * we wont ever return from this function (so the invalid
423 * canaries already on the stack wont ever trigger).
424 */
425 boot_init_stack_canary();
426 current_thread_info()->status |= TS_POLLING;
427
428 while (1) {
429 tick_nohz_idle_enter();
430
431 while (!need_resched()) {
432 rmb();
433
434 if (cpu_is_offline(smp_processor_id()))
435 play_dead();
436
437 /*
438 * Idle routines should keep interrupts disabled
439 * from here on, until they go to idle.
440 * Otherwise, idle callbacks can misfire.
441 */
442 local_touch_nmi();
443 local_irq_disable();
444
445 enter_idle();
446
447 /* Don't trace irqs off for idle */
448 stop_critical_timings();
449
450 /* enter_idle() needs rcu for notifiers */
451 rcu_idle_enter();
452
453 if (cpuidle_idle_call())
454 pm_idle();
455
456 rcu_idle_exit();
457 start_critical_timings();
458
459 /* In many cases the interrupt that ended idle
460 has already called exit_idle. But some idle
461 loops can be woken up without interrupt. */
462 __exit_idle();
463 }
464
465 tick_nohz_idle_exit();
466 preempt_enable_no_resched();
467 schedule();
468 preempt_disable();
469 }
470}
471
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200472/*
473 * We use this if we don't have any better
474 * idle routine..
475 */
476void default_idle(void)
477{
478 if (hlt_use_halt()) {
Steven Rostedt48454652012-02-07 09:40:30 -0500479 trace_power_start_rcuidle(POWER_CSTATE, 1, smp_processor_id());
480 trace_cpu_idle_rcuidle(1, smp_processor_id());
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200481 current_thread_info()->status &= ~TS_POLLING;
482 /*
483 * TS_POLLING-cleared state must be visible before we
484 * test NEED_RESCHED:
485 */
486 smp_mb();
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200487
488 if (!need_resched())
489 safe_halt(); /* enables interrupts racelessly */
490 else
491 local_irq_enable();
492 current_thread_info()->status |= TS_POLLING;
Steven Rostedt48454652012-02-07 09:40:30 -0500493 trace_power_end_rcuidle(smp_processor_id());
494 trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200495 } else {
496 local_irq_enable();
497 /* loop is done by the caller */
498 cpu_relax();
Thomas Gleixnere9623b32008-05-16 22:55:26 +0200499 }
500}
Andy Whitcroft60b8b1d2011-06-14 12:45:10 -0700501#ifdef CONFIG_APM_MODULE
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200502EXPORT_SYMBOL(default_idle);
503#endif
504
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500505bool set_pm_idle_to_default(void)
506{
507 bool ret = !!pm_idle;
508
509 pm_idle = default_idle;
510
511 return ret;
512}
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200513void stop_this_cpu(void *dummy)
514{
515 local_irq_disable();
516 /*
517 * Remove this CPU:
518 */
Rusty Russell4f062892009-03-13 14:49:54 +1030519 set_cpu_online(smp_processor_id(), false);
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200520 disable_local_APIC();
521
522 for (;;) {
523 if (hlt_works(smp_processor_id()))
524 halt();
525 }
526}
527
528static void do_nothing(void *unused)
529{
530}
531
532/*
533 * cpu_idle_wait - Used to ensure that all the CPUs discard old value of
534 * pm_idle and update to new pm_idle value. Required while changing pm_idle
535 * handler on SMP systems.
536 *
537 * Caller must have changed pm_idle to the new value before the call. Old
538 * pm_idle value will not be used by any CPU after the return of this function.
539 */
540void cpu_idle_wait(void)
541{
542 smp_mb();
543 /* kick all the CPUs so that they exit out of pm_idle */
544 smp_call_function(do_nothing, NULL, 1);
545}
546EXPORT_SYMBOL_GPL(cpu_idle_wait);
547
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200548/* Default MONITOR/MWAIT with no hints, used for default C1 state */
549static void mwait_idle(void)
550{
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200551 if (!need_resched()) {
Steven Rostedt48454652012-02-07 09:40:30 -0500552 trace_power_start_rcuidle(POWER_CSTATE, 1, smp_processor_id());
553 trace_cpu_idle_rcuidle(1, smp_processor_id());
Christoph Lameter349c0042011-03-12 12:50:10 +0100554 if (this_cpu_has(X86_FEATURE_CLFLUSH_MONITOR))
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200555 clflush((void *)&current_thread_info()->flags);
556
557 __monitor((void *)&current_thread_info()->flags, 0, 0);
558 smp_mb();
559 if (!need_resched())
560 __sti_mwait(0, 0);
561 else
562 local_irq_enable();
Steven Rostedt48454652012-02-07 09:40:30 -0500563 trace_power_end_rcuidle(smp_processor_id());
564 trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200565 } else
566 local_irq_enable();
567}
568
569/*
570 * On SMP it's slightly faster (but much more power-consuming!)
571 * to poll the ->work.need_resched flag instead of waiting for the
572 * cross-CPU IPI to arrive. Use this option with caution.
573 */
Thomas Gleixnere9623b32008-05-16 22:55:26 +0200574static void poll_idle(void)
575{
Steven Rostedt48454652012-02-07 09:40:30 -0500576 trace_power_start_rcuidle(POWER_CSTATE, 0, smp_processor_id());
577 trace_cpu_idle_rcuidle(0, smp_processor_id());
Thomas Gleixnere9623b32008-05-16 22:55:26 +0200578 local_irq_enable();
579 while (!need_resched())
580 cpu_relax();
Steven Rostedt48454652012-02-07 09:40:30 -0500581 trace_power_end_rcuidle(smp_processor_id());
582 trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200583}
584
585/*
586 * mwait selection logic:
587 *
588 * It depends on the CPU. For AMD CPUs that support MWAIT this is
589 * wrong. Family 0x10 and 0x11 CPUs will enter C1 on HLT. Powersavings
590 * then depend on a clock divisor and current Pstate of the core. If
Thomas Gleixnere9623b32008-05-16 22:55:26 +0200591 * all cores of a processor are in halt state (C1) the processor can
592 * enter the C1E (C1 enhanced) state. If mwait is used this will never
593 * happen.
594 *
595 * idle=mwait overrides this decision and forces the usage of mwait.
596 */
Thomas Gleixnere9623b32008-05-16 22:55:26 +0200597
598#define MWAIT_INFO 0x05
599#define MWAIT_ECX_EXTENDED_INFO 0x01
600#define MWAIT_EDX_C1 0xf0
601
Borislav Petkov1c9d16e2011-02-11 18:17:54 +0100602int mwait_usable(const struct cpuinfo_x86 *c)
Thomas Gleixnere9623b32008-05-16 22:55:26 +0200603{
Thomas Gleixner09fd4b42008-06-09 18:04:27 +0200604 u32 eax, ebx, ecx, edx;
605
Thomas Renningerd1896042010-11-03 17:06:14 +0100606 if (boot_option_idle_override == IDLE_FORCE_MWAIT)
Thomas Gleixnere9623b32008-05-16 22:55:26 +0200607 return 1;
608
Thomas Gleixner09fd4b42008-06-09 18:04:27 +0200609 if (c->cpuid_level < MWAIT_INFO)
610 return 0;
611
612 cpuid(MWAIT_INFO, &eax, &ebx, &ecx, &edx);
613 /* Check, whether EDX has extended info about MWAIT */
614 if (!(ecx & MWAIT_ECX_EXTENDED_INFO))
615 return 1;
616
617 /*
618 * edx enumeratios MONITOR/MWAIT extensions. Check, whether
619 * C1 supports MWAIT
620 */
621 return (edx & MWAIT_EDX_C1);
Thomas Gleixnere9623b32008-05-16 22:55:26 +0200622}
623
Len Brown02c68a02011-04-01 16:59:53 -0400624bool amd_e400_c1e_detected;
625EXPORT_SYMBOL(amd_e400_c1e_detected);
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200626
Len Brown02c68a02011-04-01 16:59:53 -0400627static cpumask_var_t amd_e400_c1e_mask;
Thomas Gleixner4faac972008-09-22 18:54:29 +0200628
Len Brown02c68a02011-04-01 16:59:53 -0400629void amd_e400_remove_cpu(int cpu)
Thomas Gleixner4faac972008-09-22 18:54:29 +0200630{
Len Brown02c68a02011-04-01 16:59:53 -0400631 if (amd_e400_c1e_mask != NULL)
632 cpumask_clear_cpu(cpu, amd_e400_c1e_mask);
Thomas Gleixner4faac972008-09-22 18:54:29 +0200633}
634
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200635/*
Len Brown02c68a02011-04-01 16:59:53 -0400636 * AMD Erratum 400 aware idle routine. We check for C1E active in the interrupt
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200637 * pending message MSR. If we detect C1E, then we handle it the same
638 * way as C3 power states (local apic timer and TSC stop)
639 */
Len Brown02c68a02011-04-01 16:59:53 -0400640static void amd_e400_idle(void)
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200641{
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200642 if (need_resched())
643 return;
644
Len Brown02c68a02011-04-01 16:59:53 -0400645 if (!amd_e400_c1e_detected) {
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200646 u32 lo, hi;
647
648 rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi);
Michal Schmidte8c534e2010-07-27 18:53:35 +0200649
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200650 if (lo & K8_INTP_C1E_ACTIVE_MASK) {
Len Brown02c68a02011-04-01 16:59:53 -0400651 amd_e400_c1e_detected = true;
Venki Pallipadi40fb1712008-11-17 16:11:37 -0800652 if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
Andreas Herrmann09bfeea2008-09-18 21:12:10 +0200653 mark_tsc_unstable("TSC halt in AMD C1E");
654 printk(KERN_INFO "System has AMD C1E enabled\n");
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200655 }
656 }
657
Len Brown02c68a02011-04-01 16:59:53 -0400658 if (amd_e400_c1e_detected) {
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200659 int cpu = smp_processor_id();
660
Len Brown02c68a02011-04-01 16:59:53 -0400661 if (!cpumask_test_cpu(cpu, amd_e400_c1e_mask)) {
662 cpumask_set_cpu(cpu, amd_e400_c1e_mask);
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200663 /*
Suresh Siddhaf833bab2009-08-17 14:34:59 -0700664 * Force broadcast so ACPI can not interfere.
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200665 */
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200666 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_FORCE,
667 &cpu);
668 printk(KERN_INFO "Switch to broadcast mode on CPU%d\n",
669 cpu);
670 }
671 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_ENTER, &cpu);
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200672
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200673 default_idle();
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200674
675 /*
676 * The switch back from broadcast mode needs to be
677 * called with interrupts disabled.
678 */
679 local_irq_disable();
680 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_EXIT, &cpu);
681 local_irq_enable();
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200682 } else
683 default_idle();
684}
685
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200686void __cpuinit select_idle_routine(const struct cpuinfo_x86 *c)
687{
Ingo Molnar3e5095d2009-01-27 17:07:08 +0100688#ifdef CONFIG_SMP
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200689 if (pm_idle == poll_idle && smp_num_siblings > 1) {
Mike Travisd6dd6922010-03-05 13:10:38 -0600690 printk_once(KERN_WARNING "WARNING: polling idle and HT enabled,"
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200691 " performance may degrade.\n");
692 }
693#endif
Thomas Gleixner6ddd2a22008-06-09 16:59:53 +0200694 if (pm_idle)
695 return;
696
Thomas Gleixnere9623b32008-05-16 22:55:26 +0200697 if (cpu_has(c, X86_FEATURE_MWAIT) && mwait_usable(c)) {
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200698 /*
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200699 * One CPU supports mwait => All CPUs supports mwait
700 */
Thomas Gleixner6ddd2a22008-06-09 16:59:53 +0200701 printk(KERN_INFO "using mwait in idle threads.\n");
702 pm_idle = mwait_idle;
Hans Rosenfeld9d8888c2010-07-28 19:09:31 +0200703 } else if (cpu_has_amd_erratum(amd_erratum_400)) {
704 /* E400: APIC timer interrupt does not wake up CPU from C1e */
Len Brown02c68a02011-04-01 16:59:53 -0400705 printk(KERN_INFO "using AMD E400 aware idle routine\n");
706 pm_idle = amd_e400_idle;
Thomas Gleixner6ddd2a22008-06-09 16:59:53 +0200707 } else
708 pm_idle = default_idle;
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200709}
710
Len Brown02c68a02011-04-01 16:59:53 -0400711void __init init_amd_e400_c1e_mask(void)
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030712{
Len Brown02c68a02011-04-01 16:59:53 -0400713 /* If we're using amd_e400_idle, we need to allocate amd_e400_c1e_mask. */
714 if (pm_idle == amd_e400_idle)
715 zalloc_cpumask_var(&amd_e400_c1e_mask, GFP_KERNEL);
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030716}
717
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200718static int __init idle_setup(char *str)
719{
Cyrill Gorcunovab6bc3e2008-07-05 15:53:36 +0400720 if (!str)
721 return -EINVAL;
722
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200723 if (!strcmp(str, "poll")) {
724 printk("using polling idle threads.\n");
725 pm_idle = poll_idle;
Thomas Renningerd1896042010-11-03 17:06:14 +0100726 boot_option_idle_override = IDLE_POLL;
727 } else if (!strcmp(str, "mwait")) {
728 boot_option_idle_override = IDLE_FORCE_MWAIT;
Linus Torvaldsaf0d6a02011-06-01 02:07:22 +0900729 WARN_ONCE(1, "\"idle=mwait\" will be removed in 2012\n");
Thomas Renningerd1896042010-11-03 17:06:14 +0100730 } else if (!strcmp(str, "halt")) {
Zhao Yakuic1e3b372008-06-24 17:58:53 +0800731 /*
732 * When the boot option of idle=halt is added, halt is
733 * forced to be used for CPU idle. In such case CPU C2/C3
734 * won't be used again.
735 * To continue to load the CPU idle driver, don't touch
736 * the boot_option_idle_override.
737 */
738 pm_idle = default_idle;
Thomas Renningerd1896042010-11-03 17:06:14 +0100739 boot_option_idle_override = IDLE_HALT;
Zhao Yakuida5e09a2008-06-24 18:01:09 +0800740 } else if (!strcmp(str, "nomwait")) {
741 /*
742 * If the boot option of "idle=nomwait" is added,
743 * it means that mwait will be disabled for CPU C2/C3
744 * states. In such case it won't touch the variable
745 * of boot_option_idle_override.
746 */
Thomas Renningerd1896042010-11-03 17:06:14 +0100747 boot_option_idle_override = IDLE_NOMWAIT;
Zhao Yakuic1e3b372008-06-24 17:58:53 +0800748 } else
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200749 return -1;
750
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200751 return 0;
752}
753early_param("idle", idle_setup);
754
Amerigo Wang9d62dcd2009-05-11 22:05:28 -0400755unsigned long arch_align_stack(unsigned long sp)
756{
757 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
758 sp -= get_random_int() % 8192;
759 return sp & ~0xf;
760}
761
762unsigned long arch_randomize_brk(struct mm_struct *mm)
763{
764 unsigned long range_end = mm->brk + 0x02000000;
765 return randomize_range(mm->brk, range_end, 0) ? : mm->brk;
766}
767