| Yusuke Goda | fdc50a9 | 2010-05-26 14:41:59 -0700 | [diff] [blame] | 1 | /* | 
|  | 2 | * include/linux/mmc/sh_mmcif.h | 
|  | 3 | * | 
|  | 4 | * platform data for eMMC driver | 
|  | 5 | * | 
|  | 6 | * Copyright (C) 2010 Renesas Solutions Corp. | 
|  | 7 | * | 
|  | 8 | * This program is free software; you can redistribute it and/or modify | 
|  | 9 | * it under the terms of the GNU General Public License as published by | 
|  | 10 | * the Free Software Foundation; either version 2 of the License. | 
|  | 11 | * | 
|  | 12 | */ | 
|  | 13 |  | 
| Robert P. J. Day | 100e918 | 2011-05-27 16:04:03 -0400 | [diff] [blame] | 14 | #ifndef LINUX_MMC_SH_MMCIF_H | 
|  | 15 | #define LINUX_MMC_SH_MMCIF_H | 
| Yusuke Goda | fdc50a9 | 2010-05-26 14:41:59 -0700 | [diff] [blame] | 16 |  | 
| Magnus Damm | 487d9fc | 2010-05-18 14:42:51 +0000 | [diff] [blame] | 17 | #include <linux/io.h> | 
| Guennadi Liakhovetski | a782d68 | 2010-11-24 10:05:22 +0000 | [diff] [blame] | 18 | #include <linux/platform_device.h> | 
|  | 19 | #include <linux/sh_dma.h> | 
| Magnus Damm | 487d9fc | 2010-05-18 14:42:51 +0000 | [diff] [blame] | 20 |  | 
| Yusuke Goda | fdc50a9 | 2010-05-26 14:41:59 -0700 | [diff] [blame] | 21 | /* | 
|  | 22 | * MMCIF : CE_CLK_CTRL [19:16] | 
|  | 23 | * 1000 : Peripheral clock / 512 | 
|  | 24 | * 0111 : Peripheral clock / 256 | 
|  | 25 | * 0110 : Peripheral clock / 128 | 
|  | 26 | * 0101 : Peripheral clock / 64 | 
|  | 27 | * 0100 : Peripheral clock / 32 | 
|  | 28 | * 0011 : Peripheral clock / 16 | 
|  | 29 | * 0010 : Peripheral clock / 8 | 
|  | 30 | * 0001 : Peripheral clock / 4 | 
|  | 31 | * 0000 : Peripheral clock / 2 | 
|  | 32 | * 1111 : Peripheral clock (sup_pclk set '1') | 
|  | 33 | */ | 
|  | 34 |  | 
|  | 35 | struct sh_mmcif_plat_data { | 
|  | 36 | void (*set_pwr)(struct platform_device *pdev, int state); | 
|  | 37 | void (*down_pwr)(struct platform_device *pdev); | 
| Arnd Hannemann | 777271d | 2010-08-24 17:27:01 +0200 | [diff] [blame] | 38 | int (*get_cd)(struct platform_device *pdef); | 
| Guennadi Liakhovetski | 916001f | 2012-05-09 17:09:15 +0200 | [diff] [blame] | 39 | unsigned int		slave_id_tx;	/* embedded slave_id_[tr]x */ | 
| Guennadi Liakhovetski | 714c4a6 | 2011-08-30 18:26:39 +0200 | [diff] [blame] | 40 | unsigned int		slave_id_rx; | 
| Guennadi Liakhovetski | e480606 | 2012-06-14 14:24:35 +0200 | [diff] [blame] | 41 | bool			use_cd_gpio : 1; | 
|  | 42 | unsigned int		cd_gpio; | 
| Guennadi Liakhovetski | a782d68 | 2010-11-24 10:05:22 +0000 | [diff] [blame] | 43 | u8			sup_pclk;	/* 1 :SH7757, 0: SH7724/SH7372 */ | 
|  | 44 | unsigned long		caps; | 
|  | 45 | u32			ocr; | 
| Yusuke Goda | fdc50a9 | 2010-05-26 14:41:59 -0700 | [diff] [blame] | 46 | }; | 
|  | 47 |  | 
| Magnus Damm | 487d9fc | 2010-05-18 14:42:51 +0000 | [diff] [blame] | 48 | #define MMCIF_CE_CMD_SET	0x00000000 | 
|  | 49 | #define MMCIF_CE_ARG		0x00000008 | 
|  | 50 | #define MMCIF_CE_ARG_CMD12	0x0000000C | 
|  | 51 | #define MMCIF_CE_CMD_CTRL	0x00000010 | 
|  | 52 | #define MMCIF_CE_BLOCK_SET	0x00000014 | 
|  | 53 | #define MMCIF_CE_CLK_CTRL	0x00000018 | 
|  | 54 | #define MMCIF_CE_BUF_ACC	0x0000001C | 
|  | 55 | #define MMCIF_CE_RESP3		0x00000020 | 
|  | 56 | #define MMCIF_CE_RESP2		0x00000024 | 
|  | 57 | #define MMCIF_CE_RESP1		0x00000028 | 
|  | 58 | #define MMCIF_CE_RESP0		0x0000002C | 
|  | 59 | #define MMCIF_CE_RESP_CMD12	0x00000030 | 
|  | 60 | #define MMCIF_CE_DATA		0x00000034 | 
|  | 61 | #define MMCIF_CE_INT		0x00000040 | 
|  | 62 | #define MMCIF_CE_INT_MASK	0x00000044 | 
|  | 63 | #define MMCIF_CE_HOST_STS1	0x00000048 | 
|  | 64 | #define MMCIF_CE_HOST_STS2	0x0000004C | 
|  | 65 | #define MMCIF_CE_VERSION	0x0000007C | 
|  | 66 |  | 
| Simon Horman | da1d39e | 2010-11-09 17:47:02 +0900 | [diff] [blame] | 67 | /* CE_BUF_ACC */ | 
|  | 68 | #define BUF_ACC_DMAWEN		(1 << 25) | 
|  | 69 | #define BUF_ACC_DMAREN		(1 << 24) | 
|  | 70 | #define BUF_ACC_BUSW_32		(0 << 17) | 
|  | 71 | #define BUF_ACC_BUSW_16		(1 << 17) | 
|  | 72 | #define BUF_ACC_ATYP		(1 << 16) | 
|  | 73 |  | 
|  | 74 | /* CE_CLK_CTRL */ | 
|  | 75 | #define CLK_ENABLE		(1 << 24) /* 1: output mmc clock */ | 
| Guennadi Liakhovetski | 135111c | 2012-03-16 12:49:04 +0100 | [diff] [blame] | 76 | #define CLK_CLEAR		(0xf << 16) | 
|  | 77 | #define CLK_SUP_PCLK		(0xf << 16) | 
|  | 78 | #define CLKDIV_4		(1 << 16) /* mmc clock frequency. | 
|  | 79 | * n: bus clock/(2^(n+1)) */ | 
|  | 80 | #define CLKDIV_256		(7 << 16) /* mmc clock frequency. (see above) */ | 
|  | 81 | #define SRSPTO_256		(2 << 12) /* resp timeout */ | 
|  | 82 | #define SRBSYTO_29		(0xf << 8) /* resp busy timeout */ | 
|  | 83 | #define SRWDTO_29		(0xf << 4) /* read/write timeout */ | 
|  | 84 | #define SCCSTO_29		(0xf << 0) /* ccs timeout */ | 
| Simon Horman | da1d39e | 2010-11-09 17:47:02 +0900 | [diff] [blame] | 85 |  | 
|  | 86 | /* CE_VERSION */ | 
|  | 87 | #define SOFT_RST_ON		(1 << 31) | 
| Simon Horman | 1ae0aff | 2010-11-26 23:02:58 +0000 | [diff] [blame] | 88 | #define SOFT_RST_OFF		0 | 
| Simon Horman | da1d39e | 2010-11-09 17:47:02 +0900 | [diff] [blame] | 89 |  | 
| Paul Mundt | 2f6ba57 | 2010-11-04 12:21:25 +0900 | [diff] [blame] | 90 | static inline u32 sh_mmcif_readl(void __iomem *addr, int reg) | 
| Magnus Damm | 487d9fc | 2010-05-18 14:42:51 +0000 | [diff] [blame] | 91 | { | 
| Paul Mundt | bba9587 | 2011-01-14 15:57:47 +0900 | [diff] [blame] | 92 | return __raw_readl(addr + reg); | 
| Magnus Damm | 487d9fc | 2010-05-18 14:42:51 +0000 | [diff] [blame] | 93 | } | 
|  | 94 |  | 
| Paul Mundt | 2f6ba57 | 2010-11-04 12:21:25 +0900 | [diff] [blame] | 95 | static inline void sh_mmcif_writel(void __iomem *addr, int reg, u32 val) | 
| Magnus Damm | 487d9fc | 2010-05-18 14:42:51 +0000 | [diff] [blame] | 96 | { | 
| Paul Mundt | bba9587 | 2011-01-14 15:57:47 +0900 | [diff] [blame] | 97 | __raw_writel(val, addr + reg); | 
| Magnus Damm | 487d9fc | 2010-05-18 14:42:51 +0000 | [diff] [blame] | 98 | } | 
|  | 99 |  | 
| Magnus Damm | 8a76895 | 2010-05-18 14:43:04 +0000 | [diff] [blame] | 100 | #define SH_MMCIF_BBS 512 /* boot block size */ | 
|  | 101 |  | 
| Paul Mundt | 2f6ba57 | 2010-11-04 12:21:25 +0900 | [diff] [blame] | 102 | static inline void sh_mmcif_boot_cmd_send(void __iomem *base, | 
| Magnus Damm | 8a76895 | 2010-05-18 14:43:04 +0000 | [diff] [blame] | 103 | unsigned long cmd, unsigned long arg) | 
|  | 104 | { | 
|  | 105 | sh_mmcif_writel(base, MMCIF_CE_INT, 0); | 
|  | 106 | sh_mmcif_writel(base, MMCIF_CE_ARG, arg); | 
|  | 107 | sh_mmcif_writel(base, MMCIF_CE_CMD_SET, cmd); | 
|  | 108 | } | 
|  | 109 |  | 
| Paul Mundt | 2f6ba57 | 2010-11-04 12:21:25 +0900 | [diff] [blame] | 110 | static inline int sh_mmcif_boot_cmd_poll(void __iomem *base, unsigned long mask) | 
| Magnus Damm | 8a76895 | 2010-05-18 14:43:04 +0000 | [diff] [blame] | 111 | { | 
|  | 112 | unsigned long tmp; | 
|  | 113 | int cnt; | 
|  | 114 |  | 
|  | 115 | for (cnt = 0; cnt < 1000000; cnt++) { | 
|  | 116 | tmp = sh_mmcif_readl(base, MMCIF_CE_INT); | 
|  | 117 | if (tmp & mask) { | 
|  | 118 | sh_mmcif_writel(base, MMCIF_CE_INT, tmp & ~mask); | 
|  | 119 | return 0; | 
|  | 120 | } | 
|  | 121 | } | 
|  | 122 |  | 
|  | 123 | return -1; | 
|  | 124 | } | 
|  | 125 |  | 
| Paul Mundt | 2f6ba57 | 2010-11-04 12:21:25 +0900 | [diff] [blame] | 126 | static inline int sh_mmcif_boot_cmd(void __iomem *base, | 
| Magnus Damm | 8a76895 | 2010-05-18 14:43:04 +0000 | [diff] [blame] | 127 | unsigned long cmd, unsigned long arg) | 
|  | 128 | { | 
|  | 129 | sh_mmcif_boot_cmd_send(base, cmd, arg); | 
|  | 130 | return sh_mmcif_boot_cmd_poll(base, 0x00010000); | 
|  | 131 | } | 
|  | 132 |  | 
| Paul Mundt | 2f6ba57 | 2010-11-04 12:21:25 +0900 | [diff] [blame] | 133 | static inline int sh_mmcif_boot_do_read_single(void __iomem *base, | 
| Magnus Damm | 8a76895 | 2010-05-18 14:43:04 +0000 | [diff] [blame] | 134 | unsigned int block_nr, | 
|  | 135 | unsigned long *buf) | 
|  | 136 | { | 
|  | 137 | int k; | 
|  | 138 |  | 
|  | 139 | /* CMD13 - Status */ | 
|  | 140 | sh_mmcif_boot_cmd(base, 0x0d400000, 0x00010000); | 
|  | 141 |  | 
|  | 142 | if (sh_mmcif_readl(base, MMCIF_CE_RESP0) != 0x0900) | 
|  | 143 | return -1; | 
|  | 144 |  | 
|  | 145 | /* CMD17 - Read */ | 
|  | 146 | sh_mmcif_boot_cmd(base, 0x11480000, block_nr * SH_MMCIF_BBS); | 
|  | 147 | if (sh_mmcif_boot_cmd_poll(base, 0x00100000) < 0) | 
|  | 148 | return -1; | 
|  | 149 |  | 
|  | 150 | for (k = 0; k < (SH_MMCIF_BBS / 4); k++) | 
|  | 151 | buf[k] = sh_mmcif_readl(base, MMCIF_CE_DATA); | 
|  | 152 |  | 
|  | 153 | return 0; | 
|  | 154 | } | 
|  | 155 |  | 
| Paul Mundt | 2f6ba57 | 2010-11-04 12:21:25 +0900 | [diff] [blame] | 156 | static inline int sh_mmcif_boot_do_read(void __iomem *base, | 
| Magnus Damm | 8a76895 | 2010-05-18 14:43:04 +0000 | [diff] [blame] | 157 | unsigned long first_block, | 
|  | 158 | unsigned long nr_blocks, | 
|  | 159 | void *buf) | 
|  | 160 | { | 
|  | 161 | unsigned long k; | 
|  | 162 | int ret = 0; | 
|  | 163 |  | 
| Simon Horman | 54b3846 | 2010-12-06 00:12:45 +0000 | [diff] [blame] | 164 | /* In data transfer mode: Set clock to Bus clock/4 (about 20Mhz) */ | 
|  | 165 | sh_mmcif_writel(base, MMCIF_CE_CLK_CTRL, | 
|  | 166 | CLK_ENABLE | CLKDIV_4 | SRSPTO_256 | | 
|  | 167 | SRBSYTO_29 | SRWDTO_29 | SCCSTO_29); | 
|  | 168 |  | 
|  | 169 | /* CMD9 - Get CSD */ | 
|  | 170 | sh_mmcif_boot_cmd(base, 0x09806000, 0x00010000); | 
|  | 171 |  | 
|  | 172 | /* CMD7 - Select the card */ | 
|  | 173 | sh_mmcif_boot_cmd(base, 0x07400000, 0x00010000); | 
|  | 174 |  | 
| Magnus Damm | 8a76895 | 2010-05-18 14:43:04 +0000 | [diff] [blame] | 175 | /* CMD16 - Set the block size */ | 
|  | 176 | sh_mmcif_boot_cmd(base, 0x10400000, SH_MMCIF_BBS); | 
|  | 177 |  | 
|  | 178 | for (k = 0; !ret && k < nr_blocks; k++) | 
|  | 179 | ret = sh_mmcif_boot_do_read_single(base, first_block + k, | 
|  | 180 | buf + (k * SH_MMCIF_BBS)); | 
|  | 181 |  | 
|  | 182 | return ret; | 
|  | 183 | } | 
|  | 184 |  | 
| Paul Mundt | 2f6ba57 | 2010-11-04 12:21:25 +0900 | [diff] [blame] | 185 | static inline void sh_mmcif_boot_init(void __iomem *base) | 
| Magnus Damm | 8a76895 | 2010-05-18 14:43:04 +0000 | [diff] [blame] | 186 | { | 
| Magnus Damm | 8a76895 | 2010-05-18 14:43:04 +0000 | [diff] [blame] | 187 | /* reset */ | 
| Simon Horman | 1ae0aff | 2010-11-26 23:02:58 +0000 | [diff] [blame] | 188 | sh_mmcif_writel(base, MMCIF_CE_VERSION, SOFT_RST_ON); | 
|  | 189 | sh_mmcif_writel(base, MMCIF_CE_VERSION, SOFT_RST_OFF); | 
| Magnus Damm | 8a76895 | 2010-05-18 14:43:04 +0000 | [diff] [blame] | 190 |  | 
|  | 191 | /* byte swap */ | 
| Simon Horman | da1d39e | 2010-11-09 17:47:02 +0900 | [diff] [blame] | 192 | sh_mmcif_writel(base, MMCIF_CE_BUF_ACC, BUF_ACC_ATYP); | 
| Magnus Damm | 8a76895 | 2010-05-18 14:43:04 +0000 | [diff] [blame] | 193 |  | 
|  | 194 | /* Set block size in MMCIF hardware */ | 
|  | 195 | sh_mmcif_writel(base, MMCIF_CE_BLOCK_SET, SH_MMCIF_BBS); | 
|  | 196 |  | 
| Simon Horman | 22efa0f | 2010-11-27 00:11:55 +0000 | [diff] [blame] | 197 | /* Enable the clock, set it to Bus clock/256 (about 325Khz). */ | 
| Simon Horman | da1d39e | 2010-11-09 17:47:02 +0900 | [diff] [blame] | 198 | sh_mmcif_writel(base, MMCIF_CE_CLK_CTRL, | 
| Simon Horman | 22efa0f | 2010-11-27 00:11:55 +0000 | [diff] [blame] | 199 | CLK_ENABLE | CLKDIV_256 | SRSPTO_256 | | 
|  | 200 | SRBSYTO_29 | SRWDTO_29 | SCCSTO_29); | 
| Magnus Damm | 8a76895 | 2010-05-18 14:43:04 +0000 | [diff] [blame] | 201 |  | 
|  | 202 | /* CMD0 */ | 
|  | 203 | sh_mmcif_boot_cmd(base, 0x00000040, 0); | 
|  | 204 |  | 
|  | 205 | /* CMD1 - Get OCR */ | 
|  | 206 | do { | 
|  | 207 | sh_mmcif_boot_cmd(base, 0x01405040, 0x40300000); /* CMD1 */ | 
|  | 208 | } while ((sh_mmcif_readl(base, MMCIF_CE_RESP0) & 0x80000000) | 
|  | 209 | != 0x80000000); | 
|  | 210 |  | 
|  | 211 | /* CMD2 - Get CID */ | 
|  | 212 | sh_mmcif_boot_cmd(base, 0x02806040, 0); | 
|  | 213 |  | 
|  | 214 | /* CMD3 - Set card relative address */ | 
|  | 215 | sh_mmcif_boot_cmd(base, 0x03400040, 0x00010000); | 
|  | 216 | } | 
|  | 217 |  | 
| Robert P. J. Day | 100e918 | 2011-05-27 16:04:03 -0400 | [diff] [blame] | 218 | #endif /* LINUX_MMC_SH_MMCIF_H */ |