blob: 54c1e10ae580832e8f23ec4891c4a61810504237 [file] [log] [blame]
Koji Matsuoka58c229e2013-04-08 11:08:53 +09001/*
2 * R8A7790 processor support
3 *
4 * Copyright (C) 2013 Renesas Electronics Corporation
5 * Copyright (C) 2013 Magnus Damm
6 * Copyright (C) 2012 Renesas Solutions Corp.
7 * Copyright (C) 2012 Kuninori Morimoto <kuninori.morimoto.gx@renesas.com>
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; version 2 of the
12 * License.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
22 */
Laurent Pinchart16277692013-04-08 11:36:14 +020023
Koji Matsuoka58c229e2013-04-08 11:08:53 +090024#include <linux/kernel.h>
Laurent Pinchart16277692013-04-08 11:36:14 +020025#include <linux/platform_data/gpio-rcar.h>
26
Koji Matsuoka58c229e2013-04-08 11:08:53 +090027#include <mach/r8a7790.h>
28
29#include "core.h"
30#include "sh_pfc.h"
31
32#define CPU_32_PORT(fn, pfx, sfx) \
33 PORT_10(fn, pfx, sfx), PORT_10(fn, pfx##1, sfx), \
34 PORT_10(fn, pfx##2, sfx), PORT_1(fn, pfx##30, sfx), \
35 PORT_1(fn, pfx##31, sfx)
36
37#define CPU_32_PORT1(fn, pfx, sfx) \
38 PORT_10(fn, pfx, sfx), PORT_10(fn, pfx##1, sfx), \
39 PORT_10(fn, pfx##2, sfx)
40
41#define CPU_32_PORT2(fn, pfx, sfx) \
42 PORT_10(fn, pfx, sfx), PORT_10(fn, pfx##1, sfx), \
43 PORT_10(fn, pfx##2, sfx)
44
45/* GP_0_0_DATA -> GP_5_31_DATA (except for GP1[30],GP1[31],GP2[30],GP2[31]) */
46#define CPU_ALL_PORT(fn, pfx, sfx) \
47 CPU_32_PORT(fn, pfx##_0_, sfx), \
48 CPU_32_PORT1(fn, pfx##_1_, sfx), \
49 CPU_32_PORT2(fn, pfx##_2_, sfx), \
50 CPU_32_PORT(fn, pfx##_3_, sfx), \
51 CPU_32_PORT(fn, pfx##_4_, sfx), \
52 CPU_32_PORT(fn, pfx##_5_, sfx) \
53
54#define _GP_GPIO(pfx, sfx) PINMUX_GPIO(GPIO_GP##pfx, GP##pfx##_DATA)
55#define _GP_DATA(pfx, sfx) PINMUX_DATA(GP##pfx##_DATA, GP##pfx##_FN, \
56 GP##pfx##_IN, GP##pfx##_OUT)
57
58#define _GP_INOUTSEL(pfx, sfx) GP##pfx##_IN, GP##pfx##_OUT
59#define _GP_INDT(pfx, sfx) GP##pfx##_DATA
60
61#define GP_ALL(str) CPU_ALL_PORT(_PORT_ALL, GP, str)
62#define PINMUX_GPIO_GP_ALL() CPU_ALL_PORT(_GP_GPIO, , unused)
63#define PINMUX_DATA_GP_ALL() CPU_ALL_PORT(_GP_DATA, , unused)
64
65
66#define PORT_10_REV(fn, pfx, sfx) \
67 PORT_1(fn, pfx##9, sfx), PORT_1(fn, pfx##8, sfx), \
68 PORT_1(fn, pfx##7, sfx), PORT_1(fn, pfx##6, sfx), \
69 PORT_1(fn, pfx##5, sfx), PORT_1(fn, pfx##4, sfx), \
70 PORT_1(fn, pfx##3, sfx), PORT_1(fn, pfx##2, sfx), \
71 PORT_1(fn, pfx##1, sfx), PORT_1(fn, pfx##0, sfx)
72
73#define CPU_32_PORT_REV(fn, pfx, sfx) \
74 PORT_1(fn, pfx##31, sfx), PORT_1(fn, pfx##30, sfx), \
75 PORT_10_REV(fn, pfx##2, sfx), PORT_10_REV(fn, pfx##1, sfx), \
76 PORT_10_REV(fn, pfx, sfx)
77
78#define GP_INOUTSEL(bank) CPU_32_PORT_REV(_GP_INOUTSEL, _##bank##_, unused)
79#define GP_INDT(bank) CPU_32_PORT_REV(_GP_INDT, _##bank##_, unused)
80
81#define PINMUX_IPSR_DATA(ipsr, fn) PINMUX_DATA(fn##_MARK, FN_##ipsr, FN_##fn)
82#define PINMUX_IPSR_MODSEL_DATA(ipsr, fn, ms) PINMUX_DATA(fn##_MARK, FN_##ms, \
83 FN_##ipsr, FN_##fn)
84
85enum {
86 PINMUX_RESERVED = 0,
87
88 PINMUX_DATA_BEGIN,
89 GP_ALL(DATA),
90 PINMUX_DATA_END,
91
92 PINMUX_INPUT_BEGIN,
93 GP_ALL(IN),
94 PINMUX_INPUT_END,
95
96 PINMUX_OUTPUT_BEGIN,
97 GP_ALL(OUT),
98 PINMUX_OUTPUT_END,
99
100 PINMUX_FUNCTION_BEGIN,
101 GP_ALL(FN),
102
103 /* GPSR0 */
104 FN_IP0_2_0, FN_IP0_5_3, FN_IP0_8_6, FN_IP0_11_9, FN_IP0_15_12,
105 FN_IP0_19_16, FN_IP0_22_20, FN_IP0_26_23, FN_IP0_30_27,
106 FN_IP1_3_0, FN_IP1_7_4, FN_IP1_11_8, FN_IP1_14_12,
107 FN_IP1_17_15, FN_IP1_21_18, FN_IP1_25_22, FN_IP1_27_26,
108 FN_IP1_29_28, FN_IP2_2_0, FN_IP2_5_3, FN_IP2_8_6, FN_IP2_11_9,
109 FN_IP2_14_12, FN_IP2_17_15, FN_IP2_21_18, FN_IP2_25_22,
110 FN_IP2_28_26, FN_IP3_3_0, FN_IP3_7_4, FN_IP3_11_8,
111 FN_IP3_14_12, FN_IP3_17_15,
112
113 /* GPSR1 */
114 FN_IP3_19_18, FN_IP3_22_20, FN_IP3_25_23, FN_IP3_28_26,
115 FN_IP3_31_29, FN_IP4_2_0, FN_IP4_5_3, FN_IP4_8_6, FN_IP4_11_9,
116 FN_IP4_14_12, FN_IP4_17_15, FN_IP4_20_18, FN_IP4_23_21,
117 FN_IP4_26_24, FN_IP4_29_27, FN_IP5_2_0, FN_IP5_5_3, FN_IP5_9_6,
118 FN_IP5_12_10, FN_IP5_14_13, FN_IP5_17_15, FN_IP5_20_18,
119 FN_IP5_23_21, FN_IP5_26_24, FN_IP5_29_27, FN_IP6_2_0,
120 FN_IP6_5_3, FN_IP6_8_6, FN_IP6_10_9, FN_IP6_13_11,
121
122 /* GPSR2 */
123 FN_IP7_28_27, FN_IP7_30_29, FN_IP8_1_0, FN_IP8_3_2, FN_IP8_5_4,
124 FN_IP8_7_6, FN_IP8_9_8, FN_IP8_11_10, FN_IP8_13_12, FN_IP8_15_14,
125 FN_IP8_17_16, FN_IP8_19_18, FN_IP8_21_20, FN_IP8_23_22,
126 FN_IP8_25_24, FN_IP8_26, FN_IP8_27, FN_VI1_DATA7_VI1_B7,
127 FN_IP6_16_14, FN_IP6_19_17, FN_IP6_22_20, FN_IP6_25_23,
128 FN_IP6_28_26, FN_IP6_31_29, FN_IP7_2_0, FN_IP7_5_3, FN_IP7_7_6,
129 FN_IP7_9_8, FN_IP7_12_10, FN_IP7_15_13,
130
131 /* GPSR3 */
132 FN_IP8_28, FN_IP8_30_29, FN_IP9_1_0, FN_IP9_3_2, FN_IP9_5_4,
133 FN_IP9_7_6, FN_IP9_11_8, FN_IP9_15_12, FN_IP9_17_16, FN_IP9_19_18,
134 FN_IP9_21_20, FN_IP9_23_22, FN_IP9_25_24, FN_IP9_27_26,
135 FN_IP9_31_28, FN_IP10_3_0, FN_IP10_6_4, FN_IP10_10_7, FN_IP10_14_11,
136 FN_IP10_18_15, FN_IP10_22_19, FN_IP10_25_23, FN_IP10_29_26,
137 FN_IP11_3_0, FN_IP11_4, FN_IP11_6_5, FN_IP11_8_7, FN_IP11_10_9,
138 FN_IP11_12_11, FN_IP11_14_13, FN_IP11_17_15, FN_IP11_21_18,
139
140 /* GPSR4 */
141 FN_IP11_23_22, FN_IP11_26_24, FN_IP11_29_27, FN_IP11_31_30,
142 FN_IP12_1_0, FN_IP12_3_2, FN_IP12_5_4, FN_IP12_7_6, FN_IP12_10_8,
143 FN_IP12_13_11, FN_IP12_16_14, FN_IP12_19_17, FN_IP12_22_20,
144 FN_IP12_24_23, FN_IP12_27_25, FN_IP12_30_28, FN_IP13_2_0,
145 FN_IP13_6_3, FN_IP13_9_7, FN_IP13_12_10, FN_IP13_15_13,
146 FN_IP13_18_16, FN_IP13_22_19, FN_IP13_25_23, FN_IP13_28_26,
147 FN_IP13_30_29, FN_IP14_2_0, FN_IP14_5_3, FN_IP14_8_6, FN_IP14_11_9,
148 FN_IP14_15_12, FN_IP14_18_16,
149
150 /* GPSR5 */
151 FN_IP14_21_19, FN_IP14_24_22, FN_IP14_27_25, FN_IP14_30_28,
152 FN_IP15_2_0, FN_IP15_5_3, FN_IP15_8_6, FN_IP15_11_9, FN_IP15_13_12,
153 FN_IP15_15_14, FN_IP15_17_16, FN_IP15_19_18, FN_IP15_22_20,
154 FN_IP15_25_23, FN_IP15_27_26, FN_IP15_29_28, FN_IP16_2_0,
155 FN_IP16_5_3, FN_USB0_PWEN, FN_USB0_OVC_VBUS, FN_IP16_6, FN_IP16_7,
156 FN_USB2_PWEN, FN_USB2_OVC, FN_AVS1, FN_AVS2, FN_DU_DOTCLKIN0,
157 FN_IP7_26_25, FN_DU_DOTCLKIN2, FN_IP7_18_16, FN_IP7_21_19, FN_IP7_24_22,
158
159 /* IPSR0 */
160 FN_D0, FN_MSIOF3_SCK_B, FN_VI3_DATA0, FN_VI0_G4, FN_VI0_G4_B,
161 FN_D1, FN_MSIOF3_SYNC_B, FN_VI3_DATA1, FN_VI0_G5,
162 FN_VI0_G5_B, FN_D2, FN_MSIOF3_RXD_B, FN_VI3_DATA2,
163 FN_VI0_G6, FN_VI0_G6_B, FN_D3, FN_MSIOF3_TXD_B,
164 FN_VI3_DATA3, FN_VI0_G7, FN_VI0_G7_B, FN_D4,
165 FN_SCIFB1_RXD_F, FN_SCIFB0_RXD_C, FN_VI3_DATA4,
166 FN_VI0_R0, FN_VI0_R0_B, FN_RX0_B, FN_D5,
167 FN_SCIFB1_TXD_F, FN_SCIFB0_TXD_C, FN_VI3_DATA5,
168 FN_VI0_R1, FN_VI0_R1_B, FN_TX0_B, FN_D6,
169 FN_SCL2_C, FN_VI3_DATA6, FN_VI0_R2, FN_VI0_R2_B,
170 FN_SCL2_CIS_C, FN_D7, FN_AD_DI_B, FN_SDA2_C,
171 FN_VI3_DATA7, FN_VI0_R3, FN_VI0_R3_B, FN_SDA2_CIS_C,
172 FN_D8, FN_SCIFA1_SCK_C, FN_AVB_TXD0, FN_MII_TXD0,
173 FN_VI0_G0, FN_VI0_G0_B, FN_VI2_DATA0_VI2_B0,
174
175 /* IPSR1 */
176 FN_D9, FN_SCIFA1_RXD_C, FN_AVB_TXD1, FN_MII_TXD1,
177 FN_VI0_G1, FN_VI0_G1_B, FN_VI2_DATA1_VI2_B1, FN_D10,
178 FN_SCIFA1_TXD_C, FN_AVB_TXD2, FN_MII_TXD2,
179 FN_VI0_G2, FN_VI0_G2_B, FN_VI2_DATA2_VI2_B2, FN_D11,
180 FN_SCIFA1_CTS_N_C, FN_AVB_TXD3, FN_MII_TXD3,
181 FN_VI0_G3, FN_VI0_G3_B, FN_VI2_DATA3_VI2_B3,
182 FN_D12, FN_SCIFA1_RTS_N_C, FN_AVB_TXD4,
183 FN_VI0_HSYNC_N, FN_VI0_HSYNC_N_B, FN_VI2_DATA4_VI2_B4,
184 FN_D13, FN_AVB_TXD5, FN_VI0_VSYNC_N,
185 FN_VI0_VSYNC_N_B, FN_VI2_DATA5_VI2_B5, FN_D14,
186 FN_SCIFB1_RXD_C, FN_AVB_TXD6, FN_RX1_B,
187 FN_VI0_CLKENB, FN_VI0_CLKENB_B, FN_VI2_DATA6_VI2_B6,
188 FN_D15, FN_SCIFB1_TXD_C, FN_AVB_TXD7, FN_TX1_B,
189 FN_VI0_FIELD, FN_VI0_FIELD_B, FN_VI2_DATA7_VI2_B7,
190 FN_A0, FN_PWM3, FN_A1, FN_PWM4,
191
192 /* IPSR2 */
193 FN_A2, FN_PWM5, FN_MSIOF1_SS1_B, FN_A3,
194 FN_PWM6, FN_MSIOF1_SS2_B, FN_A4, FN_MSIOF1_TXD_B,
195 FN_TPU0TO0, FN_A5, FN_SCIFA1_TXD_B, FN_TPU0TO1,
196 FN_A6, FN_SCIFA1_RTS_N_B, FN_TPU0TO2, FN_A7,
197 FN_SCIFA1_SCK_B, FN_AUDIO_CLKOUT_B, FN_TPU0TO3,
198 FN_A8, FN_SCIFA1_RXD_B, FN_SSI_SCK5_B, FN_VI0_R4,
199 FN_VI0_R4_B, FN_SCIFB2_RXD_C, FN_VI2_DATA0_VI2_B0_B,
200 FN_A9, FN_SCIFA1_CTS_N_B, FN_SSI_WS5_B, FN_VI0_R5,
201 FN_VI0_R5_B, FN_SCIFB2_TXD_C, FN_VI2_DATA1_VI2_B1_B,
202 FN_A10, FN_SSI_SDATA5_B, FN_MSIOF2_SYNC, FN_VI0_R6,
203 FN_VI0_R6_B, FN_VI2_DATA2_VI2_B2_B,
204
205 /* IPSR3 */
206 FN_A11, FN_SCIFB2_CTS_N_B, FN_MSIOF2_SCK, FN_VI1_R0,
207 FN_VI1_R0_B, FN_VI2_G0, FN_VI2_DATA3_VI2_B3_B,
208 FN_A12, FN_SCIFB2_RXD_B, FN_MSIOF2_TXD, FN_VI1_R1,
209 FN_VI1_R1_B, FN_VI2_G1, FN_VI2_DATA4_VI2_B4_B,
210 FN_A13, FN_SCIFB2_RTS_N_B, FN_EX_WAIT2,
211 FN_MSIOF2_RXD, FN_VI1_R2, FN_VI1_R2_B, FN_VI2_G2,
212 FN_VI2_DATA5_VI2_B5_B, FN_A14, FN_SCIFB2_TXD_B,
213 FN_ATACS11_N, FN_MSIOF2_SS1, FN_A15, FN_SCIFB2_SCK_B,
214 FN_ATARD1_N, FN_MSIOF2_SS2, FN_A16, FN_ATAWR1_N,
215 FN_A17, FN_AD_DO_B, FN_ATADIR1_N, FN_A18,
216 FN_AD_CLK_B, FN_ATAG1_N, FN_A19, FN_AD_NCS_N_B,
217 FN_ATACS01_N, FN_EX_WAIT0_B, FN_A20, FN_SPCLK,
218 FN_VI1_R3, FN_VI1_R3_B, FN_VI2_G4,
219
220 /* IPSR4 */
221 FN_A21, FN_MOSI_IO0, FN_VI1_R4, FN_VI1_R4_B, FN_VI2_G5,
222 FN_A22, FN_MISO_IO1, FN_VI1_R5, FN_VI1_R5_B,
223 FN_VI2_G6, FN_A23, FN_IO2, FN_VI1_G7,
224 FN_VI1_G7_B, FN_VI2_G7, FN_A24, FN_IO3,
225 FN_VI1_R7, FN_VI1_R7_B, FN_VI2_CLKENB,
226 FN_VI2_CLKENB_B, FN_A25, FN_SSL, FN_VI1_G6,
227 FN_VI1_G6_B, FN_VI2_FIELD, FN_VI2_FIELD_B, FN_CS0_N,
228 FN_VI1_R6, FN_VI1_R6_B, FN_VI2_G3, FN_MSIOF0_SS2_B,
229 FN_CS1_N_A26, FN_SPEEDIN, FN_VI0_R7, FN_VI0_R7_B,
230 FN_VI2_CLK, FN_VI2_CLK_B, FN_EX_CS0_N, FN_HRX1_B,
231 FN_VI1_G5, FN_VI1_G5_B, FN_VI2_R0, FN_HTX0_B,
232 FN_MSIOF0_SS1_B, FN_EX_CS1_N, FN_GPS_CLK,
233 FN_HCTS1_N_B, FN_VI1_FIELD, FN_VI1_FIELD_B,
234 FN_VI2_R1, FN_EX_CS2_N, FN_GPS_SIGN, FN_HRTS1_N_B,
235 FN_VI3_CLKENB, FN_VI1_G0, FN_VI1_G0_B, FN_VI2_R2,
236
237 /* IPSR5 */
238 FN_EX_CS3_N, FN_GPS_MAG, FN_VI3_FIELD, FN_VI1_G1, FN_VI1_G1_B,
239 FN_VI2_R3, FN_EX_CS4_N, FN_MSIOF1_SCK_B, FN_VI3_HSYNC_N,
240 FN_VI2_HSYNC_N, FN_SCL1, FN_VI2_HSYNC_N_B,
241 FN_INTC_EN0_N, FN_SCL1_CIS, FN_EX_CS5_N, FN_CAN0_RX,
242 FN_MSIOF1_RXD_B, FN_VI3_VSYNC_N, FN_VI1_G2,
243 FN_VI1_G2_B, FN_VI2_R4, FN_SDA1, FN_INTC_EN1_N,
244 FN_SDA1_CIS, FN_BS_N, FN_IETX, FN_HTX1_B,
245 FN_CAN1_TX, FN_DRACK0, FN_IETX_C, FN_RD_N,
246 FN_CAN0_TX, FN_SCIFA0_SCK_B, FN_RD_WR_N, FN_VI1_G3,
247 FN_VI1_G3_B, FN_VI2_R5, FN_SCIFA0_RXD_B,
248 FN_INTC_IRQ4_N, FN_WE0_N, FN_IECLK, FN_CAN_CLK,
249 FN_VI2_VSYNC_N, FN_SCIFA0_TXD_B, FN_VI2_VSYNC_N_B,
250 FN_WE1_N, FN_IERX, FN_CAN1_RX, FN_VI1_G4,
251 FN_VI1_G4_B, FN_VI2_R6, FN_SCIFA0_CTS_N_B,
252 FN_IERX_C, FN_EX_WAIT0, FN_IRQ3, FN_INTC_IRQ3_N,
253 FN_VI3_CLK, FN_SCIFA0_RTS_N_B, FN_HRX0_B,
254 FN_MSIOF0_SCK_B, FN_DREQ0_N, FN_VI1_HSYNC_N,
255 FN_VI1_HSYNC_N_B, FN_VI2_R7, FN_SSI_SCK78_C,
256 FN_SSI_WS78_B,
257
258 /* IPSR6 */
259 FN_DACK0, FN_IRQ0, FN_INTC_IRQ0_N, FN_SSI_SCK6_B,
260 FN_VI1_VSYNC_N, FN_VI1_VSYNC_N_B, FN_SSI_WS78_C,
261 FN_DREQ1_N, FN_VI1_CLKENB, FN_VI1_CLKENB_B,
262 FN_SSI_SDATA7_C, FN_SSI_SCK78_B, FN_DACK1, FN_IRQ1,
263 FN_INTC_IRQ1_N, FN_SSI_WS6_B, FN_SSI_SDATA8_C,
264 FN_DREQ2_N, FN_HSCK1_B, FN_HCTS0_N_B,
265 FN_MSIOF0_TXD_B, FN_DACK2, FN_IRQ2, FN_INTC_IRQ2_N,
266 FN_SSI_SDATA6_B, FN_HRTS0_N_B, FN_MSIOF0_RXD_B,
267 FN_ETH_CRS_DV, FN_RMII_CRS_DV, FN_STP_ISCLK_0_B,
268 FN_TS_SDEN0_D, FN_GLO_Q0_C, FN_SCL2_E,
269 FN_SCL2_CIS_E, FN_ETH_RX_ER, FN_RMII_RX_ER,
270 FN_STP_ISD_0_B, FN_TS_SPSYNC0_D, FN_GLO_Q1_C,
271 FN_SDA2_E, FN_SDA2_CIS_E, FN_ETH_RXD0, FN_RMII_RXD0,
272 FN_STP_ISEN_0_B, FN_TS_SDAT0_D, FN_GLO_I0_C,
273 FN_SCIFB1_SCK_G, FN_SCK1_E, FN_ETH_RXD1,
274 FN_RMII_RXD1, FN_HRX0_E, FN_STP_ISSYNC_0_B,
275 FN_TS_SCK0_D, FN_GLO_I1_C, FN_SCIFB1_RXD_G,
276 FN_RX1_E, FN_ETH_LINK, FN_RMII_LINK, FN_HTX0_E,
277 FN_STP_IVCXO27_0_B, FN_SCIFB1_TXD_G, FN_TX1_E,
278 FN_ETH_REF_CLK, FN_RMII_REF_CLK, FN_HCTS0_N_E,
279 FN_STP_IVCXO27_1_B, FN_HRX0_F,
280
281 /* IPSR7 */
282 FN_ETH_MDIO, FN_RMII_MDIO, FN_HRTS0_N_E,
283 FN_SIM0_D_C, FN_HCTS0_N_F, FN_ETH_TXD1,
284 FN_RMII_TXD1, FN_HTX0_F, FN_BPFCLK_G, FN_RDS_CLK_F,
285 FN_ETH_TX_EN, FN_RMII_TX_EN, FN_SIM0_CLK_C,
286 FN_HRTS0_N_F, FN_ETH_MAGIC, FN_RMII_MAGIC,
287 FN_SIM0_RST_C, FN_ETH_TXD0, FN_RMII_TXD0,
288 FN_STP_ISCLK_1_B, FN_TS_SDEN1_C, FN_GLO_SCLK_C,
289 FN_ETH_MDC, FN_RMII_MDC, FN_STP_ISD_1_B,
290 FN_TS_SPSYNC1_C, FN_GLO_SDATA_C, FN_PWM0,
291 FN_SCIFA2_SCK_C, FN_STP_ISEN_1_B, FN_TS_SDAT1_C,
292 FN_GLO_SS_C, FN_PWM1, FN_SCIFA2_TXD_C,
293 FN_STP_ISSYNC_1_B, FN_TS_SCK1_C, FN_GLO_RFON_C,
294 FN_PCMOE_N, FN_PWM2, FN_PWMFSW0, FN_SCIFA2_RXD_C,
295 FN_PCMWE_N, FN_IECLK_C, FN_DU1_DOTCLKIN,
296 FN_AUDIO_CLKC, FN_AUDIO_CLKOUT_C, FN_VI0_CLK,
297 FN_ATACS00_N, FN_AVB_RXD1, FN_MII_RXD1,
298 FN_VI0_DATA0_VI0_B0, FN_ATACS10_N, FN_AVB_RXD2,
299 FN_MII_RXD2,
300
301 /* IPSR8 */
302 FN_VI0_DATA1_VI0_B1, FN_ATARD0_N, FN_AVB_RXD3,
303 FN_MII_RXD3, FN_VI0_DATA2_VI0_B2, FN_ATAWR0_N,
304 FN_AVB_RXD4, FN_VI0_DATA3_VI0_B3, FN_ATADIR0_N,
305 FN_AVB_RXD5, FN_VI0_DATA4_VI0_B4, FN_ATAG0_N,
306 FN_AVB_RXD6, FN_VI0_DATA5_VI0_B5, FN_EX_WAIT1,
307 FN_AVB_RXD7, FN_VI0_DATA6_VI0_B6, FN_AVB_RX_ER,
308 FN_MII_RX_ER, FN_VI0_DATA7_VI0_B7, FN_AVB_RX_CLK,
309 FN_MII_RX_CLK, FN_VI1_CLK, FN_AVB_RX_DV,
310 FN_MII_RX_DV, FN_VI1_DATA0_VI1_B0, FN_SCIFA1_SCK_D,
311 FN_AVB_CRS, FN_MII_CRS, FN_VI1_DATA1_VI1_B1,
312 FN_SCIFA1_RXD_D, FN_AVB_MDC, FN_MII_MDC,
313 FN_VI1_DATA2_VI1_B2, FN_SCIFA1_TXD_D, FN_AVB_MDIO,
314 FN_MII_MDIO, FN_VI1_DATA3_VI1_B3, FN_SCIFA1_CTS_N_D,
315 FN_AVB_GTX_CLK, FN_VI1_DATA4_VI1_B4, FN_SCIFA1_RTS_N_D,
316 FN_AVB_MAGIC, FN_MII_MAGIC, FN_VI1_DATA5_VI1_B5,
317 FN_AVB_PHY_INT, FN_VI1_DATA6_VI1_B6, FN_AVB_GTXREFCLK,
318 FN_SD0_CLK, FN_VI1_DATA0_VI1_B0_B, FN_SD0_CMD,
319 FN_SCIFB1_SCK_B, FN_VI1_DATA1_VI1_B1_B,
320
321 /* IPSR9 */
322 FN_SD0_DAT0, FN_SCIFB1_RXD_B, FN_VI1_DATA2_VI1_B2_B,
323 FN_SD0_DAT1, FN_SCIFB1_TXD_B, FN_VI1_DATA3_VI1_B3_B,
324 FN_SD0_DAT2, FN_SCIFB1_CTS_N_B, FN_VI1_DATA4_VI1_B4_B,
325 FN_SD0_DAT3, FN_SCIFB1_RTS_N_B, FN_VI1_DATA5_VI1_B5_B,
326 FN_SD0_CD, FN_MMC0_D6, FN_TS_SDEN0_B, FN_USB0_EXTP,
327 FN_GLO_SCLK, FN_VI1_DATA6_VI1_B6_B, FN_SCL1_B,
328 FN_SCL1_CIS_B, FN_VI2_DATA6_VI2_B6_B, FN_SD0_WP,
329 FN_MMC0_D7, FN_TS_SPSYNC0_B, FN_USB0_IDIN,
330 FN_GLO_SDATA, FN_VI1_DATA7_VI1_B7_B, FN_SDA1_B,
331 FN_SDA1_CIS_B, FN_VI2_DATA7_VI2_B7_B, FN_SD1_CLK,
332 FN_AVB_TX_EN, FN_MII_TX_EN, FN_SD1_CMD,
333 FN_AVB_TX_ER, FN_MII_TX_ER, FN_SCIFB0_SCK_B,
334 FN_SD1_DAT0, FN_AVB_TX_CLK, FN_MII_TX_CLK,
335 FN_SCIFB0_RXD_B, FN_SD1_DAT1, FN_AVB_LINK,
336 FN_MII_LINK, FN_SCIFB0_TXD_B, FN_SD1_DAT2,
337 FN_AVB_COL, FN_MII_COL, FN_SCIFB0_CTS_N_B,
338 FN_SD1_DAT3, FN_AVB_RXD0, FN_MII_RXD0,
339 FN_SCIFB0_RTS_N_B, FN_SD1_CD, FN_MMC1_D6,
340 FN_TS_SDEN1, FN_USB1_EXTP, FN_GLO_SS, FN_VI0_CLK_B,
341 FN_SCL2_D, FN_SCL2_CIS_D, FN_SIM0_CLK_B,
342 FN_VI3_CLK_B,
343
344 /* IPSR10 */
345 FN_SD1_WP, FN_MMC1_D7, FN_TS_SPSYNC1, FN_USB1_IDIN,
346 FN_GLO_RFON, FN_VI1_CLK_B, FN_SDA2_D, FN_SDA2_CIS_D,
347 FN_SIM0_D_B, FN_SD2_CLK, FN_MMC0_CLK, FN_SIM0_CLK,
348 FN_VI0_DATA0_VI0_B0_B, FN_TS_SDEN0_C, FN_GLO_SCLK_B,
349 FN_VI3_DATA0_B, FN_SD2_CMD, FN_MMC0_CMD, FN_SIM0_D,
350 FN_VI0_DATA1_VI0_B1_B, FN_SCIFB1_SCK_E, FN_SCK1_D,
351 FN_TS_SPSYNC0_C, FN_GLO_SDATA_B, FN_VI3_DATA1_B,
352 FN_SD2_DAT0, FN_MMC0_D0, FN_FMCLK_B,
353 FN_VI0_DATA2_VI0_B2_B, FN_SCIFB1_RXD_E, FN_RX1_D,
354 FN_TS_SDAT0_C, FN_GLO_SS_B, FN_VI3_DATA2_B,
355 FN_SD2_DAT1, FN_MMC0_D1, FN_FMIN_B, FN_RDS_DATA,
356 FN_VI0_DATA3_VI0_B3_B, FN_SCIFB1_TXD_E, FN_TX1_D,
357 FN_TS_SCK0_C, FN_GLO_RFON_B, FN_VI3_DATA3_B,
358 FN_SD2_DAT2, FN_MMC0_D2, FN_BPFCLK_B, FN_RDS_CLK,
359 FN_VI0_DATA4_VI0_B4_B, FN_HRX0_D, FN_TS_SDEN1_B,
360 FN_GLO_Q0_B, FN_VI3_DATA4_B, FN_SD2_DAT3,
361 FN_MMC0_D3, FN_SIM0_RST, FN_VI0_DATA5_VI0_B5_B,
362 FN_HTX0_D, FN_TS_SPSYNC1_B, FN_GLO_Q1_B,
363 FN_VI3_DATA5_B, FN_SD2_CD, FN_MMC0_D4,
364 FN_TS_SDAT0_B, FN_USB2_EXTP, FN_GLO_I0,
365 FN_VI0_DATA6_VI0_B6_B, FN_HCTS0_N_D, FN_TS_SDAT1_B,
366 FN_GLO_I0_B, FN_VI3_DATA6_B,
367
368 /* IPSR11 */
369 FN_SD2_WP, FN_MMC0_D5, FN_TS_SCK0_B, FN_USB2_IDIN,
370 FN_GLO_I1, FN_VI0_DATA7_VI0_B7_B, FN_HRTS0_N_D,
371 FN_TS_SCK1_B, FN_GLO_I1_B, FN_VI3_DATA7_B,
372 FN_SD3_CLK, FN_MMC1_CLK, FN_SD3_CMD, FN_MMC1_CMD,
373 FN_MTS_N, FN_SD3_DAT0, FN_MMC1_D0, FN_STM_N,
374 FN_SD3_DAT1, FN_MMC1_D1, FN_MDATA, FN_SD3_DAT2,
375 FN_MMC1_D2, FN_SDATA, FN_SD3_DAT3, FN_MMC1_D3,
376 FN_SCKZ, FN_SD3_CD, FN_MMC1_D4, FN_TS_SDAT1,
377 FN_VSP, FN_GLO_Q0, FN_SIM0_RST_B, FN_SD3_WP,
378 FN_MMC1_D5, FN_TS_SCK1, FN_GLO_Q1, FN_FMIN_C,
379 FN_RDS_DATA_B, FN_FMIN_E, FN_RDS_DATA_D, FN_FMIN_F,
380 FN_RDS_DATA_E, FN_MLB_CLK, FN_SCL2_B, FN_SCL2_CIS_B,
381 FN_MLB_SIG, FN_SCIFB1_RXD_D, FN_RX1_C, FN_SDA2_B,
382 FN_SDA2_CIS_B, FN_MLB_DAT, FN_SPV_EVEN,
383 FN_SCIFB1_TXD_D, FN_TX1_C, FN_BPFCLK_C,
384 FN_RDS_CLK_B, FN_SSI_SCK0129, FN_CAN_CLK_B,
385 FN_MOUT0,
386
387 /* IPSR12 */
388 FN_SSI_WS0129, FN_CAN0_TX_B, FN_MOUT1,
389 FN_SSI_SDATA0, FN_CAN0_RX_B, FN_MOUT2,
390 FN_SSI_SDATA1, FN_CAN1_TX_B, FN_MOUT5,
391 FN_SSI_SDATA2, FN_CAN1_RX_B, FN_SSI_SCK1, FN_MOUT6,
392 FN_SSI_SCK34, FN_STP_OPWM_0, FN_SCIFB0_SCK,
393 FN_MSIOF1_SCK, FN_CAN_DEBUG_HW_TRIGGER, FN_SSI_WS34,
394 FN_STP_IVCXO27_0, FN_SCIFB0_RXD, FN_MSIOF1_SYNC,
395 FN_CAN_STEP0, FN_SSI_SDATA3, FN_STP_ISCLK_0,
396 FN_SCIFB0_TXD, FN_MSIOF1_SS1, FN_CAN_TXCLK,
397 FN_SSI_SCK4, FN_STP_ISD_0, FN_SCIFB0_CTS_N,
398 FN_MSIOF1_SS2, FN_SSI_SCK5_C, FN_CAN_DEBUGOUT0,
399 FN_SSI_WS4, FN_STP_ISEN_0, FN_SCIFB0_RTS_N,
400 FN_MSIOF1_TXD, FN_SSI_WS5_C, FN_CAN_DEBUGOUT1,
401 FN_SSI_SDATA4, FN_STP_ISSYNC_0, FN_MSIOF1_RXD,
402 FN_CAN_DEBUGOUT2, FN_SSI_SCK5, FN_SCIFB1_SCK,
403 FN_IERX_B, FN_DU2_EXHSYNC_DU2_HSYNC, FN_QSTH_QHS,
404 FN_CAN_DEBUGOUT3, FN_SSI_WS5, FN_SCIFB1_RXD,
405 FN_IECLK_B, FN_DU2_EXVSYNC_DU2_VSYNC, FN_QSTB_QHE,
406 FN_CAN_DEBUGOUT4,
407
408 /* IPSR13 */
409 FN_SSI_SDATA5, FN_SCIFB1_TXD, FN_IETX_B, FN_DU2_DR2,
410 FN_LCDOUT2, FN_CAN_DEBUGOUT5, FN_SSI_SCK6,
411 FN_SCIFB1_CTS_N, FN_BPFCLK_D, FN_RDS_CLK_C,
412 FN_DU2_DR3, FN_LCDOUT3, FN_CAN_DEBUGOUT6,
413 FN_BPFCLK_F, FN_RDS_CLK_E, FN_SSI_WS6,
414 FN_SCIFB1_RTS_N, FN_CAN0_TX_D, FN_DU2_DR4,
415 FN_LCDOUT4, FN_CAN_DEBUGOUT7, FN_SSI_SDATA6,
416 FN_FMIN_D, FN_RDS_DATA_C, FN_DU2_DR5, FN_LCDOUT5,
417 FN_CAN_DEBUGOUT8, FN_SSI_SCK78, FN_STP_IVCXO27_1,
418 FN_SCK1, FN_SCIFA1_SCK, FN_DU2_DR6, FN_LCDOUT6,
419 FN_CAN_DEBUGOUT9, FN_SSI_WS78, FN_STP_ISCLK_1,
420 FN_SCIFB2_SCK, FN_SCIFA2_CTS_N, FN_DU2_DR7,
421 FN_LCDOUT7, FN_CAN_DEBUGOUT10, FN_SSI_SDATA7,
422 FN_STP_ISD_1, FN_SCIFB2_RXD, FN_SCIFA2_RTS_N,
423 FN_TCLK2, FN_QSTVA_QVS, FN_CAN_DEBUGOUT11,
424 FN_BPFCLK_E, FN_RDS_CLK_D, FN_SSI_SDATA7_B,
425 FN_FMIN_G, FN_RDS_DATA_F, FN_SSI_SDATA8,
426 FN_STP_ISEN_1, FN_SCIFB2_TXD, FN_CAN0_TX_C,
427 FN_CAN_DEBUGOUT12, FN_SSI_SDATA8_B, FN_SSI_SDATA9,
428 FN_STP_ISSYNC_1, FN_SCIFB2_CTS_N, FN_SSI_WS1,
429 FN_SSI_SDATA5_C, FN_CAN_DEBUGOUT13, FN_AUDIO_CLKA,
430 FN_SCIFB2_RTS_N, FN_CAN_DEBUGOUT14,
431
432 /* IPSR14 */
433 FN_AUDIO_CLKB, FN_SCIF_CLK, FN_CAN0_RX_D,
434 FN_DVC_MUTE, FN_CAN0_RX_C, FN_CAN_DEBUGOUT15,
435 FN_REMOCON, FN_SCIFA0_SCK, FN_HSCK1, FN_SCK0,
436 FN_MSIOF3_SS2, FN_DU2_DG2, FN_LCDOUT10, FN_SDA1_C,
437 FN_SDA1_CIS_C, FN_SCIFA0_RXD, FN_HRX1, FN_RX0,
438 FN_DU2_DR0, FN_LCDOUT0, FN_SCIFA0_TXD, FN_HTX1,
439 FN_TX0, FN_DU2_DR1, FN_LCDOUT1, FN_SCIFA0_CTS_N,
440 FN_HCTS1_N, FN_CTS0_N, FN_MSIOF3_SYNC, FN_DU2_DG3,
441 FN_LCDOUT11, FN_PWM0_B, FN_SCL1_C, FN_SCL1_CIS_C,
442 FN_SCIFA0_RTS_N, FN_HRTS1_N, FN_RTS0_N_TANS,
443 FN_MSIOF3_SS1, FN_DU2_DG0, FN_LCDOUT8, FN_PWM1_B,
444 FN_SCIFA1_RXD, FN_AD_DI, FN_RX1,
445 FN_DU2_EXODDF_DU2_ODDF_DISP_CDE, FN_QCPV_QDE,
446 FN_SCIFA1_TXD, FN_AD_DO, FN_TX1, FN_DU2_DG1,
447 FN_LCDOUT9, FN_SCIFA1_CTS_N, FN_AD_CLK,
448 FN_CTS1_N, FN_MSIOF3_RXD, FN_DU0_DOTCLKOUT, FN_QCLK,
449 FN_SCIFA1_RTS_N, FN_AD_NCS_N, FN_RTS1_N_TANS,
450 FN_MSIOF3_TXD, FN_DU1_DOTCLKOUT, FN_QSTVB_QVE,
451 FN_HRTS0_N_C,
452
453 /* IPSR15 */
454 FN_SCIFA2_SCK, FN_FMCLK, FN_MSIOF3_SCK, FN_DU2_DG7,
455 FN_LCDOUT15, FN_SCIF_CLK_B, FN_SCIFA2_RXD, FN_FMIN,
456 FN_DU2_DB0, FN_LCDOUT16, FN_SCL2, FN_SCL2_CIS,
457 FN_SCIFA2_TXD, FN_BPFCLK, FN_DU2_DB1, FN_LCDOUT17,
458 FN_SDA2, FN_SDA2_CIS, FN_HSCK0, FN_TS_SDEN0,
459 FN_DU2_DG4, FN_LCDOUT12, FN_HCTS0_N_C, FN_HRX0,
460 FN_DU2_DB2, FN_LCDOUT18, FN_HTX0, FN_DU2_DB3,
461 FN_LCDOUT19, FN_HCTS0_N, FN_SSI_SCK9, FN_DU2_DB4,
462 FN_LCDOUT20, FN_HRTS0_N, FN_SSI_WS9, FN_DU2_DB5,
463 FN_LCDOUT21, FN_MSIOF0_SCK, FN_TS_SDAT0, FN_ADICLK,
464 FN_DU2_DB6, FN_LCDOUT22, FN_MSIOF0_SYNC, FN_TS_SCK0,
465 FN_SSI_SCK2, FN_ADIDATA, FN_DU2_DB7, FN_LCDOUT23,
466 FN_SCIFA2_RXD_B, FN_MSIOF0_SS1, FN_ADICHS0,
467 FN_DU2_DG5, FN_LCDOUT13, FN_MSIOF0_TXD, FN_ADICHS1,
468 FN_DU2_DG6, FN_LCDOUT14,
469
470 /* IPSR16 */
471 FN_MSIOF0_SS2, FN_AUDIO_CLKOUT, FN_ADICHS2,
472 FN_DU2_DISP, FN_QPOLA, FN_HTX0_C, FN_SCIFA2_TXD_B,
473 FN_MSIOF0_RXD, FN_TS_SPSYNC0, FN_SSI_WS2,
474 FN_ADICS_SAMP, FN_DU2_CDE, FN_QPOLB, FN_HRX0_C,
475 FN_USB1_PWEN, FN_AUDIO_CLKOUT_D, FN_USB1_OVC,
476 FN_TCLK1_B,
477
478 FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
479 FN_SEL_SCIF1_4,
480 FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2,
481 FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1, FN_SEL_SCIFB2_2,
482 FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1, FN_SEL_SCIFB1_2, FN_SEL_SCIFB1_3,
483 FN_SEL_SCIFB1_4,
484 FN_SEL_SCIFB1_5, FN_SEL_SCIFB1_6,
485 FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2, FN_SEL_SCIFA1_3,
486 FN_SEL_SCIF0_0, FN_SEL_SCIF0_1,
487 FN_SEL_SCFA_0, FN_SEL_SCFA_1,
488 FN_SEL_SOF1_0, FN_SEL_SOF1_1,
489 FN_SEL_SSI7_0, FN_SEL_SSI7_1, FN_SEL_SSI7_2,
490 FN_SEL_SSI6_0, FN_SEL_SSI6_1,
491 FN_SEL_SSI5_0, FN_SEL_SSI5_1, FN_SEL_SSI5_2,
492 FN_SEL_VI3_0, FN_SEL_VI3_1,
493 FN_SEL_VI2_0, FN_SEL_VI2_1,
494 FN_SEL_VI1_0, FN_SEL_VI1_1,
495 FN_SEL_VI0_0, FN_SEL_VI0_1,
496 FN_SEL_TSIF1_0, FN_SEL_TSIF1_1, FN_SEL_TSIF1_2,
497 FN_SEL_LBS_0, FN_SEL_LBS_1,
498 FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
499 FN_SEL_SOF3_0, FN_SEL_SOF3_1,
500 FN_SEL_SOF0_0, FN_SEL_SOF0_1,
501
502 FN_SEL_TMU1_0, FN_SEL_TMU1_1,
503 FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1,
504 FN_SEL_SCIFCLK_0, FN_SEL_SCIFCLK_1,
505 FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
506 FN_SEL_CANCLK_0, FN_SEL_CANCLK_1,
507 FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1, FN_SEL_SCIFA2_2,
508 FN_SEL_CAN1_0, FN_SEL_CAN1_1,
509 FN_SEL_ADI_0, FN_SEL_ADI_1,
510 FN_SEL_SSP_0, FN_SEL_SSP_1,
511 FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2, FN_SEL_FM_3,
512 FN_SEL_FM_4, FN_SEL_FM_5, FN_SEL_FM_6,
513 FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2, FN_SEL_HSCIF0_3,
514 FN_SEL_HSCIF0_4, FN_SEL_HSCIF0_5,
515 FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2,
516 FN_SEL_RDS_0, FN_SEL_RDS_1, FN_SEL_RDS_2,
517 FN_SEL_RDS_3, FN_SEL_RDS_4, FN_SEL_RDS_5,
518 FN_SEL_SIM_0, FN_SEL_SIM_1, FN_SEL_SIM_2,
519 FN_SEL_SSI8_0, FN_SEL_SSI8_1, FN_SEL_SSI8_2,
520
521 FN_SEL_IICDVFS_0, FN_SEL_IICDVFS_1,
522 FN_SEL_IIC0_0, FN_SEL_IIC0_1,
523 FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2,
524 FN_SEL_IIC2_0, FN_SEL_IIC2_1, FN_SEL_IIC2_2, FN_SEL_IIC2_3,
525 FN_SEL_IIC2_4,
526 FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2,
527 FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
528 FN_SEL_I2C2_4,
529 FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2,
530 PINMUX_FUNCTION_END,
531
532 PINMUX_MARK_BEGIN,
533
534 VI1_DATA7_VI1_B7_MARK,
535
536 USB0_PWEN_MARK, USB0_OVC_VBUS_MARK,
537 USB2_PWEN_MARK, USB2_OVC_MARK, AVS1_MARK, AVS2_MARK,
538 DU_DOTCLKIN0_MARK, DU_DOTCLKIN2_MARK,
539
540 D0_MARK, MSIOF3_SCK_B_MARK, VI3_DATA0_MARK, VI0_G4_MARK, VI0_G4_B_MARK,
541 D1_MARK, MSIOF3_SYNC_B_MARK, VI3_DATA1_MARK, VI0_G5_MARK,
542 VI0_G5_B_MARK, D2_MARK, MSIOF3_RXD_B_MARK, VI3_DATA2_MARK,
543 VI0_G6_MARK, VI0_G6_B_MARK, D3_MARK, MSIOF3_TXD_B_MARK,
544 VI3_DATA3_MARK, VI0_G7_MARK, VI0_G7_B_MARK, D4_MARK,
545 SCIFB1_RXD_F_MARK, SCIFB0_RXD_C_MARK, VI3_DATA4_MARK,
546 VI0_R0_MARK, VI0_R0_B_MARK, RX0_B_MARK, D5_MARK,
547 SCIFB1_TXD_F_MARK, SCIFB0_TXD_C_MARK, VI3_DATA5_MARK,
548 VI0_R1_MARK, VI0_R1_B_MARK, TX0_B_MARK, D6_MARK,
549 SCL2_C_MARK, VI3_DATA6_MARK, VI0_R2_MARK, VI0_R2_B_MARK,
550 SCL2_CIS_C_MARK, D7_MARK, AD_DI_B_MARK, SDA2_C_MARK,
551 VI3_DATA7_MARK, VI0_R3_MARK, VI0_R3_B_MARK, SDA2_CIS_C_MARK,
552 D8_MARK, SCIFA1_SCK_C_MARK, AVB_TXD0_MARK, MII_TXD0_MARK,
553 VI0_G0_MARK, VI0_G0_B_MARK, VI2_DATA0_VI2_B0_MARK,
554
555 D9_MARK, SCIFA1_RXD_C_MARK, AVB_TXD1_MARK, MII_TXD1_MARK,
556 VI0_G1_MARK, VI0_G1_B_MARK, VI2_DATA1_VI2_B1_MARK, D10_MARK,
557 SCIFA1_TXD_C_MARK, AVB_TXD2_MARK, MII_TXD2_MARK,
558 VI0_G2_MARK, VI0_G2_B_MARK, VI2_DATA2_VI2_B2_MARK, D11_MARK,
559 SCIFA1_CTS_N_C_MARK, AVB_TXD3_MARK, MII_TXD3_MARK,
560 VI0_G3_MARK, VI0_G3_B_MARK, VI2_DATA3_VI2_B3_MARK,
561 D12_MARK, SCIFA1_RTS_N_C_MARK, AVB_TXD4_MARK,
562 VI0_HSYNC_N_MARK, VI0_HSYNC_N_B_MARK, VI2_DATA4_VI2_B4_MARK,
563 D13_MARK, AVB_TXD5_MARK, VI0_VSYNC_N_MARK,
564 VI0_VSYNC_N_B_MARK, VI2_DATA5_VI2_B5_MARK, D14_MARK,
565 SCIFB1_RXD_C_MARK, AVB_TXD6_MARK, RX1_B_MARK,
566 VI0_CLKENB_MARK, VI0_CLKENB_B_MARK, VI2_DATA6_VI2_B6_MARK,
567 D15_MARK, SCIFB1_TXD_C_MARK, AVB_TXD7_MARK, TX1_B_MARK,
568 VI0_FIELD_MARK, VI0_FIELD_B_MARK, VI2_DATA7_VI2_B7_MARK,
569 A0_MARK, PWM3_MARK, A1_MARK, PWM4_MARK,
570
571 A2_MARK, PWM5_MARK, MSIOF1_SS1_B_MARK, A3_MARK,
572 PWM6_MARK, MSIOF1_SS2_B_MARK, A4_MARK, MSIOF1_TXD_B_MARK,
573 TPU0TO0_MARK, A5_MARK, SCIFA1_TXD_B_MARK, TPU0TO1_MARK,
574 A6_MARK, SCIFA1_RTS_N_B_MARK, TPU0TO2_MARK, A7_MARK,
575 SCIFA1_SCK_B_MARK, AUDIO_CLKOUT_B_MARK, TPU0TO3_MARK,
576 A8_MARK, SCIFA1_RXD_B_MARK, SSI_SCK5_B_MARK, VI0_R4_MARK,
577 VI0_R4_B_MARK, SCIFB2_RXD_C_MARK, VI2_DATA0_VI2_B0_B_MARK,
578 A9_MARK, SCIFA1_CTS_N_B_MARK, SSI_WS5_B_MARK, VI0_R5_MARK,
579 VI0_R5_B_MARK, SCIFB2_TXD_C_MARK, VI2_DATA1_VI2_B1_B_MARK,
580 A10_MARK, SSI_SDATA5_B_MARK, MSIOF2_SYNC_MARK, VI0_R6_MARK,
581 VI0_R6_B_MARK, VI2_DATA2_VI2_B2_B_MARK,
582
583 A11_MARK, SCIFB2_CTS_N_B_MARK, MSIOF2_SCK_MARK, VI1_R0_MARK,
584 VI1_R0_B_MARK, VI2_G0_MARK, VI2_DATA3_VI2_B3_B_MARK,
585 A12_MARK, SCIFB2_RXD_B_MARK, MSIOF2_TXD_MARK, VI1_R1_MARK,
586 VI1_R1_B_MARK, VI2_G1_MARK, VI2_DATA4_VI2_B4_B_MARK,
587 A13_MARK, SCIFB2_RTS_N_B_MARK, EX_WAIT2_MARK,
588 MSIOF2_RXD_MARK, VI1_R2_MARK, VI1_R2_B_MARK, VI2_G2_MARK,
589 VI2_DATA5_VI2_B5_B_MARK, A14_MARK, SCIFB2_TXD_B_MARK,
590 ATACS11_N_MARK, MSIOF2_SS1_MARK, A15_MARK, SCIFB2_SCK_B_MARK,
591 ATARD1_N_MARK, MSIOF2_SS2_MARK, A16_MARK, ATAWR1_N_MARK,
592 A17_MARK, AD_DO_B_MARK, ATADIR1_N_MARK, A18_MARK,
593 AD_CLK_B_MARK, ATAG1_N_MARK, A19_MARK, AD_NCS_N_B_MARK,
594 ATACS01_N_MARK, EX_WAIT0_B_MARK, A20_MARK, SPCLK_MARK,
595 VI1_R3_MARK, VI1_R3_B_MARK, VI2_G4_MARK,
596
597 A21_MARK, MOSI_IO0_MARK, VI1_R4_MARK, VI1_R4_B_MARK, VI2_G5_MARK,
598 A22_MARK, MISO_IO1_MARK, VI1_R5_MARK, VI1_R5_B_MARK,
599 VI2_G6_MARK, A23_MARK, IO2_MARK, VI1_G7_MARK,
600 VI1_G7_B_MARK, VI2_G7_MARK, A24_MARK, IO3_MARK,
601 VI1_R7_MARK, VI1_R7_B_MARK, VI2_CLKENB_MARK,
602 VI2_CLKENB_B_MARK, A25_MARK, SSL_MARK, VI1_G6_MARK,
603 VI1_G6_B_MARK, VI2_FIELD_MARK, VI2_FIELD_B_MARK, CS0_N_MARK,
604 VI1_R6_MARK, VI1_R6_B_MARK, VI2_G3_MARK, MSIOF0_SS2_B_MARK,
605 CS1_N_A26_MARK, SPEEDIN_MARK, VI0_R7_MARK, VI0_R7_B_MARK,
606 VI2_CLK_MARK, VI2_CLK_B_MARK, EX_CS0_N_MARK, HRX1_B_MARK,
607 VI1_G5_MARK, VI1_G5_B_MARK, VI2_R0_MARK, HTX0_B_MARK,
608 MSIOF0_SS1_B_MARK, EX_CS1_N_MARK, GPS_CLK_MARK,
609 HCTS1_N_B_MARK, VI1_FIELD_MARK, VI1_FIELD_B_MARK,
610 VI2_R1_MARK, EX_CS2_N_MARK, GPS_SIGN_MARK, HRTS1_N_B_MARK,
611 VI3_CLKENB_MARK, VI1_G0_MARK, VI1_G0_B_MARK, VI2_R2_MARK,
612
613 EX_CS3_N_MARK, GPS_MAG_MARK, VI3_FIELD_MARK,
614 VI1_G1_MARK, VI1_G1_B_MARK, VI2_R3_MARK,
615 EX_CS4_N_MARK, MSIOF1_SCK_B_MARK, VI3_HSYNC_N_MARK,
616 VI2_HSYNC_N_MARK, SCL1_MARK, VI2_HSYNC_N_B_MARK,
617 INTC_EN0_N_MARK, SCL1_CIS_MARK, EX_CS5_N_MARK, CAN0_RX_MARK,
618 MSIOF1_RXD_B_MARK, VI3_VSYNC_N_MARK, VI1_G2_MARK,
619 VI1_G2_B_MARK, VI2_R4_MARK, SDA1_MARK, INTC_EN1_N_MARK,
620 SDA1_CIS_MARK, BS_N_MARK, IETX_MARK, HTX1_B_MARK,
621 CAN1_TX_MARK, DRACK0_MARK, IETX_C_MARK, RD_N_MARK,
622 CAN0_TX_MARK, SCIFA0_SCK_B_MARK, RD_WR_N_MARK, VI1_G3_MARK,
623 VI1_G3_B_MARK, VI2_R5_MARK, SCIFA0_RXD_B_MARK,
624 INTC_IRQ4_N_MARK, WE0_N_MARK, IECLK_MARK, CAN_CLK_MARK,
625 VI2_VSYNC_N_MARK, SCIFA0_TXD_B_MARK, VI2_VSYNC_N_B_MARK,
626 WE1_N_MARK, IERX_MARK, CAN1_RX_MARK, VI1_G4_MARK,
627 VI1_G4_B_MARK, VI2_R6_MARK, SCIFA0_CTS_N_B_MARK,
628 IERX_C_MARK, EX_WAIT0_MARK, IRQ3_MARK, INTC_IRQ3_N_MARK,
629 VI3_CLK_MARK, SCIFA0_RTS_N_B_MARK, HRX0_B_MARK,
630 MSIOF0_SCK_B_MARK, DREQ0_N_MARK, VI1_HSYNC_N_MARK,
631 VI1_HSYNC_N_B_MARK, VI2_R7_MARK, SSI_SCK78_C_MARK,
632 SSI_WS78_B_MARK,
633
634 DACK0_MARK, IRQ0_MARK, INTC_IRQ0_N_MARK, SSI_SCK6_B_MARK,
635 VI1_VSYNC_N_MARK, VI1_VSYNC_N_B_MARK, SSI_WS78_C_MARK,
636 DREQ1_N_MARK, VI1_CLKENB_MARK, VI1_CLKENB_B_MARK,
637 SSI_SDATA7_C_MARK, SSI_SCK78_B_MARK, DACK1_MARK, IRQ1_MARK,
638 INTC_IRQ1_N_MARK, SSI_WS6_B_MARK, SSI_SDATA8_C_MARK,
639 DREQ2_N_MARK, HSCK1_B_MARK, HCTS0_N_B_MARK,
640 MSIOF0_TXD_B_MARK, DACK2_MARK, IRQ2_MARK, INTC_IRQ2_N_MARK,
641 SSI_SDATA6_B_MARK, HRTS0_N_B_MARK, MSIOF0_RXD_B_MARK,
642 ETH_CRS_DV_MARK, RMII_CRS_DV_MARK, STP_ISCLK_0_B_MARK,
643 TS_SDEN0_D_MARK, GLO_Q0_C_MARK, SCL2_E_MARK,
644 SCL2_CIS_E_MARK, ETH_RX_ER_MARK, RMII_RX_ER_MARK,
645 STP_ISD_0_B_MARK, TS_SPSYNC0_D_MARK, GLO_Q1_C_MARK,
646 SDA2_E_MARK, SDA2_CIS_E_MARK, ETH_RXD0_MARK, RMII_RXD0_MARK,
647 STP_ISEN_0_B_MARK, TS_SDAT0_D_MARK, GLO_I0_C_MARK,
648 SCIFB1_SCK_G_MARK, SCK1_E_MARK, ETH_RXD1_MARK,
649 RMII_RXD1_MARK, HRX0_E_MARK, STP_ISSYNC_0_B_MARK,
650 TS_SCK0_D_MARK, GLO_I1_C_MARK, SCIFB1_RXD_G_MARK,
651 RX1_E_MARK, ETH_LINK_MARK, RMII_LINK_MARK, HTX0_E_MARK,
652 STP_IVCXO27_0_B_MARK, SCIFB1_TXD_G_MARK, TX1_E_MARK,
653 ETH_REF_CLK_MARK, RMII_REF_CLK_MARK, HCTS0_N_E_MARK,
654 STP_IVCXO27_1_B_MARK, HRX0_F_MARK,
655
656 ETH_MDIO_MARK, RMII_MDIO_MARK, HRTS0_N_E_MARK,
657 SIM0_D_C_MARK, HCTS0_N_F_MARK, ETH_TXD1_MARK,
658 RMII_TXD1_MARK, HTX0_F_MARK, BPFCLK_G_MARK, RDS_CLK_F_MARK,
659 ETH_TX_EN_MARK, RMII_TX_EN_MARK, SIM0_CLK_C_MARK,
660 HRTS0_N_F_MARK, ETH_MAGIC_MARK, RMII_MAGIC_MARK,
661 SIM0_RST_C_MARK, ETH_TXD0_MARK, RMII_TXD0_MARK,
662 STP_ISCLK_1_B_MARK, TS_SDEN1_C_MARK, GLO_SCLK_C_MARK,
663 ETH_MDC_MARK, RMII_MDC_MARK, STP_ISD_1_B_MARK,
664 TS_SPSYNC1_C_MARK, GLO_SDATA_C_MARK, PWM0_MARK,
665 SCIFA2_SCK_C_MARK, STP_ISEN_1_B_MARK, TS_SDAT1_C_MARK,
666 GLO_SS_C_MARK, PWM1_MARK, SCIFA2_TXD_C_MARK,
667 STP_ISSYNC_1_B_MARK, TS_SCK1_C_MARK, GLO_RFON_C_MARK,
668 PCMOE_N_MARK, PWM2_MARK, PWMFSW0_MARK, SCIFA2_RXD_C_MARK,
669 PCMWE_N_MARK, IECLK_C_MARK, DU1_DOTCLKIN_MARK,
670 AUDIO_CLKC_MARK, AUDIO_CLKOUT_C_MARK, VI0_CLK_MARK,
671 ATACS00_N_MARK, AVB_RXD1_MARK, MII_RXD1_MARK,
672 VI0_DATA0_VI0_B0_MARK, ATACS10_N_MARK, AVB_RXD2_MARK,
673 MII_RXD2_MARK,
674
675 VI0_DATA1_VI0_B1_MARK, ATARD0_N_MARK, AVB_RXD3_MARK,
676 MII_RXD3_MARK, VI0_DATA2_VI0_B2_MARK, ATAWR0_N_MARK,
677 AVB_RXD4_MARK, VI0_DATA3_VI0_B3_MARK, ATADIR0_N_MARK,
678 AVB_RXD5_MARK, VI0_DATA4_VI0_B4_MARK, ATAG0_N_MARK,
679 AVB_RXD6_MARK, VI0_DATA5_VI0_B5_MARK, EX_WAIT1_MARK,
680 AVB_RXD7_MARK, VI0_DATA6_VI0_B6_MARK, AVB_RX_ER_MARK,
681 MII_RX_ER_MARK, VI0_DATA7_VI0_B7_MARK, AVB_RX_CLK_MARK,
682 MII_RX_CLK_MARK, VI1_CLK_MARK, AVB_RX_DV_MARK,
683 MII_RX_DV_MARK, VI1_DATA0_VI1_B0_MARK, SCIFA1_SCK_D_MARK,
684 AVB_CRS_MARK, MII_CRS_MARK, VI1_DATA1_VI1_B1_MARK,
685 SCIFA1_RXD_D_MARK, AVB_MDC_MARK, MII_MDC_MARK,
686 VI1_DATA2_VI1_B2_MARK, SCIFA1_TXD_D_MARK, AVB_MDIO_MARK,
687 MII_MDIO_MARK, VI1_DATA3_VI1_B3_MARK, SCIFA1_CTS_N_D_MARK,
688 AVB_GTX_CLK_MARK, VI1_DATA4_VI1_B4_MARK, SCIFA1_RTS_N_D_MARK,
689 AVB_MAGIC_MARK, MII_MAGIC_MARK, VI1_DATA5_VI1_B5_MARK,
690 AVB_PHY_INT_MARK, VI1_DATA6_VI1_B6_MARK, AVB_GTXREFCLK_MARK,
691 SD0_CLK_MARK, VI1_DATA0_VI1_B0_B_MARK, SD0_CMD_MARK,
692 SCIFB1_SCK_B_MARK, VI1_DATA1_VI1_B1_B_MARK,
693
694 SD0_DAT0_MARK, SCIFB1_RXD_B_MARK, VI1_DATA2_VI1_B2_B_MARK,
695 SD0_DAT1_MARK, SCIFB1_TXD_B_MARK, VI1_DATA3_VI1_B3_B_MARK,
696 SD0_DAT2_MARK, SCIFB1_CTS_N_B_MARK, VI1_DATA4_VI1_B4_B_MARK,
697 SD0_DAT3_MARK, SCIFB1_RTS_N_B_MARK, VI1_DATA5_VI1_B5_B_MARK,
698 SD0_CD_MARK, MMC0_D6_MARK, TS_SDEN0_B_MARK, USB0_EXTP_MARK,
699 GLO_SCLK_MARK, VI1_DATA6_VI1_B6_B_MARK, SCL1_B_MARK,
700 SCL1_CIS_B_MARK, VI2_DATA6_VI2_B6_B_MARK, SD0_WP_MARK,
701 MMC0_D7_MARK, TS_SPSYNC0_B_MARK, USB0_IDIN_MARK,
702 GLO_SDATA_MARK, VI1_DATA7_VI1_B7_B_MARK, SDA1_B_MARK,
703 SDA1_CIS_B_MARK, VI2_DATA7_VI2_B7_B_MARK, SD1_CLK_MARK,
704 AVB_TX_EN_MARK, MII_TX_EN_MARK, SD1_CMD_MARK,
705 AVB_TX_ER_MARK, MII_TX_ER_MARK, SCIFB0_SCK_B_MARK,
706 SD1_DAT0_MARK, AVB_TX_CLK_MARK, MII_TX_CLK_MARK,
707 SCIFB0_RXD_B_MARK, SD1_DAT1_MARK, AVB_LINK_MARK,
708 MII_LINK_MARK, SCIFB0_TXD_B_MARK, SD1_DAT2_MARK,
709 AVB_COL_MARK, MII_COL_MARK, SCIFB0_CTS_N_B_MARK,
710 SD1_DAT3_MARK, AVB_RXD0_MARK, MII_RXD0_MARK,
711 SCIFB0_RTS_N_B_MARK, SD1_CD_MARK, MMC1_D6_MARK,
712 TS_SDEN1_MARK, USB1_EXTP_MARK, GLO_SS_MARK, VI0_CLK_B_MARK,
713 SCL2_D_MARK, SCL2_CIS_D_MARK, SIM0_CLK_B_MARK,
714 VI3_CLK_B_MARK,
715
716 SD1_WP_MARK, MMC1_D7_MARK, TS_SPSYNC1_MARK, USB1_IDIN_MARK,
717 GLO_RFON_MARK, VI1_CLK_B_MARK, SDA2_D_MARK, SDA2_CIS_D_MARK,
718 SIM0_D_B_MARK, SD2_CLK_MARK, MMC0_CLK_MARK, SIM0_CLK_MARK,
719 VI0_DATA0_VI0_B0_B_MARK, TS_SDEN0_C_MARK, GLO_SCLK_B_MARK,
720 VI3_DATA0_B_MARK, SD2_CMD_MARK, MMC0_CMD_MARK, SIM0_D_MARK,
721 VI0_DATA1_VI0_B1_B_MARK, SCIFB1_SCK_E_MARK, SCK1_D_MARK,
722 TS_SPSYNC0_C_MARK, GLO_SDATA_B_MARK, VI3_DATA1_B_MARK,
723 SD2_DAT0_MARK, MMC0_D0_MARK, FMCLK_B_MARK,
724 VI0_DATA2_VI0_B2_B_MARK, SCIFB1_RXD_E_MARK, RX1_D_MARK,
725 TS_SDAT0_C_MARK, GLO_SS_B_MARK, VI3_DATA2_B_MARK,
726 SD2_DAT1_MARK, MMC0_D1_MARK, FMIN_B_MARK, RDS_DATA_MARK,
727 VI0_DATA3_VI0_B3_B_MARK, SCIFB1_TXD_E_MARK, TX1_D_MARK,
728 TS_SCK0_C_MARK, GLO_RFON_B_MARK, VI3_DATA3_B_MARK,
729 SD2_DAT2_MARK, MMC0_D2_MARK, BPFCLK_B_MARK, RDS_CLK_MARK,
730 VI0_DATA4_VI0_B4_B_MARK, HRX0_D_MARK, TS_SDEN1_B_MARK,
731 GLO_Q0_B_MARK, VI3_DATA4_B_MARK, SD2_DAT3_MARK,
732 MMC0_D3_MARK, SIM0_RST_MARK, VI0_DATA5_VI0_B5_B_MARK,
733 HTX0_D_MARK, TS_SPSYNC1_B_MARK, GLO_Q1_B_MARK,
734 VI3_DATA5_B_MARK, SD2_CD_MARK, MMC0_D4_MARK,
735 TS_SDAT0_B_MARK, USB2_EXTP_MARK, GLO_I0_MARK,
736 VI0_DATA6_VI0_B6_B_MARK, HCTS0_N_D_MARK, TS_SDAT1_B_MARK,
737 GLO_I0_B_MARK, VI3_DATA6_B_MARK,
738
739 SD2_WP_MARK, MMC0_D5_MARK, TS_SCK0_B_MARK, USB2_IDIN_MARK,
740 GLO_I1_MARK, VI0_DATA7_VI0_B7_B_MARK, HRTS0_N_D_MARK,
741 TS_SCK1_B_MARK, GLO_I1_B_MARK, VI3_DATA7_B_MARK,
742 SD3_CLK_MARK, MMC1_CLK_MARK, SD3_CMD_MARK, MMC1_CMD_MARK,
743 MTS_N_MARK, SD3_DAT0_MARK, MMC1_D0_MARK, STM_N_MARK,
744 SD3_DAT1_MARK, MMC1_D1_MARK, MDATA_MARK, SD3_DAT2_MARK,
745 MMC1_D2_MARK, SDATA_MARK, SD3_DAT3_MARK, MMC1_D3_MARK,
746 SCKZ_MARK, SD3_CD_MARK, MMC1_D4_MARK, TS_SDAT1_MARK,
747 VSP_MARK, GLO_Q0_MARK, SIM0_RST_B_MARK, SD3_WP_MARK,
748 MMC1_D5_MARK, TS_SCK1_MARK, GLO_Q1_MARK, FMIN_C_MARK,
749 RDS_DATA_B_MARK, FMIN_E_MARK, RDS_DATA_D_MARK, FMIN_F_MARK,
750 RDS_DATA_E_MARK, MLB_CLK_MARK, SCL2_B_MARK, SCL2_CIS_B_MARK,
751 MLB_SIG_MARK, SCIFB1_RXD_D_MARK, RX1_C_MARK, SDA2_B_MARK,
752 SDA2_CIS_B_MARK, MLB_DAT_MARK, SPV_EVEN_MARK,
753 SCIFB1_TXD_D_MARK, TX1_C_MARK, BPFCLK_C_MARK,
754 RDS_CLK_B_MARK, SSI_SCK0129_MARK, CAN_CLK_B_MARK,
755 MOUT0_MARK,
756
757 SSI_WS0129_MARK, CAN0_TX_B_MARK, MOUT1_MARK,
758 SSI_SDATA0_MARK, CAN0_RX_B_MARK, MOUT2_MARK,
759 SSI_SDATA1_MARK, CAN1_TX_B_MARK, MOUT5_MARK,
760 SSI_SDATA2_MARK, CAN1_RX_B_MARK, SSI_SCK1_MARK, MOUT6_MARK,
761 SSI_SCK34_MARK, STP_OPWM_0_MARK, SCIFB0_SCK_MARK,
762 MSIOF1_SCK_MARK, CAN_DEBUG_HW_TRIGGER_MARK, SSI_WS34_MARK,
763 STP_IVCXO27_0_MARK, SCIFB0_RXD_MARK, MSIOF1_SYNC_MARK,
764 CAN_STEP0_MARK, SSI_SDATA3_MARK, STP_ISCLK_0_MARK,
765 SCIFB0_TXD_MARK, MSIOF1_SS1_MARK, CAN_TXCLK_MARK,
766 SSI_SCK4_MARK, STP_ISD_0_MARK, SCIFB0_CTS_N_MARK,
767 MSIOF1_SS2_MARK, SSI_SCK5_C_MARK, CAN_DEBUGOUT0_MARK,
768 SSI_WS4_MARK, STP_ISEN_0_MARK, SCIFB0_RTS_N_MARK,
769 MSIOF1_TXD_MARK, SSI_WS5_C_MARK, CAN_DEBUGOUT1_MARK,
770 SSI_SDATA4_MARK, STP_ISSYNC_0_MARK, MSIOF1_RXD_MARK,
771 CAN_DEBUGOUT2_MARK, SSI_SCK5_MARK, SCIFB1_SCK_MARK,
772 IERX_B_MARK, DU2_EXHSYNC_DU2_HSYNC_MARK, QSTH_QHS_MARK,
773 CAN_DEBUGOUT3_MARK, SSI_WS5_MARK, SCIFB1_RXD_MARK,
774 IECLK_B_MARK, DU2_EXVSYNC_DU2_VSYNC_MARK, QSTB_QHE_MARK,
775 CAN_DEBUGOUT4_MARK,
776
777 SSI_SDATA5_MARK, SCIFB1_TXD_MARK, IETX_B_MARK, DU2_DR2_MARK,
778 LCDOUT2_MARK, CAN_DEBUGOUT5_MARK, SSI_SCK6_MARK,
779 SCIFB1_CTS_N_MARK, BPFCLK_D_MARK, RDS_CLK_C_MARK,
780 DU2_DR3_MARK, LCDOUT3_MARK, CAN_DEBUGOUT6_MARK,
781 BPFCLK_F_MARK, RDS_CLK_E_MARK, SSI_WS6_MARK,
782 SCIFB1_RTS_N_MARK, CAN0_TX_D_MARK, DU2_DR4_MARK,
783 LCDOUT4_MARK, CAN_DEBUGOUT7_MARK, SSI_SDATA6_MARK,
784 FMIN_D_MARK, RDS_DATA_C_MARK, DU2_DR5_MARK, LCDOUT5_MARK,
785 CAN_DEBUGOUT8_MARK, SSI_SCK78_MARK, STP_IVCXO27_1_MARK,
786 SCK1_MARK, SCIFA1_SCK_MARK, DU2_DR6_MARK, LCDOUT6_MARK,
787 CAN_DEBUGOUT9_MARK, SSI_WS78_MARK, STP_ISCLK_1_MARK,
788 SCIFB2_SCK_MARK, SCIFA2_CTS_N_MARK, DU2_DR7_MARK,
789 LCDOUT7_MARK, CAN_DEBUGOUT10_MARK, SSI_SDATA7_MARK,
790 STP_ISD_1_MARK, SCIFB2_RXD_MARK, SCIFA2_RTS_N_MARK,
791 TCLK2_MARK, QSTVA_QVS_MARK, CAN_DEBUGOUT11_MARK,
792 BPFCLK_E_MARK, RDS_CLK_D_MARK, SSI_SDATA7_B_MARK,
793 FMIN_G_MARK, RDS_DATA_F_MARK, SSI_SDATA8_MARK,
794 STP_ISEN_1_MARK, SCIFB2_TXD_MARK, CAN0_TX_C_MARK,
795 CAN_DEBUGOUT12_MARK, SSI_SDATA8_B_MARK, SSI_SDATA9_MARK,
796 STP_ISSYNC_1_MARK, SCIFB2_CTS_N_MARK, SSI_WS1_MARK,
797 SSI_SDATA5_C_MARK, CAN_DEBUGOUT13_MARK, AUDIO_CLKA_MARK,
798 SCIFB2_RTS_N_MARK, CAN_DEBUGOUT14_MARK,
799
800 AUDIO_CLKB_MARK, SCIF_CLK_MARK, CAN0_RX_D_MARK,
801 DVC_MUTE_MARK, CAN0_RX_C_MARK, CAN_DEBUGOUT15_MARK,
802 REMOCON_MARK, SCIFA0_SCK_MARK, HSCK1_MARK, SCK0_MARK,
803 MSIOF3_SS2_MARK, DU2_DG2_MARK, LCDOUT10_MARK, SDA1_C_MARK,
804 SDA1_CIS_C_MARK, SCIFA0_RXD_MARK, HRX1_MARK, RX0_MARK,
805 DU2_DR0_MARK, LCDOUT0_MARK, SCIFA0_TXD_MARK, HTX1_MARK,
806 TX0_MARK, DU2_DR1_MARK, LCDOUT1_MARK, SCIFA0_CTS_N_MARK,
807 HCTS1_N_MARK, CTS0_N_MARK, MSIOF3_SYNC_MARK, DU2_DG3_MARK,
808 LCDOUT11_MARK, PWM0_B_MARK, SCL1_C_MARK, SCL1_CIS_C_MARK,
809 SCIFA0_RTS_N_MARK, HRTS1_N_MARK, RTS0_N_TANS_MARK,
810 MSIOF3_SS1_MARK, DU2_DG0_MARK, LCDOUT8_MARK, PWM1_B_MARK,
811 SCIFA1_RXD_MARK, AD_DI_MARK, RX1_MARK,
812 DU2_EXODDF_DU2_ODDF_DISP_CDE_MARK, QCPV_QDE_MARK,
813 SCIFA1_TXD_MARK, AD_DO_MARK, TX1_MARK, DU2_DG1_MARK,
814 LCDOUT9_MARK, SCIFA1_CTS_N_MARK, AD_CLK_MARK,
815 CTS1_N_MARK, MSIOF3_RXD_MARK, DU0_DOTCLKOUT_MARK, QCLK_MARK,
816 SCIFA1_RTS_N_MARK, AD_NCS_N_MARK, RTS1_N_TANS_MARK,
817 MSIOF3_TXD_MARK, DU1_DOTCLKOUT_MARK, QSTVB_QVE_MARK,
818 HRTS0_N_C_MARK,
819
820 SCIFA2_SCK_MARK, FMCLK_MARK, MSIOF3_SCK_MARK, DU2_DG7_MARK,
821 LCDOUT15_MARK, SCIF_CLK_B_MARK, SCIFA2_RXD_MARK, FMIN_MARK,
822 DU2_DB0_MARK, LCDOUT16_MARK, SCL2_MARK, SCL2_CIS_MARK,
823 SCIFA2_TXD_MARK, BPFCLK_MARK, DU2_DB1_MARK, LCDOUT17_MARK,
824 SDA2_MARK, SDA2_CIS_MARK, HSCK0_MARK, TS_SDEN0_MARK,
825 DU2_DG4_MARK, LCDOUT12_MARK, HCTS0_N_C_MARK, HRX0_MARK,
826 DU2_DB2_MARK, LCDOUT18_MARK, HTX0_MARK, DU2_DB3_MARK,
827 LCDOUT19_MARK, HCTS0_N_MARK, SSI_SCK9_MARK, DU2_DB4_MARK,
828 LCDOUT20_MARK, HRTS0_N_MARK, SSI_WS9_MARK, DU2_DB5_MARK,
829 LCDOUT21_MARK, MSIOF0_SCK_MARK, TS_SDAT0_MARK, ADICLK_MARK,
830 DU2_DB6_MARK, LCDOUT22_MARK, MSIOF0_SYNC_MARK, TS_SCK0_MARK,
831 SSI_SCK2_MARK, ADIDATA_MARK, DU2_DB7_MARK, LCDOUT23_MARK,
832 SCIFA2_RXD_B_MARK, MSIOF0_SS1_MARK, ADICHS0_MARK,
833 DU2_DG5_MARK, LCDOUT13_MARK, MSIOF0_TXD_MARK, ADICHS1_MARK,
834 DU2_DG6_MARK, LCDOUT14_MARK,
835
836 MSIOF0_SS2_MARK, AUDIO_CLKOUT_MARK, ADICHS2_MARK,
837 DU2_DISP_MARK, QPOLA_MARK, HTX0_C_MARK, SCIFA2_TXD_B_MARK,
838 MSIOF0_RXD_MARK, TS_SPSYNC0_MARK, SSI_WS2_MARK,
839 ADICS_SAMP_MARK, DU2_CDE_MARK, QPOLB_MARK, HRX0_C_MARK,
840 USB1_PWEN_MARK, AUDIO_CLKOUT_D_MARK, USB1_OVC_MARK,
841 TCLK1_B_MARK,
842 PINMUX_MARK_END,
843};
844
845static const pinmux_enum_t pinmux_data[] = {
846 PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
847
848 PINMUX_DATA(VI1_DATA7_VI1_B7_MARK, FN_VI1_DATA7_VI1_B7),
849 PINMUX_DATA(USB0_PWEN_MARK, FN_USB0_PWEN),
850 PINMUX_DATA(USB0_OVC_VBUS_MARK, FN_USB0_OVC_VBUS),
851 PINMUX_DATA(USB2_PWEN_MARK, FN_USB2_PWEN),
852 PINMUX_DATA(USB2_OVC_MARK, FN_USB2_OVC),
853 PINMUX_DATA(AVS1_MARK, FN_AVS1),
854 PINMUX_DATA(AVS2_MARK, FN_AVS2),
855 PINMUX_DATA(DU_DOTCLKIN0_MARK, FN_DU_DOTCLKIN0),
856 PINMUX_DATA(DU_DOTCLKIN2_MARK, FN_DU_DOTCLKIN2),
857
858 PINMUX_IPSR_DATA(IP0_2_0, D0),
859 PINMUX_IPSR_MODSEL_DATA(IP0_2_0, MSIOF3_SCK_B, SEL_SOF3_1),
860 PINMUX_IPSR_MODSEL_DATA(IP0_2_0, VI3_DATA0, SEL_VI3_0),
861 PINMUX_IPSR_MODSEL_DATA(IP0_2_0, VI0_G4, SEL_VI0_0),
862 PINMUX_IPSR_MODSEL_DATA(IP0_2_0, VI0_G4_B, SEL_VI0_1),
863 PINMUX_IPSR_DATA(IP0_5_3, D1),
864 PINMUX_IPSR_MODSEL_DATA(IP0_5_3, MSIOF3_SYNC_B, SEL_SOF3_1),
865 PINMUX_IPSR_MODSEL_DATA(IP0_5_3, VI3_DATA1, SEL_VI3_0),
866 PINMUX_IPSR_MODSEL_DATA(IP0_5_3, VI0_G5, SEL_VI0_0),
867 PINMUX_IPSR_MODSEL_DATA(IP0_5_3, VI0_G5_B, SEL_VI0_1),
868 PINMUX_IPSR_DATA(IP0_8_6, D2),
869 PINMUX_IPSR_MODSEL_DATA(IP0_8_6, MSIOF3_RXD_B, SEL_SOF3_1),
870 PINMUX_IPSR_MODSEL_DATA(IP0_8_6, VI3_DATA2, SEL_VI3_0),
871 PINMUX_IPSR_MODSEL_DATA(IP0_8_6, VI0_G6, SEL_VI0_0),
872 PINMUX_IPSR_MODSEL_DATA(IP0_8_6, VI0_G6_B, SEL_VI0_1),
873 PINMUX_IPSR_DATA(IP0_11_9, D3),
874 PINMUX_IPSR_MODSEL_DATA(IP0_11_9, MSIOF3_TXD_B, SEL_SOF3_1),
875 PINMUX_IPSR_MODSEL_DATA(IP0_11_9, VI3_DATA3, SEL_VI3_0),
876 PINMUX_IPSR_MODSEL_DATA(IP0_11_9, VI0_G7, SEL_VI0_0),
877 PINMUX_IPSR_MODSEL_DATA(IP0_11_9, VI0_G7_B, SEL_VI0_1),
878 PINMUX_IPSR_DATA(IP0_15_12, D4),
879 PINMUX_IPSR_MODSEL_DATA(IP0_15_12, SCIFB1_RXD_F, SEL_SCIFB1_5),
880 PINMUX_IPSR_MODSEL_DATA(IP0_15_12, SCIFB0_RXD_C, SEL_SCIFB_2),
881 PINMUX_IPSR_MODSEL_DATA(IP0_15_12, VI3_DATA4, SEL_VI3_0),
882 PINMUX_IPSR_MODSEL_DATA(IP0_15_12, VI0_R0, SEL_VI0_0),
883 PINMUX_IPSR_MODSEL_DATA(IP0_15_12, VI0_R0_B, SEL_VI0_1),
884 PINMUX_IPSR_MODSEL_DATA(IP0_15_12, RX0_B, SEL_SCIF0_1),
885 PINMUX_IPSR_DATA(IP0_19_16, D5),
886 PINMUX_IPSR_MODSEL_DATA(IP0_19_16, SCIFB1_TXD_F, SEL_SCIFB1_5),
887 PINMUX_IPSR_MODSEL_DATA(IP0_19_16, SCIFB0_TXD_C, SEL_SCIFB_2),
888 PINMUX_IPSR_MODSEL_DATA(IP0_19_16, VI3_DATA5, SEL_VI3_0),
889 PINMUX_IPSR_MODSEL_DATA(IP0_19_16, VI0_R1, SEL_VI0_0),
890 PINMUX_IPSR_MODSEL_DATA(IP0_19_16, VI0_R1_B, SEL_VI0_1),
891 PINMUX_IPSR_MODSEL_DATA(IP0_19_16, TX0_B, SEL_SCIF0_1),
892 PINMUX_IPSR_DATA(IP0_22_20, D6),
893 PINMUX_IPSR_MODSEL_DATA(IP0_22_20, SCL2_C, SEL_IIC2_2),
894 PINMUX_IPSR_MODSEL_DATA(IP0_22_20, VI3_DATA6, SEL_VI3_0),
895 PINMUX_IPSR_MODSEL_DATA(IP0_22_20, VI0_R2, SEL_VI0_0),
896 PINMUX_IPSR_MODSEL_DATA(IP0_22_20, VI0_R2_B, SEL_VI0_1),
897 PINMUX_IPSR_MODSEL_DATA(IP0_22_20, SCL2_CIS_C, SEL_I2C2_2),
898 PINMUX_IPSR_DATA(IP0_26_23, D7),
899 PINMUX_IPSR_MODSEL_DATA(IP0_26_23, AD_DI_B, SEL_ADI_1),
900 PINMUX_IPSR_MODSEL_DATA(IP0_26_23, SDA2_C, SEL_IIC2_2),
901 PINMUX_IPSR_MODSEL_DATA(IP0_26_23, VI3_DATA7, SEL_VI3_0),
902 PINMUX_IPSR_MODSEL_DATA(IP0_26_23, VI0_R3, SEL_VI0_0),
903 PINMUX_IPSR_MODSEL_DATA(IP0_26_23, VI0_R3_B, SEL_VI0_1),
904 PINMUX_IPSR_MODSEL_DATA(IP0_26_23, SDA2_CIS_C, SEL_I2C2_2),
905 PINMUX_IPSR_DATA(IP0_30_27, D8),
906 PINMUX_IPSR_MODSEL_DATA(IP0_30_27, SCIFA1_SCK_C, SEL_SCIFA1_2),
907 PINMUX_IPSR_DATA(IP0_30_27, AVB_TXD0),
908 PINMUX_IPSR_DATA(IP0_30_27, MII_TXD0),
909 PINMUX_IPSR_MODSEL_DATA(IP0_30_27, VI0_G0, SEL_VI0_0),
910 PINMUX_IPSR_MODSEL_DATA(IP0_30_27, VI0_G0_B, SEL_VI0_1),
911 PINMUX_IPSR_MODSEL_DATA(IP0_30_27, VI2_DATA0_VI2_B0, SEL_VI2_0),
912
913 PINMUX_IPSR_DATA(IP1_3_0, D9),
914 PINMUX_IPSR_MODSEL_DATA(IP1_3_0, SCIFA1_RXD_C, SEL_SCIFA1_2),
915 PINMUX_IPSR_DATA(IP1_3_0, AVB_TXD1),
916 PINMUX_IPSR_DATA(IP1_3_0, MII_TXD1),
917 PINMUX_IPSR_MODSEL_DATA(IP1_3_0, VI0_G1, SEL_VI0_0),
918 PINMUX_IPSR_MODSEL_DATA(IP1_3_0, VI0_G1_B, SEL_VI0_1),
919 PINMUX_IPSR_MODSEL_DATA(IP1_3_0, VI2_DATA1_VI2_B1, SEL_VI2_0),
920 PINMUX_IPSR_DATA(IP1_7_4, D10),
921 PINMUX_IPSR_MODSEL_DATA(IP1_7_4, SCIFA1_TXD_C, SEL_SCIFA1_2),
922 PINMUX_IPSR_DATA(IP1_7_4, AVB_TXD2),
923 PINMUX_IPSR_DATA(IP1_7_4, MII_TXD2),
924 PINMUX_IPSR_MODSEL_DATA(IP1_7_4, VI0_G2, SEL_VI0_0),
925 PINMUX_IPSR_MODSEL_DATA(IP1_7_4, VI0_G2_B, SEL_VI0_1),
926 PINMUX_IPSR_MODSEL_DATA(IP1_7_4, VI2_DATA2_VI2_B2, SEL_VI2_0),
927 PINMUX_IPSR_DATA(IP1_11_8, D11),
928 PINMUX_IPSR_MODSEL_DATA(IP1_11_8, SCIFA1_CTS_N_C, SEL_SCIFA1_2),
929 PINMUX_IPSR_DATA(IP1_11_8, AVB_TXD3),
930 PINMUX_IPSR_DATA(IP1_11_8, MII_TXD3),
931 PINMUX_IPSR_MODSEL_DATA(IP1_11_8, VI0_G3, SEL_VI0_0),
932 PINMUX_IPSR_MODSEL_DATA(IP1_11_8, VI0_G3_B, SEL_VI0_1),
933 PINMUX_IPSR_MODSEL_DATA(IP1_11_8, VI2_DATA3_VI2_B3, SEL_VI2_0),
934 PINMUX_IPSR_DATA(IP1_14_12, D12),
935 PINMUX_IPSR_MODSEL_DATA(IP1_14_12, SCIFA1_RTS_N_C, SEL_SCIFA1_2),
936 PINMUX_IPSR_DATA(IP1_14_12, AVB_TXD4),
937 PINMUX_IPSR_MODSEL_DATA(IP1_14_12, VI0_HSYNC_N, SEL_VI0_0),
938 PINMUX_IPSR_MODSEL_DATA(IP1_14_12, VI0_HSYNC_N_B, SEL_VI0_1),
939 PINMUX_IPSR_MODSEL_DATA(IP1_14_12, VI2_DATA4_VI2_B4, SEL_VI2_0),
940 PINMUX_IPSR_DATA(IP1_17_15, D13),
941 PINMUX_IPSR_MODSEL_DATA(IP1_17_15, AVB_TXD5, SEL_SCIFA1_2),
942 PINMUX_IPSR_MODSEL_DATA(IP1_17_15, VI0_VSYNC_N, SEL_VI0_0),
943 PINMUX_IPSR_MODSEL_DATA(IP1_17_15, VI0_VSYNC_N_B, SEL_VI0_1),
944 PINMUX_IPSR_MODSEL_DATA(IP1_17_15, VI2_DATA5_VI2_B5, SEL_VI2_0),
945 PINMUX_IPSR_DATA(IP1_21_18, D14),
946 PINMUX_IPSR_MODSEL_DATA(IP1_21_18, SCIFB1_RXD_C, SEL_SCIFB1_2),
947 PINMUX_IPSR_DATA(IP1_21_18, AVB_TXD6),
948 PINMUX_IPSR_MODSEL_DATA(IP1_21_18, RX1_B, SEL_SCIF1_1),
949 PINMUX_IPSR_MODSEL_DATA(IP1_21_18, VI0_CLKENB, SEL_VI0_0),
950 PINMUX_IPSR_MODSEL_DATA(IP1_21_18, VI0_CLKENB_B, SEL_VI0_1),
951 PINMUX_IPSR_MODSEL_DATA(IP1_21_18, VI2_DATA6_VI2_B6, SEL_VI2_0),
952 PINMUX_IPSR_DATA(IP1_25_22, D15),
953 PINMUX_IPSR_MODSEL_DATA(IP1_25_22, SCIFB1_TXD_C, SEL_SCIFB1_2),
954 PINMUX_IPSR_DATA(IP1_25_22, AVB_TXD7),
955 PINMUX_IPSR_MODSEL_DATA(IP1_25_22, TX1_B, SEL_SCIF1_1),
956 PINMUX_IPSR_MODSEL_DATA(IP1_25_22, VI0_FIELD, SEL_VI0_0),
957 PINMUX_IPSR_MODSEL_DATA(IP1_25_22, VI0_FIELD_B, SEL_VI0_1),
958 PINMUX_IPSR_MODSEL_DATA(IP1_25_22, VI2_DATA7_VI2_B7, SEL_VI2_0),
959 PINMUX_IPSR_DATA(IP1_27_26, A0),
960 PINMUX_IPSR_DATA(IP1_27_26, PWM3),
961 PINMUX_IPSR_DATA(IP1_29_28, A1),
962 PINMUX_IPSR_DATA(IP1_29_28, PWM4),
963
964 PINMUX_IPSR_DATA(IP2_2_0, A2),
965 PINMUX_IPSR_DATA(IP2_2_0, PWM5),
966 PINMUX_IPSR_MODSEL_DATA(IP2_2_0, MSIOF1_SS1_B, SEL_SOF1_1),
967 PINMUX_IPSR_DATA(IP2_5_3, A3),
968 PINMUX_IPSR_DATA(IP2_5_3, PWM6),
969 PINMUX_IPSR_MODSEL_DATA(IP2_5_3, MSIOF1_SS2_B, SEL_SOF1_1),
970 PINMUX_IPSR_DATA(IP2_8_6, A4),
971 PINMUX_IPSR_MODSEL_DATA(IP2_8_6, MSIOF1_TXD_B, SEL_SOF1_1),
972 PINMUX_IPSR_DATA(IP2_8_6, TPU0TO0),
973 PINMUX_IPSR_DATA(IP2_11_9, A5),
974 PINMUX_IPSR_MODSEL_DATA(IP2_11_9, SCIFA1_TXD_B, SEL_SCIFA1_1),
975 PINMUX_IPSR_DATA(IP2_11_9, TPU0TO1),
976 PINMUX_IPSR_DATA(IP2_14_12, A6),
977 PINMUX_IPSR_MODSEL_DATA(IP2_14_12, SCIFA1_RTS_N_B, SEL_SCIFA1_1),
978 PINMUX_IPSR_DATA(IP2_14_12, TPU0TO2),
979 PINMUX_IPSR_DATA(IP2_17_15, A7),
980 PINMUX_IPSR_MODSEL_DATA(IP2_17_15, SCIFA1_SCK_B, SEL_SCIFA1_1),
981 PINMUX_IPSR_DATA(IP2_17_15, AUDIO_CLKOUT_B),
982 PINMUX_IPSR_DATA(IP2_17_15, TPU0TO3),
983 PINMUX_IPSR_DATA(IP2_21_18, A8),
984 PINMUX_IPSR_MODSEL_DATA(IP2_21_18, SCIFA1_RXD_B, SEL_SCIFA1_1),
985 PINMUX_IPSR_MODSEL_DATA(IP2_21_18, SSI_SCK5_B, SEL_SSI5_1),
986 PINMUX_IPSR_MODSEL_DATA(IP2_21_18, VI0_R4, SEL_VI0_0),
987 PINMUX_IPSR_MODSEL_DATA(IP2_21_18, VI0_R4_B, SEL_VI0_1),
988 PINMUX_IPSR_MODSEL_DATA(IP2_21_18, SCIFB2_RXD_C, SEL_SCIFB2_2),
989 PINMUX_IPSR_MODSEL_DATA(IP2_21_18, VI2_DATA0_VI2_B0_B, SEL_VI2_1),
990 PINMUX_IPSR_DATA(IP2_25_22, A9),
991 PINMUX_IPSR_MODSEL_DATA(IP2_25_22, SCIFA1_CTS_N_B, SEL_SCIFA1_1),
992 PINMUX_IPSR_MODSEL_DATA(IP2_25_22, SSI_WS5_B, SEL_SSI5_1),
993 PINMUX_IPSR_MODSEL_DATA(IP2_25_22, VI0_R5, SEL_VI0_0),
994 PINMUX_IPSR_MODSEL_DATA(IP2_25_22, VI0_R5_B, SEL_VI0_1),
995 PINMUX_IPSR_MODSEL_DATA(IP2_25_22, SCIFB2_TXD_C, SEL_SCIFB2_2),
996 PINMUX_IPSR_MODSEL_DATA(IP2_25_22, VI2_DATA1_VI2_B1_B, SEL_VI2_1),
997 PINMUX_IPSR_DATA(IP2_28_26, A10),
998 PINMUX_IPSR_MODSEL_DATA(IP2_28_26, SSI_SDATA5_B, SEL_SSI5_1),
999 PINMUX_IPSR_DATA(IP2_28_26, MSIOF2_SYNC),
1000 PINMUX_IPSR_MODSEL_DATA(IP2_28_26, VI0_R6, SEL_VI0_0),
1001 PINMUX_IPSR_MODSEL_DATA(IP2_28_26, VI0_R6_B, SEL_VI0_1),
1002 PINMUX_IPSR_MODSEL_DATA(IP2_28_26, VI2_DATA2_VI2_B2_B, SEL_VI2_1),
1003
1004 PINMUX_IPSR_DATA(IP3_3_0, A11),
1005 PINMUX_IPSR_MODSEL_DATA(IP3_3_0, SCIFB2_CTS_N_B, SEL_SCIFB2_1),
1006 PINMUX_IPSR_DATA(IP3_3_0, MSIOF2_SCK),
1007 PINMUX_IPSR_MODSEL_DATA(IP3_3_0, VI1_R0, SEL_VI1_0),
1008 PINMUX_IPSR_MODSEL_DATA(IP3_3_0, VI1_R0_B, SEL_VI1_1),
1009 PINMUX_IPSR_DATA(IP3_3_0, VI2_G0),
1010 PINMUX_IPSR_DATA(IP3_3_0, VI2_DATA3_VI2_B3_B),
1011 PINMUX_IPSR_DATA(IP3_7_4, A12),
1012 PINMUX_IPSR_MODSEL_DATA(IP3_7_4, SCIFB2_RXD_B, SEL_SCIFB2_1),
1013 PINMUX_IPSR_DATA(IP3_7_4, MSIOF2_TXD),
1014 PINMUX_IPSR_MODSEL_DATA(IP3_7_4, VI1_R1, SEL_VI1_0),
1015 PINMUX_IPSR_MODSEL_DATA(IP3_7_4, VI1_R1_B, SEL_VI1_1),
1016 PINMUX_IPSR_DATA(IP3_7_4, VI2_G1),
1017 PINMUX_IPSR_DATA(IP3_7_4, VI2_DATA4_VI2_B4_B),
1018 PINMUX_IPSR_DATA(IP3_11_8, A13),
1019 PINMUX_IPSR_MODSEL_DATA(IP3_11_8, SCIFB2_RTS_N_B, SEL_SCIFB2_1),
1020 PINMUX_IPSR_DATA(IP3_11_8, EX_WAIT2),
1021 PINMUX_IPSR_DATA(IP3_11_8, MSIOF2_RXD),
1022 PINMUX_IPSR_MODSEL_DATA(IP3_11_8, VI1_R2, SEL_VI1_0),
1023 PINMUX_IPSR_MODSEL_DATA(IP3_11_8, VI1_R2_B, SEL_VI1_1),
1024 PINMUX_IPSR_DATA(IP3_11_8, VI2_G2),
1025 PINMUX_IPSR_MODSEL_DATA(IP3_11_8, VI2_DATA5_VI2_B5_B, SEL_VI2_0),
1026 PINMUX_IPSR_DATA(IP3_14_12, A14),
1027 PINMUX_IPSR_MODSEL_DATA(IP3_14_12, SCIFB2_TXD_B, SEL_SCIFB2_1),
1028 PINMUX_IPSR_DATA(IP3_14_12, ATACS11_N),
1029 PINMUX_IPSR_DATA(IP3_14_12, MSIOF2_SS1),
1030 PINMUX_IPSR_DATA(IP3_17_15, A15),
1031 PINMUX_IPSR_MODSEL_DATA(IP3_17_15, SCIFB2_SCK_B, SEL_SCIFB2_1),
1032 PINMUX_IPSR_DATA(IP3_17_15, ATARD1_N),
1033 PINMUX_IPSR_DATA(IP3_17_15, MSIOF2_SS2),
1034 PINMUX_IPSR_DATA(IP3_19_18, A16),
1035 PINMUX_IPSR_DATA(IP3_19_18, ATAWR1_N),
1036 PINMUX_IPSR_DATA(IP3_22_20, A17),
1037 PINMUX_IPSR_MODSEL_DATA(IP3_22_20, AD_DO_B, SEL_ADI_1),
1038 PINMUX_IPSR_DATA(IP3_22_20, ATADIR1_N),
1039 PINMUX_IPSR_DATA(IP3_25_23, A18),
1040 PINMUX_IPSR_MODSEL_DATA(IP3_25_23, AD_CLK_B, SEL_ADI_1),
1041 PINMUX_IPSR_DATA(IP3_25_23, ATAG1_N),
1042 PINMUX_IPSR_DATA(IP3_28_26, A19),
1043 PINMUX_IPSR_MODSEL_DATA(IP3_28_26, AD_NCS_N_B, SEL_ADI_1),
1044 PINMUX_IPSR_DATA(IP3_28_26, ATACS01_N),
1045 PINMUX_IPSR_MODSEL_DATA(IP3_28_26, EX_WAIT0_B, SEL_LBS_1),
1046 PINMUX_IPSR_DATA(IP3_31_29, A20),
1047 PINMUX_IPSR_DATA(IP3_31_29, SPCLK),
1048 PINMUX_IPSR_MODSEL_DATA(IP3_31_29, VI1_R3, SEL_VI1_0),
1049 PINMUX_IPSR_MODSEL_DATA(IP3_31_29, VI1_R3_B, SEL_VI1_1),
1050 PINMUX_IPSR_DATA(IP3_31_29, VI2_G4),
1051
1052 PINMUX_IPSR_DATA(IP4_2_0, A21),
1053 PINMUX_IPSR_DATA(IP4_2_0, MOSI_IO0),
1054 PINMUX_IPSR_MODSEL_DATA(IP4_2_0, VI1_R4, SEL_VI1_0),
1055 PINMUX_IPSR_MODSEL_DATA(IP4_2_0, VI1_R4_B, SEL_VI1_1),
1056 PINMUX_IPSR_DATA(IP4_2_0, VI2_G5),
1057 PINMUX_IPSR_DATA(IP4_5_3, A22),
1058 PINMUX_IPSR_DATA(IP4_5_3, MISO_IO1),
1059 PINMUX_IPSR_MODSEL_DATA(IP4_5_3, VI1_R5, SEL_VI1_0),
1060 PINMUX_IPSR_MODSEL_DATA(IP4_5_3, VI1_R5_B, SEL_VI1_1),
1061 PINMUX_IPSR_DATA(IP4_5_3, VI2_G6),
1062 PINMUX_IPSR_DATA(IP4_8_6, A23),
1063 PINMUX_IPSR_DATA(IP4_8_6, IO2),
1064 PINMUX_IPSR_MODSEL_DATA(IP4_8_6, VI1_G7, SEL_VI1_0),
1065 PINMUX_IPSR_MODSEL_DATA(IP4_8_6, VI1_G7_B, SEL_VI1_1),
1066 PINMUX_IPSR_DATA(IP4_8_6, VI2_G7),
1067 PINMUX_IPSR_DATA(IP4_11_9, A24),
1068 PINMUX_IPSR_DATA(IP4_11_9, IO3),
1069 PINMUX_IPSR_MODSEL_DATA(IP4_11_9, VI1_R7, SEL_VI1_0),
1070 PINMUX_IPSR_MODSEL_DATA(IP4_11_9, VI1_R7_B, SEL_VI1_1),
1071 PINMUX_IPSR_MODSEL_DATA(IP4_11_9, VI2_CLKENB, SEL_VI2_0),
1072 PINMUX_IPSR_MODSEL_DATA(IP4_11_9, VI2_CLKENB_B, SEL_VI2_1),
1073 PINMUX_IPSR_DATA(IP4_14_12, A25),
1074 PINMUX_IPSR_DATA(IP4_14_12, SSL),
1075 PINMUX_IPSR_MODSEL_DATA(IP4_14_12, VI1_G6, SEL_VI1_0),
1076 PINMUX_IPSR_MODSEL_DATA(IP4_14_12, VI1_G6_B, SEL_VI1_1),
1077 PINMUX_IPSR_MODSEL_DATA(IP4_14_12, VI2_FIELD, SEL_VI2_0),
1078 PINMUX_IPSR_MODSEL_DATA(IP4_14_12, VI2_FIELD_B, SEL_VI2_1),
1079 PINMUX_IPSR_DATA(IP4_17_15, CS0_N),
1080 PINMUX_IPSR_MODSEL_DATA(IP4_17_15, VI1_R6, SEL_VI1_0),
1081 PINMUX_IPSR_MODSEL_DATA(IP4_17_15, VI1_R6_B, SEL_VI1_1),
1082 PINMUX_IPSR_DATA(IP4_17_15, VI2_G3),
1083 PINMUX_IPSR_MODSEL_DATA(IP4_17_15, MSIOF0_SS2_B, SEL_SOF0_1),
1084 PINMUX_IPSR_DATA(IP4_20_18, CS1_N_A26),
1085 PINMUX_IPSR_DATA(IP4_20_18, SPEEDIN),
1086 PINMUX_IPSR_MODSEL_DATA(IP4_20_18, VI0_R7, SEL_VI0_0),
1087 PINMUX_IPSR_MODSEL_DATA(IP4_20_18, VI0_R7_B, SEL_VI0_1),
1088 PINMUX_IPSR_MODSEL_DATA(IP4_20_18, VI2_CLK, SEL_VI2_0),
1089 PINMUX_IPSR_MODSEL_DATA(IP4_20_18, VI2_CLK_B, SEL_VI2_1),
1090 PINMUX_IPSR_DATA(IP4_23_21, EX_CS0_N),
1091 PINMUX_IPSR_MODSEL_DATA(IP4_23_21, HRX1_B, SEL_HSCIF1_1),
1092 PINMUX_IPSR_MODSEL_DATA(IP4_23_21, VI1_G5, SEL_VI1_0),
1093 PINMUX_IPSR_MODSEL_DATA(IP4_23_21, VI1_G5_B, SEL_VI1_1),
1094 PINMUX_IPSR_DATA(IP4_23_21, VI2_R0),
1095 PINMUX_IPSR_MODSEL_DATA(IP4_23_21, HTX0_B, SEL_HSCIF0_1),
1096 PINMUX_IPSR_MODSEL_DATA(IP4_23_21, MSIOF0_SS1_B, SEL_SOF0_1),
1097 PINMUX_IPSR_DATA(IP4_26_24, EX_CS1_N),
1098 PINMUX_IPSR_DATA(IP4_26_24, GPS_CLK),
1099 PINMUX_IPSR_MODSEL_DATA(IP4_26_24, HCTS1_N_B, SEL_HSCIF1_1),
1100 PINMUX_IPSR_MODSEL_DATA(IP4_26_24, VI1_FIELD, SEL_VI1_0),
1101 PINMUX_IPSR_MODSEL_DATA(IP4_26_24, VI1_FIELD_B, SEL_VI1_1),
1102 PINMUX_IPSR_DATA(IP4_26_24, VI2_R1),
1103 PINMUX_IPSR_DATA(IP4_29_27, EX_CS2_N),
1104 PINMUX_IPSR_DATA(IP4_29_27, GPS_SIGN),
1105 PINMUX_IPSR_MODSEL_DATA(IP4_29_27, HRTS1_N_B, SEL_HSCIF1_1),
1106 PINMUX_IPSR_DATA(IP4_29_27, VI3_CLKENB),
1107 PINMUX_IPSR_MODSEL_DATA(IP4_29_27, VI1_G0, SEL_VI1_0),
1108 PINMUX_IPSR_MODSEL_DATA(IP4_29_27, VI1_G0_B, SEL_VI1_1),
1109 PINMUX_IPSR_DATA(IP4_29_27, VI2_R2),
1110
1111 PINMUX_IPSR_DATA(IP5_2_0, EX_CS3_N),
1112 PINMUX_IPSR_DATA(IP5_2_0, GPS_MAG),
1113 PINMUX_IPSR_DATA(IP5_2_0, VI3_FIELD),
1114 PINMUX_IPSR_MODSEL_DATA(IP5_2_0, VI1_G1, SEL_VI1_0),
1115 PINMUX_IPSR_MODSEL_DATA(IP5_2_0, VI1_G1_B, SEL_VI1_1),
1116 PINMUX_IPSR_DATA(IP5_2_0, VI2_R3),
1117 PINMUX_IPSR_MODSEL_DATA(IP5_5_3, EX_CS4_N, SEL_I2C1_0),
1118 PINMUX_IPSR_MODSEL_DATA(IP5_5_3, MSIOF1_SCK_B, SEL_SOF1_1),
1119 PINMUX_IPSR_DATA(IP5_5_3, VI3_HSYNC_N),
1120 PINMUX_IPSR_MODSEL_DATA(IP5_5_3, VI2_HSYNC_N, SEL_VI2_0),
1121 PINMUX_IPSR_MODSEL_DATA(IP5_5_3, SCL1, SEL_IIC1_0),
1122 PINMUX_IPSR_MODSEL_DATA(IP5_5_3, VI2_HSYNC_N_B, SEL_VI2_1),
1123 PINMUX_IPSR_DATA(IP5_5_3, INTC_EN0_N),
1124 PINMUX_IPSR_MODSEL_DATA(IP5_5_3, SCL1_CIS, SEL_I2C1_0),
1125 PINMUX_IPSR_DATA(IP5_9_6, EX_CS5_N),
1126 PINMUX_IPSR_MODSEL_DATA(IP5_9_6, CAN0_RX, SEL_CAN0_0),
1127 PINMUX_IPSR_MODSEL_DATA(IP5_9_6, MSIOF1_RXD_B, SEL_SOF1_1),
1128 PINMUX_IPSR_DATA(IP5_9_6, VI3_VSYNC_N),
1129 PINMUX_IPSR_MODSEL_DATA(IP5_9_6, VI1_G2, SEL_VI1_0),
1130 PINMUX_IPSR_MODSEL_DATA(IP5_9_6, VI1_G2_B, SEL_VI1_1),
1131 PINMUX_IPSR_DATA(IP5_9_6, VI2_R4),
1132 PINMUX_IPSR_MODSEL_DATA(IP5_9_6, SDA1, SEL_IIC1_0),
1133 PINMUX_IPSR_DATA(IP5_9_6, INTC_EN1_N),
1134 PINMUX_IPSR_MODSEL_DATA(IP5_9_6, SDA1_CIS, SEL_I2C1_0),
1135 PINMUX_IPSR_DATA(IP5_12_10, BS_N),
1136 PINMUX_IPSR_MODSEL_DATA(IP5_12_10, IETX, SEL_IEB_0),
1137 PINMUX_IPSR_MODSEL_DATA(IP5_12_10, HTX1_B, SEL_HSCIF1_1),
1138 PINMUX_IPSR_MODSEL_DATA(IP5_12_10, CAN1_TX, SEL_CAN1_0),
1139 PINMUX_IPSR_DATA(IP5_12_10, DRACK0),
1140 PINMUX_IPSR_MODSEL_DATA(IP5_12_10, IETX_C, SEL_IEB_2),
1141 PINMUX_IPSR_DATA(IP5_14_13, RD_N),
1142 PINMUX_IPSR_MODSEL_DATA(IP5_14_13, CAN0_TX, SEL_CAN0_0),
1143 PINMUX_IPSR_MODSEL_DATA(IP5_14_13, SCIFA0_SCK_B, SEL_SCFA_1),
1144 PINMUX_IPSR_DATA(IP5_17_15, RD_WR_N),
1145 PINMUX_IPSR_MODSEL_DATA(IP5_17_15, VI1_G3, SEL_VI1_0),
1146 PINMUX_IPSR_MODSEL_DATA(IP5_17_15, VI1_G3_B, SEL_VI1_1),
1147 PINMUX_IPSR_DATA(IP5_17_15, VI2_R5),
1148 PINMUX_IPSR_MODSEL_DATA(IP5_17_15, SCIFA0_RXD_B, SEL_SCFA_1),
1149 PINMUX_IPSR_DATA(IP5_17_15, INTC_IRQ4_N),
1150 PINMUX_IPSR_DATA(IP5_20_18, WE0_N),
1151 PINMUX_IPSR_MODSEL_DATA(IP5_20_18, IECLK, SEL_IEB_0),
1152 PINMUX_IPSR_MODSEL_DATA(IP5_20_18, CAN_CLK, SEL_CANCLK_0),
1153 PINMUX_IPSR_MODSEL_DATA(IP5_20_18, VI2_VSYNC_N, SEL_VI2_0),
1154 PINMUX_IPSR_MODSEL_DATA(IP5_20_18, SCIFA0_TXD_B, SEL_SCFA_1),
1155 PINMUX_IPSR_MODSEL_DATA(IP5_20_18, VI2_VSYNC_N_B, SEL_VI2_1),
1156 PINMUX_IPSR_DATA(IP5_23_21, WE1_N),
1157 PINMUX_IPSR_MODSEL_DATA(IP5_23_21, IERX, SEL_IEB_0),
1158 PINMUX_IPSR_MODSEL_DATA(IP5_23_21, CAN1_RX, SEL_CAN1_0),
1159 PINMUX_IPSR_MODSEL_DATA(IP5_23_21, VI1_G4, SEL_VI1_0),
1160 PINMUX_IPSR_MODSEL_DATA(IP5_23_21, VI1_G4_B, SEL_VI1_1),
1161 PINMUX_IPSR_DATA(IP5_23_21, VI2_R6),
1162 PINMUX_IPSR_MODSEL_DATA(IP5_23_21, SCIFA0_CTS_N_B, SEL_SCFA_1),
1163 PINMUX_IPSR_MODSEL_DATA(IP5_23_21, IERX_C, SEL_IEB_2),
1164 PINMUX_IPSR_DATA(IP5_26_24, EX_WAIT0),
1165 PINMUX_IPSR_DATA(IP5_26_24, IRQ3),
1166 PINMUX_IPSR_DATA(IP5_26_24, INTC_IRQ3_N),
1167 PINMUX_IPSR_MODSEL_DATA(IP5_26_24, VI3_CLK, SEL_VI3_0),
1168 PINMUX_IPSR_MODSEL_DATA(IP5_26_24, SCIFA0_RTS_N_B, SEL_SCFA_1),
1169 PINMUX_IPSR_MODSEL_DATA(IP5_26_24, HRX0_B, SEL_HSCIF0_1),
1170 PINMUX_IPSR_MODSEL_DATA(IP5_26_24, MSIOF0_SCK_B, SEL_SOF0_1),
1171 PINMUX_IPSR_DATA(IP5_29_27, DREQ0_N),
1172 PINMUX_IPSR_MODSEL_DATA(IP5_29_27, VI1_HSYNC_N, SEL_VI1_0),
1173 PINMUX_IPSR_MODSEL_DATA(IP5_29_27, VI1_HSYNC_N_B, SEL_VI1_1),
1174 PINMUX_IPSR_DATA(IP5_29_27, VI2_R7),
1175 PINMUX_IPSR_MODSEL_DATA(IP5_29_27, SSI_SCK78_C, SEL_SSI7_2),
1176 PINMUX_IPSR_MODSEL_DATA(IP5_29_27, SSI_WS78_B, SEL_SSI7_1),
1177
1178 PINMUX_IPSR_DATA(IP6_2_0, DACK0),
1179 PINMUX_IPSR_DATA(IP6_2_0, IRQ0),
1180 PINMUX_IPSR_DATA(IP6_2_0, INTC_IRQ0_N),
1181 PINMUX_IPSR_MODSEL_DATA(IP6_2_0, SSI_SCK6_B, SEL_SSI6_1),
1182 PINMUX_IPSR_MODSEL_DATA(IP6_2_0, VI1_VSYNC_N, SEL_VI1_0),
1183 PINMUX_IPSR_MODSEL_DATA(IP6_2_0, VI1_VSYNC_N_B, SEL_VI1_1),
1184 PINMUX_IPSR_MODSEL_DATA(IP6_2_0, SSI_WS78_C, SEL_SSI7_2),
1185 PINMUX_IPSR_DATA(IP6_5_3, DREQ1_N),
1186 PINMUX_IPSR_MODSEL_DATA(IP6_5_3, VI1_CLKENB, SEL_VI1_0),
1187 PINMUX_IPSR_MODSEL_DATA(IP6_5_3, VI1_CLKENB_B, SEL_VI1_1),
1188 PINMUX_IPSR_MODSEL_DATA(IP6_5_3, SSI_SDATA7_C, SEL_SSI7_2),
1189 PINMUX_IPSR_MODSEL_DATA(IP6_5_3, SSI_SCK78_B, SEL_SSI7_1),
1190 PINMUX_IPSR_DATA(IP6_8_6, DACK1),
1191 PINMUX_IPSR_DATA(IP6_8_6, IRQ1),
1192 PINMUX_IPSR_DATA(IP6_8_6, INTC_IRQ1_N),
1193 PINMUX_IPSR_MODSEL_DATA(IP6_8_6, SSI_WS6_B, SEL_SSI6_1),
1194 PINMUX_IPSR_MODSEL_DATA(IP6_8_6, SSI_SDATA8_C, SEL_SSI8_2),
1195 PINMUX_IPSR_DATA(IP6_10_9, DREQ2_N),
1196 PINMUX_IPSR_MODSEL_DATA(IP6_10_9, HSCK1_B, SEL_HSCIF1_1),
1197 PINMUX_IPSR_MODSEL_DATA(IP6_10_9, HCTS0_N_B, SEL_HSCIF0_1),
1198 PINMUX_IPSR_MODSEL_DATA(IP6_10_9, MSIOF0_TXD_B, SEL_SOF0_1),
1199 PINMUX_IPSR_DATA(IP6_13_11, DACK2),
1200 PINMUX_IPSR_DATA(IP6_13_11, IRQ2),
1201 PINMUX_IPSR_DATA(IP6_13_11, INTC_IRQ2_N),
1202 PINMUX_IPSR_MODSEL_DATA(IP6_13_11, SSI_SDATA6_B, SEL_SSI6_1),
1203 PINMUX_IPSR_MODSEL_DATA(IP6_13_11, HRTS0_N_B, SEL_HSCIF0_1),
1204 PINMUX_IPSR_MODSEL_DATA(IP6_13_11, MSIOF0_RXD_B, SEL_SOF0_1),
1205 PINMUX_IPSR_DATA(IP6_16_14, ETH_CRS_DV),
1206 PINMUX_IPSR_DATA(IP6_16_14, RMII_CRS_DV),
1207 PINMUX_IPSR_MODSEL_DATA(IP6_16_14, STP_ISCLK_0_B, SEL_SSP_1),
1208 PINMUX_IPSR_MODSEL_DATA(IP6_16_14, TS_SDEN0_D, SEL_TSIF0_3),
1209 PINMUX_IPSR_MODSEL_DATA(IP6_16_14, GLO_Q0_C, SEL_GPS_2),
1210 PINMUX_IPSR_MODSEL_DATA(IP6_16_14, SCL2_E, SEL_IIC2_4),
1211 PINMUX_IPSR_MODSEL_DATA(IP6_16_14, SCL2_CIS_E, SEL_I2C2_4),
1212 PINMUX_IPSR_DATA(IP6_19_17, ETH_RX_ER),
1213 PINMUX_IPSR_DATA(IP6_19_17, RMII_RX_ER),
1214 PINMUX_IPSR_MODSEL_DATA(IP6_19_17, STP_ISD_0_B, SEL_SSP_1),
1215 PINMUX_IPSR_MODSEL_DATA(IP6_19_17, TS_SPSYNC0_D, SEL_TSIF0_3),
1216 PINMUX_IPSR_MODSEL_DATA(IP6_19_17, GLO_Q1_C, SEL_GPS_2),
1217 PINMUX_IPSR_MODSEL_DATA(IP6_19_17, SDA2_E, SEL_IIC2_4),
1218 PINMUX_IPSR_MODSEL_DATA(IP6_19_17, SDA2_CIS_E, SEL_I2C2_4),
1219 PINMUX_IPSR_DATA(IP6_22_20, ETH_RXD0),
1220 PINMUX_IPSR_DATA(IP6_22_20, RMII_RXD0),
1221 PINMUX_IPSR_MODSEL_DATA(IP6_22_20, STP_ISEN_0_B, SEL_SSP_1),
1222 PINMUX_IPSR_MODSEL_DATA(IP6_22_20, TS_SDAT0_D, SEL_TSIF0_3),
1223 PINMUX_IPSR_MODSEL_DATA(IP6_22_20, GLO_I0_C, SEL_GPS_2),
1224 PINMUX_IPSR_MODSEL_DATA(IP6_22_20, SCIFB1_SCK_G, SEL_SCIFB1_6),
1225 PINMUX_IPSR_MODSEL_DATA(IP6_22_20, SCK1_E, SEL_SCIF1_4),
1226 PINMUX_IPSR_DATA(IP6_25_23, ETH_RXD1),
1227 PINMUX_IPSR_DATA(IP6_25_23, RMII_RXD1),
1228 PINMUX_IPSR_MODSEL_DATA(IP6_25_23, HRX0_E, SEL_HSCIF0_4),
1229 PINMUX_IPSR_MODSEL_DATA(IP6_25_23, STP_ISSYNC_0_B, SEL_SSP_1),
1230 PINMUX_IPSR_MODSEL_DATA(IP6_25_23, TS_SCK0_D, SEL_TSIF0_3),
1231 PINMUX_IPSR_MODSEL_DATA(IP6_25_23, GLO_I1_C, SEL_GPS_2),
1232 PINMUX_IPSR_MODSEL_DATA(IP6_25_23, SCIFB1_RXD_G, SEL_SCIFB1_6),
1233 PINMUX_IPSR_MODSEL_DATA(IP6_25_23, RX1_E, SEL_SCIF1_4),
1234 PINMUX_IPSR_DATA(IP6_28_26, ETH_LINK),
1235 PINMUX_IPSR_DATA(IP6_28_26, RMII_LINK),
1236 PINMUX_IPSR_MODSEL_DATA(IP6_28_26, HTX0_E, SEL_HSCIF0_4),
1237 PINMUX_IPSR_MODSEL_DATA(IP6_28_26, STP_IVCXO27_0_B, SEL_SSP_1),
1238 PINMUX_IPSR_MODSEL_DATA(IP6_28_26, SCIFB1_TXD_G, SEL_SCIFB1_6),
1239 PINMUX_IPSR_MODSEL_DATA(IP6_28_26, TX1_E, SEL_SCIF1_4),
1240 PINMUX_IPSR_DATA(IP6_31_29, ETH_REF_CLK),
1241 PINMUX_IPSR_DATA(IP6_31_29, RMII_REF_CLK),
1242 PINMUX_IPSR_MODSEL_DATA(IP6_31_29, HCTS0_N_E, SEL_HSCIF0_4),
1243 PINMUX_IPSR_MODSEL_DATA(IP6_31_29, STP_IVCXO27_1_B, SEL_SSP_1),
1244 PINMUX_IPSR_MODSEL_DATA(IP6_31_29, HRX0_F, SEL_HSCIF0_5),
1245
1246 PINMUX_IPSR_DATA(IP7_2_0, ETH_MDIO),
1247 PINMUX_IPSR_DATA(IP7_2_0, RMII_MDIO),
1248 PINMUX_IPSR_MODSEL_DATA(IP7_2_0, HRTS0_N_E, SEL_HSCIF0_4),
1249 PINMUX_IPSR_MODSEL_DATA(IP7_2_0, SIM0_D_C, SEL_SIM_2),
1250 PINMUX_IPSR_MODSEL_DATA(IP7_2_0, HCTS0_N_F, SEL_HSCIF0_5),
1251 PINMUX_IPSR_DATA(IP7_5_3, ETH_TXD1),
1252 PINMUX_IPSR_DATA(IP7_5_3, RMII_TXD1),
1253 PINMUX_IPSR_MODSEL_DATA(IP7_5_3, HTX0_F, SEL_HSCIF0_4),
1254 PINMUX_IPSR_MODSEL_DATA(IP7_5_3, BPFCLK_G, SEL_SIM_2),
1255 PINMUX_IPSR_MODSEL_DATA(IP7_5_3, RDS_CLK_F, SEL_HSCIF0_5),
1256 PINMUX_IPSR_DATA(IP7_7_6, ETH_TX_EN),
1257 PINMUX_IPSR_DATA(IP7_7_6, RMII_TX_EN),
1258 PINMUX_IPSR_MODSEL_DATA(IP7_7_6, SIM0_CLK_C, SEL_SIM_2),
1259 PINMUX_IPSR_MODSEL_DATA(IP7_7_6, HRTS0_N_F, SEL_HSCIF0_5),
1260 PINMUX_IPSR_DATA(IP7_9_8, ETH_MAGIC),
1261 PINMUX_IPSR_DATA(IP7_9_8, RMII_MAGIC),
1262 PINMUX_IPSR_MODSEL_DATA(IP7_9_8, SIM0_RST_C, SEL_SIM_2),
1263 PINMUX_IPSR_DATA(IP7_12_10, ETH_TXD0),
1264 PINMUX_IPSR_DATA(IP7_12_10, RMII_TXD0),
1265 PINMUX_IPSR_MODSEL_DATA(IP7_12_10, STP_ISCLK_1_B, SEL_SSP_1),
1266 PINMUX_IPSR_MODSEL_DATA(IP7_12_10, TS_SDEN1_C, SEL_TSIF1_2),
1267 PINMUX_IPSR_MODSEL_DATA(IP7_12_10, GLO_SCLK_C, SEL_GPS_2),
1268 PINMUX_IPSR_DATA(IP7_15_13, ETH_MDC),
1269 PINMUX_IPSR_DATA(IP7_15_13, RMII_MDC),
1270 PINMUX_IPSR_MODSEL_DATA(IP7_15_13, STP_ISD_1_B, SEL_SSP_1),
1271 PINMUX_IPSR_MODSEL_DATA(IP7_15_13, TS_SPSYNC1_C, SEL_TSIF1_2),
1272 PINMUX_IPSR_MODSEL_DATA(IP7_15_13, GLO_SDATA_C, SEL_GPS_2),
1273 PINMUX_IPSR_DATA(IP7_18_16, PWM0),
1274 PINMUX_IPSR_MODSEL_DATA(IP7_18_16, SCIFA2_SCK_C, SEL_SCIFA2_2),
1275 PINMUX_IPSR_MODSEL_DATA(IP7_18_16, STP_ISEN_1_B, SEL_SSP_1),
1276 PINMUX_IPSR_MODSEL_DATA(IP7_18_16, TS_SDAT1_C, SEL_TSIF1_2),
1277 PINMUX_IPSR_MODSEL_DATA(IP7_18_16, GLO_SS_C, SEL_GPS_2),
1278 PINMUX_IPSR_DATA(IP7_21_19, PWM1),
1279 PINMUX_IPSR_MODSEL_DATA(IP7_21_19, SCIFA2_TXD_C, SEL_SCIFA2_2),
1280 PINMUX_IPSR_MODSEL_DATA(IP7_21_19, STP_ISSYNC_1_B, SEL_SSP_1),
1281 PINMUX_IPSR_MODSEL_DATA(IP7_21_19, TS_SCK1_C, SEL_TSIF1_2),
1282 PINMUX_IPSR_MODSEL_DATA(IP7_21_19, GLO_RFON_C, SEL_GPS_2),
1283 PINMUX_IPSR_DATA(IP7_21_19, PCMOE_N),
1284 PINMUX_IPSR_DATA(IP7_24_22, PWM2),
1285 PINMUX_IPSR_DATA(IP7_24_22, PWMFSW0),
1286 PINMUX_IPSR_MODSEL_DATA(IP7_24_22, SCIFA2_RXD_C, SEL_SCIFA2_2),
1287 PINMUX_IPSR_DATA(IP7_24_22, PCMWE_N),
1288 PINMUX_IPSR_MODSEL_DATA(IP7_24_22, IECLK_C, SEL_IEB_2),
1289 PINMUX_IPSR_DATA(IP7_26_25, DU1_DOTCLKIN),
1290 PINMUX_IPSR_DATA(IP7_26_25, AUDIO_CLKC),
1291 PINMUX_IPSR_DATA(IP7_26_25, AUDIO_CLKOUT_C),
1292 PINMUX_IPSR_MODSEL_DATA(IP7_28_27, VI0_CLK, SEL_VI0_0),
1293 PINMUX_IPSR_DATA(IP7_28_27, ATACS00_N),
1294 PINMUX_IPSR_DATA(IP7_28_27, AVB_RXD1),
1295 PINMUX_IPSR_DATA(IP7_28_27, MII_RXD1),
1296 PINMUX_IPSR_MODSEL_DATA(IP7_30_29, VI0_DATA0_VI0_B0, SEL_VI0_0),
1297 PINMUX_IPSR_DATA(IP7_30_29, ATACS10_N),
1298 PINMUX_IPSR_DATA(IP7_30_29, AVB_RXD2),
1299 PINMUX_IPSR_DATA(IP7_30_29, MII_RXD2),
1300
1301 PINMUX_IPSR_MODSEL_DATA(IP8_1_0, VI0_DATA1_VI0_B1, SEL_VI0_0),
1302 PINMUX_IPSR_DATA(IP8_1_0, ATARD0_N),
1303 PINMUX_IPSR_DATA(IP8_1_0, AVB_RXD3),
1304 PINMUX_IPSR_DATA(IP8_1_0, MII_RXD3),
1305 PINMUX_IPSR_MODSEL_DATA(IP8_3_2, VI0_DATA2_VI0_B2, SEL_VI0_0),
1306 PINMUX_IPSR_DATA(IP8_3_2, ATAWR0_N),
1307 PINMUX_IPSR_DATA(IP8_3_2, AVB_RXD4),
1308 PINMUX_IPSR_MODSEL_DATA(IP8_5_4, VI0_DATA3_VI0_B3, SEL_VI0_0),
1309 PINMUX_IPSR_DATA(IP8_5_4, ATADIR0_N),
1310 PINMUX_IPSR_DATA(IP8_5_4, AVB_RXD5),
1311 PINMUX_IPSR_MODSEL_DATA(IP8_7_6, VI0_DATA4_VI0_B4, SEL_VI0_0),
1312 PINMUX_IPSR_DATA(IP8_7_6, ATAG0_N),
1313 PINMUX_IPSR_DATA(IP8_7_6, AVB_RXD6),
1314 PINMUX_IPSR_MODSEL_DATA(IP8_9_8, VI0_DATA5_VI0_B5, SEL_VI0_0),
1315 PINMUX_IPSR_DATA(IP8_9_8, EX_WAIT1),
1316 PINMUX_IPSR_DATA(IP8_9_8, AVB_RXD7),
1317 PINMUX_IPSR_MODSEL_DATA(IP8_11_10, VI0_DATA6_VI0_B6, SEL_VI0_0),
1318 PINMUX_IPSR_DATA(IP8_11_10, AVB_RX_ER),
1319 PINMUX_IPSR_DATA(IP8_11_10, MII_RX_ER),
1320 PINMUX_IPSR_MODSEL_DATA(IP8_13_12, VI0_DATA7_VI0_B7, SEL_VI0_0),
1321 PINMUX_IPSR_DATA(IP8_13_12, AVB_RX_CLK),
1322 PINMUX_IPSR_DATA(IP8_13_12, MII_RX_CLK),
1323 PINMUX_IPSR_MODSEL_DATA(IP8_15_14, VI1_CLK, SEL_VI1_0),
1324 PINMUX_IPSR_DATA(IP8_15_14, AVB_RX_DV),
1325 PINMUX_IPSR_DATA(IP8_15_14, MII_RX_DV),
1326 PINMUX_IPSR_MODSEL_DATA(IP8_17_16, VI1_DATA0_VI1_B0, SEL_VI1_0),
1327 PINMUX_IPSR_MODSEL_DATA(IP8_17_16, SCIFA1_SCK_D, SEL_SCIFA1_3),
1328 PINMUX_IPSR_DATA(IP8_17_16, AVB_CRS),
1329 PINMUX_IPSR_DATA(IP8_17_16, MII_CRS),
1330 PINMUX_IPSR_MODSEL_DATA(IP8_19_18, VI1_DATA1_VI1_B1, SEL_VI1_0),
1331 PINMUX_IPSR_MODSEL_DATA(IP8_19_18, SCIFA1_RXD_D, SEL_SCIFA1_3),
1332 PINMUX_IPSR_DATA(IP8_19_18, AVB_MDC),
1333 PINMUX_IPSR_DATA(IP8_19_18, MII_MDC),
1334 PINMUX_IPSR_MODSEL_DATA(IP8_21_20, VI1_DATA2_VI1_B2, SEL_VI1_0),
1335 PINMUX_IPSR_MODSEL_DATA(IP8_21_20, SCIFA1_TXD_D, SEL_SCIFA1_3),
1336 PINMUX_IPSR_DATA(IP8_21_20, AVB_MDIO),
1337 PINMUX_IPSR_DATA(IP8_21_20, MII_MDIO),
1338 PINMUX_IPSR_MODSEL_DATA(IP8_23_22, VI1_DATA3_VI1_B3, SEL_VI1_0),
1339 PINMUX_IPSR_MODSEL_DATA(IP8_23_22, SCIFA1_CTS_N_D, SEL_SCIFA1_3),
1340 PINMUX_IPSR_DATA(IP8_23_22, AVB_GTX_CLK),
1341 PINMUX_IPSR_MODSEL_DATA(IP8_25_24, VI1_DATA4_VI1_B4, SEL_VI1_0),
1342 PINMUX_IPSR_MODSEL_DATA(IP8_25_24, SCIFA1_RTS_N_D, SEL_SCIFA1_3),
1343 PINMUX_IPSR_DATA(IP8_25_24, AVB_MAGIC),
1344 PINMUX_IPSR_DATA(IP8_25_24, MII_MAGIC),
1345 PINMUX_IPSR_MODSEL_DATA(IP8_26, VI1_DATA5_VI1_B5, SEL_VI1_0),
1346 PINMUX_IPSR_MODSEL_DATA(IP8_26, AVB_PHY_INT, SEL_SCIFA1_3),
1347 PINMUX_IPSR_MODSEL_DATA(IP8_27, VI1_DATA6_VI1_B6, SEL_VI1_0),
1348 PINMUX_IPSR_DATA(IP8_27, AVB_GTXREFCLK),
1349 PINMUX_IPSR_DATA(IP8_28, SD0_CLK),
1350 PINMUX_IPSR_MODSEL_DATA(IP8_28, VI1_DATA0_VI1_B0_B, SEL_VI1_1),
1351 PINMUX_IPSR_DATA(IP8_30_29, SD0_CMD),
1352 PINMUX_IPSR_MODSEL_DATA(IP8_30_29, SCIFB1_SCK_B, SEL_SCIFB1_1),
1353 PINMUX_IPSR_MODSEL_DATA(IP8_30_29, VI1_DATA1_VI1_B1_B, SEL_VI1_1),
1354
1355 PINMUX_IPSR_DATA(IP9_1_0, SD0_DAT0),
1356 PINMUX_IPSR_MODSEL_DATA(IP9_1_0, SCIFB1_RXD_B, SEL_SCIFB1_1),
1357 PINMUX_IPSR_MODSEL_DATA(IP9_1_0, VI1_DATA2_VI1_B2_B, SEL_VI1_1),
1358 PINMUX_IPSR_DATA(IP9_3_2, SD0_DAT1),
1359 PINMUX_IPSR_MODSEL_DATA(IP9_3_2, SCIFB1_TXD_B, SEL_SCIFB1_1),
1360 PINMUX_IPSR_MODSEL_DATA(IP9_3_2, VI1_DATA3_VI1_B3_B, SEL_VI1_1),
1361 PINMUX_IPSR_DATA(IP9_5_4, SD0_DAT2),
1362 PINMUX_IPSR_MODSEL_DATA(IP9_5_4, SCIFB1_CTS_N_B, SEL_SCIFB1_1),
1363 PINMUX_IPSR_MODSEL_DATA(IP9_5_4, VI1_DATA4_VI1_B4_B, SEL_VI1_1),
1364 PINMUX_IPSR_DATA(IP9_7_6, SD0_DAT3),
1365 PINMUX_IPSR_MODSEL_DATA(IP9_7_6, SCIFB1_RTS_N_B, SEL_SCIFB1_1),
1366 PINMUX_IPSR_MODSEL_DATA(IP9_7_6, VI1_DATA5_VI1_B5_B, SEL_VI1_1),
1367 PINMUX_IPSR_DATA(IP9_11_8, SD0_CD),
1368 PINMUX_IPSR_DATA(IP9_11_8, MMC0_D6),
1369 PINMUX_IPSR_MODSEL_DATA(IP9_11_8, TS_SDEN0_B, SEL_TSIF0_1),
1370 PINMUX_IPSR_DATA(IP9_11_8, USB0_EXTP),
1371 PINMUX_IPSR_MODSEL_DATA(IP9_11_8, GLO_SCLK, SEL_GPS_0),
1372 PINMUX_IPSR_MODSEL_DATA(IP9_11_8, VI1_DATA6_VI1_B6_B, SEL_VI1_1),
1373 PINMUX_IPSR_MODSEL_DATA(IP9_11_8, SCL1_B, SEL_IIC1_1),
1374 PINMUX_IPSR_MODSEL_DATA(IP9_11_8, SCL1_CIS_B, SEL_I2C1_1),
1375 PINMUX_IPSR_MODSEL_DATA(IP9_11_8, VI2_DATA6_VI2_B6_B, SEL_VI2_1),
1376 PINMUX_IPSR_DATA(IP9_15_12, SD0_WP),
1377 PINMUX_IPSR_DATA(IP9_15_12, MMC0_D7),
1378 PINMUX_IPSR_MODSEL_DATA(IP9_15_12, TS_SPSYNC0_B, SEL_TSIF0_1),
1379 PINMUX_IPSR_DATA(IP9_15_12, USB0_IDIN),
1380 PINMUX_IPSR_MODSEL_DATA(IP9_15_12, GLO_SDATA, SEL_GPS_0),
1381 PINMUX_IPSR_MODSEL_DATA(IP9_15_12, VI1_DATA7_VI1_B7_B, SEL_VI1_1),
1382 PINMUX_IPSR_MODSEL_DATA(IP9_15_12, SDA1_B, SEL_IIC1_1),
1383 PINMUX_IPSR_MODSEL_DATA(IP9_15_12, SDA1_CIS_B, SEL_I2C1_1),
1384 PINMUX_IPSR_MODSEL_DATA(IP9_15_12, VI2_DATA7_VI2_B7_B, SEL_VI2_1),
1385 PINMUX_IPSR_DATA(IP9_17_16, SD1_CLK),
1386 PINMUX_IPSR_DATA(IP9_17_16, AVB_TX_EN),
1387 PINMUX_IPSR_DATA(IP9_17_16, MII_TX_EN),
1388 PINMUX_IPSR_DATA(IP9_19_18, SD1_CMD),
1389 PINMUX_IPSR_DATA(IP9_19_18, AVB_TX_ER),
1390 PINMUX_IPSR_DATA(IP9_19_18, MII_TX_ER),
1391 PINMUX_IPSR_MODSEL_DATA(IP9_19_18, SCIFB0_SCK_B, SEL_SCIFB_1),
1392 PINMUX_IPSR_DATA(IP9_21_20, SD1_DAT0),
1393 PINMUX_IPSR_DATA(IP9_21_20, AVB_TX_CLK),
1394 PINMUX_IPSR_DATA(IP9_21_20, MII_TX_CLK),
1395 PINMUX_IPSR_MODSEL_DATA(IP9_21_20, SCIFB0_RXD_B, SEL_SCIFB_1),
1396 PINMUX_IPSR_DATA(IP9_23_22, SD1_DAT1),
1397 PINMUX_IPSR_DATA(IP9_23_22, AVB_LINK),
1398 PINMUX_IPSR_DATA(IP9_23_22, MII_LINK),
1399 PINMUX_IPSR_MODSEL_DATA(IP9_23_22, SCIFB0_TXD_B, SEL_SCIFB_1),
1400 PINMUX_IPSR_DATA(IP9_25_24, SD1_DAT2),
1401 PINMUX_IPSR_DATA(IP9_25_24, AVB_COL),
1402 PINMUX_IPSR_DATA(IP9_25_24, MII_COL),
1403 PINMUX_IPSR_MODSEL_DATA(IP9_25_24, SCIFB0_CTS_N_B, SEL_SCIFB_1),
1404 PINMUX_IPSR_DATA(IP9_27_26, SD1_DAT3),
1405 PINMUX_IPSR_DATA(IP9_27_26, AVB_RXD0),
1406 PINMUX_IPSR_DATA(IP9_27_26, MII_RXD0),
1407 PINMUX_IPSR_MODSEL_DATA(IP9_27_26, SCIFB0_RTS_N_B, SEL_SCIFB_1),
1408 PINMUX_IPSR_DATA(IP9_31_28, SD1_CD),
1409 PINMUX_IPSR_DATA(IP9_31_28, MMC1_D6),
1410 PINMUX_IPSR_MODSEL_DATA(IP9_31_28, TS_SDEN1, SEL_TSIF1_0),
1411 PINMUX_IPSR_DATA(IP9_31_28, USB1_EXTP),
1412 PINMUX_IPSR_MODSEL_DATA(IP9_31_28, GLO_SS, SEL_GPS_0),
1413 PINMUX_IPSR_MODSEL_DATA(IP9_31_28, VI0_CLK_B, SEL_VI0_1),
1414 PINMUX_IPSR_MODSEL_DATA(IP9_31_28, SCL2_D, SEL_IIC2_3),
1415 PINMUX_IPSR_MODSEL_DATA(IP9_31_28, SCL2_CIS_D, SEL_I2C2_3),
1416 PINMUX_IPSR_MODSEL_DATA(IP9_31_28, SIM0_CLK_B, SEL_SIM_1),
1417 PINMUX_IPSR_MODSEL_DATA(IP9_31_28, VI3_CLK_B, SEL_VI3_1),
1418
1419 PINMUX_IPSR_DATA(IP10_3_0, SD1_WP),
1420 PINMUX_IPSR_DATA(IP10_3_0, MMC1_D7),
1421 PINMUX_IPSR_MODSEL_DATA(IP10_3_0, TS_SPSYNC1, SEL_TSIF1_0),
1422 PINMUX_IPSR_DATA(IP10_3_0, USB1_IDIN),
1423 PINMUX_IPSR_MODSEL_DATA(IP10_3_0, GLO_RFON, SEL_GPS_0),
1424 PINMUX_IPSR_MODSEL_DATA(IP10_3_0, VI1_CLK_B, SEL_VI1_1),
1425 PINMUX_IPSR_MODSEL_DATA(IP10_3_0, SDA2_D, SEL_IIC2_3),
1426 PINMUX_IPSR_MODSEL_DATA(IP10_3_0, SDA2_CIS_D, SEL_I2C2_3),
1427 PINMUX_IPSR_MODSEL_DATA(IP10_3_0, SIM0_D_B, SEL_SIM_1),
1428 PINMUX_IPSR_DATA(IP10_6_4, SD2_CLK),
1429 PINMUX_IPSR_DATA(IP10_6_4, MMC0_CLK),
1430 PINMUX_IPSR_MODSEL_DATA(IP10_6_4, SIM0_CLK, SEL_SIM_0),
1431 PINMUX_IPSR_MODSEL_DATA(IP10_6_4, VI0_DATA0_VI0_B0_B, SEL_VI0_1),
1432 PINMUX_IPSR_MODSEL_DATA(IP10_6_4, TS_SDEN0_C, SEL_TSIF0_2),
1433 PINMUX_IPSR_MODSEL_DATA(IP10_6_4, GLO_SCLK_B, SEL_GPS_1),
1434 PINMUX_IPSR_MODSEL_DATA(IP10_6_4, VI3_DATA0_B, SEL_VI3_1),
1435 PINMUX_IPSR_DATA(IP10_10_7, SD2_CMD),
1436 PINMUX_IPSR_DATA(IP10_10_7, MMC0_CMD),
1437 PINMUX_IPSR_MODSEL_DATA(IP10_10_7, SIM0_D, SEL_SIM_0),
1438 PINMUX_IPSR_MODSEL_DATA(IP10_10_7, VI0_DATA1_VI0_B1_B, SEL_VI0_1),
1439 PINMUX_IPSR_MODSEL_DATA(IP10_10_7, SCIFB1_SCK_E, SEL_SCIFB1_4),
1440 PINMUX_IPSR_MODSEL_DATA(IP10_10_7, SCK1_D, SEL_SCIF1_3),
1441 PINMUX_IPSR_MODSEL_DATA(IP10_10_7, TS_SPSYNC0_C, SEL_TSIF0_2),
1442 PINMUX_IPSR_MODSEL_DATA(IP10_10_7, GLO_SDATA_B, SEL_GPS_1),
1443 PINMUX_IPSR_MODSEL_DATA(IP10_10_7, VI3_DATA1_B, SEL_VI3_1),
1444 PINMUX_IPSR_DATA(IP10_14_11, SD2_DAT0),
1445 PINMUX_IPSR_DATA(IP10_14_11, MMC0_D0),
1446 PINMUX_IPSR_MODSEL_DATA(IP10_14_11, FMCLK_B, SEL_FM_1),
1447 PINMUX_IPSR_MODSEL_DATA(IP10_14_11, VI0_DATA2_VI0_B2_B, SEL_VI0_1),
1448 PINMUX_IPSR_MODSEL_DATA(IP10_14_11, SCIFB1_RXD_E, SEL_SCIFB1_4),
1449 PINMUX_IPSR_MODSEL_DATA(IP10_14_11, RX1_D, SEL_SCIF1_3),
1450 PINMUX_IPSR_MODSEL_DATA(IP10_14_11, TS_SDAT0_C, SEL_TSIF0_2),
1451 PINMUX_IPSR_MODSEL_DATA(IP10_14_11, GLO_SS_B, SEL_GPS_1),
1452 PINMUX_IPSR_MODSEL_DATA(IP10_14_11, VI3_DATA2_B, SEL_VI3_1),
1453 PINMUX_IPSR_DATA(IP10_18_15, SD2_DAT1),
1454 PINMUX_IPSR_DATA(IP10_18_15, MMC0_D1),
1455 PINMUX_IPSR_MODSEL_DATA(IP10_18_15, FMIN_B, SEL_FM_1),
1456 PINMUX_IPSR_MODSEL_DATA(IP10_18_15, RDS_DATA, SEL_RDS_0),
1457 PINMUX_IPSR_MODSEL_DATA(IP10_18_15, VI0_DATA3_VI0_B3_B, SEL_VI0_1),
1458 PINMUX_IPSR_MODSEL_DATA(IP10_18_15, SCIFB1_TXD_E, SEL_SCIFB1_4),
1459 PINMUX_IPSR_MODSEL_DATA(IP10_18_15, TX1_D, SEL_SCIF1_3),
1460 PINMUX_IPSR_MODSEL_DATA(IP10_18_15, TS_SCK0_C, SEL_TSIF0_2),
1461 PINMUX_IPSR_MODSEL_DATA(IP10_18_15, GLO_RFON_B, SEL_GPS_1),
1462 PINMUX_IPSR_MODSEL_DATA(IP10_18_15, VI3_DATA3_B, SEL_VI3_1),
1463 PINMUX_IPSR_DATA(IP10_22_19, SD2_DAT2),
1464 PINMUX_IPSR_DATA(IP10_22_19, MMC0_D2),
1465 PINMUX_IPSR_MODSEL_DATA(IP10_22_19, BPFCLK_B, SEL_FM_1),
1466 PINMUX_IPSR_MODSEL_DATA(IP10_22_19, RDS_CLK, SEL_RDS_0),
1467 PINMUX_IPSR_MODSEL_DATA(IP10_22_19, VI0_DATA4_VI0_B4_B, SEL_VI0_1),
1468 PINMUX_IPSR_MODSEL_DATA(IP10_22_19, HRX0_D, SEL_HSCIF0_3),
1469 PINMUX_IPSR_MODSEL_DATA(IP10_22_19, TS_SDEN1_B, SEL_TSIF1_1),
1470 PINMUX_IPSR_MODSEL_DATA(IP10_22_19, GLO_Q0_B, SEL_GPS_1),
1471 PINMUX_IPSR_MODSEL_DATA(IP10_22_19, VI3_DATA4_B, SEL_VI3_1),
1472 PINMUX_IPSR_DATA(IP10_25_23, SD2_DAT3),
1473 PINMUX_IPSR_DATA(IP10_25_23, MMC0_D3),
1474 PINMUX_IPSR_MODSEL_DATA(IP10_25_23, SIM0_RST, SEL_SIM_0),
1475 PINMUX_IPSR_MODSEL_DATA(IP10_25_23, VI0_DATA5_VI0_B5_B, SEL_VI0_1),
1476 PINMUX_IPSR_MODSEL_DATA(IP10_25_23, HTX0_D, SEL_HSCIF0_3),
1477 PINMUX_IPSR_MODSEL_DATA(IP10_25_23, TS_SPSYNC1_B, SEL_TSIF1_1),
1478 PINMUX_IPSR_MODSEL_DATA(IP10_25_23, GLO_Q1_B, SEL_GPS_1),
1479 PINMUX_IPSR_MODSEL_DATA(IP10_25_23, VI3_DATA5_B, SEL_VI3_1),
1480 PINMUX_IPSR_DATA(IP10_29_26, SD2_CD),
1481 PINMUX_IPSR_DATA(IP10_29_26, MMC0_D4),
1482 PINMUX_IPSR_MODSEL_DATA(IP10_29_26, TS_SDAT0_B, SEL_TSIF0_1),
1483 PINMUX_IPSR_DATA(IP10_29_26, USB2_EXTP),
1484 PINMUX_IPSR_MODSEL_DATA(IP10_29_26, GLO_I0, SEL_GPS_0),
1485 PINMUX_IPSR_MODSEL_DATA(IP10_29_26, VI0_DATA6_VI0_B6_B, SEL_VI0_1),
1486 PINMUX_IPSR_MODSEL_DATA(IP10_29_26, HCTS0_N_D, SEL_HSCIF0_3),
1487 PINMUX_IPSR_MODSEL_DATA(IP10_29_26, TS_SDAT1_B, SEL_TSIF1_1),
1488 PINMUX_IPSR_MODSEL_DATA(IP10_29_26, GLO_I0_B, SEL_GPS_1),
1489 PINMUX_IPSR_MODSEL_DATA(IP10_29_26, VI3_DATA6_B, SEL_VI3_1),
1490
1491 PINMUX_IPSR_DATA(IP11_3_0, SD2_WP),
1492 PINMUX_IPSR_DATA(IP11_3_0, MMC0_D5),
1493 PINMUX_IPSR_MODSEL_DATA(IP11_3_0, TS_SCK0_B, SEL_TSIF0_1),
1494 PINMUX_IPSR_DATA(IP11_3_0, USB2_IDIN),
1495 PINMUX_IPSR_MODSEL_DATA(IP11_3_0, GLO_I1, SEL_GPS_0),
1496 PINMUX_IPSR_MODSEL_DATA(IP11_3_0, VI0_DATA7_VI0_B7_B, SEL_VI0_1),
1497 PINMUX_IPSR_MODSEL_DATA(IP11_3_0, HRTS0_N_D, SEL_HSCIF0_3),
1498 PINMUX_IPSR_MODSEL_DATA(IP11_3_0, TS_SCK1_B, SEL_TSIF1_1),
1499 PINMUX_IPSR_MODSEL_DATA(IP11_3_0, GLO_I1_B, SEL_GPS_1),
1500 PINMUX_IPSR_MODSEL_DATA(IP11_3_0, VI3_DATA7_B, SEL_VI3_1),
1501 PINMUX_IPSR_DATA(IP11_4, SD3_CLK),
1502 PINMUX_IPSR_DATA(IP11_4, MMC1_CLK),
1503 PINMUX_IPSR_DATA(IP11_6_5, SD3_CMD),
1504 PINMUX_IPSR_DATA(IP11_6_5, MMC1_CMD),
1505 PINMUX_IPSR_DATA(IP11_6_5, MTS_N),
1506 PINMUX_IPSR_DATA(IP11_8_7, SD3_DAT0),
1507 PINMUX_IPSR_DATA(IP11_8_7, MMC1_D0),
1508 PINMUX_IPSR_DATA(IP11_8_7, STM_N),
1509 PINMUX_IPSR_DATA(IP11_10_9, SD3_DAT1),
1510 PINMUX_IPSR_DATA(IP11_10_9, MMC1_D1),
1511 PINMUX_IPSR_DATA(IP11_10_9, MDATA),
1512 PINMUX_IPSR_DATA(IP11_12_11, SD3_DAT2),
1513 PINMUX_IPSR_DATA(IP11_12_11, MMC1_D2),
1514 PINMUX_IPSR_DATA(IP11_12_11, SDATA),
1515 PINMUX_IPSR_DATA(IP11_14_13, SD3_DAT3),
1516 PINMUX_IPSR_DATA(IP11_14_13, MMC1_D3),
1517 PINMUX_IPSR_DATA(IP11_14_13, SCKZ),
1518 PINMUX_IPSR_DATA(IP11_17_15, SD3_CD),
1519 PINMUX_IPSR_DATA(IP11_17_15, MMC1_D4),
1520 PINMUX_IPSR_MODSEL_DATA(IP11_17_15, TS_SDAT1, SEL_TSIF1_0),
1521 PINMUX_IPSR_DATA(IP11_17_15, VSP),
1522 PINMUX_IPSR_MODSEL_DATA(IP11_17_15, GLO_Q0, SEL_GPS_0),
1523 PINMUX_IPSR_MODSEL_DATA(IP11_17_15, SIM0_RST_B, SEL_SIM_1),
1524 PINMUX_IPSR_DATA(IP11_21_18, SD3_WP),
1525 PINMUX_IPSR_DATA(IP11_21_18, MMC1_D5),
1526 PINMUX_IPSR_MODSEL_DATA(IP11_21_18, TS_SCK1, SEL_TSIF1_0),
1527 PINMUX_IPSR_MODSEL_DATA(IP11_21_18, GLO_Q1, SEL_GPS_0),
1528 PINMUX_IPSR_MODSEL_DATA(IP11_21_18, FMIN_C, SEL_FM_2),
1529 PINMUX_IPSR_MODSEL_DATA(IP11_21_18, RDS_DATA_B, SEL_RDS_1),
1530 PINMUX_IPSR_MODSEL_DATA(IP11_21_18, FMIN_E, SEL_FM_4),
1531 PINMUX_IPSR_MODSEL_DATA(IP11_21_18, RDS_DATA_D, SEL_RDS_3),
1532 PINMUX_IPSR_MODSEL_DATA(IP11_21_18, FMIN_F, SEL_FM_5),
1533 PINMUX_IPSR_MODSEL_DATA(IP11_21_18, RDS_DATA_E, SEL_RDS_4),
1534 PINMUX_IPSR_DATA(IP11_23_22, MLB_CLK),
1535 PINMUX_IPSR_MODSEL_DATA(IP11_23_22, SCL2_B, SEL_IIC2_1),
1536 PINMUX_IPSR_MODSEL_DATA(IP11_23_22, SCL2_CIS_B, SEL_I2C2_1),
1537 PINMUX_IPSR_DATA(IP11_26_24, MLB_SIG),
1538 PINMUX_IPSR_MODSEL_DATA(IP11_26_24, SCIFB1_RXD_D, SEL_SCIFB1_3),
1539 PINMUX_IPSR_MODSEL_DATA(IP11_26_24, RX1_C, SEL_SCIF1_2),
1540 PINMUX_IPSR_MODSEL_DATA(IP11_26_24, SDA2_B, SEL_IIC2_1),
1541 PINMUX_IPSR_MODSEL_DATA(IP11_26_24, SDA2_CIS_B, SEL_I2C2_1),
1542 PINMUX_IPSR_DATA(IP11_29_27, MLB_DAT),
1543 PINMUX_IPSR_DATA(IP11_29_27, SPV_EVEN),
1544 PINMUX_IPSR_MODSEL_DATA(IP11_29_27, SCIFB1_TXD_D, SEL_SCIFB1_3),
1545 PINMUX_IPSR_MODSEL_DATA(IP11_29_27, TX1_C, SEL_SCIF1_2),
1546 PINMUX_IPSR_MODSEL_DATA(IP11_29_27, BPFCLK_C, SEL_FM_2),
1547 PINMUX_IPSR_MODSEL_DATA(IP11_29_27, RDS_CLK_B, SEL_RDS_1),
1548 PINMUX_IPSR_DATA(IP11_31_30, SSI_SCK0129),
1549 PINMUX_IPSR_MODSEL_DATA(IP11_31_30, CAN_CLK_B, SEL_CANCLK_1),
1550 PINMUX_IPSR_DATA(IP11_31_30, MOUT0),
1551
1552 PINMUX_IPSR_DATA(IP12_1_0, SSI_WS0129),
1553 PINMUX_IPSR_MODSEL_DATA(IP12_1_0, CAN0_TX_B, SEL_CAN0_1),
1554 PINMUX_IPSR_DATA(IP12_1_0, MOUT1),
1555 PINMUX_IPSR_DATA(IP12_3_2, SSI_SDATA0),
1556 PINMUX_IPSR_MODSEL_DATA(IP12_3_2, CAN0_RX_B, SEL_CAN0_1),
1557 PINMUX_IPSR_DATA(IP12_3_2, MOUT2),
1558 PINMUX_IPSR_DATA(IP12_5_4, SSI_SDATA1),
1559 PINMUX_IPSR_MODSEL_DATA(IP12_5_4, CAN1_TX_B, SEL_CAN1_1),
1560 PINMUX_IPSR_DATA(IP12_5_4, MOUT5),
1561 PINMUX_IPSR_DATA(IP12_7_6, SSI_SDATA2),
1562 PINMUX_IPSR_MODSEL_DATA(IP12_7_6, CAN1_RX_B, SEL_CAN1_1),
1563 PINMUX_IPSR_MODSEL_DATA(IP12_7_6, CAN1_TX_B, SEL_CAN1_1),
1564 PINMUX_IPSR_DATA(IP12_7_6, MOUT6),
1565 PINMUX_IPSR_DATA(IP12_10_8, SSI_SCK34),
1566 PINMUX_IPSR_DATA(IP12_10_8, STP_OPWM_0),
1567 PINMUX_IPSR_MODSEL_DATA(IP12_10_8, SCIFB0_SCK, SEL_SCIFB_0),
1568 PINMUX_IPSR_MODSEL_DATA(IP12_10_8, MSIOF1_SCK, SEL_SOF1_0),
1569 PINMUX_IPSR_DATA(IP12_10_8, CAN_DEBUG_HW_TRIGGER),
1570 PINMUX_IPSR_DATA(IP12_13_11, SSI_WS34),
1571 PINMUX_IPSR_MODSEL_DATA(IP12_13_11, STP_IVCXO27_0, SEL_SSP_0),
1572 PINMUX_IPSR_MODSEL_DATA(IP12_13_11, SCIFB0_RXD, SEL_SCIFB_0),
1573 PINMUX_IPSR_DATA(IP12_13_11, MSIOF1_SYNC),
1574 PINMUX_IPSR_DATA(IP12_13_11, CAN_STEP0),
1575 PINMUX_IPSR_DATA(IP12_16_14, SSI_SDATA3),
1576 PINMUX_IPSR_MODSEL_DATA(IP12_16_14, STP_ISCLK_0, SEL_SSP_0),
1577 PINMUX_IPSR_MODSEL_DATA(IP12_16_14, SCIFB0_TXD, SEL_SCIFB_0),
1578 PINMUX_IPSR_MODSEL_DATA(IP12_16_14, MSIOF1_SS1, SEL_SOF1_0),
1579 PINMUX_IPSR_DATA(IP12_16_14, CAN_TXCLK),
1580 PINMUX_IPSR_DATA(IP12_19_17, SSI_SCK4),
1581 PINMUX_IPSR_MODSEL_DATA(IP12_19_17, STP_ISD_0, SEL_SSP_0),
1582 PINMUX_IPSR_MODSEL_DATA(IP12_19_17, SCIFB0_CTS_N, SEL_SCIFB_0),
1583 PINMUX_IPSR_MODSEL_DATA(IP12_19_17, MSIOF1_SS2, SEL_SOF1_0),
1584 PINMUX_IPSR_MODSEL_DATA(IP12_19_17, SSI_SCK5_C, SEL_SSI5_2),
1585 PINMUX_IPSR_DATA(IP12_19_17, CAN_DEBUGOUT0),
1586 PINMUX_IPSR_DATA(IP12_22_20, SSI_WS4),
1587 PINMUX_IPSR_MODSEL_DATA(IP12_22_20, STP_ISEN_0, SEL_SSP_0),
1588 PINMUX_IPSR_MODSEL_DATA(IP12_22_20, SCIFB0_RTS_N, SEL_SCIFB_0),
1589 PINMUX_IPSR_MODSEL_DATA(IP12_22_20, MSIOF1_TXD, SEL_SOF1_0),
1590 PINMUX_IPSR_MODSEL_DATA(IP12_22_20, SSI_WS5_C, SEL_SSI5_2),
1591 PINMUX_IPSR_DATA(IP12_22_20, CAN_DEBUGOUT1),
1592 PINMUX_IPSR_DATA(IP12_24_23, SSI_SDATA4),
1593 PINMUX_IPSR_MODSEL_DATA(IP12_24_23, STP_ISSYNC_0, SEL_SSP_0),
1594 PINMUX_IPSR_MODSEL_DATA(IP12_24_23, MSIOF1_RXD, SEL_SOF1_0),
1595 PINMUX_IPSR_DATA(IP12_24_23, CAN_DEBUGOUT2),
1596 PINMUX_IPSR_MODSEL_DATA(IP12_27_25, SSI_SCK5, SEL_SSI5_0),
1597 PINMUX_IPSR_MODSEL_DATA(IP12_27_25, SCIFB1_SCK, SEL_SCIFB1_0),
1598 PINMUX_IPSR_MODSEL_DATA(IP12_27_25, IERX_B, SEL_IEB_1),
1599 PINMUX_IPSR_DATA(IP12_27_25, DU2_EXHSYNC_DU2_HSYNC),
1600 PINMUX_IPSR_DATA(IP12_27_25, QSTH_QHS),
1601 PINMUX_IPSR_DATA(IP12_27_25, CAN_DEBUGOUT3),
1602 PINMUX_IPSR_MODSEL_DATA(IP12_30_28, SSI_WS5, SEL_SSI5_0),
1603 PINMUX_IPSR_MODSEL_DATA(IP12_30_28, SCIFB1_RXD, SEL_SCIFB1_0),
1604 PINMUX_IPSR_MODSEL_DATA(IP12_30_28, IECLK_B, SEL_IEB_1),
1605 PINMUX_IPSR_DATA(IP12_30_28, DU2_EXVSYNC_DU2_VSYNC),
1606 PINMUX_IPSR_DATA(IP12_30_28, QSTB_QHE),
1607 PINMUX_IPSR_DATA(IP12_30_28, CAN_DEBUGOUT4),
1608
1609 PINMUX_IPSR_MODSEL_DATA(IP13_2_0, SSI_SDATA5, SEL_SSI5_0),
1610 PINMUX_IPSR_MODSEL_DATA(IP13_2_0, SCIFB1_TXD, SEL_SCIFB1_0),
1611 PINMUX_IPSR_MODSEL_DATA(IP13_2_0, IETX_B, SEL_IEB_1),
1612 PINMUX_IPSR_DATA(IP13_2_0, DU2_DR2),
1613 PINMUX_IPSR_DATA(IP13_2_0, LCDOUT2),
1614 PINMUX_IPSR_DATA(IP13_2_0, CAN_DEBUGOUT5),
1615 PINMUX_IPSR_MODSEL_DATA(IP13_6_3, SSI_SCK6, SEL_SSI6_0),
1616 PINMUX_IPSR_MODSEL_DATA(IP13_6_3, SCIFB1_CTS_N, SEL_SCIFB1_0),
1617 PINMUX_IPSR_MODSEL_DATA(IP13_6_3, BPFCLK_D, SEL_FM_3),
1618 PINMUX_IPSR_MODSEL_DATA(IP13_6_3, RDS_CLK_C, SEL_RDS_2),
1619 PINMUX_IPSR_DATA(IP13_6_3, DU2_DR3),
1620 PINMUX_IPSR_DATA(IP13_6_3, LCDOUT3),
1621 PINMUX_IPSR_DATA(IP13_6_3, CAN_DEBUGOUT6),
1622 PINMUX_IPSR_MODSEL_DATA(IP13_6_3, BPFCLK_F, SEL_FM_5),
1623 PINMUX_IPSR_MODSEL_DATA(IP13_6_3, RDS_CLK_E, SEL_RDS_4),
1624 PINMUX_IPSR_MODSEL_DATA(IP13_9_7, SSI_WS6, SEL_SSI6_0),
1625 PINMUX_IPSR_MODSEL_DATA(IP13_9_7, SCIFB1_RTS_N, SEL_SCIFB1_0),
1626 PINMUX_IPSR_MODSEL_DATA(IP13_9_7, CAN0_TX_D, SEL_CAN0_3),
1627 PINMUX_IPSR_DATA(IP13_9_7, DU2_DR4),
1628 PINMUX_IPSR_DATA(IP13_9_7, LCDOUT4),
1629 PINMUX_IPSR_DATA(IP13_9_7, CAN_DEBUGOUT7),
1630 PINMUX_IPSR_MODSEL_DATA(IP13_12_10, SSI_SDATA6, SEL_SSI6_0),
1631 PINMUX_IPSR_MODSEL_DATA(IP13_12_10, FMIN_D, SEL_FM_3),
1632 PINMUX_IPSR_MODSEL_DATA(IP13_12_10, RDS_DATA_C, SEL_RDS_2),
1633 PINMUX_IPSR_DATA(IP13_12_10, DU2_DR5),
1634 PINMUX_IPSR_DATA(IP13_12_10, LCDOUT5),
1635 PINMUX_IPSR_DATA(IP13_12_10, CAN_DEBUGOUT8),
1636 PINMUX_IPSR_MODSEL_DATA(IP13_15_13, SSI_SCK78, SEL_SSI7_0),
1637 PINMUX_IPSR_MODSEL_DATA(IP13_15_13, STP_IVCXO27_1, SEL_SSP_0),
1638 PINMUX_IPSR_MODSEL_DATA(IP13_15_13, SCK1, SEL_SCIF1_0),
1639 PINMUX_IPSR_MODSEL_DATA(IP13_15_13, SCIFA1_SCK, SEL_SCIFA1_0),
1640 PINMUX_IPSR_DATA(IP13_15_13, DU2_DR6),
1641 PINMUX_IPSR_DATA(IP13_15_13, LCDOUT6),
1642 PINMUX_IPSR_DATA(IP13_15_13, CAN_DEBUGOUT9),
1643 PINMUX_IPSR_MODSEL_DATA(IP13_18_16, SSI_WS78, SEL_SSI7_0),
1644 PINMUX_IPSR_MODSEL_DATA(IP13_18_16, STP_ISCLK_1, SEL_SSP_0),
1645 PINMUX_IPSR_MODSEL_DATA(IP13_18_16, SCIFB2_SCK, SEL_SCIFB2_0),
1646 PINMUX_IPSR_DATA(IP13_18_16, SCIFA2_CTS_N),
1647 PINMUX_IPSR_DATA(IP13_18_16, DU2_DR7),
1648 PINMUX_IPSR_DATA(IP13_18_16, LCDOUT7),
1649 PINMUX_IPSR_DATA(IP13_18_16, CAN_DEBUGOUT10),
1650 PINMUX_IPSR_MODSEL_DATA(IP13_22_19, SSI_SDATA7, SEL_SSI7_0),
1651 PINMUX_IPSR_MODSEL_DATA(IP13_22_19, STP_ISD_1, SEL_SSP_0),
1652 PINMUX_IPSR_MODSEL_DATA(IP13_22_19, SCIFB2_RXD, SEL_SCIFB2_0),
1653 PINMUX_IPSR_DATA(IP13_22_19, SCIFA2_RTS_N),
1654 PINMUX_IPSR_DATA(IP13_22_19, TCLK2),
1655 PINMUX_IPSR_DATA(IP13_22_19, QSTVA_QVS),
1656 PINMUX_IPSR_DATA(IP13_22_19, CAN_DEBUGOUT11),
1657 PINMUX_IPSR_MODSEL_DATA(IP13_22_19, BPFCLK_E, SEL_FM_4),
1658 PINMUX_IPSR_MODSEL_DATA(IP13_22_19, RDS_CLK_D, SEL_RDS_3),
1659 PINMUX_IPSR_MODSEL_DATA(IP13_22_19, SSI_SDATA7_B, SEL_SSI7_1),
1660 PINMUX_IPSR_MODSEL_DATA(IP13_22_19, FMIN_G, SEL_FM_6),
1661 PINMUX_IPSR_MODSEL_DATA(IP13_22_19, RDS_DATA_F, SEL_RDS_5),
1662 PINMUX_IPSR_MODSEL_DATA(IP13_25_23, SSI_SDATA8, SEL_SSI8_0),
1663 PINMUX_IPSR_MODSEL_DATA(IP13_25_23, STP_ISEN_1, SEL_SSP_0),
1664 PINMUX_IPSR_MODSEL_DATA(IP13_25_23, SCIFB2_TXD, SEL_SCIFB2_0),
1665 PINMUX_IPSR_MODSEL_DATA(IP13_25_23, CAN0_TX_C, SEL_CAN0_2),
1666 PINMUX_IPSR_DATA(IP13_25_23, CAN_DEBUGOUT12),
1667 PINMUX_IPSR_MODSEL_DATA(IP13_25_23, SSI_SDATA8_B, SEL_SSI8_1),
1668 PINMUX_IPSR_DATA(IP13_28_26, SSI_SDATA9),
1669 PINMUX_IPSR_MODSEL_DATA(IP13_28_26, STP_ISSYNC_1, SEL_SSP_0),
1670 PINMUX_IPSR_MODSEL_DATA(IP13_28_26, SCIFB2_CTS_N, SEL_SCIFB2_0),
1671 PINMUX_IPSR_DATA(IP13_28_26, SSI_WS1),
1672 PINMUX_IPSR_MODSEL_DATA(IP13_28_26, SSI_SDATA5_C, SEL_SSI5_2),
1673 PINMUX_IPSR_DATA(IP13_28_26, CAN_DEBUGOUT13),
1674 PINMUX_IPSR_DATA(IP13_30_29, AUDIO_CLKA),
1675 PINMUX_IPSR_MODSEL_DATA(IP13_30_29, SCIFB2_RTS_N, SEL_SCIFB2_0),
1676 PINMUX_IPSR_DATA(IP13_30_29, CAN_DEBUGOUT14),
1677
1678 PINMUX_IPSR_DATA(IP14_2_0, AUDIO_CLKB),
1679 PINMUX_IPSR_MODSEL_DATA(IP14_2_0, SCIF_CLK, SEL_SCIFCLK_0),
1680 PINMUX_IPSR_MODSEL_DATA(IP14_2_0, CAN0_RX_D, SEL_CAN0_3),
1681 PINMUX_IPSR_DATA(IP14_2_0, DVC_MUTE),
1682 PINMUX_IPSR_MODSEL_DATA(IP14_2_0, CAN0_RX_C, SEL_CAN0_2),
1683 PINMUX_IPSR_DATA(IP14_2_0, CAN_DEBUGOUT15),
1684 PINMUX_IPSR_DATA(IP14_2_0, REMOCON),
1685 PINMUX_IPSR_MODSEL_DATA(IP14_5_3, SCIFA0_SCK, SEL_SCFA_0),
1686 PINMUX_IPSR_MODSEL_DATA(IP14_5_3, HSCK1, SEL_HSCIF1_0),
1687 PINMUX_IPSR_DATA(IP14_5_3, SCK0),
1688 PINMUX_IPSR_DATA(IP14_5_3, MSIOF3_SS2),
1689 PINMUX_IPSR_DATA(IP14_5_3, DU2_DG2),
1690 PINMUX_IPSR_DATA(IP14_5_3, LCDOUT10),
1691 PINMUX_IPSR_MODSEL_DATA(IP14_5_3, SDA1_C, SEL_IIC1_2),
1692 PINMUX_IPSR_MODSEL_DATA(IP14_5_3, SDA1_CIS_C, SEL_I2C1_2),
1693 PINMUX_IPSR_MODSEL_DATA(IP14_8_6, SCIFA0_RXD, SEL_SCFA_0),
1694 PINMUX_IPSR_MODSEL_DATA(IP14_8_6, HRX1, SEL_HSCIF1_0),
1695 PINMUX_IPSR_MODSEL_DATA(IP14_8_6, RX0, SEL_SCIF0_0),
1696 PINMUX_IPSR_DATA(IP14_8_6, DU2_DR0),
1697 PINMUX_IPSR_DATA(IP14_8_6, LCDOUT0),
1698 PINMUX_IPSR_MODSEL_DATA(IP14_11_9, SCIFA0_TXD, SEL_SCFA_0),
1699 PINMUX_IPSR_MODSEL_DATA(IP14_11_9, HTX1, SEL_HSCIF1_0),
1700 PINMUX_IPSR_MODSEL_DATA(IP14_11_9, TX0, SEL_SCIF0_0),
1701 PINMUX_IPSR_DATA(IP14_11_9, DU2_DR1),
1702 PINMUX_IPSR_DATA(IP14_11_9, LCDOUT1),
1703 PINMUX_IPSR_MODSEL_DATA(IP14_15_12, SCIFA0_CTS_N, SEL_SCFA_0),
1704 PINMUX_IPSR_MODSEL_DATA(IP14_15_12, HCTS1_N, SEL_HSCIF1_0),
1705 PINMUX_IPSR_MODSEL_DATA(IP14_15_12, CTS0_N, SEL_SCIF0_0),
1706 PINMUX_IPSR_MODSEL_DATA(IP14_15_12, MSIOF3_SYNC, SEL_SOF3_0),
1707 PINMUX_IPSR_DATA(IP14_15_12, DU2_DG3),
1708 PINMUX_IPSR_MODSEL_DATA(IP14_15_12, LCDOUT11, SEL_HSCIF1_0),
1709 PINMUX_IPSR_MODSEL_DATA(IP14_15_12, PWM0_B, SEL_SCIF0_0),
1710 PINMUX_IPSR_MODSEL_DATA(IP14_15_12, SCL1_C, SEL_IIC1_2),
1711 PINMUX_IPSR_MODSEL_DATA(IP14_15_12, SCL1_CIS_C, SEL_I2C1_2),
1712 PINMUX_IPSR_MODSEL_DATA(IP14_18_16, SCIFA0_RTS_N, SEL_SCFA_0),
1713 PINMUX_IPSR_MODSEL_DATA(IP14_18_16, HRTS1_N, SEL_HSCIF1_0),
1714 PINMUX_IPSR_DATA(IP14_18_16, RTS0_N_TANS),
1715 PINMUX_IPSR_DATA(IP14_18_16, MSIOF3_SS1),
1716 PINMUX_IPSR_DATA(IP14_18_16, DU2_DG0),
1717 PINMUX_IPSR_DATA(IP14_18_16, LCDOUT8),
1718 PINMUX_IPSR_DATA(IP14_18_16, PWM1_B),
1719 PINMUX_IPSR_MODSEL_DATA(IP14_21_19, SCIFA1_RXD, SEL_SCIFA1_0),
1720 PINMUX_IPSR_MODSEL_DATA(IP14_21_19, AD_DI, SEL_ADI_0),
1721 PINMUX_IPSR_MODSEL_DATA(IP14_21_19, RX1, SEL_SCIF1_0),
1722 PINMUX_IPSR_DATA(IP14_21_19, DU2_EXODDF_DU2_ODDF_DISP_CDE),
1723 PINMUX_IPSR_DATA(IP14_21_19, QCPV_QDE),
1724 PINMUX_IPSR_MODSEL_DATA(IP14_24_22, SCIFA1_TXD, SEL_SCIFA1_0),
1725 PINMUX_IPSR_MODSEL_DATA(IP14_24_22, AD_DO, SEL_ADI_0),
1726 PINMUX_IPSR_MODSEL_DATA(IP14_24_22, TX1, SEL_SCIF1_0),
1727 PINMUX_IPSR_DATA(IP14_24_22, DU2_DG1),
1728 PINMUX_IPSR_DATA(IP14_24_22, LCDOUT9),
1729 PINMUX_IPSR_MODSEL_DATA(IP14_27_25, SCIFA1_CTS_N, SEL_SCIFA1_0),
1730 PINMUX_IPSR_MODSEL_DATA(IP14_27_25, AD_CLK, SEL_ADI_0),
1731 PINMUX_IPSR_DATA(IP14_27_25, CTS1_N),
1732 PINMUX_IPSR_MODSEL_DATA(IP14_27_25, MSIOF3_RXD, SEL_SOF3_0),
1733 PINMUX_IPSR_DATA(IP14_27_25, DU0_DOTCLKOUT),
1734 PINMUX_IPSR_DATA(IP14_27_25, QCLK),
1735 PINMUX_IPSR_MODSEL_DATA(IP14_30_28, SCIFA1_RTS_N, SEL_SCIFA1_0),
1736 PINMUX_IPSR_MODSEL_DATA(IP14_30_28, AD_NCS_N, SEL_ADI_0),
1737 PINMUX_IPSR_DATA(IP14_30_28, RTS1_N_TANS),
1738 PINMUX_IPSR_MODSEL_DATA(IP14_30_28, MSIOF3_TXD, SEL_SOF3_0),
1739 PINMUX_IPSR_DATA(IP14_30_28, DU1_DOTCLKOUT),
1740 PINMUX_IPSR_DATA(IP14_30_28, QSTVB_QVE),
1741 PINMUX_IPSR_MODSEL_DATA(IP14_30_28, HRTS0_N_C, SEL_HSCIF0_2),
1742
1743 PINMUX_IPSR_MODSEL_DATA(IP15_2_0, SCIFA2_SCK, SEL_SCIFA2_0),
1744 PINMUX_IPSR_MODSEL_DATA(IP15_2_0, FMCLK, SEL_FM_0),
1745 PINMUX_IPSR_MODSEL_DATA(IP15_2_0, MSIOF3_SCK, SEL_SOF3_0),
1746 PINMUX_IPSR_DATA(IP15_2_0, DU2_DG7),
1747 PINMUX_IPSR_DATA(IP15_2_0, LCDOUT15),
1748 PINMUX_IPSR_MODSEL_DATA(IP15_2_0, SCIF_CLK_B, SEL_SCIFCLK_0),
1749 PINMUX_IPSR_MODSEL_DATA(IP15_5_3, SCIFA2_RXD, SEL_SCIFA2_0),
1750 PINMUX_IPSR_MODSEL_DATA(IP15_5_3, FMIN, SEL_FM_0),
1751 PINMUX_IPSR_DATA(IP15_5_3, DU2_DB0),
1752 PINMUX_IPSR_DATA(IP15_5_3, LCDOUT16),
1753 PINMUX_IPSR_MODSEL_DATA(IP15_5_3, SCL2, SEL_IIC2_0),
1754 PINMUX_IPSR_MODSEL_DATA(IP15_5_3, SCL2_CIS, SEL_I2C2_0),
1755 PINMUX_IPSR_MODSEL_DATA(IP15_8_6, SCIFA2_TXD, SEL_SCIFA2_0),
1756 PINMUX_IPSR_MODSEL_DATA(IP15_8_6, BPFCLK, SEL_FM_0),
1757 PINMUX_IPSR_DATA(IP15_8_6, DU2_DB1),
1758 PINMUX_IPSR_DATA(IP15_8_6, LCDOUT17),
1759 PINMUX_IPSR_MODSEL_DATA(IP15_8_6, SDA2, SEL_IIC2_0),
1760 PINMUX_IPSR_MODSEL_DATA(IP15_8_6, SDA2_CIS, SEL_I2C2_0),
1761 PINMUX_IPSR_DATA(IP15_11_9, HSCK0),
1762 PINMUX_IPSR_MODSEL_DATA(IP15_11_9, TS_SDEN0, SEL_TSIF0_0),
1763 PINMUX_IPSR_DATA(IP15_11_9, DU2_DG4),
1764 PINMUX_IPSR_DATA(IP15_11_9, LCDOUT12),
1765 PINMUX_IPSR_MODSEL_DATA(IP15_11_9, HCTS0_N_C, SEL_IIC2_0),
1766 PINMUX_IPSR_MODSEL_DATA(IP15_11_9, SDA2_CIS, SEL_I2C2_0),
1767 PINMUX_IPSR_MODSEL_DATA(IP15_13_12, HRX0, SEL_HSCIF0_0),
1768 PINMUX_IPSR_DATA(IP15_13_12, DU2_DB2),
1769 PINMUX_IPSR_DATA(IP15_13_12, LCDOUT18),
1770 PINMUX_IPSR_MODSEL_DATA(IP15_15_14, HTX0, SEL_HSCIF0_0),
1771 PINMUX_IPSR_DATA(IP15_15_14, DU2_DB3),
1772 PINMUX_IPSR_DATA(IP15_15_14, LCDOUT19),
1773 PINMUX_IPSR_MODSEL_DATA(IP15_17_16, HCTS0_N, SEL_HSCIF0_0),
1774 PINMUX_IPSR_DATA(IP15_17_16, SSI_SCK9),
1775 PINMUX_IPSR_DATA(IP15_17_16, DU2_DB4),
1776 PINMUX_IPSR_DATA(IP15_17_16, LCDOUT20),
1777 PINMUX_IPSR_MODSEL_DATA(IP15_19_18, HRTS0_N, SEL_HSCIF0_0),
1778 PINMUX_IPSR_DATA(IP15_19_18, SSI_WS9),
1779 PINMUX_IPSR_DATA(IP15_19_18, DU2_DB5),
1780 PINMUX_IPSR_DATA(IP15_19_18, LCDOUT21),
1781 PINMUX_IPSR_MODSEL_DATA(IP15_22_20, MSIOF0_SCK, SEL_SOF0_0),
1782 PINMUX_IPSR_MODSEL_DATA(IP15_22_20, TS_SDAT0, SEL_TSIF0_0),
1783 PINMUX_IPSR_DATA(IP15_22_20, ADICLK),
1784 PINMUX_IPSR_DATA(IP15_22_20, DU2_DB6),
1785 PINMUX_IPSR_DATA(IP15_22_20, LCDOUT22),
1786 PINMUX_IPSR_DATA(IP15_25_23, MSIOF0_SYNC),
1787 PINMUX_IPSR_MODSEL_DATA(IP15_25_23, TS_SCK0, SEL_TSIF0_0),
1788 PINMUX_IPSR_DATA(IP15_25_23, SSI_SCK2),
1789 PINMUX_IPSR_DATA(IP15_25_23, ADIDATA),
1790 PINMUX_IPSR_DATA(IP15_25_23, DU2_DB7),
1791 PINMUX_IPSR_DATA(IP15_25_23, LCDOUT23),
1792 PINMUX_IPSR_MODSEL_DATA(IP15_25_23, SCIFA2_RXD_B, SEL_SCIFA2_1),
1793 PINMUX_IPSR_MODSEL_DATA(IP15_27_26, MSIOF0_SS1, SEL_SOF0_0),
1794 PINMUX_IPSR_DATA(IP15_27_26, ADICHS0),
1795 PINMUX_IPSR_DATA(IP15_27_26, DU2_DG5),
1796 PINMUX_IPSR_DATA(IP15_27_26, LCDOUT13),
1797 PINMUX_IPSR_MODSEL_DATA(IP15_29_28, MSIOF0_TXD, SEL_SOF0_0),
1798 PINMUX_IPSR_DATA(IP15_29_28, ADICHS1),
1799 PINMUX_IPSR_DATA(IP15_29_28, DU2_DG6),
1800 PINMUX_IPSR_DATA(IP15_29_28, LCDOUT14),
1801
1802 PINMUX_IPSR_MODSEL_DATA(IP16_2_0, MSIOF0_SS2, SEL_SOF0_0),
1803 PINMUX_IPSR_DATA(IP16_2_0, AUDIO_CLKOUT),
1804 PINMUX_IPSR_DATA(IP16_2_0, ADICHS2),
1805 PINMUX_IPSR_DATA(IP16_2_0, DU2_DISP),
1806 PINMUX_IPSR_DATA(IP16_2_0, QPOLA),
1807 PINMUX_IPSR_MODSEL_DATA(IP16_2_0, HTX0_C, SEL_HSCIF0_2),
1808 PINMUX_IPSR_MODSEL_DATA(IP16_2_0, SCIFA2_TXD_B, SEL_SCIFA2_1),
1809 PINMUX_IPSR_MODSEL_DATA(IP16_5_3, MSIOF0_RXD, SEL_SOF0_0),
1810 PINMUX_IPSR_MODSEL_DATA(IP16_5_3, TS_SPSYNC0, SEL_TSIF0_0),
1811 PINMUX_IPSR_DATA(IP16_5_3, SSI_WS2),
1812 PINMUX_IPSR_DATA(IP16_5_3, ADICS_SAMP),
1813 PINMUX_IPSR_DATA(IP16_5_3, DU2_CDE),
1814 PINMUX_IPSR_DATA(IP16_5_3, QPOLB),
1815 PINMUX_IPSR_MODSEL_DATA(IP16_5_3, HRX0_C, SEL_HSCIF0_2),
1816 PINMUX_IPSR_DATA(IP16_6, USB1_PWEN),
1817 PINMUX_IPSR_DATA(IP16_6, AUDIO_CLKOUT_D),
1818 PINMUX_IPSR_DATA(IP16_7, USB1_OVC),
1819 PINMUX_IPSR_MODSEL_DATA(IP16_7, TCLK1_B, SEL_TMU1_1),
1820};
1821
1822static struct sh_pfc_pin pinmux_pins[] = {
1823 PINMUX_GPIO_GP_ALL(),
1824};
1825
Laurent Pinchart16277692013-04-08 11:36:14 +02001826/* - ETH -------------------------------------------------------------------- */
1827static const unsigned int eth_link_pins[] = {
1828 /* LINK */
1829 RCAR_GP_PIN(2, 22),
1830};
1831static const unsigned int eth_link_mux[] = {
1832 ETH_LINK_MARK,
1833};
1834static const unsigned int eth_magic_pins[] = {
1835 /* MAGIC */
1836 RCAR_GP_PIN(2, 27),
1837};
1838static const unsigned int eth_magic_mux[] = {
1839 ETH_MAGIC_MARK,
1840};
1841static const unsigned int eth_mdio_pins[] = {
1842 /* MDC, MDIO */
1843 RCAR_GP_PIN(2, 29), RCAR_GP_PIN(2, 24),
1844};
1845static const unsigned int eth_mdio_mux[] = {
1846 ETH_MDC_MARK, ETH_MDIO_MARK,
1847};
1848static const unsigned int eth_rmii_pins[] = {
1849 /* RXD[0:1], RX_ER, CRS_DV, TXD[0:1], TX_EN, REF_CLK */
1850 RCAR_GP_PIN(2, 20), RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 19),
1851 RCAR_GP_PIN(2, 18), RCAR_GP_PIN(2, 28), RCAR_GP_PIN(2, 25),
1852 RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 23),
1853};
1854static const unsigned int eth_rmii_mux[] = {
1855 ETH_RXD0_MARK, ETH_RXD1_MARK, ETH_RX_ER_MARK, ETH_CRS_DV_MARK,
1856 ETH_TXD0_MARK, ETH_TXD1_MARK, ETH_TX_EN_MARK, ETH_REF_CLK_MARK,
1857};
Laurent Pinchart04e7ce72013-04-08 11:36:15 +02001858/* - INTC ------------------------------------------------------------------- */
1859static const unsigned int intc_irq0_pins[] = {
1860 /* IRQ */
1861 RCAR_GP_PIN(1, 25),
1862};
1863static const unsigned int intc_irq0_mux[] = {
1864 IRQ0_MARK,
1865};
1866static const unsigned int intc_irq1_pins[] = {
1867 /* IRQ */
1868 RCAR_GP_PIN(1, 27),
1869};
1870static const unsigned int intc_irq1_mux[] = {
1871 IRQ1_MARK,
1872};
1873static const unsigned int intc_irq2_pins[] = {
1874 /* IRQ */
1875 RCAR_GP_PIN(1, 29),
1876};
1877static const unsigned int intc_irq2_mux[] = {
1878 IRQ2_MARK,
1879};
1880static const unsigned int intc_irq3_pins[] = {
1881 /* IRQ */
1882 RCAR_GP_PIN(1, 23),
1883};
1884static const unsigned int intc_irq3_mux[] = {
1885 IRQ3_MARK,
1886};
Laurent Pinchart45c6c852013-04-08 11:36:16 +02001887/* - SCIF0 ----------------------------------------------------------------- */
1888static const unsigned int scif0_data_pins[] = {
1889 /* RX, TX */
1890 RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 29),
1891};
1892static const unsigned int scif0_data_mux[] = {
1893 RX0_MARK, TX0_MARK,
1894};
1895static const unsigned int scif0_clk_pins[] = {
1896 /* SCK */
1897 RCAR_GP_PIN(4, 27),
1898};
1899static const unsigned int scif0_clk_mux[] = {
1900 SCK0_MARK,
1901};
1902static const unsigned int scif0_ctrl_pins[] = {
1903 /* RTS, CTS */
1904 RCAR_GP_PIN(4, 31), RCAR_GP_PIN(4, 30),
1905};
1906static const unsigned int scif0_ctrl_mux[] = {
1907 RTS0_N_TANS_MARK, CTS0_N_MARK,
1908};
1909static const unsigned int scif0_data_b_pins[] = {
1910 /* RX, TX */
1911 RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
1912};
1913static const unsigned int scif0_data_b_mux[] = {
1914 RX0_B_MARK, TX0_B_MARK,
1915};
1916/* - SCIF1 ----------------------------------------------------------------- */
1917static const unsigned int scif1_data_pins[] = {
1918 /* RX, TX */
1919 RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 1),
1920};
1921static const unsigned int scif1_data_mux[] = {
1922 RX1_MARK, TX1_MARK,
1923};
1924static const unsigned int scif1_clk_pins[] = {
1925 /* SCK */
1926 RCAR_GP_PIN(4, 20),
1927};
1928static const unsigned int scif1_clk_mux[] = {
1929 SCK1_MARK,
1930};
1931static const unsigned int scif1_ctrl_pins[] = {
1932 /* RTS, CTS */
1933 RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 2),
1934};
1935static const unsigned int scif1_ctrl_mux[] = {
1936 RTS1_N_TANS_MARK, CTS1_N_MARK,
1937};
1938static const unsigned int scif1_data_b_pins[] = {
1939 /* RX, TX */
1940 RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
1941};
1942static const unsigned int scif1_data_b_mux[] = {
1943 RX1_B_MARK, TX1_B_MARK,
1944};
1945static const unsigned int scif1_data_c_pins[] = {
1946 /* RX, TX */
1947 RCAR_GP_PIN(4, 1), RCAR_GP_PIN(4, 2),
1948};
1949static const unsigned int scif1_data_c_mux[] = {
1950 RX1_C_MARK, TX1_C_MARK,
1951};
1952static const unsigned int scif1_data_d_pins[] = {
1953 /* RX, TX */
1954 RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19),
1955};
1956static const unsigned int scif1_data_d_mux[] = {
1957 RX1_D_MARK, TX1_D_MARK,
1958};
1959static const unsigned int scif1_clk_d_pins[] = {
1960 /* SCK */
1961 RCAR_GP_PIN(3, 17),
1962};
1963static const unsigned int scif1_clk_d_mux[] = {
1964 SCK1_D_MARK,
1965};
1966static const unsigned int scif1_data_e_pins[] = {
1967 /* RX, TX */
1968 RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
1969};
1970static const unsigned int scif1_data_e_mux[] = {
1971 RX1_E_MARK, TX1_E_MARK,
1972};
1973static const unsigned int scif1_clk_e_pins[] = {
1974 /* SCK */
1975 RCAR_GP_PIN(2, 20),
1976};
1977static const unsigned int scif1_clk_e_mux[] = {
1978 SCK1_E_MARK,
1979};
1980/* - SCIFA0 ----------------------------------------------------------------- */
1981static const unsigned int scifa0_data_pins[] = {
1982 /* RXD, TXD */
1983 RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 29),
1984};
1985static const unsigned int scifa0_data_mux[] = {
1986 SCIFA0_RXD_MARK, SCIFA0_TXD_MARK,
1987};
1988static const unsigned int scifa0_clk_pins[] = {
1989 /* SCK */
1990 RCAR_GP_PIN(4, 27),
1991};
1992static const unsigned int scifa0_clk_mux[] = {
1993 SCIFA0_SCK_MARK,
1994};
1995static const unsigned int scifa0_ctrl_pins[] = {
1996 /* RTS, CTS */
1997 RCAR_GP_PIN(4, 31), RCAR_GP_PIN(4, 30),
1998};
1999static const unsigned int scifa0_ctrl_mux[] = {
2000 SCIFA0_RTS_N_MARK, SCIFA0_CTS_N_MARK,
2001};
2002static const unsigned int scifa0_data_b_pins[] = {
2003 /* RXD, TXD */
2004 RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 21),
2005};
2006static const unsigned int scifa0_data_b_mux[] = {
2007 SCIFA0_RXD_B_MARK, SCIFA0_TXD_B_MARK
2008};
2009static const unsigned int scifa0_clk_b_pins[] = {
2010 /* SCK */
2011 RCAR_GP_PIN(1, 19),
2012};
2013static const unsigned int scifa0_clk_b_mux[] = {
2014 SCIFA0_SCK_B_MARK,
2015};
2016static const unsigned int scifa0_ctrl_b_pins[] = {
2017 /* RTS, CTS */
2018 RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 22),
2019};
2020static const unsigned int scifa0_ctrl_b_mux[] = {
2021 SCIFA0_RTS_N_B_MARK, SCIFA0_CTS_N_B_MARK,
2022};
2023/* - SCIFA1 ----------------------------------------------------------------- */
2024static const unsigned int scifa1_data_pins[] = {
2025 /* RXD, TXD */
2026 RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 1),
2027};
2028static const unsigned int scifa1_data_mux[] = {
2029 SCIFA1_RXD_MARK, SCIFA1_TXD_MARK,
2030};
2031static const unsigned int scifa1_clk_pins[] = {
2032 /* SCK */
2033 RCAR_GP_PIN(4, 20),
2034};
2035static const unsigned int scifa1_clk_mux[] = {
2036 SCIFA1_SCK_MARK,
2037};
2038static const unsigned int scifa1_ctrl_pins[] = {
2039 /* RTS, CTS */
2040 RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 2),
2041};
2042static const unsigned int scifa1_ctrl_mux[] = {
2043 SCIFA1_RTS_N_MARK, SCIFA1_CTS_N_MARK,
2044};
2045static const unsigned int scifa1_data_b_pins[] = {
2046 /* RXD, TXD */
2047 RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 21),
2048};
2049static const unsigned int scifa1_data_b_mux[] = {
2050 SCIFA1_RXD_B_MARK, SCIFA1_TXD_B_MARK,
2051};
2052static const unsigned int scifa1_clk_b_pins[] = {
2053 /* SCK */
2054 RCAR_GP_PIN(0, 23),
2055};
2056static const unsigned int scifa1_clk_b_mux[] = {
2057 SCIFA1_SCK_B_MARK,
2058};
2059static const unsigned int scifa1_ctrl_b_pins[] = {
2060 /* RTS, CTS */
2061 RCAR_GP_PIN(0, 22), RCAR_GP_PIN(0, 25),
2062};
2063static const unsigned int scifa1_ctrl_b_mux[] = {
2064 SCIFA1_RTS_N_B_MARK, SCIFA1_CTS_N_B_MARK,
2065};
2066static const unsigned int scifa1_data_c_pins[] = {
2067 /* RXD, TXD */
2068 RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 10),
2069};
2070static const unsigned int scifa1_data_c_mux[] = {
2071 SCIFA1_RXD_C_MARK, SCIFA1_TXD_C_MARK,
2072};
2073static const unsigned int scifa1_clk_c_pins[] = {
2074 /* SCK */
2075 RCAR_GP_PIN(0, 8),
2076};
2077static const unsigned int scifa1_clk_c_mux[] = {
2078 SCIFA1_SCK_C_MARK,
2079};
2080static const unsigned int scifa1_ctrl_c_pins[] = {
2081 /* RTS, CTS */
2082 RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 11),
2083};
2084static const unsigned int scifa1_ctrl_c_mux[] = {
2085 SCIFA1_RTS_N_C_MARK, SCIFA1_CTS_N_C_MARK,
2086};
2087static const unsigned int scifa1_data_d_pins[] = {
2088 /* RXD, TXD */
2089 RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12),
2090};
2091static const unsigned int scifa1_data_d_mux[] = {
2092 SCIFA1_RXD_D_MARK, SCIFA1_TXD_D_MARK,
2093};
2094static const unsigned int scifa1_clk_d_pins[] = {
2095 /* SCK */
2096 RCAR_GP_PIN(2, 10),
2097};
2098static const unsigned int scifa1_clk_d_mux[] = {
2099 SCIFA1_SCK_D_MARK,
2100};
2101static const unsigned int scifa1_ctrl_d_pins[] = {
2102 /* RTS, CTS */
2103 RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 13),
2104};
2105static const unsigned int scifa1_ctrl_d_mux[] = {
2106 SCIFA1_RTS_N_D_MARK, SCIFA1_CTS_N_D_MARK,
2107};
2108/* - SCIFA2 ----------------------------------------------------------------- */
2109static const unsigned int scifa2_data_pins[] = {
2110 /* RXD, TXD */
2111 RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
2112};
2113static const unsigned int scifa2_data_mux[] = {
2114 SCIFA2_RXD_MARK, SCIFA2_TXD_MARK,
2115};
2116static const unsigned int scifa2_clk_pins[] = {
2117 /* SCK */
2118 RCAR_GP_PIN(5, 4),
2119};
2120static const unsigned int scifa2_clk_mux[] = {
2121 SCIFA2_SCK_MARK,
2122};
2123static const unsigned int scifa2_ctrl_pins[] = {
2124 /* RTS, CTS */
2125 RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 21),
2126};
2127static const unsigned int scifa2_ctrl_mux[] = {
2128 SCIFA2_RTS_N_MARK, SCIFA2_CTS_N_MARK,
2129};
2130static const unsigned int scifa2_data_b_pins[] = {
2131 /* RXD, TXD */
2132 RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 16),
2133};
2134static const unsigned int scifa2_data_b_mux[] = {
2135 SCIFA2_RXD_B_MARK, SCIFA2_TXD_B_MARK,
2136};
2137static const unsigned int scifa2_data_c_pins[] = {
2138 /* RXD, TXD */
2139 RCAR_GP_PIN(5, 31), RCAR_GP_PIN(5, 30),
2140};
2141static const unsigned int scifa2_data_c_mux[] = {
2142 SCIFA2_RXD_C_MARK, SCIFA2_TXD_C_MARK,
2143};
2144static const unsigned int scifa2_clk_c_pins[] = {
2145 /* SCK */
2146 RCAR_GP_PIN(5, 29),
2147};
2148static const unsigned int scifa2_clk_c_mux[] = {
2149 SCIFA2_SCK_C_MARK,
2150};
2151/* - SCIFB0 ----------------------------------------------------------------- */
2152static const unsigned int scifb0_data_pins[] = {
2153 /* RXD, TXD */
2154 RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
2155};
2156static const unsigned int scifb0_data_mux[] = {
2157 SCIFB0_RXD_MARK, SCIFB0_TXD_MARK,
2158};
2159static const unsigned int scifb0_clk_pins[] = {
2160 /* SCK */
2161 RCAR_GP_PIN(4, 8),
2162};
2163static const unsigned int scifb0_clk_mux[] = {
2164 SCIFB0_SCK_MARK,
2165};
2166static const unsigned int scifb0_ctrl_pins[] = {
2167 /* RTS, CTS */
2168 RCAR_GP_PIN(4, 12), RCAR_GP_PIN(4, 11),
2169};
2170static const unsigned int scifb0_ctrl_mux[] = {
2171 SCIFB0_RTS_N_MARK, SCIFB0_CTS_N_MARK,
2172};
2173static const unsigned int scifb0_data_b_pins[] = {
2174 /* RXD, TXD */
2175 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
2176};
2177static const unsigned int scifb0_data_b_mux[] = {
2178 SCIFB0_RXD_B_MARK, SCIFB0_TXD_B_MARK,
2179};
2180static const unsigned int scifb0_clk_b_pins[] = {
2181 /* SCK */
2182 RCAR_GP_PIN(3, 9),
2183};
2184static const unsigned int scifb0_clk_b_mux[] = {
2185 SCIFB0_SCK_B_MARK,
2186};
2187static const unsigned int scifb0_ctrl_b_pins[] = {
2188 /* RTS, CTS */
2189 RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 12),
2190};
2191static const unsigned int scifb0_ctrl_b_mux[] = {
2192 SCIFB0_RTS_N_B_MARK, SCIFB0_CTS_N_B_MARK,
2193};
2194static const unsigned int scifb0_data_c_pins[] = {
2195 /* RXD, TXD */
2196 RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
2197};
2198static const unsigned int scifb0_data_c_mux[] = {
2199 SCIFB0_RXD_C_MARK, SCIFB0_TXD_C_MARK,
2200};
2201/* - SCIFB1 ----------------------------------------------------------------- */
2202static const unsigned int scifb1_data_pins[] = {
2203 /* RXD, TXD */
2204 RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
2205};
2206static const unsigned int scifb1_data_mux[] = {
2207 SCIFB1_RXD_MARK, SCIFB1_TXD_MARK,
2208};
2209static const unsigned int scifb1_clk_pins[] = {
2210 /* SCK */
2211 RCAR_GP_PIN(4, 14),
2212};
2213static const unsigned int scifb1_clk_mux[] = {
2214 SCIFB1_SCK_MARK,
2215};
2216static const unsigned int scifb1_ctrl_pins[] = {
2217 /* RTS, CTS */
2218 RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 17),
2219};
2220static const unsigned int scifb1_ctrl_mux[] = {
2221 SCIFB1_RTS_N_MARK, SCIFB1_CTS_N_MARK,
2222};
2223static const unsigned int scifb1_data_b_pins[] = {
2224 /* RXD, TXD */
2225 RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
2226};
2227static const unsigned int scifb1_data_b_mux[] = {
2228 SCIFB1_RXD_B_MARK, SCIFB1_TXD_B_MARK,
2229};
2230static const unsigned int scifb1_clk_b_pins[] = {
2231 /* SCK */
2232 RCAR_GP_PIN(3, 1),
2233};
2234static const unsigned int scifb1_clk_b_mux[] = {
2235 SCIFB1_SCK_B_MARK,
2236};
2237static const unsigned int scifb1_ctrl_b_pins[] = {
2238 /* RTS, CTS */
2239 RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 4),
2240};
2241static const unsigned int scifb1_ctrl_b_mux[] = {
2242 SCIFB1_RTS_N_B_MARK, SCIFB1_CTS_N_B_MARK,
2243};
2244static const unsigned int scifb1_data_c_pins[] = {
2245 /* RXD, TXD */
2246 RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
2247};
2248static const unsigned int scifb1_data_c_mux[] = {
2249 SCIFB1_RXD_C_MARK, SCIFB1_TXD_C_MARK,
2250};
2251static const unsigned int scifb1_data_d_pins[] = {
2252 /* RXD, TXD */
2253 RCAR_GP_PIN(4, 1), RCAR_GP_PIN(4, 2),
2254};
2255static const unsigned int scifb1_data_d_mux[] = {
2256 SCIFB1_RXD_D_MARK, SCIFB1_TXD_D_MARK,
2257};
2258static const unsigned int scifb1_data_e_pins[] = {
2259 /* RXD, TXD */
2260 RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19),
2261};
2262static const unsigned int scifb1_data_e_mux[] = {
2263 SCIFB1_RXD_E_MARK, SCIFB1_TXD_E_MARK,
2264};
2265static const unsigned int scifb1_clk_e_pins[] = {
2266 /* SCK */
2267 RCAR_GP_PIN(3, 17),
2268};
2269static const unsigned int scifb1_clk_e_mux[] = {
2270 SCIFB1_SCK_E_MARK,
2271};
2272static const unsigned int scifb1_data_f_pins[] = {
2273 /* RXD, TXD */
2274 RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
2275};
2276static const unsigned int scifb1_data_f_mux[] = {
2277 SCIFB1_RXD_F_MARK, SCIFB1_TXD_F_MARK,
2278};
2279static const unsigned int scifb1_data_g_pins[] = {
2280 /* RXD, TXD */
2281 RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
2282};
2283static const unsigned int scifb1_data_g_mux[] = {
2284 SCIFB1_RXD_G_MARK, SCIFB1_TXD_G_MARK,
2285};
2286static const unsigned int scifb1_clk_g_pins[] = {
2287 /* SCK */
2288 RCAR_GP_PIN(2, 20),
2289};
2290static const unsigned int scifb1_clk_g_mux[] = {
2291 SCIFB1_SCK_G_MARK,
2292};
2293/* - SCIFB2 ----------------------------------------------------------------- */
2294static const unsigned int scifb2_data_pins[] = {
2295 /* RXD, TXD */
2296 RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 23),
2297};
2298static const unsigned int scifb2_data_mux[] = {
2299 SCIFB2_RXD_MARK, SCIFB2_TXD_MARK,
2300};
2301static const unsigned int scifb2_clk_pins[] = {
2302 /* SCK */
2303 RCAR_GP_PIN(4, 21),
2304};
2305static const unsigned int scifb2_clk_mux[] = {
2306 SCIFB2_SCK_MARK,
2307};
2308static const unsigned int scifb2_ctrl_pins[] = {
2309 /* RTS, CTS */
2310 RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 24),
2311};
2312static const unsigned int scifb2_ctrl_mux[] = {
2313 SCIFB2_RTS_N_MARK, SCIFB2_CTS_N_MARK,
2314};
2315static const unsigned int scifb2_data_b_pins[] = {
2316 /* RXD, TXD */
2317 RCAR_GP_PIN(0, 28), RCAR_GP_PIN(0, 30),
2318};
2319static const unsigned int scifb2_data_b_mux[] = {
2320 SCIFB2_RXD_B_MARK, SCIFB2_TXD_B_MARK,
2321};
2322static const unsigned int scifb2_clk_b_pins[] = {
2323 /* SCK */
2324 RCAR_GP_PIN(0, 31),
2325};
2326static const unsigned int scifb2_clk_b_mux[] = {
2327 SCIFB2_SCK_B_MARK,
2328};
2329static const unsigned int scifb2_ctrl_b_pins[] = {
2330 /* RTS, CTS */
2331 RCAR_GP_PIN(0, 29), RCAR_GP_PIN(0, 27),
2332};
2333static const unsigned int scifb2_ctrl_b_mux[] = {
2334 SCIFB2_RTS_N_B_MARK, SCIFB2_CTS_N_B_MARK,
2335};
2336static const unsigned int scifb2_data_c_pins[] = {
2337 /* RXD, TXD */
2338 RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
2339};
2340static const unsigned int scifb2_data_c_mux[] = {
2341 SCIFB2_RXD_C_MARK, SCIFB2_TXD_C_MARK,
2342};
Laurent Pinchart16277692013-04-08 11:36:14 +02002343
2344static const struct sh_pfc_pin_group pinmux_groups[] = {
2345 SH_PFC_PIN_GROUP(eth_link),
2346 SH_PFC_PIN_GROUP(eth_magic),
2347 SH_PFC_PIN_GROUP(eth_mdio),
2348 SH_PFC_PIN_GROUP(eth_rmii),
Laurent Pinchart04e7ce72013-04-08 11:36:15 +02002349 SH_PFC_PIN_GROUP(intc_irq0),
2350 SH_PFC_PIN_GROUP(intc_irq1),
2351 SH_PFC_PIN_GROUP(intc_irq2),
2352 SH_PFC_PIN_GROUP(intc_irq3),
Laurent Pinchart45c6c852013-04-08 11:36:16 +02002353 SH_PFC_PIN_GROUP(scif0_data),
2354 SH_PFC_PIN_GROUP(scif0_clk),
2355 SH_PFC_PIN_GROUP(scif0_ctrl),
2356 SH_PFC_PIN_GROUP(scif0_data_b),
2357 SH_PFC_PIN_GROUP(scif1_data),
2358 SH_PFC_PIN_GROUP(scif1_clk),
2359 SH_PFC_PIN_GROUP(scif1_ctrl),
2360 SH_PFC_PIN_GROUP(scif1_data_b),
2361 SH_PFC_PIN_GROUP(scif1_data_c),
2362 SH_PFC_PIN_GROUP(scif1_data_d),
2363 SH_PFC_PIN_GROUP(scif1_clk_d),
2364 SH_PFC_PIN_GROUP(scif1_data_e),
2365 SH_PFC_PIN_GROUP(scif1_clk_e),
2366 SH_PFC_PIN_GROUP(scifa0_data),
2367 SH_PFC_PIN_GROUP(scifa0_clk),
2368 SH_PFC_PIN_GROUP(scifa0_ctrl),
2369 SH_PFC_PIN_GROUP(scifa0_data_b),
2370 SH_PFC_PIN_GROUP(scifa0_clk_b),
2371 SH_PFC_PIN_GROUP(scifa0_ctrl_b),
2372 SH_PFC_PIN_GROUP(scifa1_data),
2373 SH_PFC_PIN_GROUP(scifa1_clk),
2374 SH_PFC_PIN_GROUP(scifa1_ctrl),
2375 SH_PFC_PIN_GROUP(scifa1_data_b),
2376 SH_PFC_PIN_GROUP(scifa1_clk_b),
2377 SH_PFC_PIN_GROUP(scifa1_ctrl_b),
2378 SH_PFC_PIN_GROUP(scifa1_data_c),
2379 SH_PFC_PIN_GROUP(scifa1_clk_c),
2380 SH_PFC_PIN_GROUP(scifa1_ctrl_c),
2381 SH_PFC_PIN_GROUP(scifa1_data_d),
2382 SH_PFC_PIN_GROUP(scifa1_clk_d),
2383 SH_PFC_PIN_GROUP(scifa1_ctrl_d),
2384 SH_PFC_PIN_GROUP(scifa2_data),
2385 SH_PFC_PIN_GROUP(scifa2_clk),
2386 SH_PFC_PIN_GROUP(scifa2_ctrl),
2387 SH_PFC_PIN_GROUP(scifa2_data_b),
2388 SH_PFC_PIN_GROUP(scifa2_data_c),
2389 SH_PFC_PIN_GROUP(scifa2_clk_c),
2390 SH_PFC_PIN_GROUP(scifb0_data),
2391 SH_PFC_PIN_GROUP(scifb0_clk),
2392 SH_PFC_PIN_GROUP(scifb0_ctrl),
2393 SH_PFC_PIN_GROUP(scifb0_data_b),
2394 SH_PFC_PIN_GROUP(scifb0_clk_b),
2395 SH_PFC_PIN_GROUP(scifb0_ctrl_b),
2396 SH_PFC_PIN_GROUP(scifb0_data_c),
2397 SH_PFC_PIN_GROUP(scifb1_data),
2398 SH_PFC_PIN_GROUP(scifb1_clk),
2399 SH_PFC_PIN_GROUP(scifb1_ctrl),
2400 SH_PFC_PIN_GROUP(scifb1_data_b),
2401 SH_PFC_PIN_GROUP(scifb1_clk_b),
2402 SH_PFC_PIN_GROUP(scifb1_ctrl_b),
2403 SH_PFC_PIN_GROUP(scifb1_data_c),
2404 SH_PFC_PIN_GROUP(scifb1_data_d),
2405 SH_PFC_PIN_GROUP(scifb1_data_e),
2406 SH_PFC_PIN_GROUP(scifb1_clk_e),
2407 SH_PFC_PIN_GROUP(scifb1_data_f),
2408 SH_PFC_PIN_GROUP(scifb1_data_g),
2409 SH_PFC_PIN_GROUP(scifb1_clk_g),
2410 SH_PFC_PIN_GROUP(scifb2_data),
2411 SH_PFC_PIN_GROUP(scifb2_clk),
2412 SH_PFC_PIN_GROUP(scifb2_ctrl),
2413 SH_PFC_PIN_GROUP(scifb2_data_b),
2414 SH_PFC_PIN_GROUP(scifb2_clk_b),
2415 SH_PFC_PIN_GROUP(scifb2_ctrl_b),
2416 SH_PFC_PIN_GROUP(scifb2_data_c),
Laurent Pinchart16277692013-04-08 11:36:14 +02002417};
2418
2419static const char * const eth_groups[] = {
2420 "eth_link",
2421 "eth_magic",
2422 "eth_mdio",
2423 "eth_rmii",
2424};
2425
Laurent Pinchart04e7ce72013-04-08 11:36:15 +02002426static const char * const intc_groups[] = {
2427 "intc_irq0",
2428 "intc_irq1",
2429 "intc_irq2",
2430 "intc_irq3",
2431};
Laurent Pinchart45c6c852013-04-08 11:36:16 +02002432
2433static const char * const scif0_groups[] = {
2434 "scif0_data",
2435 "scif0_clk",
2436 "scif0_ctrl",
2437 "scif0_data_b",
2438};
2439
2440static const char * const scif1_groups[] = {
2441 "scif1_data",
2442 "scif1_clk",
2443 "scif1_ctrl",
2444 "scif1_data_b",
2445 "scif1_data_c",
2446 "scif1_data_d",
2447 "scif1_clk_d",
2448 "scif1_data_e",
2449 "scif1_clk_e",
2450};
2451
2452static const char * const scifa0_groups[] = {
2453 "scifa0_data",
2454 "scifa0_clk",
2455 "scifa0_ctrl",
2456 "scifa0_data_b",
2457 "scifa0_clk_b",
2458 "scifa0_ctrl_b",
2459};
2460
2461static const char * const scifa1_groups[] = {
2462 "scifa1_data",
2463 "scifa1_clk",
2464 "scifa1_ctrl",
2465 "scifa1_data_b",
2466 "scifa1_clk_b",
2467 "scifa1_ctrl_b",
2468 "scifa1_data_c",
2469 "scifa1_clk_c",
2470 "scifa1_ctrl_c",
2471 "scifa1_data_d",
2472 "scifa1_clk_d",
2473 "scifa1_ctrl_d",
2474};
2475
2476static const char * const scifa2_groups[] = {
2477 "scifa2_data",
2478 "scifa2_clk",
2479 "scifa2_ctrl",
2480 "scifa2_data_b",
2481 "scifa2_data_c",
2482 "scifa2_clk_c",
2483};
2484
2485static const char * const scifb0_groups[] = {
2486 "scifb0_data",
2487 "scifb0_clk",
2488 "scifb0_ctrl",
2489 "scifb0_data_b",
2490 "scifb0_clk_b",
2491 "scifb0_ctrl_b",
2492 "scifb0_data_c",
2493};
2494
2495static const char * const scifb1_groups[] = {
2496 "scifb1_data",
2497 "scifb1_clk",
2498 "scifb1_ctrl",
2499 "scifb1_data_b",
2500 "scifb1_clk_b",
2501 "scifb1_ctrl_b",
2502 "scifb1_data_c",
2503 "scifb1_data_d",
2504 "scifb1_data_e",
2505 "scifb1_clk_e",
2506 "scifb1_data_f",
2507 "scifb1_data_g",
2508 "scifb1_clk_g",
2509};
2510
2511static const char * const scifb2_groups[] = {
2512 "scifb2_data",
2513 "scifb2_clk",
2514 "scifb2_ctrl",
2515 "scifb2_data_b",
2516 "scifb2_clk_b",
2517 "scifb2_ctrl_b",
2518 "scifb2_data_c",
2519};
2520
Laurent Pinchart16277692013-04-08 11:36:14 +02002521static const struct sh_pfc_function pinmux_functions[] = {
2522 SH_PFC_FUNCTION(eth),
Laurent Pinchart04e7ce72013-04-08 11:36:15 +02002523 SH_PFC_FUNCTION(intc),
Laurent Pinchart45c6c852013-04-08 11:36:16 +02002524 SH_PFC_FUNCTION(scif0),
2525 SH_PFC_FUNCTION(scif1),
2526 SH_PFC_FUNCTION(scifa0),
2527 SH_PFC_FUNCTION(scifa1),
2528 SH_PFC_FUNCTION(scifa2),
2529 SH_PFC_FUNCTION(scifb0),
2530 SH_PFC_FUNCTION(scifb1),
2531 SH_PFC_FUNCTION(scifb2),
Laurent Pinchart16277692013-04-08 11:36:14 +02002532};
2533
Koji Matsuoka58c229e2013-04-08 11:08:53 +09002534#define PINMUX_FN_BASE ARRAY_SIZE(pinmux_pins)
2535
2536static const struct pinmux_func pinmux_func_gpios[] = {
2537 GPIO_FN(VI1_DATA7_VI1_B7), GPIO_FN(USB0_PWEN), GPIO_FN(USB0_OVC_VBUS),
2538 GPIO_FN(USB2_PWEN), GPIO_FN(USB2_OVC), GPIO_FN(AVS1), GPIO_FN(AVS2),
2539 GPIO_FN(DU_DOTCLKIN0), GPIO_FN(DU_DOTCLKIN2),
2540
2541 /*IPSR0*/
2542 GPIO_FN(D1), GPIO_FN(MSIOF3_SYNC_B), GPIO_FN(VI3_DATA1),
2543 GPIO_FN(VI0_G5), GPIO_FN(VI0_G5_B), GPIO_FN(D2), GPIO_FN(MSIOF3_RXD_B),
2544 GPIO_FN(VI3_DATA2), GPIO_FN(VI0_G6), GPIO_FN(VI0_G6_B), GPIO_FN(D3),
2545 GPIO_FN(MSIOF3_TXD_B), GPIO_FN(VI3_DATA3), GPIO_FN(VI0_G7),
2546 GPIO_FN(VI0_G7_B), GPIO_FN(D4), GPIO_FN(SCIFB1_RXD_F),
2547 GPIO_FN(SCIFB0_RXD_C), GPIO_FN(VI3_DATA4), GPIO_FN(VI0_R0),
2548 GPIO_FN(VI0_R0_B), GPIO_FN(RX0_B), GPIO_FN(D5), GPIO_FN(SCIFB1_TXD_F),
2549 GPIO_FN(SCIFB0_TXD_C), GPIO_FN(VI3_DATA5), GPIO_FN(VI0_R1),
2550 GPIO_FN(VI0_R1_B), GPIO_FN(TX0_B), GPIO_FN(D6), GPIO_FN(SCL2_C),
2551 GPIO_FN(VI3_DATA6), GPIO_FN(VI0_R2), GPIO_FN(VI0_R2_B),
2552 GPIO_FN(SCL2_CIS_C), GPIO_FN(D7), GPIO_FN(AD_DI_B), GPIO_FN(SDA2_C),
2553 GPIO_FN(VI3_DATA7), GPIO_FN(VI0_R3), GPIO_FN(VI0_R3_B),
2554 GPIO_FN(SDA2_CIS_C), GPIO_FN(D8), GPIO_FN(SCIFA1_SCK_C),
2555 GPIO_FN(AVB_TXD0), GPIO_FN(MII_TXD0), GPIO_FN(VI0_G0),
2556 GPIO_FN(VI0_G0_B), GPIO_FN(VI2_DATA0_VI2_B0),
2557
2558 /*IPSR1*/
2559 GPIO_FN(D9), GPIO_FN(SCIFA1_RXD_C), GPIO_FN(AVB_TXD1),
2560 GPIO_FN(MII_TXD1), GPIO_FN(VI0_G1), GPIO_FN(VI0_G1_B),
2561 GPIO_FN(VI2_DATA1_VI2_B1), GPIO_FN(D10), GPIO_FN(SCIFA1_TXD_C),
2562 GPIO_FN(AVB_TXD2), GPIO_FN(MII_TXD2), GPIO_FN(VI0_G2),
2563 GPIO_FN(VI0_G2_B), GPIO_FN(VI2_DATA2_VI2_B2), GPIO_FN(D11),
2564 GPIO_FN(SCIFA1_CTS_N_C), GPIO_FN(AVB_TXD3), GPIO_FN(MII_TXD3),
2565 GPIO_FN(VI0_G3), GPIO_FN(VI0_G3_B), GPIO_FN(VI2_DATA3_VI2_B3),
2566 GPIO_FN(D12), GPIO_FN(SCIFA1_RTS_N_C), GPIO_FN(AVB_TXD4),
2567 GPIO_FN(VI0_HSYNC_N), GPIO_FN(VI0_HSYNC_N_B), GPIO_FN(VI2_DATA4_VI2_B4),
2568 GPIO_FN(D13), GPIO_FN(AVB_TXD5), GPIO_FN(VI0_VSYNC_N),
2569 GPIO_FN(VI0_VSYNC_N_B), GPIO_FN(VI2_DATA5_VI2_B5), GPIO_FN(D14),
2570 GPIO_FN(SCIFB1_RXD_C), GPIO_FN(AVB_TXD6), GPIO_FN(RX1_B),
2571 GPIO_FN(VI0_CLKENB), GPIO_FN(VI0_CLKENB_B), GPIO_FN(VI2_DATA6_VI2_B6),
2572 GPIO_FN(D15), GPIO_FN(SCIFB1_TXD_C), GPIO_FN(AVB_TXD7), GPIO_FN(TX1_B),
2573 GPIO_FN(VI0_FIELD), GPIO_FN(VI0_FIELD_B), GPIO_FN(VI2_DATA7_VI2_B7),
2574 GPIO_FN(A0), GPIO_FN(PWM3), GPIO_FN(A1), GPIO_FN(PWM4),
2575
2576 /*IPSR2*/
2577 GPIO_FN(A2), GPIO_FN(PWM5), GPIO_FN(MSIOF1_SS1_B), GPIO_FN(A3),
2578 GPIO_FN(PWM6), GPIO_FN(MSIOF1_SS2_B), GPIO_FN(A4),
2579 GPIO_FN(MSIOF1_TXD_B), GPIO_FN(TPU0TO0), GPIO_FN(A5),
2580 GPIO_FN(SCIFA1_TXD_B), GPIO_FN(TPU0TO1), GPIO_FN(A6),
2581 GPIO_FN(SCIFA1_RTS_N_B), GPIO_FN(TPU0TO2), GPIO_FN(A7),
2582 GPIO_FN(SCIFA1_SCK_B), GPIO_FN(AUDIO_CLKOUT_B), GPIO_FN(TPU0TO3),
2583 GPIO_FN(A8), GPIO_FN(SCIFA1_RXD_B), GPIO_FN(SSI_SCK5_B),
2584 GPIO_FN(VI0_R4), GPIO_FN(VI0_R4_B), GPIO_FN(SCIFB2_RXD_C),
2585 GPIO_FN(VI2_DATA0_VI2_B0_B), GPIO_FN(A9), GPIO_FN(SCIFA1_CTS_N_B),
2586 GPIO_FN(SSI_WS5_B), GPIO_FN(VI0_R5), GPIO_FN(VI0_R5_B),
2587 GPIO_FN(SCIFB2_TXD_C), GPIO_FN(VI2_DATA1_VI2_B1_B), GPIO_FN(A10),
2588 GPIO_FN(SSI_SDATA5_B), GPIO_FN(MSIOF2_SYNC), GPIO_FN(VI0_R6),
2589 GPIO_FN(VI0_R6_B), GPIO_FN(VI2_DATA2_VI2_B2_B),
2590
2591 /*IPSR3*/
2592 GPIO_FN(A11), GPIO_FN(SCIFB2_CTS_N_B), GPIO_FN(MSIOF2_SCK),
2593 GPIO_FN(VI1_R0), GPIO_FN(VI1_R0_B), GPIO_FN(VI2_G0),
2594 GPIO_FN(VI2_DATA3_VI2_B3_B), GPIO_FN(A12), GPIO_FN(SCIFB2_RXD_B),
2595 GPIO_FN(MSIOF2_TXD), GPIO_FN(VI1_R1), GPIO_FN(VI1_R1_B),
2596 GPIO_FN(VI2_G1), GPIO_FN(VI2_DATA4_VI2_B4_B), GPIO_FN(A13),
2597 GPIO_FN(SCIFB2_RTS_N_B), GPIO_FN(EX_WAIT2), GPIO_FN(MSIOF2_RXD),
2598 GPIO_FN(VI1_R2), GPIO_FN(VI1_R2_B), GPIO_FN(VI2_G2),
2599 GPIO_FN(VI2_DATA5_VI2_B5_B), GPIO_FN(A14), GPIO_FN(SCIFB2_TXD_B),
2600 GPIO_FN(ATACS11_N), GPIO_FN(MSIOF2_SS1), GPIO_FN(A15),
2601 GPIO_FN(SCIFB2_SCK_B), GPIO_FN(ATARD1_N), GPIO_FN(MSIOF2_SS2),
2602 GPIO_FN(A16), GPIO_FN(ATAWR1_N), GPIO_FN(A17), GPIO_FN(AD_DO_B),
2603 GPIO_FN(ATADIR1_N), GPIO_FN(A18), GPIO_FN(AD_CLK_B), GPIO_FN(ATAG1_N),
2604 GPIO_FN(A19), GPIO_FN(AD_NCS_N_B), GPIO_FN(ATACS01_N),
2605 GPIO_FN(EX_WAIT0_B), GPIO_FN(A20), GPIO_FN(SPCLK), GPIO_FN(VI1_R3),
2606 GPIO_FN(VI1_R3_B), GPIO_FN(VI2_G4),
2607
2608 /*IPSR4*/
2609 GPIO_FN(A21), GPIO_FN(MOSI_IO0), GPIO_FN(VI1_R4), GPIO_FN(VI1_R4_B),
2610 GPIO_FN(VI2_G5), GPIO_FN(A22), GPIO_FN(MISO_IO1), GPIO_FN(VI1_R5),
2611 GPIO_FN(VI1_R5_B), GPIO_FN(VI2_G6), GPIO_FN(A23), GPIO_FN(IO2),
2612 GPIO_FN(VI1_G7), GPIO_FN(VI1_G7_B), GPIO_FN(VI2_G7), GPIO_FN(A24),
2613 GPIO_FN(IO3), GPIO_FN(VI1_R7), GPIO_FN(VI1_R7_B), GPIO_FN(VI2_CLKENB),
2614 GPIO_FN(VI2_CLKENB_B), GPIO_FN(A25), GPIO_FN(SSL), GPIO_FN(VI1_G6),
2615 GPIO_FN(VI1_G6_B), GPIO_FN(VI2_FIELD), GPIO_FN(VI2_FIELD_B),
2616 GPIO_FN(CS0_N), GPIO_FN(VI1_R6), GPIO_FN(VI1_R6_B), GPIO_FN(VI2_G3),
2617 GPIO_FN(MSIOF0_SS2_B), GPIO_FN(CS1_N_A26), GPIO_FN(SPEEDIN),
2618 GPIO_FN(VI0_R7), GPIO_FN(VI0_R7_B), GPIO_FN(VI2_CLK),
2619 GPIO_FN(VI2_CLK_B), GPIO_FN(EX_CS0_N), GPIO_FN(HRX1_B),
2620 GPIO_FN(VI1_G5), GPIO_FN(VI1_G5_B), GPIO_FN(VI2_R0), GPIO_FN(HTX0_B),
2621 GPIO_FN(MSIOF0_SS1_B), GPIO_FN(EX_CS1_N), GPIO_FN(GPS_CLK),
2622 GPIO_FN(HCTS1_N_B), GPIO_FN(VI1_FIELD), GPIO_FN(VI1_FIELD_B),
2623 GPIO_FN(VI2_R1), GPIO_FN(EX_CS2_N), GPIO_FN(GPS_SIGN),
2624 GPIO_FN(HRTS1_N_B), GPIO_FN(VI3_CLKENB), GPIO_FN(VI1_G0),
2625 GPIO_FN(VI1_G0_B), GPIO_FN(VI2_R2),
2626
2627 /*IPSR5*/
2628 GPIO_FN(EX_CS3_N), GPIO_FN(GPS_MAG), GPIO_FN(VI3_FIELD),
2629 GPIO_FN(VI1_G1), GPIO_FN(VI1_G1_B), GPIO_FN(VI2_R3), GPIO_FN(EX_CS4_N),
2630 GPIO_FN(MSIOF1_SCK_B), GPIO_FN(VI3_HSYNC_N), GPIO_FN(VI2_HSYNC_N),
2631 GPIO_FN(SCL1), GPIO_FN(VI2_HSYNC_N_B), GPIO_FN(INTC_EN0_N),
2632 GPIO_FN(SCL1_CIS), GPIO_FN(EX_CS5_N), GPIO_FN(CAN0_RX),
2633 GPIO_FN(MSIOF1_RXD_B), GPIO_FN(VI3_VSYNC_N), GPIO_FN(VI1_G2),
2634 GPIO_FN(VI1_G2_B), GPIO_FN(VI2_R4), GPIO_FN(SDA1), GPIO_FN(INTC_EN1_N),
2635 GPIO_FN(SDA1_CIS), GPIO_FN(BS_N), GPIO_FN(IETX), GPIO_FN(HTX1_B),
2636 GPIO_FN(CAN1_TX), GPIO_FN(DRACK0), GPIO_FN(IETX_C), GPIO_FN(RD_N),
2637 GPIO_FN(CAN0_TX), GPIO_FN(SCIFA0_SCK_B), GPIO_FN(RD_WR_N),
2638 GPIO_FN(VI1_G3), GPIO_FN(VI1_G3_B), GPIO_FN(VI2_R5),
2639 GPIO_FN(SCIFA0_RXD_B), GPIO_FN(INTC_IRQ4_N), GPIO_FN(WE0_N),
2640 GPIO_FN(IECLK), GPIO_FN(CAN_CLK), GPIO_FN(VI2_VSYNC_N),
2641 GPIO_FN(SCIFA0_TXD_B), GPIO_FN(VI2_VSYNC_N_B), GPIO_FN(WE1_N),
2642 GPIO_FN(IERX), GPIO_FN(CAN1_RX), GPIO_FN(VI1_G4), GPIO_FN(VI1_G4_B),
2643 GPIO_FN(VI2_R6), GPIO_FN(SCIFA0_CTS_N_B), GPIO_FN(IERX_C),
2644 GPIO_FN(EX_WAIT0), GPIO_FN(IRQ3), GPIO_FN(INTC_IRQ3_N),
2645 GPIO_FN(VI3_CLK), GPIO_FN(SCIFA0_RTS_N_B), GPIO_FN(HRX0_B),
2646 GPIO_FN(MSIOF0_SCK_B), GPIO_FN(DREQ0_N), GPIO_FN(VI1_HSYNC_N),
2647 GPIO_FN(VI1_HSYNC_N_B), GPIO_FN(VI2_R7), GPIO_FN(SSI_SCK78_C),
2648 GPIO_FN(SSI_WS78_B),
2649
2650 /*IPSR6*/
2651 GPIO_FN(DACK0), GPIO_FN(IRQ0), GPIO_FN(INTC_IRQ0_N),
2652 GPIO_FN(SSI_SCK6_B), GPIO_FN(VI1_VSYNC_N), GPIO_FN(VI1_VSYNC_N_B),
2653 GPIO_FN(SSI_WS78_C), GPIO_FN(DREQ1_N), GPIO_FN(VI1_CLKENB),
2654 GPIO_FN(VI1_CLKENB_B), GPIO_FN(SSI_SDATA7_C), GPIO_FN(SSI_SCK78_B),
2655 GPIO_FN(DACK1), GPIO_FN(IRQ1), GPIO_FN(INTC_IRQ1_N), GPIO_FN(SSI_WS6_B),
2656 GPIO_FN(SSI_SDATA8_C), GPIO_FN(DREQ2_N), GPIO_FN(HSCK1_B),
2657 GPIO_FN(HCTS0_N_B), GPIO_FN(MSIOF0_TXD_B), GPIO_FN(DACK2),
2658 GPIO_FN(IRQ2), GPIO_FN(INTC_IRQ2_N), GPIO_FN(SSI_SDATA6_B),
2659 GPIO_FN(HRTS0_N_B), GPIO_FN(MSIOF0_RXD_B), GPIO_FN(ETH_CRS_DV),
2660 GPIO_FN(RMII_CRS_DV), GPIO_FN(STP_ISCLK_0_B), GPIO_FN(TS_SDEN0_D),
2661 GPIO_FN(GLO_Q0_C), GPIO_FN(SCL2_E), GPIO_FN(SCL2_CIS_E),
2662 GPIO_FN(ETH_RX_ER), GPIO_FN(RMII_RX_ER), GPIO_FN(STP_ISD_0_B),
2663 GPIO_FN(TS_SPSYNC0_D), GPIO_FN(GLO_Q1_C), GPIO_FN(SDA2_E),
2664 GPIO_FN(SDA2_CIS_E), GPIO_FN(ETH_RXD0), GPIO_FN(RMII_RXD0),
2665 GPIO_FN(STP_ISEN_0_B), GPIO_FN(TS_SDAT0_D), GPIO_FN(GLO_I0_C),
2666 GPIO_FN(SCIFB1_SCK_G), GPIO_FN(SCK1_E), GPIO_FN(ETH_RXD1),
2667 GPIO_FN(RMII_RXD1), GPIO_FN(HRX0_E), GPIO_FN(STP_ISSYNC_0_B),
2668 GPIO_FN(TS_SCK0_D), GPIO_FN(GLO_I1_C), GPIO_FN(SCIFB1_RXD_G),
2669 GPIO_FN(RX1_E), GPIO_FN(ETH_LINK), GPIO_FN(RMII_LINK), GPIO_FN(HTX0_E),
2670 GPIO_FN(STP_IVCXO27_0_B), GPIO_FN(SCIFB1_TXD_G), GPIO_FN(TX1_E),
2671 GPIO_FN(ETH_REF_CLK), GPIO_FN(RMII_REF_CLK), GPIO_FN(HCTS0_N_E),
2672 GPIO_FN(STP_IVCXO27_1_B), GPIO_FN(HRX0_F),
2673
2674 /*IPSR7*/
2675 GPIO_FN(ETH_MDIO), GPIO_FN(RMII_MDIO), GPIO_FN(HRTS0_N_E),
2676 GPIO_FN(SIM0_D_C), GPIO_FN(HCTS0_N_F), GPIO_FN(ETH_TXD1),
2677 GPIO_FN(RMII_TXD1), GPIO_FN(HTX0_F), GPIO_FN(BPFCLK_G),
2678 GPIO_FN(RDS_CLK_F), GPIO_FN(ETH_TX_EN), GPIO_FN(RMII_TX_EN),
2679 GPIO_FN(SIM0_CLK_C), GPIO_FN(HRTS0_N_F), GPIO_FN(ETH_MAGIC),
2680 GPIO_FN(RMII_MAGIC), GPIO_FN(SIM0_RST_C), GPIO_FN(ETH_TXD0),
2681 GPIO_FN(RMII_TXD0), GPIO_FN(STP_ISCLK_1_B), GPIO_FN(TS_SDEN1_C),
2682 GPIO_FN(GLO_SCLK_C), GPIO_FN(ETH_MDC), GPIO_FN(RMII_MDC),
2683 GPIO_FN(STP_ISD_1_B), GPIO_FN(TS_SPSYNC1_C), GPIO_FN(GLO_SDATA_C),
2684 GPIO_FN(PWM0), GPIO_FN(SCIFA2_SCK_C), GPIO_FN(STP_ISEN_1_B),
2685 GPIO_FN(TS_SDAT1_C), GPIO_FN(GLO_SS_C), GPIO_FN(PWM1),
2686 GPIO_FN(SCIFA2_TXD_C), GPIO_FN(STP_ISSYNC_1_B), GPIO_FN(TS_SCK1_C),
2687 GPIO_FN(GLO_RFON_C), GPIO_FN(PCMOE_N), GPIO_FN(PWM2), GPIO_FN(PWMFSW0),
2688 GPIO_FN(SCIFA2_RXD_C), GPIO_FN(PCMWE_N), GPIO_FN(IECLK_C),
2689 GPIO_FN(DU1_DOTCLKIN), GPIO_FN(AUDIO_CLKC), GPIO_FN(AUDIO_CLKOUT_C),
2690 GPIO_FN(VI0_CLK), GPIO_FN(ATACS00_N), GPIO_FN(AVB_RXD1),
2691 GPIO_FN(MII_RXD1), GPIO_FN(VI0_DATA0_VI0_B0), GPIO_FN(ATACS10_N),
2692 GPIO_FN(AVB_RXD2), GPIO_FN(MII_RXD2),
2693
2694 /*IPSR8*/
2695 GPIO_FN(VI0_DATA1_VI0_B1), GPIO_FN(ATARD0_N), GPIO_FN(AVB_RXD3),
2696 GPIO_FN(MII_RXD3), GPIO_FN(VI0_DATA2_VI0_B2), GPIO_FN(ATAWR0_N),
2697 GPIO_FN(AVB_RXD4), GPIO_FN(VI0_DATA3_VI0_B3), GPIO_FN(ATADIR0_N),
2698 GPIO_FN(AVB_RXD5), GPIO_FN(VI0_DATA4_VI0_B4), GPIO_FN(ATAG0_N),
2699 GPIO_FN(AVB_RXD6), GPIO_FN(VI0_DATA5_VI0_B5), GPIO_FN(EX_WAIT1),
2700 GPIO_FN(AVB_RXD7), GPIO_FN(VI0_DATA6_VI0_B6), GPIO_FN(AVB_RX_ER),
2701 GPIO_FN(MII_RX_ER), GPIO_FN(VI0_DATA7_VI0_B7), GPIO_FN(AVB_RX_CLK),
2702 GPIO_FN(MII_RX_CLK), GPIO_FN(VI1_CLK), GPIO_FN(AVB_RX_DV),
2703 GPIO_FN(MII_RX_DV), GPIO_FN(VI1_DATA0_VI1_B0), GPIO_FN(SCIFA1_SCK_D),
2704 GPIO_FN(AVB_CRS), GPIO_FN(MII_CRS), GPIO_FN(VI1_DATA1_VI1_B1),
2705 GPIO_FN(SCIFA1_RXD_D), GPIO_FN(AVB_MDC), GPIO_FN(MII_MDC),
2706 GPIO_FN(VI1_DATA2_VI1_B2), GPIO_FN(SCIFA1_TXD_D), GPIO_FN(AVB_MDIO),
2707 GPIO_FN(MII_MDIO), GPIO_FN(VI1_DATA3_VI1_B3), GPIO_FN(SCIFA1_CTS_N_D),
2708 GPIO_FN(AVB_GTX_CLK), GPIO_FN(VI1_DATA4_VI1_B4),
2709 GPIO_FN(SCIFA1_RTS_N_D), GPIO_FN(AVB_MAGIC), GPIO_FN(MII_MAGIC),
2710 GPIO_FN(VI1_DATA5_VI1_B5), GPIO_FN(AVB_PHY_INT),
2711 GPIO_FN(VI1_DATA6_VI1_B6), GPIO_FN(AVB_GTXREFCLK),
2712 GPIO_FN(SD0_CLK), GPIO_FN(VI1_DATA0_VI1_B0_B), GPIO_FN(SD0_CMD),
2713 GPIO_FN(SCIFB1_SCK_B), GPIO_FN(VI1_DATA1_VI1_B1_B),
2714
2715 /*IPSR9*/
2716 GPIO_FN(SD0_DAT0), GPIO_FN(SCIFB1_RXD_B), GPIO_FN(VI1_DATA2_VI1_B2_B),
2717 GPIO_FN(SD0_DAT1), GPIO_FN(SCIFB1_TXD_B), GPIO_FN(VI1_DATA3_VI1_B3_B),
2718 GPIO_FN(SD0_DAT2), GPIO_FN(SCIFB1_CTS_N_B), GPIO_FN(VI1_DATA4_VI1_B4_B),
2719 GPIO_FN(SD0_DAT3), GPIO_FN(SCIFB1_RTS_N_B), GPIO_FN(VI1_DATA5_VI1_B5_B),
2720 GPIO_FN(SD0_CD), GPIO_FN(MMC0_D6), GPIO_FN(TS_SDEN0_B),
2721 GPIO_FN(USB0_EXTP), GPIO_FN(GLO_SCLK), GPIO_FN(VI1_DATA6_VI1_B6_B),
2722 GPIO_FN(SCL1_B), GPIO_FN(SCL1_CIS_B), GPIO_FN(VI2_DATA6_VI2_B6_B),
2723 GPIO_FN(SD0_WP), GPIO_FN(MMC0_D7), GPIO_FN(TS_SPSYNC0_B),
2724 GPIO_FN(USB0_IDIN), GPIO_FN(GLO_SDATA), GPIO_FN(VI1_DATA7_VI1_B7_B),
2725 GPIO_FN(SDA1_B), GPIO_FN(SDA1_CIS_B), GPIO_FN(VI2_DATA7_VI2_B7_B),
2726 GPIO_FN(SD1_CLK), GPIO_FN(AVB_TX_EN), GPIO_FN(MII_TX_EN),
2727 GPIO_FN(SD1_CMD), GPIO_FN(AVB_TX_ER), GPIO_FN(MII_TX_ER),
2728 GPIO_FN(SCIFB0_SCK_B), GPIO_FN(SD1_DAT0), GPIO_FN(AVB_TX_CLK),
2729 GPIO_FN(MII_TX_CLK), GPIO_FN(SCIFB0_RXD_B), GPIO_FN(SD1_DAT1),
2730 GPIO_FN(AVB_LINK), GPIO_FN(MII_LINK), GPIO_FN(SCIFB0_TXD_B),
2731 GPIO_FN(SD1_DAT2), GPIO_FN(AVB_COL), GPIO_FN(MII_COL),
2732 GPIO_FN(SCIFB0_CTS_N_B), GPIO_FN(SD1_DAT3), GPIO_FN(AVB_RXD0),
2733 GPIO_FN(MII_RXD0), GPIO_FN(SCIFB0_RTS_N_B), GPIO_FN(SD1_CD),
2734 GPIO_FN(MMC1_D6), GPIO_FN(TS_SDEN1), GPIO_FN(USB1_EXTP),
2735 GPIO_FN(GLO_SS), GPIO_FN(VI0_CLK_B), GPIO_FN(SCL2_D),
2736 GPIO_FN(SCL2_CIS_D), GPIO_FN(SIM0_CLK_B), GPIO_FN(VI3_CLK_B),
2737
2738 /*IPSR10*/
2739 GPIO_FN(SD1_WP), GPIO_FN(MMC1_D7), GPIO_FN(TS_SPSYNC1),
2740 GPIO_FN(USB1_IDIN), GPIO_FN(GLO_RFON), GPIO_FN(VI1_CLK_B),
2741 GPIO_FN(SDA2_D), GPIO_FN(SDA2_CIS_D), GPIO_FN(SIM0_D_B),
2742 GPIO_FN(SD2_CLK), GPIO_FN(MMC0_CLK), GPIO_FN(SIM0_CLK),
2743 GPIO_FN(VI0_DATA0_VI0_B0_B), GPIO_FN(TS_SDEN0_C), GPIO_FN(GLO_SCLK_B),
2744 GPIO_FN(VI3_DATA0_B), GPIO_FN(SD2_CMD), GPIO_FN(MMC0_CMD),
2745 GPIO_FN(SIM0_D), GPIO_FN(VI0_DATA1_VI0_B1_B), GPIO_FN(SCIFB1_SCK_E),
2746 GPIO_FN(SCK1_D), GPIO_FN(TS_SPSYNC0_C), GPIO_FN(GLO_SDATA_B),
2747 GPIO_FN(VI3_DATA1_B), GPIO_FN(SD2_DAT0), GPIO_FN(MMC0_D0),
2748 GPIO_FN(FMCLK_B), GPIO_FN(VI0_DATA2_VI0_B2_B), GPIO_FN(SCIFB1_RXD_E),
2749 GPIO_FN(RX1_D), GPIO_FN(TS_SDAT0_C), GPIO_FN(GLO_SS_B),
2750 GPIO_FN(VI3_DATA2_B), GPIO_FN(SD2_DAT1), GPIO_FN(MMC0_D1),
2751 GPIO_FN(FMIN_B), GPIO_FN(RDS_DATA), GPIO_FN(VI0_DATA3_VI0_B3_B),
2752 GPIO_FN(SCIFB1_TXD_E), GPIO_FN(TX1_D), GPIO_FN(TS_SCK0_C),
2753 GPIO_FN(GLO_RFON_B), GPIO_FN(VI3_DATA3_B), GPIO_FN(SD2_DAT2),
2754 GPIO_FN(MMC0_D2), GPIO_FN(BPFCLK_B), GPIO_FN(RDS_CLK),
2755 GPIO_FN(VI0_DATA4_VI0_B4_B), GPIO_FN(HRX0_D), GPIO_FN(TS_SDEN1_B),
2756 GPIO_FN(GLO_Q0_B), GPIO_FN(VI3_DATA4_B), GPIO_FN(SD2_DAT3),
2757 GPIO_FN(MMC0_D3), GPIO_FN(SIM0_RST), GPIO_FN(VI0_DATA5_VI0_B5_B),
2758 GPIO_FN(HTX0_D), GPIO_FN(TS_SPSYNC1_B), GPIO_FN(GLO_Q1_B),
2759 GPIO_FN(VI3_DATA5_B), GPIO_FN(SD2_CD), GPIO_FN(MMC0_D4),
2760 GPIO_FN(TS_SDAT0_B), GPIO_FN(USB2_EXTP), GPIO_FN(GLO_I0),
2761 GPIO_FN(VI0_DATA6_VI0_B6_B), GPIO_FN(HCTS0_N_D), GPIO_FN(TS_SDAT1_B),
2762 GPIO_FN(GLO_I0_B), GPIO_FN(VI3_DATA6_B),
2763
2764 /*IPSR11*/
2765 GPIO_FN(SD2_WP), GPIO_FN(MMC0_D5), GPIO_FN(TS_SCK0_B),
2766 GPIO_FN(USB2_IDIN), GPIO_FN(GLO_I1), GPIO_FN(VI0_DATA7_VI0_B7_B),
2767 GPIO_FN(HRTS0_N_D), GPIO_FN(TS_SCK1_B), GPIO_FN(GLO_I1_B),
2768 GPIO_FN(VI3_DATA7_B), GPIO_FN(SD3_CLK), GPIO_FN(MMC1_CLK),
2769 GPIO_FN(SD3_CMD), GPIO_FN(MMC1_CMD), GPIO_FN(MTS_N), GPIO_FN(SD3_DAT0),
2770 GPIO_FN(MMC1_D0), GPIO_FN(STM_N), GPIO_FN(SD3_DAT1), GPIO_FN(MMC1_D1),
2771 GPIO_FN(MDATA), GPIO_FN(SD3_DAT2), GPIO_FN(MMC1_D2), GPIO_FN(SDATA),
2772 GPIO_FN(SD3_DAT3), GPIO_FN(MMC1_D3), GPIO_FN(SCKZ), GPIO_FN(SD3_CD),
2773 GPIO_FN(MMC1_D4), GPIO_FN(TS_SDAT1), GPIO_FN(VSP), GPIO_FN(GLO_Q0),
2774 GPIO_FN(SIM0_RST_B), GPIO_FN(SD3_WP), GPIO_FN(MMC1_D5),
2775 GPIO_FN(TS_SCK1), GPIO_FN(GLO_Q1), GPIO_FN(FMIN_C), GPIO_FN(RDS_DATA_B),
2776 GPIO_FN(FMIN_E), GPIO_FN(RDS_DATA_D), GPIO_FN(FMIN_F),
2777 GPIO_FN(RDS_DATA_E), GPIO_FN(MLB_CLK), GPIO_FN(SCL2_B),
2778 GPIO_FN(SCL2_CIS_B), GPIO_FN(MLB_SIG), GPIO_FN(SCIFB1_RXD_D),
2779 GPIO_FN(RX1_C), GPIO_FN(SDA2_B), GPIO_FN(SDA2_CIS_B), GPIO_FN(MLB_DAT),
2780 GPIO_FN(SPV_EVEN), GPIO_FN(SCIFB1_TXD_D), GPIO_FN(TX1_C),
2781 GPIO_FN(BPFCLK_C), GPIO_FN(RDS_CLK_B), GPIO_FN(SSI_SCK0129),
2782 GPIO_FN(CAN_CLK_B), GPIO_FN(MOUT0),
2783
2784 /*IPSR12*/
2785 GPIO_FN(SSI_WS0129), GPIO_FN(CAN0_TX_B), GPIO_FN(MOUT1),
2786 GPIO_FN(SSI_SDATA0), GPIO_FN(CAN0_RX_B), GPIO_FN(MOUT2),
2787 GPIO_FN(SSI_SDATA1), GPIO_FN(CAN1_TX_B), GPIO_FN(MOUT5),
2788 GPIO_FN(SSI_SDATA2), GPIO_FN(CAN1_RX_B), GPIO_FN(SSI_SCK1),
2789 GPIO_FN(MOUT6), GPIO_FN(SSI_SCK34), GPIO_FN(STP_OPWM_0),
2790 GPIO_FN(SCIFB0_SCK), GPIO_FN(MSIOF1_SCK), GPIO_FN(CAN_DEBUG_HW_TRIGGER),
2791 GPIO_FN(SSI_WS34), GPIO_FN(STP_IVCXO27_0), GPIO_FN(SCIFB0_RXD),
2792 GPIO_FN(MSIOF1_SYNC), GPIO_FN(CAN_STEP0), GPIO_FN(SSI_SDATA3),
2793 GPIO_FN(STP_ISCLK_0), GPIO_FN(SCIFB0_TXD), GPIO_FN(MSIOF1_SS1),
2794 GPIO_FN(CAN_TXCLK), GPIO_FN(SSI_SCK4), GPIO_FN(STP_ISD_0),
2795 GPIO_FN(SCIFB0_CTS_N), GPIO_FN(MSIOF1_SS2), GPIO_FN(SSI_SCK5_C),
2796 GPIO_FN(CAN_DEBUGOUT0), GPIO_FN(SSI_WS4), GPIO_FN(STP_ISEN_0),
2797 GPIO_FN(SCIFB0_RTS_N), GPIO_FN(MSIOF1_TXD), GPIO_FN(SSI_WS5_C),
2798 GPIO_FN(CAN_DEBUGOUT1), GPIO_FN(SSI_SDATA4), GPIO_FN(STP_ISSYNC_0),
2799 GPIO_FN(MSIOF1_RXD), GPIO_FN(CAN_DEBUGOUT2), GPIO_FN(SSI_SCK5),
2800 GPIO_FN(SCIFB1_SCK), GPIO_FN(IERX_B), GPIO_FN(DU2_EXHSYNC_DU2_HSYNC),
2801 GPIO_FN(QSTH_QHS), GPIO_FN(CAN_DEBUGOUT3), GPIO_FN(SSI_WS5),
2802 GPIO_FN(SCIFB1_RXD), GPIO_FN(IECLK_B), GPIO_FN(DU2_EXVSYNC_DU2_VSYNC),
2803 GPIO_FN(QSTB_QHE), GPIO_FN(CAN_DEBUGOUT4),
2804
2805 /*IPSR13*/
2806 GPIO_FN(SSI_SDATA5), GPIO_FN(SCIFB1_TXD), GPIO_FN(IETX_B),
2807 GPIO_FN(DU2_DR2), GPIO_FN(LCDOUT2), GPIO_FN(CAN_DEBUGOUT5),
2808 GPIO_FN(SSI_SCK6), GPIO_FN(SCIFB1_CTS_N), GPIO_FN(BPFCLK_D),
2809 GPIO_FN(RDS_CLK_C), GPIO_FN(DU2_DR3), GPIO_FN(LCDOUT3),
2810 GPIO_FN(CAN_DEBUGOUT6), GPIO_FN(BPFCLK_F), GPIO_FN(RDS_CLK_E),
2811 GPIO_FN(SSI_WS6), GPIO_FN(SCIFB1_RTS_N), GPIO_FN(CAN0_TX_D),
2812 GPIO_FN(DU2_DR4), GPIO_FN(LCDOUT4), GPIO_FN(CAN_DEBUGOUT7),
2813 GPIO_FN(SSI_SDATA6), GPIO_FN(FMIN_D), GPIO_FN(RDS_DATA_C),
2814 GPIO_FN(DU2_DR5), GPIO_FN(LCDOUT5), GPIO_FN(CAN_DEBUGOUT8),
2815 GPIO_FN(SSI_SCK78), GPIO_FN(STP_IVCXO27_1), GPIO_FN(SCK1),
2816 GPIO_FN(SCIFA1_SCK), GPIO_FN(DU2_DR6), GPIO_FN(LCDOUT6),
2817 GPIO_FN(CAN_DEBUGOUT9), GPIO_FN(SSI_WS78), GPIO_FN(STP_ISCLK_1),
2818 GPIO_FN(SCIFB2_SCK), GPIO_FN(SCIFA2_CTS_N), GPIO_FN(DU2_DR7),
2819 GPIO_FN(LCDOUT7), GPIO_FN(CAN_DEBUGOUT10), GPIO_FN(SSI_SDATA7),
2820 GPIO_FN(STP_ISD_1), GPIO_FN(SCIFB2_RXD), GPIO_FN(SCIFA2_RTS_N),
2821 GPIO_FN(TCLK2), GPIO_FN(QSTVA_QVS), GPIO_FN(CAN_DEBUGOUT11),
2822 GPIO_FN(BPFCLK_E), GPIO_FN(RDS_CLK_D), GPIO_FN(SSI_SDATA7_B),
2823 GPIO_FN(FMIN_G), GPIO_FN(RDS_DATA_F), GPIO_FN(SSI_SDATA8),
2824 GPIO_FN(STP_ISEN_1), GPIO_FN(SCIFB2_TXD), GPIO_FN(CAN0_TX_C),
2825 GPIO_FN(CAN_DEBUGOUT12), GPIO_FN(SSI_SDATA8_B), GPIO_FN(SSI_SDATA9),
2826 GPIO_FN(STP_ISSYNC_1), GPIO_FN(SCIFB2_CTS_N), GPIO_FN(SSI_WS1),
2827 GPIO_FN(SSI_SDATA5_C), GPIO_FN(CAN_DEBUGOUT13), GPIO_FN(AUDIO_CLKA),
2828 GPIO_FN(SCIFB2_RTS_N), GPIO_FN(CAN_DEBUGOUT14),
2829
2830 /*IPSR14*/
2831 GPIO_FN(AUDIO_CLKB), GPIO_FN(SCIF_CLK), GPIO_FN(CAN0_RX_D),
2832 GPIO_FN(DVC_MUTE), GPIO_FN(CAN0_RX_C), GPIO_FN(CAN_DEBUGOUT15),
2833 GPIO_FN(REMOCON), GPIO_FN(SCIFA0_SCK), GPIO_FN(HSCK1), GPIO_FN(SCK0),
2834 GPIO_FN(MSIOF3_SS2), GPIO_FN(DU2_DG2), GPIO_FN(LCDOUT10),
2835 GPIO_FN(SDA1_C), GPIO_FN(SDA1_CIS_C), GPIO_FN(SCIFA0_RXD),
2836 GPIO_FN(HRX1), GPIO_FN(RX0), GPIO_FN(DU2_DR0), GPIO_FN(LCDOUT0),
2837 GPIO_FN(SCIFA0_TXD), GPIO_FN(HTX1), GPIO_FN(TX0), GPIO_FN(DU2_DR1),
2838 GPIO_FN(LCDOUT1), GPIO_FN(SCIFA0_CTS_N), GPIO_FN(HCTS1_N),
2839 GPIO_FN(CTS0_N), GPIO_FN(MSIOF3_SYNC), GPIO_FN(DU2_DG3),
2840 GPIO_FN(LCDOUT11), GPIO_FN(PWM0_B), GPIO_FN(SCL1_C),
2841 GPIO_FN(SCL1_CIS_C), GPIO_FN(SCIFA0_RTS_N), GPIO_FN(HRTS1_N),
2842 GPIO_FN(RTS0_N_TANS), GPIO_FN(MSIOF3_SS1), GPIO_FN(DU2_DG0),
2843 GPIO_FN(LCDOUT8), GPIO_FN(PWM1_B), GPIO_FN(SCIFA1_RXD), GPIO_FN(AD_DI),
2844 GPIO_FN(RX1), GPIO_FN(DU2_EXODDF_DU2_ODDF_DISP_CDE), GPIO_FN(QCPV_QDE),
2845 GPIO_FN(SCIFA1_TXD), GPIO_FN(AD_DO), GPIO_FN(TX1), GPIO_FN(DU2_DG1),
2846 GPIO_FN(LCDOUT9), GPIO_FN(SCIFA1_CTS_N), GPIO_FN(AD_CLK),
2847 GPIO_FN(CTS1_N), GPIO_FN(MSIOF3_RXD), GPIO_FN(DU0_DOTCLKOUT),
2848 GPIO_FN(QCLK), GPIO_FN(SCIFA1_RTS_N), GPIO_FN(AD_NCS_N),
2849 GPIO_FN(RTS1_N_TANS), GPIO_FN(MSIOF3_TXD), GPIO_FN(DU1_DOTCLKOUT),
2850 GPIO_FN(QSTVB_QVE), GPIO_FN(HRTS0_N_C),
2851
2852 /*IPSR15*/
2853 GPIO_FN(SCIFA2_SCK), GPIO_FN(FMCLK), GPIO_FN(MSIOF3_SCK),
2854 GPIO_FN(DU2_DG7), GPIO_FN(LCDOUT15), GPIO_FN(SCIF_CLK_B),
2855 GPIO_FN(SCIFA2_RXD), GPIO_FN(FMIN), GPIO_FN(DU2_DB0),
2856 GPIO_FN(LCDOUT16), GPIO_FN(SCL2), GPIO_FN(SCL2_CIS),
2857 GPIO_FN(SCIFA2_TXD), GPIO_FN(BPFCLK), GPIO_FN(DU2_DB1),
2858 GPIO_FN(LCDOUT17), GPIO_FN(SDA2), GPIO_FN(SDA2_CIS), GPIO_FN(HSCK0),
2859 GPIO_FN(TS_SDEN0), GPIO_FN(DU2_DG4), GPIO_FN(LCDOUT12),
2860 GPIO_FN(HCTS0_N_C), GPIO_FN(HRX0), GPIO_FN(DU2_DB2), GPIO_FN(LCDOUT18),
2861 GPIO_FN(HTX0), GPIO_FN(DU2_DB3), GPIO_FN(LCDOUT19), GPIO_FN(HCTS0_N),
2862 GPIO_FN(SSI_SCK9), GPIO_FN(DU2_DB4), GPIO_FN(LCDOUT20),
2863 GPIO_FN(HRTS0_N), GPIO_FN(SSI_WS9), GPIO_FN(DU2_DB5),
2864 GPIO_FN(LCDOUT21), GPIO_FN(MSIOF0_SCK), GPIO_FN(TS_SDAT0),
2865 GPIO_FN(ADICLK), GPIO_FN(DU2_DB6), GPIO_FN(LCDOUT22),
2866 GPIO_FN(MSIOF0_SYNC), GPIO_FN(TS_SCK0), GPIO_FN(SSI_SCK2),
2867 GPIO_FN(ADIDATA), GPIO_FN(DU2_DB7), GPIO_FN(LCDOUT23),
2868 GPIO_FN(SCIFA2_RXD_B), GPIO_FN(MSIOF0_SS1), GPIO_FN(ADICHS0),
2869 GPIO_FN(DU2_DG5), GPIO_FN(LCDOUT13), GPIO_FN(MSIOF0_TXD),
2870 GPIO_FN(ADICHS1), GPIO_FN(DU2_DG6), GPIO_FN(LCDOUT14),
2871
2872 /*IPSR16*/
2873 GPIO_FN(MSIOF0_SS2), GPIO_FN(AUDIO_CLKOUT), GPIO_FN(ADICHS2),
2874 GPIO_FN(DU2_DISP), GPIO_FN(QPOLA), GPIO_FN(HTX0_C),
2875 GPIO_FN(SCIFA2_TXD_B), GPIO_FN(MSIOF0_RXD), GPIO_FN(TS_SPSYNC0),
2876 GPIO_FN(SSI_WS2), GPIO_FN(ADICS_SAMP), GPIO_FN(DU2_CDE),
2877 GPIO_FN(QPOLB), GPIO_FN(HRX0_C), GPIO_FN(USB1_PWEN),
2878 GPIO_FN(AUDIO_CLKOUT_D), GPIO_FN(USB1_OVC), GPIO_FN(TCLK1_B),
2879};
2880
2881static struct pinmux_cfg_reg pinmux_config_regs[] = {
2882 { PINMUX_CFG_REG("GPSR0", 0xE6060004, 32, 1) {
2883 GP_0_31_FN, FN_IP3_17_15,
2884 GP_0_30_FN, FN_IP3_14_12,
2885 GP_0_29_FN, FN_IP3_11_8,
2886 GP_0_28_FN, FN_IP3_7_4,
2887 GP_0_27_FN, FN_IP3_3_0,
2888 GP_0_26_FN, FN_IP2_28_26,
2889 GP_0_25_FN, FN_IP2_25_22,
2890 GP_0_24_FN, FN_IP2_21_18,
2891 GP_0_23_FN, FN_IP2_17_15,
2892 GP_0_22_FN, FN_IP2_14_12,
2893 GP_0_21_FN, FN_IP2_11_9,
2894 GP_0_20_FN, FN_IP2_8_6,
2895 GP_0_19_FN, FN_IP2_5_3,
2896 GP_0_18_FN, FN_IP2_2_0,
2897 GP_0_17_FN, FN_IP1_29_28,
2898 GP_0_16_FN, FN_IP1_27_26,
2899 GP_0_15_FN, FN_IP1_25_22,
2900 GP_0_14_FN, FN_IP1_21_18,
2901 GP_0_13_FN, FN_IP1_17_15,
2902 GP_0_12_FN, FN_IP1_14_12,
2903 GP_0_11_FN, FN_IP1_11_8,
2904 GP_0_10_FN, FN_IP1_7_4,
2905 GP_0_9_FN, FN_IP1_3_0,
2906 GP_0_8_FN, FN_IP0_30_27,
2907 GP_0_7_FN, FN_IP0_26_23,
2908 GP_0_6_FN, FN_IP0_22_20,
2909 GP_0_5_FN, FN_IP0_19_16,
2910 GP_0_4_FN, FN_IP0_15_12,
2911 GP_0_3_FN, FN_IP0_11_9,
2912 GP_0_2_FN, FN_IP0_8_6,
2913 GP_0_1_FN, FN_IP0_5_3,
2914 GP_0_0_FN, FN_IP0_2_0 }
2915 },
2916 { PINMUX_CFG_REG("GPSR1", 0xE6060008, 32, 1) {
2917 0, 0,
2918 0, 0,
2919 GP_1_29_FN, FN_IP6_13_11,
2920 GP_1_28_FN, FN_IP6_10_9,
2921 GP_1_27_FN, FN_IP6_8_6,
2922 GP_1_26_FN, FN_IP6_5_3,
2923 GP_1_25_FN, FN_IP6_2_0,
2924 GP_1_24_FN, FN_IP5_29_27,
2925 GP_1_23_FN, FN_IP5_26_24,
2926 GP_1_22_FN, FN_IP5_23_21,
2927 GP_1_21_FN, FN_IP5_20_18,
2928 GP_1_20_FN, FN_IP5_17_15,
2929 GP_1_19_FN, FN_IP5_14_13,
2930 GP_1_18_FN, FN_IP5_12_10,
2931 GP_1_17_FN, FN_IP5_9_6,
2932 GP_1_16_FN, FN_IP5_5_3,
2933 GP_1_15_FN, FN_IP5_2_0,
2934 GP_1_14_FN, FN_IP4_29_27,
2935 GP_1_13_FN, FN_IP4_26_24,
2936 GP_1_12_FN, FN_IP4_23_21,
2937 GP_1_11_FN, FN_IP4_20_18,
2938 GP_1_10_FN, FN_IP4_17_15,
2939 GP_1_9_FN, FN_IP4_14_12,
2940 GP_1_8_FN, FN_IP4_11_9,
2941 GP_1_7_FN, FN_IP4_8_6,
2942 GP_1_6_FN, FN_IP4_5_3,
2943 GP_1_5_FN, FN_IP4_2_0,
2944 GP_1_4_FN, FN_IP3_31_29,
2945 GP_1_3_FN, FN_IP3_28_26,
2946 GP_1_2_FN, FN_IP3_25_23,
2947 GP_1_1_FN, FN_IP3_22_20,
2948 GP_1_0_FN, FN_IP3_19_18, }
2949 },
2950 { PINMUX_CFG_REG("GPSR2", 0xE606000C, 32, 1) {
2951 0, 0,
2952 0, 0,
2953 GP_2_29_FN, FN_IP7_15_13,
2954 GP_2_28_FN, FN_IP7_12_10,
2955 GP_2_27_FN, FN_IP7_9_8,
2956 GP_2_26_FN, FN_IP7_7_6,
2957 GP_2_25_FN, FN_IP7_5_3,
2958 GP_2_24_FN, FN_IP7_2_0,
2959 GP_2_23_FN, FN_IP6_31_29,
2960 GP_2_22_FN, FN_IP6_28_26,
2961 GP_2_21_FN, FN_IP6_25_23,
2962 GP_2_20_FN, FN_IP6_22_20,
2963 GP_2_19_FN, FN_IP6_19_17,
2964 GP_2_18_FN, FN_IP6_16_14,
2965 GP_2_17_FN, FN_VI1_DATA7_VI1_B7,
2966 GP_2_16_FN, FN_IP8_27,
2967 GP_2_15_FN, FN_IP8_26,
2968 GP_2_14_FN, FN_IP8_25_24,
2969 GP_2_13_FN, FN_IP8_23_22,
2970 GP_2_12_FN, FN_IP8_21_20,
2971 GP_2_11_FN, FN_IP8_19_18,
2972 GP_2_10_FN, FN_IP8_17_16,
2973 GP_2_9_FN, FN_IP8_15_14,
2974 GP_2_8_FN, FN_IP8_13_12,
2975 GP_2_7_FN, FN_IP8_11_10,
2976 GP_2_6_FN, FN_IP8_9_8,
2977 GP_2_5_FN, FN_IP8_7_6,
2978 GP_2_4_FN, FN_IP8_5_4,
2979 GP_2_3_FN, FN_IP8_3_2,
2980 GP_2_2_FN, FN_IP8_1_0,
2981 GP_2_1_FN, FN_IP7_30_29,
2982 GP_2_0_FN, FN_IP7_28_27 }
2983 },
2984 { PINMUX_CFG_REG("GPSR3", 0xE6060010, 32, 1) {
2985 GP_3_31_FN, FN_IP11_21_18,
2986 GP_3_30_FN, FN_IP11_17_15,
2987 GP_3_29_FN, FN_IP11_14_13,
2988 GP_3_28_FN, FN_IP11_12_11,
2989 GP_3_27_FN, FN_IP11_10_9,
2990 GP_3_26_FN, FN_IP11_8_7,
2991 GP_3_25_FN, FN_IP11_6_5,
2992 GP_3_24_FN, FN_IP11_4,
2993 GP_3_23_FN, FN_IP11_3_0,
2994 GP_3_22_FN, FN_IP10_29_26,
2995 GP_3_21_FN, FN_IP10_25_23,
2996 GP_3_20_FN, FN_IP10_22_19,
2997 GP_3_19_FN, FN_IP10_18_15,
2998 GP_3_18_FN, FN_IP10_14_11,
2999 GP_3_17_FN, FN_IP10_10_7,
3000 GP_3_16_FN, FN_IP10_6_4,
3001 GP_3_15_FN, FN_IP10_3_0,
3002 GP_3_14_FN, FN_IP9_31_28,
3003 GP_3_13_FN, FN_IP9_27_26,
3004 GP_3_12_FN, FN_IP9_25_24,
3005 GP_3_11_FN, FN_IP9_23_22,
3006 GP_3_10_FN, FN_IP9_21_20,
3007 GP_3_9_FN, FN_IP9_19_18,
3008 GP_3_8_FN, FN_IP9_17_16,
3009 GP_3_7_FN, FN_IP9_15_12,
3010 GP_3_6_FN, FN_IP9_11_8,
3011 GP_3_5_FN, FN_IP9_7_6,
3012 GP_3_4_FN, FN_IP9_5_4,
3013 GP_3_3_FN, FN_IP9_3_2,
3014 GP_3_2_FN, FN_IP9_1_0,
3015 GP_3_1_FN, FN_IP8_30_29,
3016 GP_3_0_FN, FN_IP8_28 }
3017 },
3018 { PINMUX_CFG_REG("GPSR4", 0xE6060014, 32, 1) {
3019 GP_4_31_FN, FN_IP14_18_16,
3020 GP_4_30_FN, FN_IP14_15_12,
3021 GP_4_29_FN, FN_IP14_11_9,
3022 GP_4_28_FN, FN_IP14_8_6,
3023 GP_4_27_FN, FN_IP14_5_3,
3024 GP_4_26_FN, FN_IP14_2_0,
3025 GP_4_25_FN, FN_IP13_30_29,
3026 GP_4_24_FN, FN_IP13_28_26,
3027 GP_4_23_FN, FN_IP13_25_23,
3028 GP_4_22_FN, FN_IP13_22_19,
3029 GP_4_21_FN, FN_IP13_18_16,
3030 GP_4_20_FN, FN_IP13_15_13,
3031 GP_4_19_FN, FN_IP13_12_10,
3032 GP_4_18_FN, FN_IP13_9_7,
3033 GP_4_17_FN, FN_IP13_6_3,
3034 GP_4_16_FN, FN_IP13_2_0,
3035 GP_4_15_FN, FN_IP12_30_28,
3036 GP_4_14_FN, FN_IP12_27_25,
3037 GP_4_13_FN, FN_IP12_24_23,
3038 GP_4_12_FN, FN_IP12_22_20,
3039 GP_4_11_FN, FN_IP12_19_17,
3040 GP_4_10_FN, FN_IP12_16_14,
3041 GP_4_9_FN, FN_IP12_13_11,
3042 GP_4_8_FN, FN_IP12_10_8,
3043 GP_4_7_FN, FN_IP12_7_6,
3044 GP_4_6_FN, FN_IP12_5_4,
3045 GP_4_5_FN, FN_IP12_3_2,
3046 GP_4_4_FN, FN_IP12_1_0,
3047 GP_4_3_FN, FN_IP11_31_30,
3048 GP_4_2_FN, FN_IP11_29_27,
3049 GP_4_1_FN, FN_IP11_26_24,
3050 GP_4_0_FN, FN_IP11_23_22 }
3051 },
3052 { PINMUX_CFG_REG("GPSR5", 0xE6060018, 32, 1) {
3053 GP_5_31_FN, FN_IP7_24_22,
3054 GP_5_30_FN, FN_IP7_21_19,
3055 GP_5_29_FN, FN_IP7_18_16,
3056 GP_5_28_FN, FN_DU_DOTCLKIN2,
3057 GP_5_27_FN, FN_IP7_26_25,
3058 GP_5_26_FN, FN_DU_DOTCLKIN0,
3059 GP_5_25_FN, FN_AVS2,
3060 GP_5_24_FN, FN_AVS1,
3061 GP_5_23_FN, FN_USB2_OVC,
3062 GP_5_22_FN, FN_USB2_PWEN,
3063 GP_5_21_FN, FN_IP16_7,
3064 GP_5_20_FN, FN_IP16_6,
3065 GP_5_19_FN, FN_USB0_OVC_VBUS,
3066 GP_5_18_FN, FN_USB0_PWEN,
3067 GP_5_17_FN, FN_IP16_5_3,
3068 GP_5_16_FN, FN_IP16_2_0,
3069 GP_5_15_FN, FN_IP15_29_28,
3070 GP_5_14_FN, FN_IP15_27_26,
3071 GP_5_13_FN, FN_IP15_25_23,
3072 GP_5_12_FN, FN_IP15_22_20,
3073 GP_5_11_FN, FN_IP15_19_18,
3074 GP_5_10_FN, FN_IP15_17_16,
3075 GP_5_9_FN, FN_IP15_15_14,
3076 GP_5_8_FN, FN_IP15_13_12,
3077 GP_5_7_FN, FN_IP15_11_9,
3078 GP_5_6_FN, FN_IP15_8_6,
3079 GP_5_5_FN, FN_IP15_5_3,
3080 GP_5_4_FN, FN_IP15_2_0,
3081 GP_5_3_FN, FN_IP14_30_28,
3082 GP_5_2_FN, FN_IP14_27_25,
3083 GP_5_1_FN, FN_IP14_24_22,
3084 GP_5_0_FN, FN_IP14_21_19 }
3085 },
3086 { PINMUX_CFG_REG_VAR("IPSR0", 0xE6060020, 32,
3087 1, 4, 4, 3, 4, 4, 3, 3, 3, 3) {
3088 /* IP0_31 [1] */
3089 0, 0,
3090 /* IP0_30_27 [4] */
3091 FN_D8, FN_SCIFA1_SCK_C, FN_AVB_TXD0, FN_MII_TXD0,
3092 FN_VI0_G0, FN_VI0_G0_B, FN_VI2_DATA0_VI2_B0,
3093 0, 0, 0, 0, 0, 0, 0, 0, 0,
3094 /* IP0_26_23 [4] */
3095 FN_D7, FN_AD_DI_B, FN_SDA2_C,
3096 FN_VI3_DATA7, FN_VI0_R3, FN_VI0_R3_B, FN_SDA2_CIS_C,
3097 0, 0, 0, 0, 0, 0, 0, 0, 0,
3098 /* IP0_22_20 [3] */
3099 FN_D6, FN_SCL2_C, FN_VI3_DATA6, FN_VI0_R2, FN_VI0_R2_B,
3100 FN_SCL2_CIS_C, 0, 0,
3101 /* IP0_19_16 [4] */
3102 FN_D5, FN_SCIFB1_TXD_F, FN_SCIFB0_TXD_C, FN_VI3_DATA5,
3103 FN_VI0_R1, FN_VI0_R1_B, FN_TX0_B,
3104 0, 0, 0, 0, 0, 0, 0, 0, 0,
3105 /* IP0_15_12 [4] */
3106 FN_D4, FN_SCIFB1_RXD_F, FN_SCIFB0_RXD_C, FN_VI3_DATA4,
3107 FN_VI0_R0, FN_VI0_R0_B, FN_RX0_B,
3108 0, 0, 0, 0, 0, 0, 0, 0, 0,
3109 /* IP0_11_9 [3] */
3110 FN_D3, FN_MSIOF3_TXD_B, FN_VI3_DATA3, FN_VI0_G7, FN_VI0_G7_B,
3111 0, 0, 0,
3112 /* IP0_8_6 [3] */
3113 FN_D2, FN_MSIOF3_RXD_B, FN_VI3_DATA2, FN_VI0_G6, FN_VI0_G6_B,
3114 0, 0, 0,
3115 /* IP0_5_3 [3] */
3116 FN_D1, FN_MSIOF3_SYNC_B, FN_VI3_DATA1, FN_VI0_G5, FN_VI0_G5_B,
3117 0, 0, 0,
3118 /* IP0_2_0 [3] */
3119 FN_D0, FN_MSIOF3_SCK_B, FN_VI3_DATA0, FN_VI0_G4, FN_VI0_G4_B,
3120 0, 0, 0, }
3121 },
3122 { PINMUX_CFG_REG_VAR("IPSR1", 0xE6060024, 32,
3123 2, 2, 2, 4, 4, 3, 3, 4, 4, 4) {
3124 /* IP1_31_30 [2] */
3125 0, 0, 0, 0,
3126 /* IP1_29_28 [2] */
3127 FN_A1, FN_PWM4, 0, 0,
3128 /* IP1_27_26 [2] */
3129 FN_A0, FN_PWM3, 0, 0,
3130 /* IP1_25_22 [4] */
3131 FN_D15, FN_SCIFB1_TXD_C, FN_AVB_TXD7, FN_TX1_B,
3132 FN_VI0_FIELD, FN_VI0_FIELD_B, FN_VI2_DATA7_VI2_B7,
3133 0, 0, 0, 0, 0, 0, 0, 0, 0,
3134 /* IP1_21_18 [4] */
3135 FN_D14, FN_SCIFB1_RXD_C, FN_AVB_TXD6, FN_RX1_B,
3136 FN_VI0_CLKENB, FN_VI0_CLKENB_B, FN_VI2_DATA6_VI2_B6,
3137 0, 0, 0, 0, 0, 0, 0, 0, 0,
3138 /* IP1_17_15 [3] */
3139 FN_D13, FN_AVB_TXD5, FN_VI0_VSYNC_N,
3140 FN_VI0_VSYNC_N_B, FN_VI2_DATA5_VI2_B5,
3141 0, 0, 0,
3142 /* IP1_14_12 [3] */
3143 FN_D12, FN_SCIFA1_RTS_N_C, FN_AVB_TXD4,
3144 FN_VI0_HSYNC_N, FN_VI0_HSYNC_N_B, FN_VI2_DATA4_VI2_B4,
3145 0, 0,
3146 /* IP1_11_8 [4] */
3147 FN_D11, FN_SCIFA1_CTS_N_C, FN_AVB_TXD3, FN_MII_TXD3,
3148 FN_VI0_G3, FN_VI0_G3_B, FN_VI2_DATA3_VI2_B3,
3149 0, 0, 0, 0, 0, 0, 0, 0, 0,
3150 /* IP1_7_4 [4] */
3151 FN_D10, FN_SCIFA1_TXD_C, FN_AVB_TXD2, FN_MII_TXD2,
3152 FN_VI0_G2, FN_VI0_G2_B, FN_VI2_DATA2_VI2_B2,
3153 0, 0, 0, 0, 0, 0, 0, 0, 0,
3154 /* IP1_3_0 [4] */
3155 FN_D9, FN_SCIFA1_RXD_C, FN_AVB_TXD1, FN_MII_TXD1,
3156 FN_VI0_G1, FN_VI0_G1_B, FN_VI2_DATA1_VI2_B1,
3157 0, 0, 0, 0, 0, 0, 0, 0, 0, }
3158 },
3159 { PINMUX_CFG_REG_VAR("IPSR2", 0xE6060028, 32,
3160 3, 3, 4, 4, 3, 3, 3, 3, 3, 3) {
3161 /* IP2_31_29 [3] */
3162 0, 0, 0, 0, 0, 0, 0, 0,
3163 /* IP2_28_26 [3] */
3164 FN_A10, FN_SSI_SDATA5_B, FN_MSIOF2_SYNC, FN_VI0_R6,
3165 FN_VI0_R6_B, FN_VI2_DATA2_VI2_B2_B, 0, 0,
3166 /* IP2_25_22 [4] */
3167 FN_A9, FN_SCIFA1_CTS_N_B, FN_SSI_WS5_B, FN_VI0_R5,
3168 FN_VI0_R5_B, FN_SCIFB2_TXD_C, 0, FN_VI2_DATA1_VI2_B1_B,
3169 0, 0, 0, 0, 0, 0, 0, 0,
3170 /* IP2_21_18 [4] */
3171 FN_A8, FN_SCIFA1_RXD_B, FN_SSI_SCK5_B, FN_VI0_R4,
3172 FN_VI0_R4_B, FN_SCIFB2_RXD_C, 0, FN_VI2_DATA0_VI2_B0_B,
3173 0, 0, 0, 0, 0, 0, 0, 0,
3174 /* IP2_17_15 [3] */
3175 FN_A7, FN_SCIFA1_SCK_B, FN_AUDIO_CLKOUT_B, FN_TPU0TO3,
3176 0, 0, 0, 0,
3177 /* IP2_14_12 [3] */
3178 FN_A6, FN_SCIFA1_RTS_N_B, FN_TPU0TO2, 0, 0, 0, 0, 0,
3179 /* IP2_11_9 [3] */
3180 FN_A5, FN_SCIFA1_TXD_B, FN_TPU0TO1, 0, 0, 0, 0, 0,
3181 /* IP2_8_6 [3] */
3182 FN_A4, FN_MSIOF1_TXD_B, FN_TPU0TO0, 0, 0, 0, 0, 0,
3183 /* IP2_5_3 [3] */
3184 FN_A3, FN_PWM6, FN_MSIOF1_SS2_B, 0, 0, 0, 0, 0,
3185 /* IP2_2_0 [3] */
3186 FN_A2, FN_PWM5, FN_MSIOF1_SS1_B, 0, 0, 0, 0, 0, }
3187 },
3188 { PINMUX_CFG_REG_VAR("IPSR3", 0xE606002C, 32,
3189 3, 3, 3, 3, 2, 3, 3, 4, 4, 4) {
3190 /* IP3_31_29 [3] */
3191 FN_A20, FN_SPCLK, FN_VI1_R3, FN_VI1_R3_B, FN_VI2_G4,
3192 0, 0, 0,
3193 /* IP3_28_26 [3] */
3194 FN_A19, FN_AD_NCS_N_B, FN_ATACS01_N, FN_EX_WAIT0_B,
3195 0, 0, 0, 0,
3196 /* IP3_25_23 [3] */
3197 FN_A18, FN_AD_CLK_B, FN_ATAG1_N, 0, 0, 0, 0, 0,
3198 /* IP3_22_20 [3] */
3199 FN_A17, FN_AD_DO_B, FN_ATADIR1_N, 0, 0, 0, 0, 0,
3200 /* IP3_19_18 [2] */
3201 FN_A16, FN_ATAWR1_N, 0, 0,
3202 /* IP3_17_15 [3] */
3203 FN_A15, FN_SCIFB2_SCK_B, FN_ATARD1_N, FN_MSIOF2_SS2,
3204 0, 0, 0, 0,
3205 /* IP3_14_12 [3] */
3206 FN_A14, FN_SCIFB2_TXD_B, FN_ATACS11_N, FN_MSIOF2_SS1,
3207 0, 0, 0, 0,
3208 /* IP3_11_8 [4] */
3209 FN_A13, FN_SCIFB2_RTS_N_B, FN_EX_WAIT2,
3210 FN_MSIOF2_RXD, FN_VI1_R2, FN_VI1_R2_B, FN_VI2_G2,
3211 FN_VI2_DATA5_VI2_B5_B, 0, 0, 0, 0, 0, 0, 0, 0,
3212 /* IP3_7_4 [4] */
3213 FN_A12, FN_SCIFB2_RXD_B, FN_MSIOF2_TXD, FN_VI1_R1,
3214 FN_VI1_R1_B, FN_VI2_G1, FN_VI2_DATA4_VI2_B4_B,
3215 0, 0, 0, 0, 0, 0, 0, 0, 0,
3216 /* IP3_3_0 [4] */
3217 FN_A11, FN_SCIFB2_CTS_N_B, FN_MSIOF2_SCK, FN_VI1_R0,
3218 FN_VI1_R0_B, FN_VI2_G0, FN_VI2_DATA3_VI2_B3_B, 0,
3219 0, 0, 0, 0, 0, 0, 0, 0, }
3220 },
3221 { PINMUX_CFG_REG_VAR("IPSR4", 0xE6060030, 32,
3222 2, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3) {
3223 /* IP4_31_30 [2] */
3224 0, 0, 0, 0,
3225 /* IP4_29_27 [3] */
3226 FN_EX_CS2_N, FN_GPS_SIGN, FN_HRTS1_N_B,
3227 FN_VI3_CLKENB, FN_VI1_G0, FN_VI1_G0_B, FN_VI2_R2, 0,
3228 /* IP4_26_24 [3] */
3229 FN_EX_CS1_N, FN_GPS_CLK, FN_HCTS1_N_B, FN_VI1_FIELD,
3230 FN_VI1_FIELD_B, FN_VI2_R1, 0, 0,
3231 /* IP4_23_21 [3] */
3232 FN_EX_CS0_N, FN_HRX1_B, FN_VI1_G5, FN_VI1_G5_B, FN_VI2_R0,
3233 FN_HTX0_B, FN_MSIOF0_SS1_B, 0,
3234 /* IP4_20_18 [3] */
3235 FN_CS1_N_A26, FN_SPEEDIN, FN_VI0_R7, FN_VI0_R7_B,
3236 FN_VI2_CLK, FN_VI2_CLK_B, 0, 0,
3237 /* IP4_17_15 [3] */
3238 FN_CS0_N, FN_VI1_R6, FN_VI1_R6_B, FN_VI2_G3, FN_MSIOF0_SS2_B,
3239 0, 0, 0,
3240 /* IP4_14_12 [3] */
3241 FN_A25, FN_SSL, FN_VI1_G6, FN_VI1_G6_B, FN_VI2_FIELD,
3242 FN_VI2_FIELD_B, 0, 0,
3243 /* IP4_11_9 [3] */
3244 FN_A24, FN_IO3, FN_VI1_R7, FN_VI1_R7_B, FN_VI2_CLKENB,
3245 FN_VI2_CLKENB_B, 0, 0,
3246 /* IP4_8_6 [3] */
3247 FN_A23, FN_IO2, FN_VI1_G7, FN_VI1_G7_B, FN_VI2_G7, 0, 0, 0,
3248 /* IP4_5_3 [3] */
3249 FN_A22, FN_MISO_IO1, FN_VI1_R5, FN_VI1_R5_B, FN_VI2_G6, 0, 0, 0,
3250 /* IP4_2_0 [3] */
3251 FN_A21, FN_MOSI_IO0, FN_VI1_R4, FN_VI1_R4_B, FN_VI2_G5, 0, 0, 0,
3252 }
3253 },
3254 { PINMUX_CFG_REG_VAR("IPSR5", 0xE6060034, 32,
3255 2, 3, 3, 3, 3, 3, 2, 3, 4, 3, 3) {
3256 /* IP5_31_30 [2] */
3257 0, 0, 0, 0,
3258 /* IP5_29_27 [3] */
3259 FN_DREQ0_N, FN_VI1_HSYNC_N, FN_VI1_HSYNC_N_B, FN_VI2_R7,
3260 FN_SSI_SCK78_C, FN_SSI_WS78_B, 0, 0,
3261 /* IP5_26_24 [3] */
3262 FN_EX_WAIT0, FN_IRQ3, FN_INTC_IRQ3_N,
3263 FN_VI3_CLK, FN_SCIFA0_RTS_N_B, FN_HRX0_B,
3264 FN_MSIOF0_SCK_B, 0,
3265 /* IP5_23_21 [3] */
3266 FN_WE1_N, FN_IERX, FN_CAN1_RX, FN_VI1_G4,
3267 FN_VI1_G4_B, FN_VI2_R6, FN_SCIFA0_CTS_N_B,
3268 FN_IERX_C, 0,
3269 /* IP5_20_18 [3] */
3270 FN_WE0_N, FN_IECLK, FN_CAN_CLK,
3271 FN_VI2_VSYNC_N, FN_SCIFA0_TXD_B, FN_VI2_VSYNC_N_B, 0, 0,
3272 /* IP5_17_15 [3] */
3273 FN_RD_WR_N, FN_VI1_G3, FN_VI1_G3_B, FN_VI2_R5, FN_SCIFA0_RXD_B,
3274 FN_INTC_IRQ4_N, 0, 0,
3275 /* IP5_14_13 [2] */
3276 FN_RD_N, FN_CAN0_TX, FN_SCIFA0_SCK_B, 0,
3277 /* IP5_12_10 [3] */
3278 FN_BS_N, FN_IETX, FN_HTX1_B, FN_CAN1_TX, FN_DRACK0, FN_IETX_C,
3279 0, 0,
3280 /* IP5_9_6 [4] */
3281 FN_EX_CS5_N, FN_CAN0_RX, FN_MSIOF1_RXD_B, FN_VI3_VSYNC_N,
3282 FN_VI1_G2, FN_VI1_G2_B, FN_VI2_R4, FN_SDA1, FN_INTC_EN1_N,
3283 FN_SDA1_CIS, 0, 0, 0, 0, 0, 0,
3284 /* IP5_5_3 [3] */
3285 FN_EX_CS4_N, FN_MSIOF1_SCK_B, FN_VI3_HSYNC_N,
3286 FN_VI2_HSYNC_N, FN_SCL1, FN_VI2_HSYNC_N_B,
3287 FN_INTC_EN0_N, FN_SCL1_CIS,
3288 /* IP5_2_0 [3] */
3289 FN_EX_CS3_N, FN_GPS_MAG, FN_VI3_FIELD, FN_VI1_G1, FN_VI1_G1_B,
3290 FN_VI2_R3, 0, 0, }
3291 },
3292 { PINMUX_CFG_REG_VAR("IPSR6", 0xE6060038, 32,
3293 3, 3, 3, 3, 3, 3, 3, 2, 3, 3, 3) {
3294 /* IP6_31_29 [3] */
3295 FN_ETH_REF_CLK, FN_RMII_REF_CLK, FN_HCTS0_N_E,
3296 FN_STP_IVCXO27_1_B, FN_HRX0_F, 0, 0, 0,
3297 /* IP6_28_26 [3] */
3298 FN_ETH_LINK, FN_RMII_LINK, FN_HTX0_E,
3299 FN_STP_IVCXO27_0_B, FN_SCIFB1_TXD_G, FN_TX1_E, 0, 0,
3300 /* IP6_25_23 [3] */
3301 FN_ETH_RXD1, FN_RMII_RXD1, FN_HRX0_E, FN_STP_ISSYNC_0_B,
3302 FN_TS_SCK0_D, FN_GLO_I1_C, FN_SCIFB1_RXD_G, FN_RX1_E,
3303 /* IP6_22_20 [3] */
3304 FN_ETH_RXD0, FN_RMII_RXD0, FN_STP_ISEN_0_B, FN_TS_SDAT0_D,
3305 FN_GLO_I0_C, FN_SCIFB1_SCK_G, FN_SCK1_E, 0,
3306 /* IP6_19_17 [3] */
3307 FN_ETH_RX_ER, FN_RMII_RX_ER, FN_STP_ISD_0_B,
3308 FN_TS_SPSYNC0_D, FN_GLO_Q1_C, FN_SDA2_E, FN_SDA2_CIS_E, 0,
3309 /* IP6_16_14 [3] */
3310 FN_ETH_CRS_DV, FN_RMII_CRS_DV, FN_STP_ISCLK_0_B,
3311 FN_TS_SDEN0_D, FN_GLO_Q0_C, FN_SCL2_E,
3312 FN_SCL2_CIS_E, 0,
3313 /* IP6_13_11 [3] */
3314 FN_DACK2, FN_IRQ2, FN_INTC_IRQ2_N,
3315 FN_SSI_SDATA6_B, FN_HRTS0_N_B, FN_MSIOF0_RXD_B, 0, 0,
3316 /* IP6_10_9 [2] */
3317 FN_DREQ2_N, FN_HSCK1_B, FN_HCTS0_N_B, FN_MSIOF0_TXD_B,
3318 /* IP6_8_6 [3] */
3319 FN_DACK1, FN_IRQ1, FN_INTC_IRQ1_N, FN_SSI_WS6_B,
3320 FN_SSI_SDATA8_C, 0, 0, 0,
3321 /* IP6_5_3 [3] */
3322 FN_DREQ1_N, FN_VI1_CLKENB, FN_VI1_CLKENB_B,
3323 FN_SSI_SDATA7_C, FN_SSI_SCK78_B, 0, 0, 0,
3324 /* IP6_2_0 [3] */
3325 FN_DACK0, FN_IRQ0, FN_INTC_IRQ0_N, FN_SSI_SCK6_B,
3326 FN_VI1_VSYNC_N, FN_VI1_VSYNC_N_B, FN_SSI_WS78_C, 0, }
3327 },
3328 { PINMUX_CFG_REG_VAR("IPSR7", 0xE606003C, 32,
3329 1, 2, 2, 2, 3, 3, 3, 3, 3, 2, 2, 3, 3) {
3330 /* IP7_31 [1] */
3331 0, 0,
3332 /* IP7_30_29 [2] */
3333 FN_VI0_DATA0_VI0_B0, FN_ATACS10_N, FN_AVB_RXD2,
3334 FN_MII_RXD2,
3335 /* IP7_28_27 [2] */
3336 FN_VI0_CLK, FN_ATACS00_N, FN_AVB_RXD1, FN_MII_RXD1,
3337 /* IP7_26_25 [2] */
3338 FN_DU1_DOTCLKIN, FN_AUDIO_CLKC, FN_AUDIO_CLKOUT_C, 0,
3339 /* IP7_24_22 [3] */
3340 FN_PWM2, FN_PWMFSW0, FN_SCIFA2_RXD_C, FN_PCMWE_N, FN_IECLK_C,
3341 0, 0, 0,
3342 /* IP7_21_19 [3] */
3343 FN_PWM1, FN_SCIFA2_TXD_C, FN_STP_ISSYNC_1_B, FN_TS_SCK1_C,
3344 FN_GLO_RFON_C, FN_PCMOE_N, 0, 0,
3345 /* IP7_18_16 [3] */
3346 FN_PWM0, FN_SCIFA2_SCK_C, FN_STP_ISEN_1_B, FN_TS_SDAT1_C,
3347 FN_GLO_SS_C, 0, 0, 0,
3348 /* IP7_15_13 [3] */
3349 FN_ETH_MDC, FN_RMII_MDC, FN_STP_ISD_1_B,
3350 FN_TS_SPSYNC1_C, FN_GLO_SDATA_C, 0, 0, 0,
3351 /* IP7_12_10 [3] */
3352 FN_ETH_TXD0, FN_RMII_TXD0, FN_STP_ISCLK_1_B, FN_TS_SDEN1_C,
3353 FN_GLO_SCLK_C, 0, 0, 0,
3354 /* IP7_9_8 [2] */
3355 FN_ETH_MAGIC, FN_RMII_MAGIC, FN_SIM0_RST_C, 0,
3356 /* IP7_7_6 [2] */
3357 FN_ETH_TX_EN, FN_RMII_TX_EN, FN_SIM0_CLK_C, FN_HRTS0_N_F,
3358 /* IP7_5_3 [3] */
3359 FN_ETH_TXD1, FN_RMII_TXD1, FN_HTX0_F, FN_BPFCLK_G, FN_RDS_CLK_F,
3360 0, 0, 0,
3361 /* IP7_2_0 [3] */
3362 FN_ETH_MDIO, FN_RMII_MDIO, FN_HRTS0_N_E,
3363 FN_SIM0_D_C, FN_HCTS0_N_F, 0, 0, 0, }
3364 },
3365 { PINMUX_CFG_REG_VAR("IPSR8", 0xE6060040, 32,
3366 1, 2, 1, 1, 1, 2, 2, 2, 2, 2, 2,
3367 2, 2, 2, 2, 2, 2, 2) {
3368 /* IP8_31 [1] */
3369 0, 0,
3370 /* IP8_30_29 [2] */
3371 FN_SD0_CMD, FN_SCIFB1_SCK_B, FN_VI1_DATA1_VI1_B1_B, 0,
3372 /* IP8_28 [1] */
3373 FN_SD0_CLK, FN_VI1_DATA0_VI1_B0_B,
3374 /* IP8_27 [1] */
3375 FN_VI1_DATA6_VI1_B6, FN_AVB_GTXREFCLK,
3376 /* IP8_26 [1] */
3377 FN_VI1_DATA5_VI1_B5, FN_AVB_PHY_INT,
3378 /* IP8_25_24 [2] */
3379 FN_VI1_DATA4_VI1_B4, FN_SCIFA1_RTS_N_D,
3380 FN_AVB_MAGIC, FN_MII_MAGIC,
3381 /* IP8_23_22 [2] */
3382 FN_VI1_DATA3_VI1_B3, FN_SCIFA1_CTS_N_D, FN_AVB_GTX_CLK, 0,
3383 /* IP8_21_20 [2] */
3384 FN_VI1_DATA2_VI1_B2, FN_SCIFA1_TXD_D, FN_AVB_MDIO,
3385 FN_MII_MDIO,
3386 /* IP8_19_18 [2] */
3387 FN_VI1_DATA1_VI1_B1, FN_SCIFA1_RXD_D, FN_AVB_MDC, FN_MII_MDC,
3388 /* IP8_17_16 [2] */
3389 FN_VI1_DATA0_VI1_B0, FN_SCIFA1_SCK_D, FN_AVB_CRS, FN_MII_CRS,
3390 /* IP8_15_14 [2] */
3391 FN_VI1_CLK, FN_AVB_RX_DV, FN_MII_RX_DV, 0,
3392 /* IP8_13_12 [2] */
3393 FN_VI0_DATA7_VI0_B7, FN_AVB_RX_CLK, FN_MII_RX_CLK, 0,
3394 /* IP8_11_10 [2] */
3395 FN_VI0_DATA6_VI0_B6, FN_AVB_RX_ER, FN_MII_RX_ER, 0,
3396 /* IP8_9_8 [2] */
3397 FN_VI0_DATA5_VI0_B5, FN_EX_WAIT1, FN_AVB_RXD7, 0,
3398 /* IP8_7_6 [2] */
3399 FN_VI0_DATA4_VI0_B4, FN_ATAG0_N, FN_AVB_RXD6, 0,
3400 /* IP8_5_4 [2] */
3401 FN_VI0_DATA3_VI0_B3, FN_ATADIR0_N, FN_AVB_RXD5, 0,
3402 /* IP8_3_2 [2] */
3403 FN_VI0_DATA2_VI0_B2, FN_ATAWR0_N, FN_AVB_RXD4, 0,
3404 /* IP8_1_0 [2] */
3405 FN_VI0_DATA1_VI0_B1, FN_ATARD0_N, FN_AVB_RXD3, FN_MII_RXD3, }
3406 },
3407 { PINMUX_CFG_REG_VAR("IPSR9", 0xE6060044, 32,
3408 4, 2, 2, 2, 2, 2, 2, 4, 4, 2, 2, 2, 2) {
3409 /* IP9_31_28 [4] */
3410 FN_SD1_CD, FN_MMC1_D6, FN_TS_SDEN1, FN_USB1_EXTP,
3411 FN_GLO_SS, FN_VI0_CLK_B, FN_SCL2_D, FN_SCL2_CIS_D,
3412 FN_SIM0_CLK_B, FN_VI3_CLK_B, 0, 0, 0, 0, 0, 0,
3413 /* IP9_27_26 [2] */
3414 FN_SD1_DAT3, FN_AVB_RXD0, FN_MII_RXD0, FN_SCIFB0_RTS_N_B,
3415 /* IP9_25_24 [2] */
3416 FN_SD1_DAT2, FN_AVB_COL, FN_MII_COL, FN_SCIFB0_CTS_N_B,
3417 /* IP9_23_22 [2] */
3418 FN_SD1_DAT1, FN_AVB_LINK, FN_MII_LINK, FN_SCIFB0_TXD_B,
3419 /* IP9_21_20 [2] */
3420 FN_SD1_DAT0, FN_AVB_TX_CLK, FN_MII_TX_CLK, FN_SCIFB0_RXD_B,
3421 /* IP9_19_18 [2] */
3422 FN_SD1_CMD, FN_AVB_TX_ER, FN_MII_TX_ER, FN_SCIFB0_SCK_B,
3423 /* IP9_17_16 [2] */
3424 FN_SD1_CLK, FN_AVB_TX_EN, FN_MII_TX_EN, 0,
3425 /* IP9_15_12 [4] */
3426 FN_SD0_WP, FN_MMC0_D7, FN_TS_SPSYNC0_B, FN_USB0_IDIN,
3427 FN_GLO_SDATA, FN_VI1_DATA7_VI1_B7_B, FN_SDA1_B,
3428 FN_SDA1_CIS_B, FN_VI2_DATA7_VI2_B7_B, 0, 0, 0, 0, 0, 0, 0,
3429 /* IP9_11_8 [4] */
3430 FN_SD0_CD, FN_MMC0_D6, FN_TS_SDEN0_B, FN_USB0_EXTP,
3431 FN_GLO_SCLK, FN_VI1_DATA6_VI1_B6_B, FN_SCL1_B,
3432 FN_SCL1_CIS_B, FN_VI2_DATA6_VI2_B6_B, 0, 0, 0, 0, 0, 0, 0,
3433 /* IP9_7_6 [2] */
3434 FN_SD0_DAT3, FN_SCIFB1_RTS_N_B, FN_VI1_DATA5_VI1_B5_B, 0,
3435 /* IP9_5_4 [2] */
3436 FN_SD0_DAT2, FN_SCIFB1_CTS_N_B, FN_VI1_DATA4_VI1_B4_B, 0,
3437 /* IP9_3_2 [2] */
3438 FN_SD0_DAT1, FN_SCIFB1_TXD_B, FN_VI1_DATA3_VI1_B3_B, 0,
3439 /* IP9_1_0 [2] */
3440 FN_SD0_DAT0, FN_SCIFB1_RXD_B, FN_VI1_DATA2_VI1_B2_B, 0, }
3441 },
3442 { PINMUX_CFG_REG_VAR("IPSR10", 0xE6060048, 32,
3443 2, 4, 3, 4, 4, 4, 4, 3, 4) {
3444 /* IP10_31_30 [2] */
3445 0, 0, 0, 0,
3446 /* IP10_29_26 [4] */
3447 FN_SD2_CD, FN_MMC0_D4, FN_TS_SDAT0_B, FN_USB2_EXTP, FN_GLO_I0,
3448 FN_VI0_DATA6_VI0_B6_B, FN_HCTS0_N_D, FN_TS_SDAT1_B,
3449 FN_GLO_I0_B, FN_VI3_DATA6_B, 0, 0, 0, 0, 0, 0,
3450 /* IP10_25_23 [3] */
3451 FN_SD2_DAT3, FN_MMC0_D3, FN_SIM0_RST, FN_VI0_DATA5_VI0_B5_B,
3452 FN_HTX0_D, FN_TS_SPSYNC1_B, FN_GLO_Q1_B, FN_VI3_DATA5_B,
3453 /* IP10_22_19 [4] */
3454 FN_SD2_DAT2, FN_MMC0_D2, FN_BPFCLK_B, FN_RDS_CLK,
3455 FN_VI0_DATA4_VI0_B4_B, FN_HRX0_D, FN_TS_SDEN1_B,
3456 FN_GLO_Q0_B, FN_VI3_DATA4_B, 0, 0, 0, 0, 0, 0, 0,
3457 /* IP10_18_15 [4] */
3458 FN_SD2_DAT1, FN_MMC0_D1, FN_FMIN_B, FN_RDS_DATA,
3459 FN_VI0_DATA3_VI0_B3_B, FN_SCIFB1_TXD_E, FN_TX1_D,
3460 FN_TS_SCK0_C, FN_GLO_RFON_B, FN_VI3_DATA3_B,
3461 0, 0, 0, 0, 0, 0,
3462 /* IP10_14_11 [4] */
3463 FN_SD2_DAT0, FN_MMC0_D0, FN_FMCLK_B,
3464 FN_VI0_DATA2_VI0_B2_B, FN_SCIFB1_RXD_E, FN_RX1_D,
3465 FN_TS_SDAT0_C, FN_GLO_SS_B, FN_VI3_DATA2_B,
3466 0, 0, 0, 0, 0, 0, 0,
3467 /* IP10_10_7 [4] */
3468 FN_SD2_CMD, FN_MMC0_CMD, FN_SIM0_D,
3469 FN_VI0_DATA1_VI0_B1_B, FN_SCIFB1_SCK_E, FN_SCK1_D,
3470 FN_TS_SPSYNC0_C, FN_GLO_SDATA_B, FN_VI3_DATA1_B,
3471 0, 0, 0, 0, 0, 0, 0,
3472 /* IP10_6_4 [3] */
3473 FN_SD2_CLK, FN_MMC0_CLK, FN_SIM0_CLK,
3474 FN_VI0_DATA0_VI0_B0_B, FN_TS_SDEN0_C, FN_GLO_SCLK_B,
3475 FN_VI3_DATA0_B, 0,
3476 /* IP10_3_0 [4] */
3477 FN_SD1_WP, FN_MMC1_D7, FN_TS_SPSYNC1, FN_USB1_IDIN,
3478 FN_GLO_RFON, FN_VI1_CLK_B, FN_SDA2_D, FN_SDA2_CIS_D,
3479 FN_SIM0_D_B, 0, 0, 0, 0, 0, 0, 0, }
3480 },
3481 { PINMUX_CFG_REG_VAR("IPSR11", 0xE606004C, 32,
3482 2, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3) {
3483 /* IP11_31_30 [2] */
3484 FN_SSI_SCK0129, FN_CAN_CLK_B, FN_MOUT0, 0,
3485 /* IP11_29_27 [3] */
3486 FN_MLB_DAT, FN_SPV_EVEN, FN_SCIFB1_TXD_D, FN_TX1_C, FN_BPFCLK_C,
3487 FN_RDS_CLK_B, 0, 0,
3488 /* IP11_26_24 [3] */
3489 FN_MLB_SIG, FN_SCIFB1_RXD_D, FN_RX1_C, FN_SDA2_B, FN_SDA2_CIS_B,
3490 0, 0, 0,
3491 /* IP11_23_22 [2] */
3492 FN_MLB_CLK, FN_SCL2_B, FN_SCL2_CIS_B, 0,
3493 /* IP11_21_18 [4] */
3494 FN_SD3_WP, FN_MMC1_D5, FN_TS_SCK1, FN_GLO_Q1, FN_FMIN_C,
3495 FN_RDS_DATA_B, FN_FMIN_E, FN_RDS_DATA_D, FN_FMIN_F,
3496 FN_RDS_DATA_E, 0, 0, 0, 0, 0, 0,
3497 /* IP11_17_15 [3] */
3498 FN_SD3_CD, FN_MMC1_D4, FN_TS_SDAT1,
3499 FN_VSP, FN_GLO_Q0, FN_SIM0_RST_B, 0, 0,
3500 /* IP11_14_13 [2] */
3501 FN_SD3_DAT3, FN_MMC1_D3, FN_SCKZ, 0,
3502 /* IP11_12_11 [2] */
3503 FN_SD3_DAT2, FN_MMC1_D2, FN_SDATA, 0,
3504 /* IP11_10_9 [2] */
3505 FN_SD3_DAT1, FN_MMC1_D1, FN_MDATA, 0,
3506 /* IP11_8_7 [2] */
3507 FN_SD3_DAT0, FN_MMC1_D0, FN_STM_N, 0,
3508 /* IP11_6_5 [2] */
3509 FN_SD3_CMD, FN_MMC1_CMD, FN_MTS_N, 0,
3510 /* IP11_4 [1] */
3511 FN_SD3_CLK, FN_MMC1_CLK,
3512 /* IP11_3_0 [4] */
3513 FN_SD2_WP, FN_MMC0_D5, FN_TS_SCK0_B, FN_USB2_IDIN,
3514 FN_GLO_I1, FN_VI0_DATA7_VI0_B7_B, FN_HRTS0_N_D,
3515 FN_TS_SCK1_B, FN_GLO_I1_B, FN_VI3_DATA7_B, 0, 0, 0, 0, 0, 0, }
3516 },
3517 { PINMUX_CFG_REG_VAR("IPSR12", 0xE6060050, 32,
3518 1, 3, 3, 2, 3, 3, 3, 3, 3, 2, 2, 2, 2) {
3519 /* IP12_31 [1] */
3520 0, 0,
3521 /* IP12_30_28 [3] */
3522 FN_SSI_WS5, FN_SCIFB1_RXD, FN_IECLK_B,
3523 FN_DU2_EXVSYNC_DU2_VSYNC, FN_QSTB_QHE,
3524 FN_CAN_DEBUGOUT4, 0, 0,
3525 /* IP12_27_25 [3] */
3526 FN_SSI_SCK5, FN_SCIFB1_SCK,
3527 FN_IERX_B, FN_DU2_EXHSYNC_DU2_HSYNC, FN_QSTH_QHS,
3528 FN_CAN_DEBUGOUT3, 0, 0,
3529 /* IP12_24_23 [2] */
3530 FN_SSI_SDATA4, FN_STP_ISSYNC_0, FN_MSIOF1_RXD,
3531 FN_CAN_DEBUGOUT2,
3532 /* IP12_22_20 [3] */
3533 FN_SSI_WS4, FN_STP_ISEN_0, FN_SCIFB0_RTS_N,
3534 FN_MSIOF1_TXD, FN_SSI_WS5_C, FN_CAN_DEBUGOUT1, 0, 0,
3535 /* IP12_19_17 [3] */
3536 FN_SSI_SCK4, FN_STP_ISD_0, FN_SCIFB0_CTS_N,
3537 FN_MSIOF1_SS2, FN_SSI_SCK5_C, FN_CAN_DEBUGOUT0, 0, 0,
3538 /* IP12_16_14 [3] */
3539 FN_SSI_SDATA3, FN_STP_ISCLK_0,
3540 FN_SCIFB0_TXD, FN_MSIOF1_SS1, FN_CAN_TXCLK, 0, 0, 0,
3541 /* IP12_13_11 [3] */
3542 FN_SSI_WS34, FN_STP_IVCXO27_0, FN_SCIFB0_RXD, FN_MSIOF1_SYNC,
3543 FN_CAN_STEP0, 0, 0, 0,
3544 /* IP12_10_8 [3] */
3545 FN_SSI_SCK34, FN_STP_OPWM_0, FN_SCIFB0_SCK,
3546 FN_MSIOF1_SCK, FN_CAN_DEBUG_HW_TRIGGER, 0, 0, 0,
3547 /* IP12_7_6 [2] */
3548 FN_SSI_SDATA2, FN_CAN1_RX_B, FN_SSI_SCK1, FN_MOUT6,
3549 /* IP12_5_4 [2] */
3550 FN_SSI_SDATA1, FN_CAN1_TX_B, FN_MOUT5, 0,
3551 /* IP12_3_2 [2] */
3552 FN_SSI_SDATA0, FN_CAN0_RX_B, FN_MOUT2, 0,
3553 /* IP12_1_0 [2] */
3554 FN_SSI_WS0129, FN_CAN0_TX_B, FN_MOUT1, 0, }
3555 },
3556 { PINMUX_CFG_REG_VAR("IPSR13", 0xE6060054, 32,
3557 1, 2, 3, 3, 4, 3, 3, 3, 3, 4, 3) {
3558 /* IP13_31 [1] */
3559 0, 0,
3560 /* IP13_30_29 [2] */
3561 FN_AUDIO_CLKA, FN_SCIFB2_RTS_N, FN_CAN_DEBUGOUT14, 0,
3562 /* IP13_28_26 [3] */
3563 FN_SSI_SDATA9, FN_STP_ISSYNC_1, FN_SCIFB2_CTS_N, FN_SSI_WS1,
3564 FN_SSI_SDATA5_C, FN_CAN_DEBUGOUT13, 0, 0,
3565 /* IP13_25_23 [3] */
3566 FN_SSI_SDATA8, FN_STP_ISEN_1, FN_SCIFB2_TXD, FN_CAN0_TX_C,
3567 FN_CAN_DEBUGOUT12, FN_SSI_SDATA8_B, 0, 0,
3568 /* IP13_22_19 [4] */
3569 FN_SSI_SDATA7, FN_STP_ISD_1, FN_SCIFB2_RXD, FN_SCIFA2_RTS_N,
3570 FN_TCLK2, FN_QSTVA_QVS, FN_CAN_DEBUGOUT11, FN_BPFCLK_E,
3571 FN_RDS_CLK_D, FN_SSI_SDATA7_B, FN_FMIN_G, FN_RDS_DATA_F,
3572 0, 0, 0, 0,
3573 /* IP13_18_16 [3] */
3574 FN_SSI_WS78, FN_STP_ISCLK_1, FN_SCIFB2_SCK, FN_SCIFA2_CTS_N,
3575 FN_DU2_DR7, FN_LCDOUT7, FN_CAN_DEBUGOUT10, 0,
3576 /* IP13_15_13 [3] */
3577 FN_SSI_SCK78, FN_STP_IVCXO27_1, FN_SCK1, FN_SCIFA1_SCK,
3578 FN_DU2_DR6, FN_LCDOUT6, FN_CAN_DEBUGOUT9, 0,
3579 /* IP13_12_10 [3] */
3580 FN_SSI_SDATA6, FN_FMIN_D, FN_RDS_DATA_C, FN_DU2_DR5, FN_LCDOUT5,
3581 FN_CAN_DEBUGOUT8, 0, 0,
3582 /* IP13_9_7 [3] */
3583 FN_SSI_WS6, FN_SCIFB1_RTS_N, FN_CAN0_TX_D, FN_DU2_DR4,
3584 FN_LCDOUT4, FN_CAN_DEBUGOUT7, 0, 0,
3585 /* IP13_6_3 [4] */
3586 FN_SSI_SCK6, FN_SCIFB1_CTS_N, FN_BPFCLK_D, FN_RDS_CLK_C,
3587 FN_DU2_DR3, FN_LCDOUT3, FN_CAN_DEBUGOUT6,
3588 FN_BPFCLK_F, FN_RDS_CLK_E, 0, 0, 0, 0, 0, 0, 0,
3589 /* IP13_2_0 [3] */
3590 FN_SSI_SDATA5, FN_SCIFB1_TXD, FN_IETX_B, FN_DU2_DR2,
3591 FN_LCDOUT2, FN_CAN_DEBUGOUT5, 0, 0, }
3592 },
3593 { PINMUX_CFG_REG_VAR("IPSR14", 0xE6060058, 32,
3594 1, 3, 3, 3, 3, 3, 4, 3, 3, 3, 3) {
3595 /* IP14_30 [1] */
3596 0, 0,
3597 /* IP14_30_28 [3] */
3598 FN_SCIFA1_RTS_N, FN_AD_NCS_N, FN_RTS1_N_TANS,
3599 FN_MSIOF3_TXD, FN_DU1_DOTCLKOUT, FN_QSTVB_QVE,
3600 FN_HRTS0_N_C, 0,
3601 /* IP14_27_25 [3] */
3602 FN_SCIFA1_CTS_N, FN_AD_CLK, FN_CTS1_N, FN_MSIOF3_RXD,
3603 FN_DU0_DOTCLKOUT, FN_QCLK, 0, 0,
3604 /* IP14_24_22 [3] */
3605 FN_SCIFA1_TXD, FN_AD_DO, FN_TX1, FN_DU2_DG1,
3606 FN_LCDOUT9, 0, 0, 0,
3607 /* IP14_21_19 [3] */
3608 FN_SCIFA1_RXD, FN_AD_DI, FN_RX1,
3609 FN_DU2_EXODDF_DU2_ODDF_DISP_CDE, FN_QCPV_QDE, 0, 0, 0,
3610 /* IP14_18_16 [3] */
3611 FN_SCIFA0_RTS_N, FN_HRTS1_N, FN_RTS0_N_TANS,
3612 FN_MSIOF3_SS1, FN_DU2_DG0, FN_LCDOUT8, FN_PWM1_B, 0,
3613 /* IP14_15_12 [4] */
3614 FN_SCIFA0_CTS_N, FN_HCTS1_N, FN_CTS0_N, FN_MSIOF3_SYNC,
3615 FN_DU2_DG3, FN_LCDOUT11, FN_PWM0_B, FN_SCL1_C, FN_SCL1_CIS_C,
3616 0, 0, 0, 0, 0, 0, 0,
3617 /* IP14_11_9 [3] */
3618 FN_SCIFA0_TXD, FN_HTX1, FN_TX0, FN_DU2_DR1, FN_LCDOUT1,
3619 0, 0, 0,
3620 /* IP14_8_6 [3] */
3621 FN_SCIFA0_RXD, FN_HRX1, FN_RX0, FN_DU2_DR0, FN_LCDOUT0,
3622 0, 0, 0,
3623 /* IP14_5_3 [3] */
3624 FN_SCIFA0_SCK, FN_HSCK1, FN_SCK0, FN_MSIOF3_SS2, FN_DU2_DG2,
3625 FN_LCDOUT10, FN_SDA1_C, FN_SDA1_CIS_C,
3626 /* IP14_2_0 [3] */
3627 FN_AUDIO_CLKB, FN_SCIF_CLK, FN_CAN0_RX_D,
3628 FN_DVC_MUTE, FN_CAN0_RX_C, FN_CAN_DEBUGOUT15,
3629 FN_REMOCON, 0, }
3630 },
3631 { PINMUX_CFG_REG_VAR("IPSR15", 0xE606005C, 32,
3632 2, 2, 2, 3, 3, 2, 2, 2, 2, 3, 3, 3, 3) {
3633 /* IP15_31_30 [2] */
3634 0, 0, 0, 0,
3635 /* IP15_29_28 [2] */
3636 FN_MSIOF0_TXD, FN_ADICHS1, FN_DU2_DG6, FN_LCDOUT14,
3637 /* IP15_27_26 [2] */
3638 FN_MSIOF0_SS1, FN_ADICHS0, FN_DU2_DG5, FN_LCDOUT13,
3639 /* IP15_25_23 [3] */
3640 FN_MSIOF0_SYNC, FN_TS_SCK0, FN_SSI_SCK2, FN_ADIDATA,
3641 FN_DU2_DB7, FN_LCDOUT23, FN_SCIFA2_RXD_B, 0,
3642 /* IP15_22_20 [3] */
3643 FN_MSIOF0_SCK, FN_TS_SDAT0, FN_ADICLK,
3644 FN_DU2_DB6, FN_LCDOUT22, 0, 0, 0,
3645 /* IP15_19_18 [2] */
3646 FN_HRTS0_N, FN_SSI_WS9, FN_DU2_DB5, FN_LCDOUT21,
3647 /* IP15_17_16 [2] */
3648 FN_HCTS0_N, FN_SSI_SCK9, FN_DU2_DB4, FN_LCDOUT20,
3649 /* IP15_15_14 [2] */
3650 FN_HTX0, FN_DU2_DB3, FN_LCDOUT19, 0,
3651 /* IP15_13_12 [2] */
3652 FN_HRX0, FN_DU2_DB2, FN_LCDOUT18, 0,
3653 /* IP15_11_9 [3] */
3654 FN_HSCK0, FN_TS_SDEN0, FN_DU2_DG4, FN_LCDOUT12, FN_HCTS0_N_C,
3655 0, 0, 0,
3656 /* IP15_8_6 [3] */
3657 FN_SCIFA2_TXD, FN_BPFCLK, 0, FN_DU2_DB1, FN_LCDOUT17,
3658 FN_SDA2, FN_SDA2_CIS, 0,
3659 /* IP15_5_3 [3] */
3660 FN_SCIFA2_RXD, FN_FMIN, 0, FN_DU2_DB0, FN_LCDOUT16,
3661 FN_SCL2, FN_SCL2_CIS, 0,
3662 /* IP15_2_0 [3] */
3663 FN_SCIFA2_SCK, FN_FMCLK, 0, FN_MSIOF3_SCK, FN_DU2_DG7,
3664 FN_LCDOUT15, FN_SCIF_CLK_B, 0, }
3665 },
3666 { PINMUX_CFG_REG_VAR("IPSR16", 0xE6060160, 32,
3667 4, 4, 4, 4, 4, 4, 1, 1, 3, 3) {
3668 /* IP16_31_28 [4] */
3669 0, 0, 0, 0, 0, 0, 0, 0,
3670 0, 0, 0, 0, 0, 0, 0, 0,
3671 /* IP16_27_24 [4] */
3672 0, 0, 0, 0, 0, 0, 0, 0,
3673 0, 0, 0, 0, 0, 0, 0, 0,
3674 /* IP16_23_20 [4] */
3675 0, 0, 0, 0, 0, 0, 0, 0,
3676 0, 0, 0, 0, 0, 0, 0, 0,
3677 /* IP16_19_16 [4] */
3678 0, 0, 0, 0, 0, 0, 0, 0,
3679 0, 0, 0, 0, 0, 0, 0, 0,
3680 /* IP16_15_12 [4] */
3681 0, 0, 0, 0, 0, 0, 0, 0,
3682 0, 0, 0, 0, 0, 0, 0, 0,
3683 /* IP16_11_8 [4] */
3684 0, 0, 0, 0, 0, 0, 0, 0,
3685 0, 0, 0, 0, 0, 0, 0, 0,
3686 /* IP16_7 [1] */
3687 FN_USB1_OVC, FN_TCLK1_B,
3688 /* IP16_6 [1] */
3689 FN_USB1_PWEN, FN_AUDIO_CLKOUT_D,
3690 /* IP16_5_3 [3] */
3691 FN_MSIOF0_RXD, FN_TS_SPSYNC0, FN_SSI_WS2,
3692 FN_ADICS_SAMP, FN_DU2_CDE, FN_QPOLB, FN_HRX0_C, 0,
3693 /* IP16_2_0 [3] */
3694 FN_MSIOF0_SS2, FN_AUDIO_CLKOUT, FN_ADICHS2,
3695 FN_DU2_DISP, FN_QPOLA, FN_HTX0_C, FN_SCIFA2_TXD_B, 0, }
3696 },
3697 { PINMUX_CFG_REG_VAR("MOD_SEL", 0xE6060090, 32,
3698 3, 2, 2, 3, 2, 1, 1, 1, 2, 1,
3699 2, 1, 1, 1, 1, 2, 1, 1, 2, 1, 1) {
3700 /* SEL_SCIF1 [3] */
3701 FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
3702 FN_SEL_SCIF1_4, 0, 0, 0,
3703 /* SEL_SCIFB [2] */
3704 FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2, 0,
3705 /* SEL_SCIFB2 [2] */
3706 FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1, FN_SEL_SCIFB2_2, 0,
3707 /* SEL_SCIFB1 [3] */
3708 FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1, FN_SEL_SCIFB1_2,
3709 FN_SEL_SCIFB1_3, FN_SEL_SCIFB1_4, FN_SEL_SCIFB1_5,
3710 FN_SEL_SCIFB1_6, 0,
3711 /* SEL_SCIFA1 [2] */
3712 FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2,
3713 FN_SEL_SCIFA1_3,
3714 /* SEL_SCIF0 [1] */
3715 FN_SEL_SCIF0_0, FN_SEL_SCIF0_1,
3716 /* SEL_SCIFA [1] */
3717 FN_SEL_SCFA_0, FN_SEL_SCFA_1,
3718 /* SEL_SOF1 [1] */
3719 FN_SEL_SOF1_0, FN_SEL_SOF1_1,
3720 /* SEL_SSI7 [2] */
3721 FN_SEL_SSI7_0, FN_SEL_SSI7_1, FN_SEL_SSI7_2, 0,
3722 /* SEL_SSI6 [1] */
3723 FN_SEL_SSI6_0, FN_SEL_SSI6_1,
3724 /* SEL_SSI5 [2] */
3725 FN_SEL_SSI5_0, FN_SEL_SSI5_1, FN_SEL_SSI5_2, 0,
3726 /* SEL_VI3 [1] */
3727 FN_SEL_VI3_0, FN_SEL_VI3_1,
3728 /* SEL_VI2 [1] */
3729 FN_SEL_VI2_0, FN_SEL_VI2_1,
3730 /* SEL_VI1 [1] */
3731 FN_SEL_VI1_0, FN_SEL_VI1_1,
3732 /* SEL_VI0 [1] */
3733 FN_SEL_VI0_0, FN_SEL_VI0_1,
3734 /* SEL_TSIF1 [2] */
3735 FN_SEL_TSIF1_0, FN_SEL_TSIF1_1, FN_SEL_TSIF1_2, 0,
3736 /* RESERVED [1] */
3737 0, 0,
3738 /* SEL_LBS [1] */
3739 FN_SEL_LBS_0, FN_SEL_LBS_1,
3740 /* SEL_TSIF0 [2] */
3741 FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
3742 /* SEL_SOF3 [1] */
3743 FN_SEL_SOF3_0, FN_SEL_SOF3_1,
3744 /* SEL_SOF0 [1] */
3745 FN_SEL_SOF0_0, FN_SEL_SOF0_1, }
3746 },
3747 { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xE6060094, 32,
3748 2, 1, 1, 1, 1, 2, 1, 2, 1,
3749 2, 1, 1, 1, 3, 3, 2, 3, 2, 2) {
3750 /* RESEVED [2] */
3751 0, 0, 0, 0, 0, 0, 0, 0,
3752 /* RESEVED [1] */
3753 0, 0,
3754 /* SEL_TMU1 [1] */
3755 FN_SEL_TMU1_0, FN_SEL_TMU1_1,
3756 /* SEL_HSCIF1 [1] */
3757 FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1,
3758 /* SEL_SCIFCLK [1] */
3759 FN_SEL_SCIFCLK_0, FN_SEL_SCIFCLK_1,
3760 /* SEL_CAN0 [2] */
3761 FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
3762 /* SEL_CANCLK [1] */
3763 FN_SEL_CANCLK_0, FN_SEL_CANCLK_1,
3764 /* SEL_SCIFA2 [2] */
3765 FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1, FN_SEL_SCIFA2_2, 0,
3766 /* SEL_CAN1 [1] */
3767 FN_SEL_CAN1_0, FN_SEL_CAN1_1,
3768 /* RESEVED [2] */
3769 0, 0, 0, 0, 0, 0, 0, 0,
3770 /* RESEVED [1] */
3771 0, 0,
3772 /* SEL_ADI [1] */
3773 FN_SEL_ADI_0, FN_SEL_ADI_1,
3774 /* SEL_SSP [1] */
3775 FN_SEL_SSP_0, FN_SEL_SSP_1,
3776 /* SEL_FM [3] */
3777 FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2, FN_SEL_FM_3,
3778 FN_SEL_FM_4, FN_SEL_FM_5, FN_SEL_FM_6, 0,
3779 /* SEL_HSCIF0 [3] */
3780 FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2,
3781 FN_SEL_HSCIF0_3, FN_SEL_HSCIF0_4, FN_SEL_HSCIF0_5, 0, 0,
3782 /* SEL_GPS [2] */
3783 FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, 0,
3784 /* SEL_RDS [3] */
3785 FN_SEL_RDS_0, FN_SEL_RDS_1, FN_SEL_RDS_2,
3786 FN_SEL_RDS_3, FN_SEL_RDS_4, FN_SEL_RDS_5, 0, 0,
3787 /* SEL_SIM [2] */
3788 FN_SEL_SIM_0, FN_SEL_SIM_1, FN_SEL_SIM_2, 0,
3789 /* SEL_SSI8 [2] */
3790 FN_SEL_SSI8_0, FN_SEL_SSI8_1, FN_SEL_SSI8_2, 0, }
3791 },
3792 { PINMUX_CFG_REG_VAR("MOD_SEL3", 0xE6060098, 32,
3793 1, 1, 2, 4, 4, 2, 2,
3794 4, 2, 3, 2, 3, 2) {
3795 /* SEL_IICDVFS [1] */
3796 FN_SEL_IICDVFS_0, FN_SEL_IICDVFS_1,
3797 /* SEL_IIC0 [1] */
3798 FN_SEL_IIC0_0, FN_SEL_IIC0_1,
3799 /* RESEVED [2] */
3800 0, 0, 0, 0,
3801 /* RESEVED [4] */
3802 0, 0, 0, 0, 0, 0, 0, 0,
3803 0, 0, 0, 0, 0, 0, 0, 0,
3804 /* RESEVED [4] */
3805 0, 0, 0, 0, 0, 0, 0, 0,
3806 0, 0, 0, 0, 0, 0, 0, 0,
3807 /* RESEVED [2] */
3808 0, 0, 0, 0,
3809 /* SEL_IEB [2] */
3810 FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2, 0,
3811 /* RESEVED [4] */
3812 0, 0, 0, 0, 0, 0, 0, 0,
3813 0, 0, 0, 0, 0, 0, 0, 0,
3814 /* RESEVED [2] */
3815 0, 0, 0, 0,
3816 /* SEL_IIC2 [3] */
3817 FN_SEL_IIC2_0, FN_SEL_IIC2_1, FN_SEL_IIC2_2, FN_SEL_IIC2_3,
3818 FN_SEL_IIC2_4, 0, 0, 0,
3819 /* SEL_IIC1 [2] */
3820 FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2, 0,
3821 /* SEL_I2C2 [3] */
3822 FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
3823 FN_SEL_I2C2_4, 0, 0, 0,
3824 /* SEL_I2C1 [2] */
3825 FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2, 0, }
3826 },
3827 { PINMUX_CFG_REG("INOUTSEL0", 0xE6050004, 32, 1) { GP_INOUTSEL(0) } },
3828 { PINMUX_CFG_REG("INOUTSEL1", 0xE6051004, 32, 1) {
3829 0, 0,
3830 0, 0,
3831 GP_1_29_IN, GP_1_29_OUT,
3832 GP_1_28_IN, GP_1_28_OUT,
3833 GP_1_27_IN, GP_1_27_OUT,
3834 GP_1_26_IN, GP_1_26_OUT,
3835 GP_1_25_IN, GP_1_25_OUT,
3836 GP_1_24_IN, GP_1_24_OUT,
3837 GP_1_23_IN, GP_1_23_OUT,
3838 GP_1_22_IN, GP_1_22_OUT,
3839 GP_1_21_IN, GP_1_21_OUT,
3840 GP_1_20_IN, GP_1_20_OUT,
3841 GP_1_19_IN, GP_1_19_OUT,
3842 GP_1_18_IN, GP_1_18_OUT,
3843 GP_1_17_IN, GP_1_17_OUT,
3844 GP_1_16_IN, GP_1_16_OUT,
3845 GP_1_15_IN, GP_1_15_OUT,
3846 GP_1_14_IN, GP_1_14_OUT,
3847 GP_1_13_IN, GP_1_13_OUT,
3848 GP_1_12_IN, GP_1_12_OUT,
3849 GP_1_11_IN, GP_1_11_OUT,
3850 GP_1_10_IN, GP_1_10_OUT,
3851 GP_1_9_IN, GP_1_9_OUT,
3852 GP_1_8_IN, GP_1_8_OUT,
3853 GP_1_7_IN, GP_1_7_OUT,
3854 GP_1_6_IN, GP_1_6_OUT,
3855 GP_1_5_IN, GP_1_5_OUT,
3856 GP_1_4_IN, GP_1_4_OUT,
3857 GP_1_3_IN, GP_1_3_OUT,
3858 GP_1_2_IN, GP_1_2_OUT,
3859 GP_1_1_IN, GP_1_1_OUT,
3860 GP_1_0_IN, GP_1_0_OUT, }
3861 },
3862 { PINMUX_CFG_REG("INOUTSEL2", 0xE6052004, 32, 1) {
3863 0, 0,
3864 0, 0,
3865 GP_2_29_IN, GP_2_29_OUT,
3866 GP_2_28_IN, GP_2_28_OUT,
3867 GP_2_27_IN, GP_2_27_OUT,
3868 GP_2_26_IN, GP_2_26_OUT,
3869 GP_2_25_IN, GP_2_25_OUT,
3870 GP_2_24_IN, GP_2_24_OUT,
3871 GP_2_23_IN, GP_2_23_OUT,
3872 GP_2_22_IN, GP_2_22_OUT,
3873 GP_2_21_IN, GP_2_21_OUT,
3874 GP_2_20_IN, GP_2_20_OUT,
3875 GP_2_19_IN, GP_2_19_OUT,
3876 GP_2_18_IN, GP_2_18_OUT,
3877 GP_2_17_IN, GP_2_17_OUT,
3878 GP_2_16_IN, GP_2_16_OUT,
3879 GP_2_15_IN, GP_2_15_OUT,
3880 GP_2_14_IN, GP_2_14_OUT,
3881 GP_2_13_IN, GP_2_13_OUT,
3882 GP_2_12_IN, GP_2_12_OUT,
3883 GP_2_11_IN, GP_2_11_OUT,
3884 GP_2_10_IN, GP_2_10_OUT,
3885 GP_2_9_IN, GP_2_9_OUT,
3886 GP_2_8_IN, GP_2_8_OUT,
3887 GP_2_7_IN, GP_2_7_OUT,
3888 GP_2_6_IN, GP_2_6_OUT,
3889 GP_2_5_IN, GP_2_5_OUT,
3890 GP_2_4_IN, GP_2_4_OUT,
3891 GP_2_3_IN, GP_2_3_OUT,
3892 GP_2_2_IN, GP_2_2_OUT,
3893 GP_2_1_IN, GP_2_1_OUT,
3894 GP_2_0_IN, GP_2_0_OUT, }
3895 },
3896 { PINMUX_CFG_REG("INOUTSEL3", 0xE6053004, 32, 1) { GP_INOUTSEL(3) } },
3897 { PINMUX_CFG_REG("INOUTSEL4", 0xE6054004, 32, 1) { GP_INOUTSEL(4) } },
3898 { PINMUX_CFG_REG("INOUTSEL5", 0xE6055004, 32, 1) { GP_INOUTSEL(5) } },
3899 { },
3900};
3901
3902static const struct pinmux_data_reg pinmux_data_regs[] = {
3903 { PINMUX_DATA_REG("INDT0", 0xE605000C, 32) { GP_INDT(0) } },
3904 { PINMUX_DATA_REG("INDT1", 0xE605100C, 32) {
3905 0, 0, GP_1_29_DATA, GP_1_28_DATA,
3906 GP_1_27_DATA, GP_1_26_DATA, GP_1_25_DATA, GP_1_24_DATA,
3907 GP_1_23_DATA, GP_1_22_DATA, GP_1_21_DATA, GP_1_20_DATA,
3908 GP_1_19_DATA, GP_1_18_DATA, GP_1_17_DATA, GP_1_16_DATA,
3909 GP_1_15_DATA, GP_1_14_DATA, GP_1_13_DATA, GP_1_12_DATA,
3910 GP_1_11_DATA, GP_1_10_DATA, GP_1_9_DATA, GP_1_8_DATA,
3911 GP_1_7_DATA, GP_1_6_DATA, GP_1_5_DATA, GP_1_4_DATA,
3912 GP_1_3_DATA, GP_1_2_DATA, GP_1_1_DATA, GP_1_0_DATA }
3913 },
3914 { PINMUX_DATA_REG("INDT2", 0xE605200C, 32) {
3915 0, 0, GP_2_29_DATA, GP_2_28_DATA,
3916 GP_2_27_DATA, GP_2_26_DATA, GP_2_25_DATA, GP_2_24_DATA,
3917 GP_2_23_DATA, GP_2_22_DATA, GP_2_21_DATA, GP_2_20_DATA,
3918 GP_2_19_DATA, GP_2_18_DATA, GP_2_17_DATA, GP_2_16_DATA,
3919 GP_2_15_DATA, GP_2_14_DATA, GP_2_13_DATA, GP_2_12_DATA,
3920 GP_2_11_DATA, GP_2_10_DATA, GP_2_9_DATA, GP_2_8_DATA,
3921 GP_2_7_DATA, GP_2_6_DATA, GP_2_5_DATA, GP_2_4_DATA,
3922 GP_2_3_DATA, GP_2_2_DATA, GP_2_1_DATA, GP_2_0_DATA }
3923 },
3924 { PINMUX_DATA_REG("INDT3", 0xE605300C, 32) { GP_INDT(3) } },
3925 { PINMUX_DATA_REG("INDT4", 0xE605400C, 32) { GP_INDT(4) } },
3926 { PINMUX_DATA_REG("INDT5", 0xE605500C, 32) { GP_INDT(5) } },
3927 { },
3928};
3929
3930const struct sh_pfc_soc_info r8a7790_pinmux_info = {
3931 .name = "r8a77900_pfc",
3932 .unlock_reg = 0xe6060000, /* PMMR */
3933
3934 .input = { PINMUX_INPUT_BEGIN, PINMUX_INPUT_END },
3935 .output = { PINMUX_OUTPUT_BEGIN, PINMUX_OUTPUT_END },
3936 .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
3937
3938 .pins = pinmux_pins,
3939 .nr_pins = ARRAY_SIZE(pinmux_pins),
Laurent Pinchart16277692013-04-08 11:36:14 +02003940 .groups = pinmux_groups,
3941 .nr_groups = ARRAY_SIZE(pinmux_groups),
3942 .functions = pinmux_functions,
3943 .nr_functions = ARRAY_SIZE(pinmux_functions),
Koji Matsuoka58c229e2013-04-08 11:08:53 +09003944
3945 .func_gpios = pinmux_func_gpios,
3946 .nr_func_gpios = ARRAY_SIZE(pinmux_func_gpios),
3947
3948 .cfg_regs = pinmux_config_regs,
3949 .data_regs = pinmux_data_regs,
3950
3951 .gpio_data = pinmux_data,
3952 .gpio_data_size = ARRAY_SIZE(pinmux_data),
3953};