blob: f274a77684ba6a294e413ce1ca79c8e6005851ce [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
archit tanejaaffe3602011-02-23 08:41:03 +000036#include <linux/interrupt.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030037#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030038#include <linux/pm_runtime.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030039#include <linux/sizes.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020040
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030041#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020042
43#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053044#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053045#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020046
47/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000048#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020049
Tomi Valkeinen80c39712009-11-12 11:41:42 +020050#define DISPC_IRQ_MASK_ERROR (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
51 DISPC_IRQ_OCP_ERR | \
52 DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
53 DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
54 DISPC_IRQ_SYNC_LOST | \
55 DISPC_IRQ_SYNC_LOST_DIGIT)
56
57#define DISPC_MAX_NR_ISRS 8
58
59struct omap_dispc_isr_data {
60 omap_dispc_isr_t isr;
61 void *arg;
62 u32 mask;
63};
64
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030065enum omap_burst_size {
66 BURST_SIZE_X2 = 0,
67 BURST_SIZE_X4 = 1,
68 BURST_SIZE_X8 = 2,
69};
70
Tomi Valkeinen80c39712009-11-12 11:41:42 +020071#define REG_GET(idx, start, end) \
72 FLD_GET(dispc_read_reg(idx), start, end)
73
74#define REG_FLD_MOD(idx, val, start, end) \
75 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
76
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +020077struct dispc_irq_stats {
78 unsigned long last_reset;
79 unsigned irq_count;
80 unsigned irqs[32];
81};
82
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053083struct dispc_features {
84 u8 sw_start;
85 u8 fp_start;
86 u8 bp_start;
87 u16 sw_max;
88 u16 vp_max;
89 u16 hp_max;
Archit Taneja33b89922012-11-14 13:50:15 +053090 u8 mgr_width_start;
91 u8 mgr_height_start;
92 u16 mgr_width_max;
93 u16 mgr_height_max;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +053094 int (*calc_scaling) (enum omap_plane plane,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053095 const struct omap_video_timings *mgr_timings,
96 u16 width, u16 height, u16 out_width, u16 out_height,
97 enum omap_color_mode color_mode, bool *five_taps,
98 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +053099 u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +0300100 unsigned long (*calc_core_clk) (unsigned long pclk,
Archit Taneja8ba85302012-09-26 17:00:37 +0530101 u16 width, u16 height, u16 out_width, u16 out_height,
102 bool mem_to_mem);
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300103 u8 num_fifos;
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +0300104
105 /* swap GFX & WB fifos */
106 bool gfx_fifo_workaround:1;
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200107
108 /* no DISPC_IRQ_FRAMEDONETV on this SoC */
109 bool no_framedone_tv:1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530110};
111
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300112#define DISPC_MAX_NR_FIFOS 5
113
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200114static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000115 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200116 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300117
118 int ctx_loss_cnt;
119
archit tanejaaffe3602011-02-23 08:41:03 +0000120 int irq;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300121 struct clk *dss_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200122
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300123 u32 fifo_size[DISPC_MAX_NR_FIFOS];
124 /* maps which plane is using a fifo. fifo-id -> plane-id */
125 int fifo_assignment[DISPC_MAX_NR_FIFOS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200126
127 spinlock_t irq_lock;
128 u32 irq_error_mask;
129 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
130 u32 error_irqs;
131 struct work_struct error_work;
132
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300133 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200134 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200135
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530136 const struct dispc_features *feat;
137
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200138#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
139 spinlock_t irq_stats_lock;
140 struct dispc_irq_stats irq_stats;
141#endif
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200142} dispc;
143
Amber Jain0d66cbb2011-05-19 19:47:54 +0530144enum omap_color_component {
145 /* used for all color formats for OMAP3 and earlier
146 * and for RGB and Y color component on OMAP4
147 */
148 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
149 /* used for UV component for
150 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
151 * color formats on OMAP4
152 */
153 DISPC_COLOR_COMPONENT_UV = 1 << 1,
154};
155
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530156enum mgr_reg_fields {
157 DISPC_MGR_FLD_ENABLE,
158 DISPC_MGR_FLD_STNTFT,
159 DISPC_MGR_FLD_GO,
160 DISPC_MGR_FLD_TFTDATALINES,
161 DISPC_MGR_FLD_STALLMODE,
162 DISPC_MGR_FLD_TCKENABLE,
163 DISPC_MGR_FLD_TCKSELECTION,
164 DISPC_MGR_FLD_CPR,
165 DISPC_MGR_FLD_FIFOHANDCHECK,
166 /* used to maintain a count of the above fields */
167 DISPC_MGR_FLD_NUM,
168};
169
170static const struct {
171 const char *name;
172 u32 vsync_irq;
173 u32 framedone_irq;
174 u32 sync_lost_irq;
175 struct reg_field reg_desc[DISPC_MGR_FLD_NUM];
176} mgr_desc[] = {
177 [OMAP_DSS_CHANNEL_LCD] = {
178 .name = "LCD",
179 .vsync_irq = DISPC_IRQ_VSYNC,
180 .framedone_irq = DISPC_IRQ_FRAMEDONE,
181 .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
182 .reg_desc = {
183 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
184 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
185 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
186 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
187 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
188 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
189 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
190 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
191 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
192 },
193 },
194 [OMAP_DSS_CHANNEL_DIGIT] = {
195 .name = "DIGIT",
196 .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200197 .framedone_irq = DISPC_IRQ_FRAMEDONETV,
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530198 .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
199 .reg_desc = {
200 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
201 [DISPC_MGR_FLD_STNTFT] = { },
202 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
203 [DISPC_MGR_FLD_TFTDATALINES] = { },
204 [DISPC_MGR_FLD_STALLMODE] = { },
205 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
206 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
207 [DISPC_MGR_FLD_CPR] = { },
208 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
209 },
210 },
211 [OMAP_DSS_CHANNEL_LCD2] = {
212 .name = "LCD2",
213 .vsync_irq = DISPC_IRQ_VSYNC2,
214 .framedone_irq = DISPC_IRQ_FRAMEDONE2,
215 .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
216 .reg_desc = {
217 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
218 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
219 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
220 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
221 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
222 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
223 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
224 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
225 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
226 },
227 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530228 [OMAP_DSS_CHANNEL_LCD3] = {
229 .name = "LCD3",
230 .vsync_irq = DISPC_IRQ_VSYNC3,
231 .framedone_irq = DISPC_IRQ_FRAMEDONE3,
232 .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
233 .reg_desc = {
234 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
235 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
236 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
237 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
238 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
239 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
240 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
241 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
242 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
243 },
244 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530245};
246
Archit Taneja6e5264b2012-09-11 12:04:47 +0530247struct color_conv_coef {
248 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
249 int full_range;
250};
251
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200252static void _omap_dispc_set_irqs(void);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +0530253static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
254static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200255
Archit Taneja55978cc2011-05-06 11:45:51 +0530256static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200257{
Archit Taneja55978cc2011-05-06 11:45:51 +0530258 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200259}
260
Archit Taneja55978cc2011-05-06 11:45:51 +0530261static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200262{
Archit Taneja55978cc2011-05-06 11:45:51 +0530263 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200264}
265
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530266static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
267{
268 const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
269 return REG_GET(rfld.reg, rfld.high, rfld.low);
270}
271
272static void mgr_fld_write(enum omap_channel channel,
273 enum mgr_reg_fields regfld, int val) {
274 const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
275 REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
276}
277
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200278#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530279 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200280#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530281 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200282
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300283static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200284{
Archit Tanejac6104b82011-08-05 19:06:02 +0530285 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200286
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300287 DSSDBG("dispc_save_context\n");
288
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200289 SR(IRQENABLE);
290 SR(CONTROL);
291 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200292 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530293 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
294 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300295 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000296 if (dss_has_feature(FEAT_MGR_LCD2)) {
297 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000298 SR(CONFIG2);
299 }
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530300 if (dss_has_feature(FEAT_MGR_LCD3)) {
301 SR(CONTROL3);
302 SR(CONFIG3);
303 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200304
Archit Tanejac6104b82011-08-05 19:06:02 +0530305 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
306 SR(DEFAULT_COLOR(i));
307 SR(TRANS_COLOR(i));
308 SR(SIZE_MGR(i));
309 if (i == OMAP_DSS_CHANNEL_DIGIT)
310 continue;
311 SR(TIMING_H(i));
312 SR(TIMING_V(i));
313 SR(POL_FREQ(i));
314 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200315
Archit Tanejac6104b82011-08-05 19:06:02 +0530316 SR(DATA_CYCLE1(i));
317 SR(DATA_CYCLE2(i));
318 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200319
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300320 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530321 SR(CPR_COEF_R(i));
322 SR(CPR_COEF_G(i));
323 SR(CPR_COEF_B(i));
324 }
325 }
326
327 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
328 SR(OVL_BA0(i));
329 SR(OVL_BA1(i));
330 SR(OVL_POSITION(i));
331 SR(OVL_SIZE(i));
332 SR(OVL_ATTRIBUTES(i));
333 SR(OVL_FIFO_THRESHOLD(i));
334 SR(OVL_ROW_INC(i));
335 SR(OVL_PIXEL_INC(i));
336 if (dss_has_feature(FEAT_PRELOAD))
337 SR(OVL_PRELOAD(i));
338 if (i == OMAP_DSS_GFX) {
339 SR(OVL_WINDOW_SKIP(i));
340 SR(OVL_TABLE_BA(i));
341 continue;
342 }
343 SR(OVL_FIR(i));
344 SR(OVL_PICTURE_SIZE(i));
345 SR(OVL_ACCU0(i));
346 SR(OVL_ACCU1(i));
347
348 for (j = 0; j < 8; j++)
349 SR(OVL_FIR_COEF_H(i, j));
350
351 for (j = 0; j < 8; j++)
352 SR(OVL_FIR_COEF_HV(i, j));
353
354 for (j = 0; j < 5; j++)
355 SR(OVL_CONV_COEF(i, j));
356
357 if (dss_has_feature(FEAT_FIR_COEF_V)) {
358 for (j = 0; j < 8; j++)
359 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300360 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000361
Archit Tanejac6104b82011-08-05 19:06:02 +0530362 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
363 SR(OVL_BA0_UV(i));
364 SR(OVL_BA1_UV(i));
365 SR(OVL_FIR2(i));
366 SR(OVL_ACCU2_0(i));
367 SR(OVL_ACCU2_1(i));
368
369 for (j = 0; j < 8; j++)
370 SR(OVL_FIR_COEF_H2(i, j));
371
372 for (j = 0; j < 8; j++)
373 SR(OVL_FIR_COEF_HV2(i, j));
374
375 for (j = 0; j < 8; j++)
376 SR(OVL_FIR_COEF_V2(i, j));
377 }
378 if (dss_has_feature(FEAT_ATTR2))
379 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000380 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200381
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600382 if (dss_has_feature(FEAT_CORE_CLK_DIV))
383 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300384
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200385 dispc.ctx_loss_cnt = dss_get_ctx_loss_count(&dispc.pdev->dev);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300386 dispc.ctx_valid = true;
387
388 DSSDBG("context saved, ctx_loss_count %d\n", dispc.ctx_loss_cnt);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200389}
390
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300391static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200392{
Archit Tanejac6104b82011-08-05 19:06:02 +0530393 int i, j, ctx;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300394
395 DSSDBG("dispc_restore_context\n");
396
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300397 if (!dispc.ctx_valid)
398 return;
399
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200400 ctx = dss_get_ctx_loss_count(&dispc.pdev->dev);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300401
402 if (ctx >= 0 && ctx == dispc.ctx_loss_cnt)
403 return;
404
405 DSSDBG("ctx_loss_count: saved %d, current %d\n",
406 dispc.ctx_loss_cnt, ctx);
407
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200408 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200409 /*RR(CONTROL);*/
410 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200411 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530412 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
413 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300414 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530415 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000416 RR(CONFIG2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530417 if (dss_has_feature(FEAT_MGR_LCD3))
418 RR(CONFIG3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200419
Archit Tanejac6104b82011-08-05 19:06:02 +0530420 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
421 RR(DEFAULT_COLOR(i));
422 RR(TRANS_COLOR(i));
423 RR(SIZE_MGR(i));
424 if (i == OMAP_DSS_CHANNEL_DIGIT)
425 continue;
426 RR(TIMING_H(i));
427 RR(TIMING_V(i));
428 RR(POL_FREQ(i));
429 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530430
Archit Tanejac6104b82011-08-05 19:06:02 +0530431 RR(DATA_CYCLE1(i));
432 RR(DATA_CYCLE2(i));
433 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000434
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300435 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530436 RR(CPR_COEF_R(i));
437 RR(CPR_COEF_G(i));
438 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300439 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000440 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200441
Archit Tanejac6104b82011-08-05 19:06:02 +0530442 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
443 RR(OVL_BA0(i));
444 RR(OVL_BA1(i));
445 RR(OVL_POSITION(i));
446 RR(OVL_SIZE(i));
447 RR(OVL_ATTRIBUTES(i));
448 RR(OVL_FIFO_THRESHOLD(i));
449 RR(OVL_ROW_INC(i));
450 RR(OVL_PIXEL_INC(i));
451 if (dss_has_feature(FEAT_PRELOAD))
452 RR(OVL_PRELOAD(i));
453 if (i == OMAP_DSS_GFX) {
454 RR(OVL_WINDOW_SKIP(i));
455 RR(OVL_TABLE_BA(i));
456 continue;
457 }
458 RR(OVL_FIR(i));
459 RR(OVL_PICTURE_SIZE(i));
460 RR(OVL_ACCU0(i));
461 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200462
Archit Tanejac6104b82011-08-05 19:06:02 +0530463 for (j = 0; j < 8; j++)
464 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200465
Archit Tanejac6104b82011-08-05 19:06:02 +0530466 for (j = 0; j < 8; j++)
467 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200468
Archit Tanejac6104b82011-08-05 19:06:02 +0530469 for (j = 0; j < 5; j++)
470 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200471
Archit Tanejac6104b82011-08-05 19:06:02 +0530472 if (dss_has_feature(FEAT_FIR_COEF_V)) {
473 for (j = 0; j < 8; j++)
474 RR(OVL_FIR_COEF_V(i, j));
475 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200476
Archit Tanejac6104b82011-08-05 19:06:02 +0530477 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
478 RR(OVL_BA0_UV(i));
479 RR(OVL_BA1_UV(i));
480 RR(OVL_FIR2(i));
481 RR(OVL_ACCU2_0(i));
482 RR(OVL_ACCU2_1(i));
483
484 for (j = 0; j < 8; j++)
485 RR(OVL_FIR_COEF_H2(i, j));
486
487 for (j = 0; j < 8; j++)
488 RR(OVL_FIR_COEF_HV2(i, j));
489
490 for (j = 0; j < 8; j++)
491 RR(OVL_FIR_COEF_V2(i, j));
492 }
493 if (dss_has_feature(FEAT_ATTR2))
494 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300495 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200496
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600497 if (dss_has_feature(FEAT_CORE_CLK_DIV))
498 RR(DIVISOR);
499
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200500 /* enable last, because LCD & DIGIT enable are here */
501 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000502 if (dss_has_feature(FEAT_MGR_LCD2))
503 RR(CONTROL2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530504 if (dss_has_feature(FEAT_MGR_LCD3))
505 RR(CONTROL3);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200506 /* clear spurious SYNC_LOST_DIGIT interrupts */
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +0300507 dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200508
509 /*
510 * enable last so IRQs won't trigger before
511 * the context is fully restored
512 */
513 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300514
515 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200516}
517
518#undef SR
519#undef RR
520
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300521int dispc_runtime_get(void)
522{
523 int r;
524
525 DSSDBG("dispc_runtime_get\n");
526
527 r = pm_runtime_get_sync(&dispc.pdev->dev);
528 WARN_ON(r < 0);
529 return r < 0 ? r : 0;
530}
531
532void dispc_runtime_put(void)
533{
534 int r;
535
536 DSSDBG("dispc_runtime_put\n");
537
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200538 r = pm_runtime_put_sync(&dispc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300539 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300540}
541
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200542u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
543{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530544 return mgr_desc[channel].vsync_irq;
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200545}
546
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200547u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
548{
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200549 if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
550 return 0;
551
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530552 return mgr_desc[channel].framedone_irq;
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200553}
554
Tomi Valkeinencb699202012-10-17 10:38:52 +0300555u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
556{
557 return mgr_desc[channel].sync_lost_irq;
558}
559
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530560u32 dispc_wb_get_framedone_irq(void)
561{
562 return DISPC_IRQ_FRAMEDONEWB;
563}
564
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300565bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200566{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530567 return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200568}
569
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300570void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200571{
Tomi Valkeinen3c91ee82012-10-19 15:06:07 +0300572 WARN_ON(dispc_mgr_is_enabled(channel) == false);
573 WARN_ON(dispc_mgr_go_busy(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200574
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530575 DSSDBG("GO %s\n", mgr_desc[channel].name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200576
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530577 mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200578}
579
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530580bool dispc_wb_go_busy(void)
581{
582 return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
583}
584
585void dispc_wb_go(void)
586{
587 enum omap_plane plane = OMAP_DSS_WB;
588 bool enable, go;
589
590 enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;
591
592 if (!enable)
593 return;
594
595 go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
596 if (go) {
597 DSSERR("GO bit not down for WB\n");
598 return;
599 }
600
601 REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
602}
603
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300604static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200605{
Archit Taneja9b372c22011-05-06 11:45:49 +0530606 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200607}
608
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300609static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200610{
Archit Taneja9b372c22011-05-06 11:45:49 +0530611 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200612}
613
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300614static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200615{
Archit Taneja9b372c22011-05-06 11:45:49 +0530616 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200617}
618
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300619static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530620{
621 BUG_ON(plane == OMAP_DSS_GFX);
622
623 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
624}
625
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300626static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
627 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530628{
629 BUG_ON(plane == OMAP_DSS_GFX);
630
631 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
632}
633
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300634static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530635{
636 BUG_ON(plane == OMAP_DSS_GFX);
637
638 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
639}
640
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530641static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
642 int fir_vinc, int five_taps,
643 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200644{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530645 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200646 int i;
647
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530648 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
649 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200650
651 for (i = 0; i < 8; i++) {
652 u32 h, hv;
653
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530654 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
655 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
656 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
657 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
658 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
659 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
660 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
661 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200662
Amber Jain0d66cbb2011-05-19 19:47:54 +0530663 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300664 dispc_ovl_write_firh_reg(plane, i, h);
665 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530666 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300667 dispc_ovl_write_firh2_reg(plane, i, h);
668 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530669 }
670
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200671 }
672
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200673 if (five_taps) {
674 for (i = 0; i < 8; i++) {
675 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530676 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
677 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530678 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300679 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530680 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300681 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200682 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200683 }
684}
685
Archit Taneja6e5264b2012-09-11 12:04:47 +0530686
687static void dispc_ovl_write_color_conv_coef(enum omap_plane plane,
688 const struct color_conv_coef *ct)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200689{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200690#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
691
Archit Taneja6e5264b2012-09-11 12:04:47 +0530692 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
693 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy, ct->rcb));
694 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
695 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
696 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200697
Archit Taneja6e5264b2012-09-11 12:04:47 +0530698 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200699
700#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200701}
702
Archit Taneja6e5264b2012-09-11 12:04:47 +0530703static void dispc_setup_color_conv_coef(void)
704{
705 int i;
706 int num_ovl = dss_feat_get_num_ovls();
707 int num_wb = dss_feat_get_num_wbs();
708 const struct color_conv_coef ctbl_bt601_5_ovl = {
709 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
710 };
711 const struct color_conv_coef ctbl_bt601_5_wb = {
712 66, 112, -38, 129, -94, -74, 25, -18, 112, 0,
713 };
714
715 for (i = 1; i < num_ovl; i++)
716 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);
717
718 for (; i < num_wb; i++)
719 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_wb);
720}
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200721
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300722static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200723{
Archit Taneja9b372c22011-05-06 11:45:49 +0530724 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200725}
726
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300727static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200728{
Archit Taneja9b372c22011-05-06 11:45:49 +0530729 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200730}
731
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300732static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530733{
734 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
735}
736
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300737static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530738{
739 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
740}
741
Archit Tanejad79db852012-09-22 12:30:17 +0530742static void dispc_ovl_set_pos(enum omap_plane plane,
743 enum omap_overlay_caps caps, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200744{
Archit Tanejad79db852012-09-22 12:30:17 +0530745 u32 val;
746
747 if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
748 return;
749
750 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530751
752 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200753}
754
Archit Taneja78b687f2012-09-21 14:51:49 +0530755static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
756 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200757{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200758 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530759
Archit Taneja36d87d92012-07-28 22:59:03 +0530760 if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
Archit Taneja9b372c22011-05-06 11:45:49 +0530761 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
762 else
763 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200764}
765
Archit Taneja78b687f2012-09-21 14:51:49 +0530766static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
767 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200768{
769 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200770
771 BUG_ON(plane == OMAP_DSS_GFX);
772
773 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530774
Archit Taneja36d87d92012-07-28 22:59:03 +0530775 if (plane == OMAP_DSS_WB)
776 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
777 else
778 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200779}
780
Archit Taneja5b54ed32012-09-26 16:55:27 +0530781static void dispc_ovl_set_zorder(enum omap_plane plane,
782 enum omap_overlay_caps caps, u8 zorder)
Archit Taneja54128702011-09-08 11:29:17 +0530783{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530784 if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
Archit Taneja54128702011-09-08 11:29:17 +0530785 return;
786
787 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
788}
789
790static void dispc_ovl_enable_zorder_planes(void)
791{
792 int i;
793
794 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
795 return;
796
797 for (i = 0; i < dss_feat_get_num_ovls(); i++)
798 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
799}
800
Archit Taneja5b54ed32012-09-26 16:55:27 +0530801static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
802 enum omap_overlay_caps caps, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100803{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530804 if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100805 return;
806
Archit Taneja9b372c22011-05-06 11:45:49 +0530807 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100808}
809
Archit Taneja5b54ed32012-09-26 16:55:27 +0530810static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
811 enum omap_overlay_caps caps, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200812{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530813 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300814 int shift;
815
Archit Taneja5b54ed32012-09-26 16:55:27 +0530816 if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100817 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530818
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300819 shift = shifts[plane];
820 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200821}
822
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300823static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200824{
Archit Taneja9b372c22011-05-06 11:45:49 +0530825 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200826}
827
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300828static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200829{
Archit Taneja9b372c22011-05-06 11:45:49 +0530830 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200831}
832
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300833static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200834 enum omap_color_mode color_mode)
835{
836 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530837 if (plane != OMAP_DSS_GFX) {
838 switch (color_mode) {
839 case OMAP_DSS_COLOR_NV12:
840 m = 0x0; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530841 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530842 m = 0x1; break;
843 case OMAP_DSS_COLOR_RGBA16:
844 m = 0x2; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530845 case OMAP_DSS_COLOR_RGB12U:
Amber Jainf20e4222011-05-19 19:47:50 +0530846 m = 0x4; break;
847 case OMAP_DSS_COLOR_ARGB16:
848 m = 0x5; break;
849 case OMAP_DSS_COLOR_RGB16:
850 m = 0x6; break;
851 case OMAP_DSS_COLOR_ARGB16_1555:
852 m = 0x7; break;
853 case OMAP_DSS_COLOR_RGB24U:
854 m = 0x8; break;
855 case OMAP_DSS_COLOR_RGB24P:
856 m = 0x9; break;
857 case OMAP_DSS_COLOR_YUV2:
858 m = 0xa; break;
859 case OMAP_DSS_COLOR_UYVY:
860 m = 0xb; break;
861 case OMAP_DSS_COLOR_ARGB32:
862 m = 0xc; break;
863 case OMAP_DSS_COLOR_RGBA32:
864 m = 0xd; break;
865 case OMAP_DSS_COLOR_RGBX32:
866 m = 0xe; break;
867 case OMAP_DSS_COLOR_XRGB16_1555:
868 m = 0xf; break;
869 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300870 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530871 }
872 } else {
873 switch (color_mode) {
874 case OMAP_DSS_COLOR_CLUT1:
875 m = 0x0; break;
876 case OMAP_DSS_COLOR_CLUT2:
877 m = 0x1; break;
878 case OMAP_DSS_COLOR_CLUT4:
879 m = 0x2; break;
880 case OMAP_DSS_COLOR_CLUT8:
881 m = 0x3; break;
882 case OMAP_DSS_COLOR_RGB12U:
883 m = 0x4; break;
884 case OMAP_DSS_COLOR_ARGB16:
885 m = 0x5; break;
886 case OMAP_DSS_COLOR_RGB16:
887 m = 0x6; break;
888 case OMAP_DSS_COLOR_ARGB16_1555:
889 m = 0x7; break;
890 case OMAP_DSS_COLOR_RGB24U:
891 m = 0x8; break;
892 case OMAP_DSS_COLOR_RGB24P:
893 m = 0x9; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530894 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530895 m = 0xa; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530896 case OMAP_DSS_COLOR_RGBA16:
Amber Jainf20e4222011-05-19 19:47:50 +0530897 m = 0xb; break;
898 case OMAP_DSS_COLOR_ARGB32:
899 m = 0xc; break;
900 case OMAP_DSS_COLOR_RGBA32:
901 m = 0xd; break;
902 case OMAP_DSS_COLOR_RGBX32:
903 m = 0xe; break;
904 case OMAP_DSS_COLOR_XRGB16_1555:
905 m = 0xf; break;
906 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300907 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530908 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200909 }
910
Archit Taneja9b372c22011-05-06 11:45:49 +0530911 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200912}
913
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +0530914static void dispc_ovl_configure_burst_type(enum omap_plane plane,
915 enum omap_dss_rotation_type rotation_type)
916{
917 if (dss_has_feature(FEAT_BURST_2D) == 0)
918 return;
919
920 if (rotation_type == OMAP_DSS_ROT_TILER)
921 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
922 else
923 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
924}
925
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300926void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200927{
928 int shift;
929 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000930 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200931
932 switch (plane) {
933 case OMAP_DSS_GFX:
934 shift = 8;
935 break;
936 case OMAP_DSS_VIDEO1:
937 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +0530938 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200939 shift = 16;
940 break;
941 default:
942 BUG();
943 return;
944 }
945
Archit Taneja9b372c22011-05-06 11:45:49 +0530946 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000947 if (dss_has_feature(FEAT_MGR_LCD2)) {
948 switch (channel) {
949 case OMAP_DSS_CHANNEL_LCD:
950 chan = 0;
951 chan2 = 0;
952 break;
953 case OMAP_DSS_CHANNEL_DIGIT:
954 chan = 1;
955 chan2 = 0;
956 break;
957 case OMAP_DSS_CHANNEL_LCD2:
958 chan = 0;
959 chan2 = 1;
960 break;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530961 case OMAP_DSS_CHANNEL_LCD3:
962 if (dss_has_feature(FEAT_MGR_LCD3)) {
963 chan = 0;
964 chan2 = 2;
965 } else {
966 BUG();
967 return;
968 }
969 break;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000970 default:
971 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300972 return;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000973 }
974
975 val = FLD_MOD(val, chan, shift, shift);
976 val = FLD_MOD(val, chan2, 31, 30);
977 } else {
978 val = FLD_MOD(val, channel, shift, shift);
979 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530980 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200981}
982
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200983static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
984{
985 int shift;
986 u32 val;
987 enum omap_channel channel;
988
989 switch (plane) {
990 case OMAP_DSS_GFX:
991 shift = 8;
992 break;
993 case OMAP_DSS_VIDEO1:
994 case OMAP_DSS_VIDEO2:
995 case OMAP_DSS_VIDEO3:
996 shift = 16;
997 break;
998 default:
999 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001000 return 0;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001001 }
1002
1003 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
1004
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +05301005 if (dss_has_feature(FEAT_MGR_LCD3)) {
1006 if (FLD_GET(val, 31, 30) == 0)
1007 channel = FLD_GET(val, shift, shift);
1008 else if (FLD_GET(val, 31, 30) == 1)
1009 channel = OMAP_DSS_CHANNEL_LCD2;
1010 else
1011 channel = OMAP_DSS_CHANNEL_LCD3;
1012 } else if (dss_has_feature(FEAT_MGR_LCD2)) {
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001013 if (FLD_GET(val, 31, 30) == 0)
1014 channel = FLD_GET(val, shift, shift);
1015 else
1016 channel = OMAP_DSS_CHANNEL_LCD2;
1017 } else {
1018 channel = FLD_GET(val, shift, shift);
1019 }
1020
1021 return channel;
1022}
1023
Archit Tanejad9ac7732012-09-22 12:38:19 +05301024void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
1025{
1026 enum omap_plane plane = OMAP_DSS_WB;
1027
1028 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
1029}
1030
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001031static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001032 enum omap_burst_size burst_size)
1033{
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301034 static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001035 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001036
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001037 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001038 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001039}
1040
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001041static void dispc_configure_burst_sizes(void)
1042{
1043 int i;
1044 const int burst_size = BURST_SIZE_X8;
1045
1046 /* Configure burst size always to maximum size */
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001047 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001048 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001049}
1050
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001051static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001052{
1053 unsigned unit = dss_feat_get_burst_size_unit();
1054 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
1055 return unit * 8;
1056}
1057
Mythri P Kd3862612011-03-11 18:02:49 +05301058void dispc_enable_gamma_table(bool enable)
1059{
1060 /*
1061 * This is partially implemented to support only disabling of
1062 * the gamma table.
1063 */
1064 if (enable) {
1065 DSSWARN("Gamma table enabling for TV not yet supported");
1066 return;
1067 }
1068
1069 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
1070}
1071
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001072static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001073{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301074 if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001075 return;
1076
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301077 mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001078}
1079
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001080static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02001081 const struct omap_dss_cpr_coefs *coefs)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001082{
1083 u32 coef_r, coef_g, coef_b;
1084
Archit Tanejadd88b7a2012-06-29 14:41:30 +05301085 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001086 return;
1087
1088 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
1089 FLD_VAL(coefs->rb, 9, 0);
1090 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
1091 FLD_VAL(coefs->gb, 9, 0);
1092 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
1093 FLD_VAL(coefs->bb, 9, 0);
1094
1095 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
1096 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
1097 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
1098}
1099
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001100static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001101{
1102 u32 val;
1103
1104 BUG_ON(plane == OMAP_DSS_GFX);
1105
Archit Taneja9b372c22011-05-06 11:45:49 +05301106 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001107 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +05301108 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001109}
1110
Archit Tanejad79db852012-09-22 12:30:17 +05301111static void dispc_ovl_enable_replication(enum omap_plane plane,
1112 enum omap_overlay_caps caps, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001113{
Archit Tanejab8c095b2011-09-13 18:20:33 +05301114 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001115 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001116
Archit Tanejad79db852012-09-22 12:30:17 +05301117 if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
1118 return;
1119
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001120 shift = shifts[plane];
1121 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001122}
1123
Archit Taneja8f366162012-04-16 12:53:44 +05301124static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
Archit Tanejae5c09e02012-04-16 12:53:42 +05301125 u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001126{
1127 u32 val;
Archit Taneja8f366162012-04-16 12:53:44 +05301128
Archit Taneja33b89922012-11-14 13:50:15 +05301129 val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
1130 FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);
1131
Archit Taneja702d1442011-05-06 11:45:50 +05301132 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001133}
1134
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001135static void dispc_init_fifos(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001136{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001137 u32 size;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001138 int fifo;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301139 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001140 u32 unit;
1141
1142 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001143
Archit Tanejaa0acb552010-09-15 19:20:00 +05301144 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001145
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001146 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1147 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001148 size *= unit;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001149 dispc.fifo_size[fifo] = size;
1150
1151 /*
1152 * By default fifos are mapped directly to overlays, fifo 0 to
1153 * ovl 0, fifo 1 to ovl 1, etc.
1154 */
1155 dispc.fifo_assignment[fifo] = fifo;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001156 }
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03001157
1158 /*
1159 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
1160 * causes problems with certain use cases, like using the tiler in 2D
1161 * mode. The below hack swaps the fifos of GFX and WB planes, thus
1162 * giving GFX plane a larger fifo. WB but should work fine with a
1163 * smaller fifo.
1164 */
1165 if (dispc.feat->gfx_fifo_workaround) {
1166 u32 v;
1167
1168 v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
1169
1170 v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
1171 v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
1172 v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
1173 v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
1174
1175 dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
1176
1177 dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
1178 dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
1179 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001180}
1181
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001182static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001183{
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001184 int fifo;
1185 u32 size = 0;
1186
1187 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1188 if (dispc.fifo_assignment[fifo] == plane)
1189 size += dispc.fifo_size[fifo];
1190 }
1191
1192 return size;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001193}
1194
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +02001195void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001196{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301197 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001198 u32 unit;
1199
1200 unit = dss_feat_get_buffer_size_unit();
1201
1202 WARN_ON(low % unit != 0);
1203 WARN_ON(high % unit != 0);
1204
1205 low /= unit;
1206 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301207
Archit Taneja9b372c22011-05-06 11:45:49 +05301208 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1209 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1210
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001211 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001212 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301213 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001214 lo_start, lo_end) * unit,
Archit Taneja9b372c22011-05-06 11:45:49 +05301215 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001216 hi_start, hi_end) * unit,
1217 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001218
Archit Taneja9b372c22011-05-06 11:45:49 +05301219 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301220 FLD_VAL(high, hi_start, hi_end) |
1221 FLD_VAL(low, lo_start, lo_end));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001222}
1223
1224void dispc_enable_fifomerge(bool enable)
1225{
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001226 if (!dss_has_feature(FEAT_FIFO_MERGE)) {
1227 WARN_ON(enable);
1228 return;
1229 }
1230
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001231 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1232 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001233}
1234
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001235void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001236 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
1237 bool manual_update)
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001238{
1239 /*
1240 * All sizes are in bytes. Both the buffer and burst are made of
1241 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1242 */
1243
1244 unsigned buf_unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001245 unsigned ovl_fifo_size, total_fifo_size, burst_size;
1246 int i;
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001247
1248 burst_size = dispc_ovl_get_burst_size(plane);
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001249 ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001250
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001251 if (use_fifomerge) {
1252 total_fifo_size = 0;
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001253 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001254 total_fifo_size += dispc_ovl_get_fifo_size(i);
1255 } else {
1256 total_fifo_size = ovl_fifo_size;
1257 }
1258
1259 /*
1260 * We use the same low threshold for both fifomerge and non-fifomerge
1261 * cases, but for fifomerge we calculate the high threshold using the
1262 * combined fifo size
1263 */
1264
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001265 if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001266 *fifo_low = ovl_fifo_size - burst_size * 2;
1267 *fifo_high = total_fifo_size - burst_size;
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301268 } else if (plane == OMAP_DSS_WB) {
1269 /*
1270 * Most optimal configuration for writeback is to push out data
1271 * to the interconnect the moment writeback pushes enough pixels
1272 * in the FIFO to form a burst
1273 */
1274 *fifo_low = 0;
1275 *fifo_high = burst_size;
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001276 } else {
1277 *fifo_low = ovl_fifo_size - burst_size;
1278 *fifo_high = total_fifo_size - buf_unit;
1279 }
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001280}
1281
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001282static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301283 int hinc, int vinc,
1284 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001285{
1286 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001287
Amber Jain0d66cbb2011-05-19 19:47:54 +05301288 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1289 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301290
Amber Jain0d66cbb2011-05-19 19:47:54 +05301291 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1292 &hinc_start, &hinc_end);
1293 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1294 &vinc_start, &vinc_end);
1295 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1296 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301297
Amber Jain0d66cbb2011-05-19 19:47:54 +05301298 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1299 } else {
1300 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1301 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1302 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001303}
1304
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001305static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001306{
1307 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301308 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001309
Archit Taneja87a74842011-03-02 11:19:50 +05301310 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1311 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1312
1313 val = FLD_VAL(vaccu, vert_start, vert_end) |
1314 FLD_VAL(haccu, hor_start, hor_end);
1315
Archit Taneja9b372c22011-05-06 11:45:49 +05301316 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001317}
1318
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001319static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001320{
1321 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301322 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001323
Archit Taneja87a74842011-03-02 11:19:50 +05301324 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1325 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1326
1327 val = FLD_VAL(vaccu, vert_start, vert_end) |
1328 FLD_VAL(haccu, hor_start, hor_end);
1329
Archit Taneja9b372c22011-05-06 11:45:49 +05301330 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001331}
1332
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001333static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1334 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301335{
1336 u32 val;
1337
1338 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1339 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1340}
1341
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001342static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1343 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301344{
1345 u32 val;
1346
1347 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1348 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1349}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001350
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001351static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001352 u16 orig_width, u16 orig_height,
1353 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301354 bool five_taps, u8 rotation,
1355 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001356{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301357 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001358
Amber Jained14a3c2011-05-19 19:47:51 +05301359 fir_hinc = 1024 * orig_width / out_width;
1360 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001361
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301362 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1363 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001364 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301365}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001366
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301367static void dispc_ovl_set_accu_uv(enum omap_plane plane,
1368 u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
1369 bool ilace, enum omap_color_mode color_mode, u8 rotation)
1370{
1371 int h_accu2_0, h_accu2_1;
1372 int v_accu2_0, v_accu2_1;
1373 int chroma_hinc, chroma_vinc;
1374 int idx;
1375
1376 struct accu {
1377 s8 h0_m, h0_n;
1378 s8 h1_m, h1_n;
1379 s8 v0_m, v0_n;
1380 s8 v1_m, v1_n;
1381 };
1382
1383 const struct accu *accu_table;
1384 const struct accu *accu_val;
1385
1386 static const struct accu accu_nv12[4] = {
1387 { 0, 1, 0, 1 , -1, 2, 0, 1 },
1388 { 1, 2, -3, 4 , 0, 1, 0, 1 },
1389 { -1, 1, 0, 1 , -1, 2, 0, 1 },
1390 { -1, 2, -1, 2 , -1, 1, 0, 1 },
1391 };
1392
1393 static const struct accu accu_nv12_ilace[4] = {
1394 { 0, 1, 0, 1 , -3, 4, -1, 4 },
1395 { -1, 4, -3, 4 , 0, 1, 0, 1 },
1396 { -1, 1, 0, 1 , -1, 4, -3, 4 },
1397 { -3, 4, -3, 4 , -1, 1, 0, 1 },
1398 };
1399
1400 static const struct accu accu_yuv[4] = {
1401 { 0, 1, 0, 1, 0, 1, 0, 1 },
1402 { 0, 1, 0, 1, 0, 1, 0, 1 },
1403 { -1, 1, 0, 1, 0, 1, 0, 1 },
1404 { 0, 1, 0, 1, -1, 1, 0, 1 },
1405 };
1406
1407 switch (rotation) {
1408 case OMAP_DSS_ROT_0:
1409 idx = 0;
1410 break;
1411 case OMAP_DSS_ROT_90:
1412 idx = 1;
1413 break;
1414 case OMAP_DSS_ROT_180:
1415 idx = 2;
1416 break;
1417 case OMAP_DSS_ROT_270:
1418 idx = 3;
1419 break;
1420 default:
1421 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001422 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301423 }
1424
1425 switch (color_mode) {
1426 case OMAP_DSS_COLOR_NV12:
1427 if (ilace)
1428 accu_table = accu_nv12_ilace;
1429 else
1430 accu_table = accu_nv12;
1431 break;
1432 case OMAP_DSS_COLOR_YUV2:
1433 case OMAP_DSS_COLOR_UYVY:
1434 accu_table = accu_yuv;
1435 break;
1436 default:
1437 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001438 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301439 }
1440
1441 accu_val = &accu_table[idx];
1442
1443 chroma_hinc = 1024 * orig_width / out_width;
1444 chroma_vinc = 1024 * orig_height / out_height;
1445
1446 h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
1447 h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
1448 v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
1449 v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
1450
1451 dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
1452 dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
1453}
1454
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001455static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301456 u16 orig_width, u16 orig_height,
1457 u16 out_width, u16 out_height,
1458 bool ilace, bool five_taps,
1459 bool fieldmode, enum omap_color_mode color_mode,
1460 u8 rotation)
1461{
1462 int accu0 = 0;
1463 int accu1 = 0;
1464 u32 l;
1465
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001466 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301467 out_width, out_height, five_taps,
1468 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301469 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001470
Archit Taneja87a74842011-03-02 11:19:50 +05301471 /* RESIZEENABLE and VERTICALTAPS */
1472 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301473 l |= (orig_width != out_width) ? (1 << 5) : 0;
1474 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001475 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301476
1477 /* VRESIZECONF and HRESIZECONF */
1478 if (dss_has_feature(FEAT_RESIZECONF)) {
1479 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301480 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1481 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301482 }
1483
1484 /* LINEBUFFERSPLIT */
1485 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1486 l &= ~(0x1 << 22);
1487 l |= five_taps ? (1 << 22) : 0;
1488 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001489
Archit Taneja9b372c22011-05-06 11:45:49 +05301490 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001491
1492 /*
1493 * field 0 = even field = bottom field
1494 * field 1 = odd field = top field
1495 */
1496 if (ilace && !fieldmode) {
1497 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301498 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001499 if (accu0 >= 1024/2) {
1500 accu1 = 1024/2;
1501 accu0 -= accu1;
1502 }
1503 }
1504
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001505 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1506 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001507}
1508
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001509static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301510 u16 orig_width, u16 orig_height,
1511 u16 out_width, u16 out_height,
1512 bool ilace, bool five_taps,
1513 bool fieldmode, enum omap_color_mode color_mode,
1514 u8 rotation)
1515{
1516 int scale_x = out_width != orig_width;
1517 int scale_y = out_height != orig_height;
Archit Tanejaf92afae2012-08-24 11:11:14 +05301518 bool chroma_upscale = plane != OMAP_DSS_WB ? true : false;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301519
1520 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1521 return;
1522 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1523 color_mode != OMAP_DSS_COLOR_UYVY &&
1524 color_mode != OMAP_DSS_COLOR_NV12)) {
1525 /* reset chroma resampling for RGB formats */
Archit Taneja2a5561b2012-07-16 16:37:45 +05301526 if (plane != OMAP_DSS_WB)
1527 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301528 return;
1529 }
Tomi Valkeinen36377352012-05-15 15:54:15 +03001530
1531 dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
1532 out_height, ilace, color_mode, rotation);
1533
Amber Jain0d66cbb2011-05-19 19:47:54 +05301534 switch (color_mode) {
1535 case OMAP_DSS_COLOR_NV12:
Archit Taneja20fbb502012-08-22 17:04:48 +05301536 if (chroma_upscale) {
1537 /* UV is subsampled by 2 horizontally and vertically */
1538 orig_height >>= 1;
1539 orig_width >>= 1;
1540 } else {
1541 /* UV is downsampled by 2 horizontally and vertically */
1542 orig_height <<= 1;
1543 orig_width <<= 1;
1544 }
1545
Amber Jain0d66cbb2011-05-19 19:47:54 +05301546 break;
1547 case OMAP_DSS_COLOR_YUV2:
1548 case OMAP_DSS_COLOR_UYVY:
Archit Taneja20fbb502012-08-22 17:04:48 +05301549 /* For YUV422 with 90/270 rotation, we don't upsample chroma */
Amber Jain0d66cbb2011-05-19 19:47:54 +05301550 if (rotation == OMAP_DSS_ROT_0 ||
Archit Taneja20fbb502012-08-22 17:04:48 +05301551 rotation == OMAP_DSS_ROT_180) {
1552 if (chroma_upscale)
1553 /* UV is subsampled by 2 horizontally */
1554 orig_width >>= 1;
1555 else
1556 /* UV is downsampled by 2 horizontally */
1557 orig_width <<= 1;
1558 }
1559
Amber Jain0d66cbb2011-05-19 19:47:54 +05301560 /* must use FIR for YUV422 if rotated */
1561 if (rotation != OMAP_DSS_ROT_0)
1562 scale_x = scale_y = true;
Archit Taneja20fbb502012-08-22 17:04:48 +05301563
Amber Jain0d66cbb2011-05-19 19:47:54 +05301564 break;
1565 default:
1566 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001567 return;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301568 }
1569
1570 if (out_width != orig_width)
1571 scale_x = true;
1572 if (out_height != orig_height)
1573 scale_y = true;
1574
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001575 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301576 out_width, out_height, five_taps,
1577 rotation, DISPC_COLOR_COMPONENT_UV);
1578
Archit Taneja2a5561b2012-07-16 16:37:45 +05301579 if (plane != OMAP_DSS_WB)
1580 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1581 (scale_x || scale_y) ? 1 : 0, 8, 8);
1582
Amber Jain0d66cbb2011-05-19 19:47:54 +05301583 /* set H scaling */
1584 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1585 /* set V scaling */
1586 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301587}
1588
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001589static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301590 u16 orig_width, u16 orig_height,
1591 u16 out_width, u16 out_height,
1592 bool ilace, bool five_taps,
1593 bool fieldmode, enum omap_color_mode color_mode,
1594 u8 rotation)
1595{
1596 BUG_ON(plane == OMAP_DSS_GFX);
1597
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001598 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301599 orig_width, orig_height,
1600 out_width, out_height,
1601 ilace, five_taps,
1602 fieldmode, color_mode,
1603 rotation);
1604
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001605 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301606 orig_width, orig_height,
1607 out_width, out_height,
1608 ilace, five_taps,
1609 fieldmode, color_mode,
1610 rotation);
1611}
1612
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001613static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001614 bool mirroring, enum omap_color_mode color_mode)
1615{
Archit Taneja87a74842011-03-02 11:19:50 +05301616 bool row_repeat = false;
1617 int vidrot = 0;
1618
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001619 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1620 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001621
1622 if (mirroring) {
1623 switch (rotation) {
1624 case OMAP_DSS_ROT_0:
1625 vidrot = 2;
1626 break;
1627 case OMAP_DSS_ROT_90:
1628 vidrot = 1;
1629 break;
1630 case OMAP_DSS_ROT_180:
1631 vidrot = 0;
1632 break;
1633 case OMAP_DSS_ROT_270:
1634 vidrot = 3;
1635 break;
1636 }
1637 } else {
1638 switch (rotation) {
1639 case OMAP_DSS_ROT_0:
1640 vidrot = 0;
1641 break;
1642 case OMAP_DSS_ROT_90:
1643 vidrot = 1;
1644 break;
1645 case OMAP_DSS_ROT_180:
1646 vidrot = 2;
1647 break;
1648 case OMAP_DSS_ROT_270:
1649 vidrot = 3;
1650 break;
1651 }
1652 }
1653
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001654 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301655 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001656 else
Archit Taneja87a74842011-03-02 11:19:50 +05301657 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001658 }
Archit Taneja87a74842011-03-02 11:19:50 +05301659
Archit Taneja9b372c22011-05-06 11:45:49 +05301660 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301661 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301662 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1663 row_repeat ? 1 : 0, 18, 18);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001664}
1665
1666static int color_mode_to_bpp(enum omap_color_mode color_mode)
1667{
1668 switch (color_mode) {
1669 case OMAP_DSS_COLOR_CLUT1:
1670 return 1;
1671 case OMAP_DSS_COLOR_CLUT2:
1672 return 2;
1673 case OMAP_DSS_COLOR_CLUT4:
1674 return 4;
1675 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301676 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001677 return 8;
1678 case OMAP_DSS_COLOR_RGB12U:
1679 case OMAP_DSS_COLOR_RGB16:
1680 case OMAP_DSS_COLOR_ARGB16:
1681 case OMAP_DSS_COLOR_YUV2:
1682 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301683 case OMAP_DSS_COLOR_RGBA16:
1684 case OMAP_DSS_COLOR_RGBX16:
1685 case OMAP_DSS_COLOR_ARGB16_1555:
1686 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001687 return 16;
1688 case OMAP_DSS_COLOR_RGB24P:
1689 return 24;
1690 case OMAP_DSS_COLOR_RGB24U:
1691 case OMAP_DSS_COLOR_ARGB32:
1692 case OMAP_DSS_COLOR_RGBA32:
1693 case OMAP_DSS_COLOR_RGBX32:
1694 return 32;
1695 default:
1696 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001697 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001698 }
1699}
1700
1701static s32 pixinc(int pixels, u8 ps)
1702{
1703 if (pixels == 1)
1704 return 1;
1705 else if (pixels > 1)
1706 return 1 + (pixels - 1) * ps;
1707 else if (pixels < 0)
1708 return 1 - (-pixels + 1) * ps;
1709 else
1710 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001711 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001712}
1713
1714static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1715 u16 screen_width,
1716 u16 width, u16 height,
1717 enum omap_color_mode color_mode, bool fieldmode,
1718 unsigned int field_offset,
1719 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301720 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001721{
1722 u8 ps;
1723
1724 /* FIXME CLUT formats */
1725 switch (color_mode) {
1726 case OMAP_DSS_COLOR_CLUT1:
1727 case OMAP_DSS_COLOR_CLUT2:
1728 case OMAP_DSS_COLOR_CLUT4:
1729 case OMAP_DSS_COLOR_CLUT8:
1730 BUG();
1731 return;
1732 case OMAP_DSS_COLOR_YUV2:
1733 case OMAP_DSS_COLOR_UYVY:
1734 ps = 4;
1735 break;
1736 default:
1737 ps = color_mode_to_bpp(color_mode) / 8;
1738 break;
1739 }
1740
1741 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1742 width, height);
1743
1744 /*
1745 * field 0 = even field = bottom field
1746 * field 1 = odd field = top field
1747 */
1748 switch (rotation + mirror * 4) {
1749 case OMAP_DSS_ROT_0:
1750 case OMAP_DSS_ROT_180:
1751 /*
1752 * If the pixel format is YUV or UYVY divide the width
1753 * of the image by 2 for 0 and 180 degree rotation.
1754 */
1755 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1756 color_mode == OMAP_DSS_COLOR_UYVY)
1757 width = width >> 1;
1758 case OMAP_DSS_ROT_90:
1759 case OMAP_DSS_ROT_270:
1760 *offset1 = 0;
1761 if (field_offset)
1762 *offset0 = field_offset * screen_width * ps;
1763 else
1764 *offset0 = 0;
1765
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301766 *row_inc = pixinc(1 +
1767 (y_predecim * screen_width - x_predecim * width) +
1768 (fieldmode ? screen_width : 0), ps);
1769 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001770 break;
1771
1772 case OMAP_DSS_ROT_0 + 4:
1773 case OMAP_DSS_ROT_180 + 4:
1774 /* If the pixel format is YUV or UYVY divide the width
1775 * of the image by 2 for 0 degree and 180 degree
1776 */
1777 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1778 color_mode == OMAP_DSS_COLOR_UYVY)
1779 width = width >> 1;
1780 case OMAP_DSS_ROT_90 + 4:
1781 case OMAP_DSS_ROT_270 + 4:
1782 *offset1 = 0;
1783 if (field_offset)
1784 *offset0 = field_offset * screen_width * ps;
1785 else
1786 *offset0 = 0;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301787 *row_inc = pixinc(1 -
1788 (y_predecim * screen_width + x_predecim * width) -
1789 (fieldmode ? screen_width : 0), ps);
1790 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001791 break;
1792
1793 default:
1794 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001795 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001796 }
1797}
1798
1799static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1800 u16 screen_width,
1801 u16 width, u16 height,
1802 enum omap_color_mode color_mode, bool fieldmode,
1803 unsigned int field_offset,
1804 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301805 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001806{
1807 u8 ps;
1808 u16 fbw, fbh;
1809
1810 /* FIXME CLUT formats */
1811 switch (color_mode) {
1812 case OMAP_DSS_COLOR_CLUT1:
1813 case OMAP_DSS_COLOR_CLUT2:
1814 case OMAP_DSS_COLOR_CLUT4:
1815 case OMAP_DSS_COLOR_CLUT8:
1816 BUG();
1817 return;
1818 default:
1819 ps = color_mode_to_bpp(color_mode) / 8;
1820 break;
1821 }
1822
1823 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1824 width, height);
1825
1826 /* width & height are overlay sizes, convert to fb sizes */
1827
1828 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1829 fbw = width;
1830 fbh = height;
1831 } else {
1832 fbw = height;
1833 fbh = width;
1834 }
1835
1836 /*
1837 * field 0 = even field = bottom field
1838 * field 1 = odd field = top field
1839 */
1840 switch (rotation + mirror * 4) {
1841 case OMAP_DSS_ROT_0:
1842 *offset1 = 0;
1843 if (field_offset)
1844 *offset0 = *offset1 + field_offset * screen_width * ps;
1845 else
1846 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301847 *row_inc = pixinc(1 +
1848 (y_predecim * screen_width - fbw * x_predecim) +
1849 (fieldmode ? screen_width : 0), ps);
1850 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1851 color_mode == OMAP_DSS_COLOR_UYVY)
1852 *pix_inc = pixinc(x_predecim, 2 * ps);
1853 else
1854 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001855 break;
1856 case OMAP_DSS_ROT_90:
1857 *offset1 = screen_width * (fbh - 1) * ps;
1858 if (field_offset)
1859 *offset0 = *offset1 + field_offset * ps;
1860 else
1861 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301862 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
1863 y_predecim + (fieldmode ? 1 : 0), ps);
1864 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001865 break;
1866 case OMAP_DSS_ROT_180:
1867 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1868 if (field_offset)
1869 *offset0 = *offset1 - field_offset * screen_width * ps;
1870 else
1871 *offset0 = *offset1;
1872 *row_inc = pixinc(-1 -
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301873 (y_predecim * screen_width - fbw * x_predecim) -
1874 (fieldmode ? screen_width : 0), ps);
1875 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1876 color_mode == OMAP_DSS_COLOR_UYVY)
1877 *pix_inc = pixinc(-x_predecim, 2 * ps);
1878 else
1879 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001880 break;
1881 case OMAP_DSS_ROT_270:
1882 *offset1 = (fbw - 1) * ps;
1883 if (field_offset)
1884 *offset0 = *offset1 - field_offset * ps;
1885 else
1886 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301887 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
1888 y_predecim - (fieldmode ? 1 : 0), ps);
1889 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001890 break;
1891
1892 /* mirroring */
1893 case OMAP_DSS_ROT_0 + 4:
1894 *offset1 = (fbw - 1) * ps;
1895 if (field_offset)
1896 *offset0 = *offset1 + field_offset * screen_width * ps;
1897 else
1898 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301899 *row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001900 (fieldmode ? screen_width : 0),
1901 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301902 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1903 color_mode == OMAP_DSS_COLOR_UYVY)
1904 *pix_inc = pixinc(-x_predecim, 2 * ps);
1905 else
1906 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001907 break;
1908
1909 case OMAP_DSS_ROT_90 + 4:
1910 *offset1 = 0;
1911 if (field_offset)
1912 *offset0 = *offset1 + field_offset * ps;
1913 else
1914 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301915 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
1916 y_predecim + (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001917 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301918 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001919 break;
1920
1921 case OMAP_DSS_ROT_180 + 4:
1922 *offset1 = screen_width * (fbh - 1) * ps;
1923 if (field_offset)
1924 *offset0 = *offset1 - field_offset * screen_width * ps;
1925 else
1926 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301927 *row_inc = pixinc(1 - y_predecim * screen_width * 2 -
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001928 (fieldmode ? screen_width : 0),
1929 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301930 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1931 color_mode == OMAP_DSS_COLOR_UYVY)
1932 *pix_inc = pixinc(x_predecim, 2 * ps);
1933 else
1934 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001935 break;
1936
1937 case OMAP_DSS_ROT_270 + 4:
1938 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1939 if (field_offset)
1940 *offset0 = *offset1 - field_offset * ps;
1941 else
1942 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301943 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
1944 y_predecim - (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001945 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301946 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001947 break;
1948
1949 default:
1950 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001951 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001952 }
1953}
1954
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05301955static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
1956 enum omap_color_mode color_mode, bool fieldmode,
1957 unsigned int field_offset, unsigned *offset0, unsigned *offset1,
1958 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
1959{
1960 u8 ps;
1961
1962 switch (color_mode) {
1963 case OMAP_DSS_COLOR_CLUT1:
1964 case OMAP_DSS_COLOR_CLUT2:
1965 case OMAP_DSS_COLOR_CLUT4:
1966 case OMAP_DSS_COLOR_CLUT8:
1967 BUG();
1968 return;
1969 default:
1970 ps = color_mode_to_bpp(color_mode) / 8;
1971 break;
1972 }
1973
1974 DSSDBG("scrw %d, width %d\n", screen_width, width);
1975
1976 /*
1977 * field 0 = even field = bottom field
1978 * field 1 = odd field = top field
1979 */
1980 *offset1 = 0;
1981 if (field_offset)
1982 *offset0 = *offset1 + field_offset * screen_width * ps;
1983 else
1984 *offset0 = *offset1;
1985 *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
1986 (fieldmode ? screen_width : 0), ps);
1987 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1988 color_mode == OMAP_DSS_COLOR_UYVY)
1989 *pix_inc = pixinc(x_predecim, 2 * ps);
1990 else
1991 *pix_inc = pixinc(x_predecim, ps);
1992}
1993
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301994/*
1995 * This function is used to avoid synclosts in OMAP3, because of some
1996 * undocumented horizontal position and timing related limitations.
1997 */
Tomi Valkeinen465ec132012-10-19 15:40:24 +03001998static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
Archit Taneja81ab95b2012-05-08 15:53:20 +05301999 const struct omap_video_timings *t, u16 pos_x,
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302000 u16 width, u16 height, u16 out_width, u16 out_height)
2001{
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002002 const int ds = DIV_ROUND_UP(height, out_height);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302003 unsigned long nonactive;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302004 static const u8 limits[3] = { 8, 10, 20 };
2005 u64 val, blank;
2006 int i;
2007
Archit Taneja81ab95b2012-05-08 15:53:20 +05302008 nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302009
2010 i = 0;
2011 if (out_height < height)
2012 i++;
2013 if (out_width < width)
2014 i++;
Archit Taneja81ab95b2012-05-08 15:53:20 +05302015 blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302016 DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
2017 if (blank <= limits[i])
2018 return -EINVAL;
2019
2020 /*
2021 * Pixel data should be prepared before visible display point starts.
2022 * So, atleast DS-2 lines must have already been fetched by DISPC
2023 * during nonactive - pos_x period.
2024 */
2025 val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
2026 DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002027 val, max(0, ds - 2) * width);
2028 if (val < max(0, ds - 2) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302029 return -EINVAL;
2030
2031 /*
2032 * All lines need to be refilled during the nonactive period of which
2033 * only one line can be loaded during the active period. So, atleast
2034 * DS - 1 lines should be loaded during nonactive period.
2035 */
2036 val = div_u64((u64)nonactive * lclk, pclk);
2037 DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002038 val, max(0, ds - 1) * width);
2039 if (val < max(0, ds - 1) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302040 return -EINVAL;
2041
2042 return 0;
2043}
2044
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002045static unsigned long calc_core_clk_five_taps(unsigned long pclk,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302046 const struct omap_video_timings *mgr_timings, u16 width,
2047 u16 height, u16 out_width, u16 out_height,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002048 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002049{
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302050 u32 core_clk = 0;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302051 u64 tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002052
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302053 if (height <= out_height && width <= out_width)
2054 return (unsigned long) pclk;
2055
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002056 if (height > out_height) {
Archit Taneja81ab95b2012-05-08 15:53:20 +05302057 unsigned int ppl = mgr_timings->x_res;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002058
2059 tmp = pclk * height * out_width;
2060 do_div(tmp, 2 * out_height * ppl);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302061 core_clk = tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002062
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02002063 if (height > 2 * out_height) {
2064 if (ppl == out_width)
2065 return 0;
2066
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002067 tmp = pclk * (height - 2 * out_height) * out_width;
2068 do_div(tmp, 2 * out_height * (ppl - out_width));
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302069 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002070 }
2071 }
2072
2073 if (width > out_width) {
2074 tmp = pclk * width;
2075 do_div(tmp, out_width);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302076 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002077
2078 if (color_mode == OMAP_DSS_COLOR_RGB24U)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302079 core_clk <<= 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002080 }
2081
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302082 return core_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002083}
2084
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002085static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302086 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302087{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302088 if (height > out_height && width > out_width)
2089 return pclk * 4;
2090 else
2091 return pclk * 2;
2092}
2093
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002094static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302095 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002096{
2097 unsigned int hf, vf;
2098
2099 /*
2100 * FIXME how to determine the 'A' factor
2101 * for the no downscaling case ?
2102 */
2103
2104 if (width > 3 * out_width)
2105 hf = 4;
2106 else if (width > 2 * out_width)
2107 hf = 3;
2108 else if (width > out_width)
2109 hf = 2;
2110 else
2111 hf = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002112 if (height > out_height)
2113 vf = 2;
2114 else
2115 vf = 1;
2116
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302117 return pclk * vf * hf;
2118}
2119
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002120static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302121 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302122{
Archit Taneja8ba85302012-09-26 17:00:37 +05302123 /*
2124 * If the overlay/writeback is in mem to mem mode, there are no
2125 * downscaling limitations with respect to pixel clock, return 1 as
2126 * required core clock to represent that we have sufficient enough
2127 * core clock to do maximum downscaling
2128 */
2129 if (mem_to_mem)
2130 return 1;
2131
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302132 if (width > out_width)
2133 return DIV_ROUND_UP(pclk, out_width) * width;
2134 else
2135 return pclk;
2136}
2137
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302138static int dispc_ovl_calc_scaling_24xx(enum omap_plane plane,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302139 const struct omap_video_timings *mgr_timings,
2140 u16 width, u16 height, u16 out_width, u16 out_height,
2141 enum omap_color_mode color_mode, bool *five_taps,
2142 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302143 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302144{
2145 int error;
2146 u16 in_width, in_height;
2147 int min_factor = min(*decim_x, *decim_y);
2148 const int maxsinglelinewidth =
2149 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002150 unsigned long pclk = dispc_plane_pclk_rate(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302151
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302152 *five_taps = false;
2153
2154 do {
2155 in_height = DIV_ROUND_UP(height, *decim_y);
2156 in_width = DIV_ROUND_UP(width, *decim_x);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002157 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302158 in_height, out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302159 error = (in_width > maxsinglelinewidth || !*core_clk ||
2160 *core_clk > dispc_core_clk_rate());
2161 if (error) {
2162 if (*decim_x == *decim_y) {
2163 *decim_x = min_factor;
2164 ++*decim_y;
2165 } else {
2166 swap(*decim_x, *decim_y);
2167 if (*decim_x < *decim_y)
2168 ++*decim_x;
2169 }
2170 }
2171 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2172
2173 if (in_width > maxsinglelinewidth) {
2174 DSSERR("Cannot scale max input width exceeded");
2175 return -EINVAL;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302176 }
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302177 return 0;
2178}
2179
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302180static int dispc_ovl_calc_scaling_34xx(enum omap_plane plane,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302181 const struct omap_video_timings *mgr_timings,
2182 u16 width, u16 height, u16 out_width, u16 out_height,
2183 enum omap_color_mode color_mode, bool *five_taps,
2184 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302185 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302186{
2187 int error;
2188 u16 in_width, in_height;
2189 int min_factor = min(*decim_x, *decim_y);
2190 const int maxsinglelinewidth =
2191 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002192 unsigned long pclk = dispc_plane_pclk_rate(plane);
Tomi Valkeinen465ec132012-10-19 15:40:24 +03002193 unsigned long lclk = dispc_plane_lclk_rate(plane);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302194
2195 do {
2196 in_height = DIV_ROUND_UP(height, *decim_y);
2197 in_width = DIV_ROUND_UP(width, *decim_x);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002198 *core_clk = calc_core_clk_five_taps(pclk, mgr_timings,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302199 in_width, in_height, out_width, out_height, color_mode);
2200
Tomi Valkeinen465ec132012-10-19 15:40:24 +03002201 error = check_horiz_timing_omap3(pclk, lclk, mgr_timings,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302202 pos_x, in_width, in_height, out_width,
2203 out_height);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302204
2205 if (in_width > maxsinglelinewidth)
2206 if (in_height > out_height &&
2207 in_height < out_height * 2)
2208 *five_taps = false;
2209 if (!*five_taps)
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002210 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302211 in_height, out_width, out_height,
2212 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302213
2214 error = (error || in_width > maxsinglelinewidth * 2 ||
2215 (in_width > maxsinglelinewidth && *five_taps) ||
2216 !*core_clk || *core_clk > dispc_core_clk_rate());
2217 if (error) {
2218 if (*decim_x == *decim_y) {
2219 *decim_x = min_factor;
2220 ++*decim_y;
2221 } else {
2222 swap(*decim_x, *decim_y);
2223 if (*decim_x < *decim_y)
2224 ++*decim_x;
2225 }
2226 }
2227 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2228
Tomi Valkeinen465ec132012-10-19 15:40:24 +03002229 if (check_horiz_timing_omap3(pclk, lclk, mgr_timings, pos_x, width,
2230 height, out_width, out_height)){
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302231 DSSERR("horizontal timing too tight\n");
2232 return -EINVAL;
2233 }
2234
2235 if (in_width > (maxsinglelinewidth * 2)) {
2236 DSSERR("Cannot setup scaling");
2237 DSSERR("width exceeds maximum width possible");
2238 return -EINVAL;
2239 }
2240
2241 if (in_width > maxsinglelinewidth && *five_taps) {
2242 DSSERR("cannot setup scaling with five taps");
2243 return -EINVAL;
2244 }
2245 return 0;
2246}
2247
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302248static int dispc_ovl_calc_scaling_44xx(enum omap_plane plane,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302249 const struct omap_video_timings *mgr_timings,
2250 u16 width, u16 height, u16 out_width, u16 out_height,
2251 enum omap_color_mode color_mode, bool *five_taps,
2252 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302253 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302254{
2255 u16 in_width, in_width_max;
2256 int decim_x_min = *decim_x;
2257 u16 in_height = DIV_ROUND_UP(height, *decim_y);
2258 const int maxsinglelinewidth =
2259 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja8ba85302012-09-26 17:00:37 +05302260 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002261 unsigned long pclk = dispc_plane_pclk_rate(plane);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302262
Archit Taneja5d501082012-11-07 11:45:02 +05302263 if (mem_to_mem) {
2264 in_width_max = out_width * maxdownscale;
2265 } else {
Archit Taneja8ba85302012-09-26 17:00:37 +05302266 in_width_max = dispc_core_clk_rate() /
2267 DIV_ROUND_UP(pclk, out_width);
Archit Taneja5d501082012-11-07 11:45:02 +05302268 }
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302269
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302270 *decim_x = DIV_ROUND_UP(width, in_width_max);
2271
2272 *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
2273 if (*decim_x > *x_predecim)
2274 return -EINVAL;
2275
2276 do {
2277 in_width = DIV_ROUND_UP(width, *decim_x);
2278 } while (*decim_x <= *x_predecim &&
2279 in_width > maxsinglelinewidth && ++*decim_x);
2280
2281 if (in_width > maxsinglelinewidth) {
2282 DSSERR("Cannot scale width exceeds max line width");
2283 return -EINVAL;
2284 }
2285
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002286 *core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
Archit Taneja8ba85302012-09-26 17:00:37 +05302287 out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302288 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002289}
2290
Archit Taneja79ad75f2011-09-08 13:15:11 +05302291static int dispc_ovl_calc_scaling(enum omap_plane plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302292 enum omap_overlay_caps caps,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302293 const struct omap_video_timings *mgr_timings,
2294 u16 width, u16 height, u16 out_width, u16 out_height,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302295 enum omap_color_mode color_mode, bool *five_taps,
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302296 int *x_predecim, int *y_predecim, u16 pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302297 enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302298{
Archit Taneja0373cac2011-09-08 13:25:17 +05302299 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302300 const int max_decim_limit = 16;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302301 unsigned long core_clk = 0;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302302 int decim_x, decim_y, ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302303
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002304 if (width == out_width && height == out_height)
2305 return 0;
2306
Archit Taneja5b54ed32012-09-26 16:55:27 +05302307 if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002308 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302309
Archit Taneja1c031442012-11-07 11:45:03 +05302310 if (plane == OMAP_DSS_WB) {
2311 *x_predecim = *y_predecim = 1;
2312 } else {
2313 *x_predecim = max_decim_limit;
2314 *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
2315 dss_has_feature(FEAT_BURST_2D)) ?
2316 2 : max_decim_limit;
2317 }
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302318
2319 if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
2320 color_mode == OMAP_DSS_COLOR_CLUT2 ||
2321 color_mode == OMAP_DSS_COLOR_CLUT4 ||
2322 color_mode == OMAP_DSS_COLOR_CLUT8) {
2323 *x_predecim = 1;
2324 *y_predecim = 1;
2325 *five_taps = false;
2326 return 0;
2327 }
2328
2329 decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
2330 decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
2331
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302332 if (decim_x > *x_predecim || out_width > width * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302333 return -EINVAL;
2334
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302335 if (decim_y > *y_predecim || out_height > height * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302336 return -EINVAL;
2337
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302338 ret = dispc.feat->calc_scaling(plane, mgr_timings, width, height,
2339 out_width, out_height, color_mode, five_taps,
Archit Taneja8ba85302012-09-26 17:00:37 +05302340 x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
2341 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302342 if (ret)
2343 return ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302344
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302345 DSSDBG("required core clk rate = %lu Hz\n", core_clk);
2346 DSSDBG("current core clk rate = %lu Hz\n", dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302347
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302348 if (!core_clk || core_clk > dispc_core_clk_rate()) {
Archit Taneja79ad75f2011-09-08 13:15:11 +05302349 DSSERR("failed to set up scaling, "
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302350 "required core clk rate = %lu Hz, "
2351 "current core clk rate = %lu Hz\n",
2352 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302353 return -EINVAL;
2354 }
2355
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302356 *x_predecim = decim_x;
2357 *y_predecim = decim_y;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302358 return 0;
2359}
2360
Archit Taneja84a880f2012-09-26 16:57:37 +05302361static int dispc_ovl_setup_common(enum omap_plane plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302362 enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
2363 u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
2364 u16 out_width, u16 out_height, enum omap_color_mode color_mode,
2365 u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
2366 u8 global_alpha, enum omap_dss_rotation_type rotation_type,
Archit Taneja8ba85302012-09-26 17:00:37 +05302367 bool replication, const struct omap_video_timings *mgr_timings,
2368 bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002369{
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302370 bool five_taps = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002371 bool fieldmode = 0;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302372 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002373 unsigned offset0, offset1;
2374 s32 row_inc;
2375 s32 pix_inc;
Archit Taneja6be0d732012-11-07 11:45:04 +05302376 u16 frame_width, frame_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002377 unsigned int field_offset = 0;
Archit Taneja84a880f2012-09-26 16:57:37 +05302378 u16 in_height = height;
2379 u16 in_width = width;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302380 int x_predecim = 1, y_predecim = 1;
Archit Taneja8050cbe2012-06-06 16:25:52 +05302381 bool ilace = mgr_timings->interlace;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02002382
Archit Taneja84a880f2012-09-26 16:57:37 +05302383 if (paddr == 0)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002384 return -EINVAL;
2385
Archit Taneja84a880f2012-09-26 16:57:37 +05302386 out_width = out_width == 0 ? width : out_width;
2387 out_height = out_height == 0 ? height : out_height;
Tomi Valkeinencf073662011-11-03 16:08:27 +02002388
Archit Taneja84a880f2012-09-26 16:57:37 +05302389 if (ilace && height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002390 fieldmode = 1;
2391
2392 if (ilace) {
2393 if (fieldmode)
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302394 in_height /= 2;
Archit Taneja8eeb7012012-08-22 12:33:49 +05302395 pos_y /= 2;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302396 out_height /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002397
2398 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
Archit Taneja84a880f2012-09-26 16:57:37 +05302399 "out_height %d\n", in_height, pos_y,
2400 out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002401 }
2402
Archit Taneja84a880f2012-09-26 16:57:37 +05302403 if (!dss_feat_color_mode_supported(plane, color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05302404 return -EINVAL;
2405
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302406 r = dispc_ovl_calc_scaling(plane, caps, mgr_timings, in_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302407 in_height, out_width, out_height, color_mode,
2408 &five_taps, &x_predecim, &y_predecim, pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302409 rotation_type, mem_to_mem);
Archit Taneja79ad75f2011-09-08 13:15:11 +05302410 if (r)
2411 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002412
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302413 in_width = DIV_ROUND_UP(in_width, x_predecim);
2414 in_height = DIV_ROUND_UP(in_height, y_predecim);
2415
Archit Taneja84a880f2012-09-26 16:57:37 +05302416 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2417 color_mode == OMAP_DSS_COLOR_UYVY ||
2418 color_mode == OMAP_DSS_COLOR_NV12)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302419 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002420
2421 if (ilace && !fieldmode) {
2422 /*
2423 * when downscaling the bottom field may have to start several
2424 * source lines below the top field. Unfortunately ACCUI
2425 * registers will only hold the fractional part of the offset
2426 * so the integer part must be added to the base address of the
2427 * bottom field.
2428 */
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302429 if (!in_height || in_height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002430 field_offset = 0;
2431 else
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302432 field_offset = in_height / out_height / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002433 }
2434
2435 /* Fields are independent but interleaved in memory. */
2436 if (fieldmode)
2437 field_offset = 1;
2438
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002439 offset0 = 0;
2440 offset1 = 0;
2441 row_inc = 0;
2442 pix_inc = 0;
2443
Archit Taneja6be0d732012-11-07 11:45:04 +05302444 if (plane == OMAP_DSS_WB) {
2445 frame_width = out_width;
2446 frame_height = out_height;
2447 } else {
2448 frame_width = in_width;
2449 frame_height = height;
2450 }
2451
Archit Taneja84a880f2012-09-26 16:57:37 +05302452 if (rotation_type == OMAP_DSS_ROT_TILER)
Archit Taneja6be0d732012-11-07 11:45:04 +05302453 calc_tiler_rotation_offset(screen_width, frame_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302454 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302455 &offset0, &offset1, &row_inc, &pix_inc,
2456 x_predecim, y_predecim);
Archit Taneja84a880f2012-09-26 16:57:37 +05302457 else if (rotation_type == OMAP_DSS_ROT_DMA)
Archit Taneja6be0d732012-11-07 11:45:04 +05302458 calc_dma_rotation_offset(rotation, mirror, screen_width,
2459 frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302460 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302461 &offset0, &offset1, &row_inc, &pix_inc,
2462 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002463 else
Archit Taneja84a880f2012-09-26 16:57:37 +05302464 calc_vrfb_rotation_offset(rotation, mirror,
Archit Taneja6be0d732012-11-07 11:45:04 +05302465 screen_width, frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302466 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302467 &offset0, &offset1, &row_inc, &pix_inc,
2468 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002469
2470 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
2471 offset0, offset1, row_inc, pix_inc);
2472
Archit Taneja84a880f2012-09-26 16:57:37 +05302473 dispc_ovl_set_color_mode(plane, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002474
Archit Taneja84a880f2012-09-26 16:57:37 +05302475 dispc_ovl_configure_burst_type(plane, rotation_type);
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302476
Archit Taneja84a880f2012-09-26 16:57:37 +05302477 dispc_ovl_set_ba0(plane, paddr + offset0);
2478 dispc_ovl_set_ba1(plane, paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002479
Archit Taneja84a880f2012-09-26 16:57:37 +05302480 if (OMAP_DSS_COLOR_NV12 == color_mode) {
2481 dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
2482 dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05302483 }
2484
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002485 dispc_ovl_set_row_inc(plane, row_inc);
2486 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002487
Archit Taneja84a880f2012-09-26 16:57:37 +05302488 DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302489 in_height, out_width, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002490
Archit Taneja84a880f2012-09-26 16:57:37 +05302491 dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002492
Archit Taneja78b687f2012-09-21 14:51:49 +05302493 dispc_ovl_set_input_size(plane, in_width, in_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002494
Archit Taneja5b54ed32012-09-26 16:55:27 +05302495 if (caps & OMAP_DSS_OVL_CAP_SCALE) {
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302496 dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
2497 out_height, ilace, five_taps, fieldmode,
Archit Taneja84a880f2012-09-26 16:57:37 +05302498 color_mode, rotation);
Archit Taneja78b687f2012-09-21 14:51:49 +05302499 dispc_ovl_set_output_size(plane, out_width, out_height);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002500 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002501 }
2502
Archit Taneja84a880f2012-09-26 16:57:37 +05302503 dispc_ovl_set_rotation_attrs(plane, rotation, mirror, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002504
Archit Taneja84a880f2012-09-26 16:57:37 +05302505 dispc_ovl_set_zorder(plane, caps, zorder);
2506 dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
2507 dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002508
Archit Tanejad79db852012-09-22 12:30:17 +05302509 dispc_ovl_enable_replication(plane, caps, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05302510
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002511 return 0;
2512}
2513
Archit Taneja84a880f2012-09-26 16:57:37 +05302514int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
Archit Taneja8ba85302012-09-26 17:00:37 +05302515 bool replication, const struct omap_video_timings *mgr_timings,
2516 bool mem_to_mem)
Archit Taneja84a880f2012-09-26 16:57:37 +05302517{
2518 int r;
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002519 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
Archit Taneja84a880f2012-09-26 16:57:37 +05302520 enum omap_channel channel;
2521
2522 channel = dispc_ovl_get_channel_out(plane);
2523
2524 DSSDBG("dispc_ovl_setup %d, pa %x, pa_uv %x, sw %d, %d,%d, %dx%d -> "
2525 "%dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
2526 plane, oi->paddr, oi->p_uv_addr, oi->screen_width, oi->pos_x,
2527 oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
2528 oi->color_mode, oi->rotation, oi->mirror, channel, replication);
2529
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002530 r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302531 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
2532 oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
2533 oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
Archit Taneja8ba85302012-09-26 17:00:37 +05302534 oi->rotation_type, replication, mgr_timings, mem_to_mem);
Archit Taneja84a880f2012-09-26 16:57:37 +05302535
2536 return r;
2537}
2538
Archit Taneja749feff2012-08-31 12:32:52 +05302539int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302540 bool mem_to_mem, const struct omap_video_timings *mgr_timings)
Archit Taneja749feff2012-08-31 12:32:52 +05302541{
2542 int r;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302543 u32 l;
Archit Taneja749feff2012-08-31 12:32:52 +05302544 enum omap_plane plane = OMAP_DSS_WB;
2545 const int pos_x = 0, pos_y = 0;
2546 const u8 zorder = 0, global_alpha = 0;
2547 const bool replication = false;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302548 bool truncation;
Archit Taneja749feff2012-08-31 12:32:52 +05302549 int in_width = mgr_timings->x_res;
2550 int in_height = mgr_timings->y_res;
2551 enum omap_overlay_caps caps =
2552 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;
2553
2554 DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
2555 "rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
2556 in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
2557 wi->mirror);
2558
2559 r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
2560 wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
2561 wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
2562 wi->pre_mult_alpha, global_alpha, wi->rotation_type,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302563 replication, mgr_timings, mem_to_mem);
2564
2565 switch (wi->color_mode) {
2566 case OMAP_DSS_COLOR_RGB16:
2567 case OMAP_DSS_COLOR_RGB24P:
2568 case OMAP_DSS_COLOR_ARGB16:
2569 case OMAP_DSS_COLOR_RGBA16:
2570 case OMAP_DSS_COLOR_RGB12U:
2571 case OMAP_DSS_COLOR_ARGB16_1555:
2572 case OMAP_DSS_COLOR_XRGB16_1555:
2573 case OMAP_DSS_COLOR_RGBX16:
2574 truncation = true;
2575 break;
2576 default:
2577 truncation = false;
2578 break;
2579 }
2580
2581 /* setup extra DISPC_WB_ATTRIBUTES */
2582 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
2583 l = FLD_MOD(l, truncation, 10, 10); /* TRUNCATIONENABLE */
2584 l = FLD_MOD(l, mem_to_mem, 19, 19); /* WRITEBACKMODE */
2585 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Archit Taneja749feff2012-08-31 12:32:52 +05302586
2587 return r;
2588}
2589
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002590int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002591{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002592 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
2593
Archit Taneja9b372c22011-05-06 11:45:49 +05302594 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002595
2596 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002597}
2598
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002599bool dispc_ovl_enabled(enum omap_plane plane)
2600{
2601 return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
2602}
2603
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002604static void dispc_mgr_disable_isr(void *data, u32 mask)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002605{
2606 struct completion *compl = data;
2607 complete(compl);
2608}
2609
Tomi Valkeinenf1a813d2012-10-19 14:16:06 +03002610void dispc_mgr_enable(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002611{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302612 mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
2613 /* flush posted write */
2614 mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002615}
2616
Tomi Valkeinen65398512012-10-10 11:44:17 +03002617bool dispc_mgr_is_enabled(enum omap_channel channel)
2618{
2619 return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
2620}
2621
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002622static void dispc_mgr_enable_lcd_out(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002623{
Tomi Valkeinenf1a813d2012-10-19 14:16:06 +03002624 dispc_mgr_enable(channel, true);
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002625}
2626
2627static void dispc_mgr_disable_lcd_out(enum omap_channel channel)
2628{
2629 DECLARE_COMPLETION_ONSTACK(framedone_compl);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002630 int r;
Sumit Semwal2a205f32010-12-02 11:27:12 +00002631 u32 irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002632
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002633 if (dispc_mgr_is_enabled(channel) == false)
2634 return;
Sumit Semwal2a205f32010-12-02 11:27:12 +00002635
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002636 /*
2637 * When we disable LCD output, we need to wait for FRAMEDONE to know
2638 * that DISPC has finished with the LCD output.
2639 */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002640
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002641 irq = dispc_mgr_get_framedone_irq(channel);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002642
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002643 r = omap_dispc_register_isr(dispc_mgr_disable_isr, &framedone_compl,
2644 irq);
2645 if (r)
2646 DSSERR("failed to register FRAMEDONE isr\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002647
Tomi Valkeinenf1a813d2012-10-19 14:16:06 +03002648 dispc_mgr_enable(channel, false);
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002649
2650 /* if we couldn't register for framedone, just sleep and exit */
2651 if (r) {
2652 msleep(100);
2653 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002654 }
2655
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002656 if (!wait_for_completion_timeout(&framedone_compl,
2657 msecs_to_jiffies(100)))
2658 DSSERR("timeout waiting for FRAME DONE\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002659
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002660 r = omap_dispc_unregister_isr(dispc_mgr_disable_isr, &framedone_compl,
2661 irq);
2662 if (r)
2663 DSSERR("failed to unregister FRAMEDONE isr\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002664}
2665
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002666static void dispc_digit_out_enable_isr(void *data, u32 mask)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002667{
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002668 struct completion *compl = data;
2669
2670 /* ignore any sync lost interrupts */
2671 if (mask & (DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD))
2672 complete(compl);
2673}
2674
2675static void dispc_mgr_enable_digit_out(void)
2676{
2677 DECLARE_COMPLETION_ONSTACK(vsync_compl);
2678 int r;
2679 u32 irq_mask;
2680
2681 if (dispc_mgr_is_enabled(OMAP_DSS_CHANNEL_DIGIT) == true)
2682 return;
2683
2684 /*
2685 * Digit output produces some sync lost interrupts during the first
2686 * frame when enabling. Those need to be ignored, so we register for the
2687 * sync lost irq to prevent the error handler from triggering.
2688 */
2689
2690 irq_mask = dispc_mgr_get_vsync_irq(OMAP_DSS_CHANNEL_DIGIT) |
2691 dispc_mgr_get_sync_lost_irq(OMAP_DSS_CHANNEL_DIGIT);
2692
2693 r = omap_dispc_register_isr(dispc_digit_out_enable_isr, &vsync_compl,
2694 irq_mask);
2695 if (r) {
2696 DSSERR("failed to register %x isr\n", irq_mask);
2697 return;
2698 }
2699
Tomi Valkeinenf1a813d2012-10-19 14:16:06 +03002700 dispc_mgr_enable(OMAP_DSS_CHANNEL_DIGIT, true);
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002701
2702 /* wait for the first evsync */
2703 if (!wait_for_completion_timeout(&vsync_compl, msecs_to_jiffies(100)))
2704 DSSERR("timeout waiting for digit out to start\n");
2705
2706 r = omap_dispc_unregister_isr(dispc_digit_out_enable_isr, &vsync_compl,
2707 irq_mask);
2708 if (r)
2709 DSSERR("failed to unregister %x isr\n", irq_mask);
2710}
2711
2712static void dispc_mgr_disable_digit_out(void)
2713{
2714 DECLARE_COMPLETION_ONSTACK(framedone_compl);
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002715 int r, i;
2716 u32 irq_mask;
2717 int num_irqs;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002718
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002719 if (dispc_mgr_is_enabled(OMAP_DSS_CHANNEL_DIGIT) == false)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002720 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002721
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002722 /*
2723 * When we disable the digit output, we need to wait for FRAMEDONE to
Tomi Valkeinen15f5e732012-11-08 10:05:31 +02002724 * know that DISPC has finished with the output.
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002725 */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002726
Tomi Valkeinen15f5e732012-11-08 10:05:31 +02002727 irq_mask = dispc_mgr_get_framedone_irq(OMAP_DSS_CHANNEL_DIGIT);
2728 num_irqs = 1;
2729
2730 if (!irq_mask) {
2731 /*
2732 * omap 2/3 don't have framedone irq for TV, so we need to use
2733 * vsyncs for this.
2734 */
2735
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002736 irq_mask = dispc_mgr_get_vsync_irq(OMAP_DSS_CHANNEL_DIGIT);
2737 /*
2738 * We need to wait for both even and odd vsyncs. Note that this
2739 * is not totally reliable, as we could get a vsync interrupt
2740 * before we disable the output, which leads to timeout in the
2741 * wait_for_completion.
2742 */
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002743 num_irqs = 2;
2744 }
2745
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002746 r = omap_dispc_register_isr(dispc_mgr_disable_isr, &framedone_compl,
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002747 irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002748 if (r)
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002749 DSSERR("failed to register %x isr\n", irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002750
Tomi Valkeinenf1a813d2012-10-19 14:16:06 +03002751 dispc_mgr_enable(OMAP_DSS_CHANNEL_DIGIT, false);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002752
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002753 /* if we couldn't register the irq, just sleep and exit */
2754 if (r) {
2755 msleep(100);
2756 return;
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002757 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002758
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002759 for (i = 0; i < num_irqs; ++i) {
2760 if (!wait_for_completion_timeout(&framedone_compl,
2761 msecs_to_jiffies(100)))
2762 DSSERR("timeout waiting for digit out to stop\n");
2763 }
2764
2765 r = omap_dispc_unregister_isr(dispc_mgr_disable_isr, &framedone_compl,
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002766 irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002767 if (r)
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002768 DSSERR("failed to unregister %x isr\n", irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002769}
2770
Tomi Valkeinen3a979f82012-10-19 14:14:38 +03002771void dispc_mgr_enable_sync(enum omap_channel channel)
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002772{
Archit Tanejadd88b7a2012-06-29 14:41:30 +05302773 if (dss_mgr_is_lcd(channel))
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002774 dispc_mgr_enable_lcd_out(channel);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002775 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002776 dispc_mgr_enable_digit_out();
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002777 else
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002778 WARN_ON(1);
2779}
2780
Tomi Valkeinen3a979f82012-10-19 14:14:38 +03002781void dispc_mgr_disable_sync(enum omap_channel channel)
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002782{
2783 if (dss_mgr_is_lcd(channel))
2784 dispc_mgr_disable_lcd_out(channel);
2785 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
2786 dispc_mgr_disable_digit_out();
2787 else
2788 WARN_ON(1);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002789}
2790
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302791void dispc_wb_enable(bool enable)
2792{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002793 dispc_ovl_enable(OMAP_DSS_WB, enable);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302794}
2795
2796bool dispc_wb_is_enabled(void)
2797{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002798 return dispc_ovl_enabled(OMAP_DSS_WB);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302799}
2800
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002801static void dispc_lcd_enable_signal_polarity(bool act_high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002802{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002803 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2804 return;
2805
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002806 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002807}
2808
2809void dispc_lcd_enable_signal(bool enable)
2810{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002811 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2812 return;
2813
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002814 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002815}
2816
2817void dispc_pck_free_enable(bool enable)
2818{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002819 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2820 return;
2821
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002822 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002823}
2824
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002825static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002826{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302827 mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002828}
2829
2830
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002831static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002832{
Archit Tanejad21f43b2012-06-21 09:45:11 +05302833 mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002834}
2835
2836void dispc_set_loadmode(enum omap_dss_load_mode mode)
2837{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002838 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002839}
2840
2841
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002842static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002843{
Sumit Semwal8613b002010-12-02 11:27:09 +00002844 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002845}
2846
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002847static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002848 enum omap_dss_trans_key_type type,
2849 u32 trans_key)
2850{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302851 mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002852
Sumit Semwal8613b002010-12-02 11:27:09 +00002853 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002854}
2855
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002856static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002857{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302858 mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002859}
Archit Taneja11354dd2011-09-26 11:47:29 +05302860
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002861static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2862 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002863{
Archit Taneja11354dd2011-09-26 11:47:29 +05302864 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002865 return;
2866
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002867 if (ch == OMAP_DSS_CHANNEL_LCD)
2868 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002869 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002870 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002871}
Archit Taneja11354dd2011-09-26 11:47:29 +05302872
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002873void dispc_mgr_setup(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02002874 const struct omap_overlay_manager_info *info)
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002875{
2876 dispc_mgr_set_default_color(channel, info->default_color);
2877 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
2878 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
2879 dispc_mgr_enable_alpha_fixed_zorder(channel,
2880 info->partial_alpha_enabled);
2881 if (dss_has_feature(FEAT_CPR)) {
2882 dispc_mgr_enable_cpr(channel, info->cpr_enable);
2883 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
2884 }
2885}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002886
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002887static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002888{
2889 int code;
2890
2891 switch (data_lines) {
2892 case 12:
2893 code = 0;
2894 break;
2895 case 16:
2896 code = 1;
2897 break;
2898 case 18:
2899 code = 2;
2900 break;
2901 case 24:
2902 code = 3;
2903 break;
2904 default:
2905 BUG();
2906 return;
2907 }
2908
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302909 mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002910}
2911
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002912static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002913{
2914 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05302915 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002916
2917 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05302918 case DSS_IO_PAD_MODE_RESET:
2919 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002920 gpout1 = 0;
2921 break;
Archit Taneja569969d2011-08-22 17:41:57 +05302922 case DSS_IO_PAD_MODE_RFBI:
2923 gpout0 = 1;
2924 gpout1 = 0;
2925 break;
2926 case DSS_IO_PAD_MODE_BYPASS:
2927 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002928 gpout1 = 1;
2929 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002930 default:
2931 BUG();
2932 return;
2933 }
2934
Archit Taneja569969d2011-08-22 17:41:57 +05302935 l = dispc_read_reg(DISPC_CONTROL);
2936 l = FLD_MOD(l, gpout0, 15, 15);
2937 l = FLD_MOD(l, gpout1, 16, 16);
2938 dispc_write_reg(DISPC_CONTROL, l);
2939}
2940
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002941static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
Archit Taneja569969d2011-08-22 17:41:57 +05302942{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302943 mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002944}
2945
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002946void dispc_mgr_set_lcd_config(enum omap_channel channel,
2947 const struct dss_lcd_mgr_config *config)
2948{
2949 dispc_mgr_set_io_pad_mode(config->io_pad_mode);
2950
2951 dispc_mgr_enable_stallmode(channel, config->stallmode);
2952 dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);
2953
2954 dispc_mgr_set_clock_div(channel, &config->clock_info);
2955
2956 dispc_mgr_set_tft_data_lines(channel, config->video_port_width);
2957
2958 dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);
2959
2960 dispc_mgr_set_lcd_type_tft(channel);
2961}
2962
Archit Taneja8f366162012-04-16 12:53:44 +05302963static bool _dispc_mgr_size_ok(u16 width, u16 height)
2964{
Archit Taneja33b89922012-11-14 13:50:15 +05302965 return width <= dispc.feat->mgr_width_max &&
2966 height <= dispc.feat->mgr_height_max;
Archit Taneja8f366162012-04-16 12:53:44 +05302967}
2968
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002969static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
2970 int vsw, int vfp, int vbp)
2971{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302972 if (hsw < 1 || hsw > dispc.feat->sw_max ||
2973 hfp < 1 || hfp > dispc.feat->hp_max ||
2974 hbp < 1 || hbp > dispc.feat->hp_max ||
2975 vsw < 1 || vsw > dispc.feat->sw_max ||
2976 vfp < 0 || vfp > dispc.feat->vp_max ||
2977 vbp < 0 || vbp > dispc.feat->vp_max)
2978 return false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002979 return true;
2980}
2981
Archit Taneja8f366162012-04-16 12:53:44 +05302982bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +05302983 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002984{
Archit Taneja8f366162012-04-16 12:53:44 +05302985 bool timings_ok;
2986
2987 timings_ok = _dispc_mgr_size_ok(timings->x_res, timings->y_res);
2988
Archit Tanejadd88b7a2012-06-29 14:41:30 +05302989 if (dss_mgr_is_lcd(channel))
Archit Taneja8f366162012-04-16 12:53:44 +05302990 timings_ok = timings_ok && _dispc_lcd_timings_ok(timings->hsw,
2991 timings->hfp, timings->hbp,
2992 timings->vsw, timings->vfp,
2993 timings->vbp);
2994
2995 return timings_ok;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002996}
2997
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002998static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
Archit Taneja655e2942012-06-21 10:37:43 +05302999 int hfp, int hbp, int vsw, int vfp, int vbp,
3000 enum omap_dss_signal_level vsync_level,
3001 enum omap_dss_signal_level hsync_level,
3002 enum omap_dss_signal_edge data_pclk_edge,
3003 enum omap_dss_signal_level de_level,
3004 enum omap_dss_signal_edge sync_pclk_edge)
3005
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003006{
Archit Taneja655e2942012-06-21 10:37:43 +05303007 u32 timing_h, timing_v, l;
3008 bool onoff, rf, ipc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003009
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303010 timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
3011 FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
3012 FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
3013 timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
3014 FLD_VAL(vfp, dispc.feat->fp_start, 8) |
3015 FLD_VAL(vbp, dispc.feat->bp_start, 20);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003016
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003017 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
3018 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Archit Taneja655e2942012-06-21 10:37:43 +05303019
3020 switch (data_pclk_edge) {
3021 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
3022 ipc = false;
3023 break;
3024 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
3025 ipc = true;
3026 break;
3027 case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
3028 default:
3029 BUG();
3030 }
3031
3032 switch (sync_pclk_edge) {
3033 case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
3034 onoff = false;
3035 rf = false;
3036 break;
3037 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
3038 onoff = true;
3039 rf = false;
3040 break;
3041 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
3042 onoff = true;
3043 rf = true;
3044 break;
3045 default:
3046 BUG();
3047 };
3048
3049 l = dispc_read_reg(DISPC_POL_FREQ(channel));
3050 l |= FLD_VAL(onoff, 17, 17);
3051 l |= FLD_VAL(rf, 16, 16);
3052 l |= FLD_VAL(de_level, 15, 15);
3053 l |= FLD_VAL(ipc, 14, 14);
3054 l |= FLD_VAL(hsync_level, 13, 13);
3055 l |= FLD_VAL(vsync_level, 12, 12);
3056 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003057}
3058
3059/* change name to mode? */
Archit Tanejac51d9212012-04-16 12:53:43 +05303060void dispc_mgr_set_timings(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003061 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003062{
3063 unsigned xtot, ytot;
3064 unsigned long ht, vt;
Archit Taneja2aefad42012-05-18 14:36:54 +05303065 struct omap_video_timings t = *timings;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003066
Archit Taneja2aefad42012-05-18 14:36:54 +05303067 DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
Archit Tanejac51d9212012-04-16 12:53:43 +05303068
Archit Taneja2aefad42012-05-18 14:36:54 +05303069 if (!dispc_mgr_timings_ok(channel, &t)) {
Archit Taneja8f366162012-04-16 12:53:44 +05303070 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003071 return;
3072 }
Archit Tanejac51d9212012-04-16 12:53:43 +05303073
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303074 if (dss_mgr_is_lcd(channel)) {
Archit Taneja2aefad42012-05-18 14:36:54 +05303075 _dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
Archit Taneja655e2942012-06-21 10:37:43 +05303076 t.vfp, t.vbp, t.vsync_level, t.hsync_level,
3077 t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
Archit Tanejac51d9212012-04-16 12:53:43 +05303078
Archit Taneja2aefad42012-05-18 14:36:54 +05303079 xtot = t.x_res + t.hfp + t.hsw + t.hbp;
3080 ytot = t.y_res + t.vfp + t.vsw + t.vbp;
Archit Tanejac51d9212012-04-16 12:53:43 +05303081
3082 ht = (timings->pixel_clock * 1000) / xtot;
3083 vt = (timings->pixel_clock * 1000) / xtot / ytot;
3084
3085 DSSDBG("pck %u\n", timings->pixel_clock);
3086 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
Archit Taneja2aefad42012-05-18 14:36:54 +05303087 t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
Archit Taneja655e2942012-06-21 10:37:43 +05303088 DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
3089 t.vsync_level, t.hsync_level, t.data_pclk_edge,
3090 t.de_level, t.sync_pclk_edge);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003091
Archit Tanejac51d9212012-04-16 12:53:43 +05303092 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
Archit Taneja2aefad42012-05-18 14:36:54 +05303093 } else {
Archit Taneja23c8f882012-06-28 11:15:51 +05303094 if (t.interlace == true)
Archit Taneja2aefad42012-05-18 14:36:54 +05303095 t.y_res /= 2;
Archit Tanejac51d9212012-04-16 12:53:43 +05303096 }
Archit Taneja8f366162012-04-16 12:53:44 +05303097
Archit Taneja2aefad42012-05-18 14:36:54 +05303098 dispc_mgr_set_size(channel, t.x_res, t.y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003099}
3100
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003101static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003102 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003103{
3104 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003105 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003106
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003107 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003108 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003109}
3110
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003111static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00003112 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003113{
3114 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003115 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003116 *lck_div = FLD_GET(l, 23, 16);
3117 *pck_div = FLD_GET(l, 7, 0);
3118}
3119
3120unsigned long dispc_fclk_rate(void)
3121{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303122 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003123 unsigned long r = 0;
3124
Taneja, Archit66534e82011-03-08 05:50:34 -06003125 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05303126 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003127 r = clk_get_rate(dispc.dss_clk);
Taneja, Archit66534e82011-03-08 05:50:34 -06003128 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05303129 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303130 dsidev = dsi_get_dsidev_from_id(0);
3131 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -06003132 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05303133 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
3134 dsidev = dsi_get_dsidev_from_id(1);
3135 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
3136 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06003137 default:
3138 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003139 return 0;
Taneja, Archit66534e82011-03-08 05:50:34 -06003140 }
3141
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003142 return r;
3143}
3144
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003145unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003146{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303147 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003148 int lcd;
3149 unsigned long r;
3150 u32 l;
3151
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003152 if (dss_mgr_is_lcd(channel)) {
3153 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003154
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003155 lcd = FLD_GET(l, 23, 16);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003156
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003157 switch (dss_get_lcd_clk_source(channel)) {
3158 case OMAP_DSS_CLK_SRC_FCK:
3159 r = clk_get_rate(dispc.dss_clk);
3160 break;
3161 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
3162 dsidev = dsi_get_dsidev_from_id(0);
3163 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
3164 break;
3165 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
3166 dsidev = dsi_get_dsidev_from_id(1);
3167 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
3168 break;
3169 default:
3170 BUG();
3171 return 0;
3172 }
3173
3174 return r / lcd;
3175 } else {
3176 return dispc_fclk_rate();
Taneja, Architea751592011-03-08 05:50:35 -06003177 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003178}
3179
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003180unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003181{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003182 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003183
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303184 if (dss_mgr_is_lcd(channel)) {
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303185 int pcd;
3186 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003187
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303188 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003189
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303190 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003191
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303192 r = dispc_mgr_lclk_rate(channel);
3193
3194 return r / pcd;
3195 } else {
Archit Taneja3fa03ba2012-04-09 15:06:41 +05303196 enum dss_hdmi_venc_clk_source_select source;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303197
Archit Taneja3fa03ba2012-04-09 15:06:41 +05303198 source = dss_get_hdmi_venc_clk_source();
3199
3200 switch (source) {
3201 case DSS_VENC_TV_CLK:
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303202 return venc_get_pixel_clock();
Archit Taneja3fa03ba2012-04-09 15:06:41 +05303203 case DSS_HDMI_M_PCLK:
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303204 return hdmi_get_pixel_clock();
3205 default:
3206 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003207 return 0;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303208 }
3209 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003210}
3211
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303212unsigned long dispc_core_clk_rate(void)
3213{
3214 int lcd;
3215 unsigned long fclk = dispc_fclk_rate();
3216
3217 if (dss_has_feature(FEAT_CORE_CLK_DIV))
3218 lcd = REG_GET(DISPC_DIVISOR, 23, 16);
3219 else
3220 lcd = REG_GET(DISPC_DIVISORo(OMAP_DSS_CHANNEL_LCD), 23, 16);
3221
3222 return fclk / lcd;
3223}
3224
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303225static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
3226{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003227 enum omap_channel channel;
3228
3229 if (plane == OMAP_DSS_WB)
3230 return 0;
3231
3232 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303233
3234 return dispc_mgr_pclk_rate(channel);
3235}
3236
3237static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
3238{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003239 enum omap_channel channel;
3240
3241 if (plane == OMAP_DSS_WB)
3242 return 0;
3243
3244 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303245
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003246 return dispc_mgr_lclk_rate(channel);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303247}
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003248
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303249static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003250{
3251 int lcd, pcd;
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303252 enum omap_dss_clk_source lcd_clk_src;
3253
3254 seq_printf(s, "- %s -\n", mgr_desc[channel].name);
3255
3256 lcd_clk_src = dss_get_lcd_clk_source(channel);
3257
3258 seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
3259 dss_get_generic_clk_source_name(lcd_clk_src),
3260 dss_feat_get_clk_source_name(lcd_clk_src));
3261
3262 dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
3263
3264 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3265 dispc_mgr_lclk_rate(channel), lcd);
3266 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
3267 dispc_mgr_pclk_rate(channel), pcd);
3268}
3269
3270void dispc_dump_clocks(struct seq_file *s)
3271{
3272 int lcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003273 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05303274 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003275
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003276 if (dispc_runtime_get())
3277 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003278
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003279 seq_printf(s, "- DISPC -\n");
3280
Archit Taneja067a57e2011-03-02 11:57:25 +05303281 seq_printf(s, "dispc fclk source = %s (%s)\n",
3282 dss_get_generic_clk_source_name(dispc_clk_src),
3283 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003284
3285 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00003286
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003287 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3288 seq_printf(s, "- DISPC-CORE-CLK -\n");
3289 l = dispc_read_reg(DISPC_DIVISOR);
3290 lcd = FLD_GET(l, 23, 16);
3291
3292 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3293 (dispc_fclk_rate()/lcd), lcd);
3294 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003295
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303296 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
Taneja, Architea751592011-03-08 05:50:35 -06003297
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303298 if (dss_has_feature(FEAT_MGR_LCD2))
3299 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
3300 if (dss_has_feature(FEAT_MGR_LCD3))
3301 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003302
3303 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003304}
3305
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003306#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Tomi Valkeinen5b30b7f2012-11-07 08:52:44 +02003307static void dispc_dump_irqs(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003308{
3309 unsigned long flags;
3310 struct dispc_irq_stats stats;
3311
3312 spin_lock_irqsave(&dispc.irq_stats_lock, flags);
3313
3314 stats = dispc.irq_stats;
3315 memset(&dispc.irq_stats, 0, sizeof(dispc.irq_stats));
3316 dispc.irq_stats.last_reset = jiffies;
3317
3318 spin_unlock_irqrestore(&dispc.irq_stats_lock, flags);
3319
3320 seq_printf(s, "period %u ms\n",
3321 jiffies_to_msecs(jiffies - stats.last_reset));
3322
3323 seq_printf(s, "irqs %d\n", stats.irq_count);
3324#define PIS(x) \
3325 seq_printf(s, "%-20s %10d\n", #x, stats.irqs[ffs(DISPC_IRQ_##x)-1]);
3326
3327 PIS(FRAMEDONE);
3328 PIS(VSYNC);
3329 PIS(EVSYNC_EVEN);
3330 PIS(EVSYNC_ODD);
3331 PIS(ACBIAS_COUNT_STAT);
3332 PIS(PROG_LINE_NUM);
3333 PIS(GFX_FIFO_UNDERFLOW);
3334 PIS(GFX_END_WIN);
3335 PIS(PAL_GAMMA_MASK);
3336 PIS(OCP_ERR);
3337 PIS(VID1_FIFO_UNDERFLOW);
3338 PIS(VID1_END_WIN);
3339 PIS(VID2_FIFO_UNDERFLOW);
3340 PIS(VID2_END_WIN);
Archit Tanejab8c095b2011-09-13 18:20:33 +05303341 if (dss_feat_get_num_ovls() > 3) {
3342 PIS(VID3_FIFO_UNDERFLOW);
3343 PIS(VID3_END_WIN);
3344 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003345 PIS(SYNC_LOST);
3346 PIS(SYNC_LOST_DIGIT);
3347 PIS(WAKEUP);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003348 if (dss_has_feature(FEAT_MGR_LCD2)) {
3349 PIS(FRAMEDONE2);
3350 PIS(VSYNC2);
3351 PIS(ACBIAS_COUNT_STAT2);
3352 PIS(SYNC_LOST2);
3353 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303354 if (dss_has_feature(FEAT_MGR_LCD3)) {
3355 PIS(FRAMEDONE3);
3356 PIS(VSYNC3);
3357 PIS(ACBIAS_COUNT_STAT3);
3358 PIS(SYNC_LOST3);
3359 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003360#undef PIS
3361}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003362#endif
3363
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003364static void dispc_dump_regs(struct seq_file *s)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003365{
Archit Taneja4dd2da12011-08-05 19:06:01 +05303366 int i, j;
3367 const char *mgr_names[] = {
3368 [OMAP_DSS_CHANNEL_LCD] = "LCD",
3369 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
3370 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303371 [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303372 };
3373 const char *ovl_names[] = {
3374 [OMAP_DSS_GFX] = "GFX",
3375 [OMAP_DSS_VIDEO1] = "VID1",
3376 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05303377 [OMAP_DSS_VIDEO3] = "VID3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303378 };
3379 const char **p_names;
3380
Archit Taneja9b372c22011-05-06 11:45:49 +05303381#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003382
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003383 if (dispc_runtime_get())
3384 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003385
Archit Taneja5010be82011-08-05 19:06:00 +05303386 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003387 DUMPREG(DISPC_REVISION);
3388 DUMPREG(DISPC_SYSCONFIG);
3389 DUMPREG(DISPC_SYSSTATUS);
3390 DUMPREG(DISPC_IRQSTATUS);
3391 DUMPREG(DISPC_IRQENABLE);
3392 DUMPREG(DISPC_CONTROL);
3393 DUMPREG(DISPC_CONFIG);
3394 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003395 DUMPREG(DISPC_LINE_STATUS);
3396 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05303397 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
3398 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003399 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003400 if (dss_has_feature(FEAT_MGR_LCD2)) {
3401 DUMPREG(DISPC_CONTROL2);
3402 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003403 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303404 if (dss_has_feature(FEAT_MGR_LCD3)) {
3405 DUMPREG(DISPC_CONTROL3);
3406 DUMPREG(DISPC_CONFIG3);
3407 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003408
Archit Taneja5010be82011-08-05 19:06:00 +05303409#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003410
Archit Taneja5010be82011-08-05 19:06:00 +05303411#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05303412#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003413 (int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303414 dispc_read_reg(DISPC_REG(i, r)))
3415
Archit Taneja4dd2da12011-08-05 19:06:01 +05303416 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05303417
Archit Taneja4dd2da12011-08-05 19:06:01 +05303418 /* DISPC channel specific registers */
3419 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
3420 DUMPREG(i, DISPC_DEFAULT_COLOR);
3421 DUMPREG(i, DISPC_TRANS_COLOR);
3422 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003423
Archit Taneja4dd2da12011-08-05 19:06:01 +05303424 if (i == OMAP_DSS_CHANNEL_DIGIT)
3425 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05303426
Archit Taneja4dd2da12011-08-05 19:06:01 +05303427 DUMPREG(i, DISPC_DEFAULT_COLOR);
3428 DUMPREG(i, DISPC_TRANS_COLOR);
3429 DUMPREG(i, DISPC_TIMING_H);
3430 DUMPREG(i, DISPC_TIMING_V);
3431 DUMPREG(i, DISPC_POL_FREQ);
3432 DUMPREG(i, DISPC_DIVISORo);
3433 DUMPREG(i, DISPC_SIZE_MGR);
Archit Taneja5010be82011-08-05 19:06:00 +05303434
Archit Taneja4dd2da12011-08-05 19:06:01 +05303435 DUMPREG(i, DISPC_DATA_CYCLE1);
3436 DUMPREG(i, DISPC_DATA_CYCLE2);
3437 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003438
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003439 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303440 DUMPREG(i, DISPC_CPR_COEF_R);
3441 DUMPREG(i, DISPC_CPR_COEF_G);
3442 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003443 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003444 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003445
Archit Taneja4dd2da12011-08-05 19:06:01 +05303446 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003447
Archit Taneja4dd2da12011-08-05 19:06:01 +05303448 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
3449 DUMPREG(i, DISPC_OVL_BA0);
3450 DUMPREG(i, DISPC_OVL_BA1);
3451 DUMPREG(i, DISPC_OVL_POSITION);
3452 DUMPREG(i, DISPC_OVL_SIZE);
3453 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3454 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3455 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3456 DUMPREG(i, DISPC_OVL_ROW_INC);
3457 DUMPREG(i, DISPC_OVL_PIXEL_INC);
3458 if (dss_has_feature(FEAT_PRELOAD))
3459 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003460
Archit Taneja4dd2da12011-08-05 19:06:01 +05303461 if (i == OMAP_DSS_GFX) {
3462 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
3463 DUMPREG(i, DISPC_OVL_TABLE_BA);
3464 continue;
3465 }
3466
3467 DUMPREG(i, DISPC_OVL_FIR);
3468 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3469 DUMPREG(i, DISPC_OVL_ACCU0);
3470 DUMPREG(i, DISPC_OVL_ACCU1);
3471 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3472 DUMPREG(i, DISPC_OVL_BA0_UV);
3473 DUMPREG(i, DISPC_OVL_BA1_UV);
3474 DUMPREG(i, DISPC_OVL_FIR2);
3475 DUMPREG(i, DISPC_OVL_ACCU2_0);
3476 DUMPREG(i, DISPC_OVL_ACCU2_1);
3477 }
3478 if (dss_has_feature(FEAT_ATTR2))
3479 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3480 if (dss_has_feature(FEAT_PRELOAD))
3481 DUMPREG(i, DISPC_OVL_PRELOAD);
Archit Taneja5010be82011-08-05 19:06:00 +05303482 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003483
Archit Taneja5010be82011-08-05 19:06:00 +05303484#undef DISPC_REG
3485#undef DUMPREG
3486
3487#define DISPC_REG(plane, name, i) name(plane, i)
3488#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05303489 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003490 (int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303491 dispc_read_reg(DISPC_REG(plane, name, i)))
3492
Archit Taneja4dd2da12011-08-05 19:06:01 +05303493 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05303494
Archit Taneja4dd2da12011-08-05 19:06:01 +05303495 /* start from OMAP_DSS_VIDEO1 */
3496 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
3497 for (j = 0; j < 8; j++)
3498 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303499
Archit Taneja4dd2da12011-08-05 19:06:01 +05303500 for (j = 0; j < 8; j++)
3501 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303502
Archit Taneja4dd2da12011-08-05 19:06:01 +05303503 for (j = 0; j < 5; j++)
3504 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003505
Archit Taneja4dd2da12011-08-05 19:06:01 +05303506 if (dss_has_feature(FEAT_FIR_COEF_V)) {
3507 for (j = 0; j < 8; j++)
3508 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
3509 }
Amber Jainab5ca072011-05-19 19:47:53 +05303510
Archit Taneja4dd2da12011-08-05 19:06:01 +05303511 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3512 for (j = 0; j < 8; j++)
3513 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303514
Archit Taneja4dd2da12011-08-05 19:06:01 +05303515 for (j = 0; j < 8; j++)
3516 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303517
Archit Taneja4dd2da12011-08-05 19:06:01 +05303518 for (j = 0; j < 8; j++)
3519 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
3520 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003521 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003522
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003523 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05303524
3525#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003526#undef DUMPREG
3527}
3528
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003529/* with fck as input clock rate, find dispc dividers that produce req_pck */
Archit Taneja6d523e72012-06-21 09:33:55 +05303530void dispc_find_clk_divs(unsigned long req_pck, unsigned long fck,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003531 struct dispc_clock_info *cinfo)
3532{
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003533 u16 pcd_min, pcd_max;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003534 unsigned long best_pck;
3535 u16 best_ld, cur_ld;
3536 u16 best_pd, cur_pd;
3537
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003538 pcd_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
3539 pcd_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
3540
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003541 best_pck = 0;
3542 best_ld = 0;
3543 best_pd = 0;
3544
3545 for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
3546 unsigned long lck = fck / cur_ld;
3547
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003548 for (cur_pd = pcd_min; cur_pd <= pcd_max; ++cur_pd) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003549 unsigned long pck = lck / cur_pd;
3550 long old_delta = abs(best_pck - req_pck);
3551 long new_delta = abs(pck - req_pck);
3552
3553 if (best_pck == 0 || new_delta < old_delta) {
3554 best_pck = pck;
3555 best_ld = cur_ld;
3556 best_pd = cur_pd;
3557
3558 if (pck == req_pck)
3559 goto found;
3560 }
3561
3562 if (pck < req_pck)
3563 break;
3564 }
3565
3566 if (lck / pcd_min < req_pck)
3567 break;
3568 }
3569
3570found:
3571 cinfo->lck_div = best_ld;
3572 cinfo->pck_div = best_pd;
3573 cinfo->lck = fck / cinfo->lck_div;
3574 cinfo->pck = cinfo->lck / cinfo->pck_div;
3575}
3576
3577/* calculate clock rates using dividers in cinfo */
3578int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
3579 struct dispc_clock_info *cinfo)
3580{
3581 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
3582 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003583 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003584 return -EINVAL;
3585
3586 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
3587 cinfo->pck = cinfo->lck / cinfo->pck_div;
3588
3589 return 0;
3590}
3591
Archit Tanejaf0d08f82012-06-29 14:00:54 +05303592void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003593 const struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003594{
3595 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3596 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3597
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003598 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003599}
3600
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003601int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003602 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003603{
3604 unsigned long fck;
3605
3606 fck = dispc_fclk_rate();
3607
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003608 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3609 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003610
3611 cinfo->lck = fck / cinfo->lck_div;
3612 cinfo->pck = cinfo->lck / cinfo->pck_div;
3613
3614 return 0;
3615}
3616
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003617u32 dispc_read_irqstatus(void)
3618{
3619 return dispc_read_reg(DISPC_IRQSTATUS);
3620}
3621
3622void dispc_clear_irqstatus(u32 mask)
3623{
3624 dispc_write_reg(DISPC_IRQSTATUS, mask);
3625}
3626
3627u32 dispc_read_irqenable(void)
3628{
3629 return dispc_read_reg(DISPC_IRQENABLE);
3630}
3631
3632void dispc_write_irqenable(u32 mask)
3633{
3634 u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);
3635
3636 /* clear the irqstatus for newly enabled irqs */
3637 dispc_clear_irqstatus((mask ^ old_mask) & mask);
3638
3639 dispc_write_reg(DISPC_IRQENABLE, mask);
3640}
3641
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003642/* dispc.irq_lock has to be locked by the caller */
3643static void _omap_dispc_set_irqs(void)
3644{
3645 u32 mask;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003646 int i;
3647 struct omap_dispc_isr_data *isr_data;
3648
3649 mask = dispc.irq_error_mask;
3650
3651 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3652 isr_data = &dispc.registered_isr[i];
3653
3654 if (isr_data->isr == NULL)
3655 continue;
3656
3657 mask |= isr_data->mask;
3658 }
3659
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003660 dispc_write_irqenable(mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003661}
3662
3663int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
3664{
3665 int i;
3666 int ret;
3667 unsigned long flags;
3668 struct omap_dispc_isr_data *isr_data;
3669
3670 if (isr == NULL)
3671 return -EINVAL;
3672
3673 spin_lock_irqsave(&dispc.irq_lock, flags);
3674
3675 /* check for duplicate entry */
3676 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3677 isr_data = &dispc.registered_isr[i];
3678 if (isr_data->isr == isr && isr_data->arg == arg &&
3679 isr_data->mask == mask) {
3680 ret = -EINVAL;
3681 goto err;
3682 }
3683 }
3684
3685 isr_data = NULL;
3686 ret = -EBUSY;
3687
3688 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3689 isr_data = &dispc.registered_isr[i];
3690
3691 if (isr_data->isr != NULL)
3692 continue;
3693
3694 isr_data->isr = isr;
3695 isr_data->arg = arg;
3696 isr_data->mask = mask;
3697 ret = 0;
3698
3699 break;
3700 }
3701
Tomi Valkeinenb9cb0982011-03-04 18:19:54 +02003702 if (ret)
3703 goto err;
3704
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003705 _omap_dispc_set_irqs();
3706
3707 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3708
3709 return 0;
3710err:
3711 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3712
3713 return ret;
3714}
3715EXPORT_SYMBOL(omap_dispc_register_isr);
3716
3717int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
3718{
3719 int i;
3720 unsigned long flags;
3721 int ret = -EINVAL;
3722 struct omap_dispc_isr_data *isr_data;
3723
3724 spin_lock_irqsave(&dispc.irq_lock, flags);
3725
3726 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3727 isr_data = &dispc.registered_isr[i];
3728 if (isr_data->isr != isr || isr_data->arg != arg ||
3729 isr_data->mask != mask)
3730 continue;
3731
3732 /* found the correct isr */
3733
3734 isr_data->isr = NULL;
3735 isr_data->arg = NULL;
3736 isr_data->mask = 0;
3737
3738 ret = 0;
3739 break;
3740 }
3741
3742 if (ret == 0)
3743 _omap_dispc_set_irqs();
3744
3745 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3746
3747 return ret;
3748}
3749EXPORT_SYMBOL(omap_dispc_unregister_isr);
3750
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003751static void print_irq_status(u32 status)
3752{
3753 if ((status & dispc.irq_error_mask) == 0)
3754 return;
3755
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +05303756#define PIS(x) (status & DISPC_IRQ_##x) ? (#x " ") : ""
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003757
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +05303758 pr_debug("DISPC IRQ: 0x%x: %s%s%s%s%s%s%s%s%s\n",
3759 status,
3760 PIS(OCP_ERR),
3761 PIS(GFX_FIFO_UNDERFLOW),
3762 PIS(VID1_FIFO_UNDERFLOW),
3763 PIS(VID2_FIFO_UNDERFLOW),
3764 dss_feat_get_num_ovls() > 3 ? PIS(VID3_FIFO_UNDERFLOW) : "",
3765 PIS(SYNC_LOST),
3766 PIS(SYNC_LOST_DIGIT),
3767 dss_has_feature(FEAT_MGR_LCD2) ? PIS(SYNC_LOST2) : "",
3768 dss_has_feature(FEAT_MGR_LCD3) ? PIS(SYNC_LOST3) : "");
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003769#undef PIS
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003770}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003771
3772/* Called from dss.c. Note that we don't touch clocks here,
3773 * but we presume they are on because we got an IRQ. However,
3774 * an irq handler may turn the clocks off, so we may not have
3775 * clock later in the function. */
archit tanejaaffe3602011-02-23 08:41:03 +00003776static irqreturn_t omap_dispc_irq_handler(int irq, void *arg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003777{
3778 int i;
archit tanejaaffe3602011-02-23 08:41:03 +00003779 u32 irqstatus, irqenable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003780 u32 handledirqs = 0;
3781 u32 unhandled_errors;
3782 struct omap_dispc_isr_data *isr_data;
3783 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
3784
3785 spin_lock(&dispc.irq_lock);
3786
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003787 irqstatus = dispc_read_irqstatus();
3788 irqenable = dispc_read_irqenable();
archit tanejaaffe3602011-02-23 08:41:03 +00003789
3790 /* IRQ is not for us */
3791 if (!(irqstatus & irqenable)) {
3792 spin_unlock(&dispc.irq_lock);
3793 return IRQ_NONE;
3794 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003795
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003796#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3797 spin_lock(&dispc.irq_stats_lock);
3798 dispc.irq_stats.irq_count++;
3799 dss_collect_irq_stats(irqstatus, dispc.irq_stats.irqs);
3800 spin_unlock(&dispc.irq_stats_lock);
3801#endif
3802
Chandrabhanu Mahapatra28bcd192012-09-29 13:57:31 +05303803 print_irq_status(irqstatus);
3804
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003805 /* Ack the interrupt. Do it here before clocks are possibly turned
3806 * off */
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003807 dispc_clear_irqstatus(irqstatus);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003808 /* flush posted write */
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003809 dispc_read_irqstatus();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003810
3811 /* make a copy and unlock, so that isrs can unregister
3812 * themselves */
3813 memcpy(registered_isr, dispc.registered_isr,
3814 sizeof(registered_isr));
3815
3816 spin_unlock(&dispc.irq_lock);
3817
3818 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3819 isr_data = &registered_isr[i];
3820
3821 if (!isr_data->isr)
3822 continue;
3823
3824 if (isr_data->mask & irqstatus) {
3825 isr_data->isr(isr_data->arg, irqstatus);
3826 handledirqs |= isr_data->mask;
3827 }
3828 }
3829
3830 spin_lock(&dispc.irq_lock);
3831
3832 unhandled_errors = irqstatus & ~handledirqs & dispc.irq_error_mask;
3833
3834 if (unhandled_errors) {
3835 dispc.error_irqs |= unhandled_errors;
3836
3837 dispc.irq_error_mask &= ~unhandled_errors;
3838 _omap_dispc_set_irqs();
3839
3840 schedule_work(&dispc.error_work);
3841 }
3842
3843 spin_unlock(&dispc.irq_lock);
archit tanejaaffe3602011-02-23 08:41:03 +00003844
3845 return IRQ_HANDLED;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003846}
3847
3848static void dispc_error_worker(struct work_struct *work)
3849{
3850 int i;
3851 u32 errors;
3852 unsigned long flags;
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003853 static const unsigned fifo_underflow_bits[] = {
3854 DISPC_IRQ_GFX_FIFO_UNDERFLOW,
3855 DISPC_IRQ_VID1_FIFO_UNDERFLOW,
3856 DISPC_IRQ_VID2_FIFO_UNDERFLOW,
Archit Tanejab8c095b2011-09-13 18:20:33 +05303857 DISPC_IRQ_VID3_FIFO_UNDERFLOW,
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003858 };
3859
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003860 spin_lock_irqsave(&dispc.irq_lock, flags);
3861 errors = dispc.error_irqs;
3862 dispc.error_irqs = 0;
3863 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3864
Dima Zavin13eae1f2011-06-27 10:31:05 -07003865 dispc_runtime_get();
3866
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003867 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3868 struct omap_overlay *ovl;
3869 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003870
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003871 ovl = omap_dss_get_overlay(i);
3872 bit = fifo_underflow_bits[i];
3873
3874 if (bit & errors) {
3875 DSSERR("FIFO UNDERFLOW on %s, disabling the overlay\n",
3876 ovl->name);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03003877 dispc_ovl_enable(ovl->id, false);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003878 dispc_mgr_go(ovl->manager->id);
Jassi Brard7ad7182012-07-24 19:33:55 +05303879 msleep(50);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003880 }
3881 }
3882
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003883 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3884 struct omap_overlay_manager *mgr;
3885 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003886
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003887 mgr = omap_dss_get_overlay_manager(i);
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05303888 bit = mgr_desc[i].sync_lost_irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003889
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003890 if (bit & errors) {
Tomi Valkeinen4c6c65b2012-10-24 09:20:40 +03003891 int j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003892
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003893 DSSERR("SYNC_LOST on channel %s, restarting the output "
3894 "with video overlays disabled\n",
3895 mgr->name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003896
Tomi Valkeinenb276dd02012-06-15 15:34:24 +03003897 dss_mgr_disable(mgr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003898
Tomi Valkeinen4c6c65b2012-10-24 09:20:40 +03003899 for (j = 0; j < omap_dss_get_num_overlays(); ++j) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003900 struct omap_overlay *ovl;
Tomi Valkeinen4c6c65b2012-10-24 09:20:40 +03003901 ovl = omap_dss_get_overlay(j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003902
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003903 if (ovl->id != OMAP_DSS_GFX &&
3904 ovl->manager == mgr)
Tomi Valkeinenb276dd02012-06-15 15:34:24 +03003905 ovl->disable(ovl);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003906 }
3907
Tomi Valkeinenb276dd02012-06-15 15:34:24 +03003908 dss_mgr_enable(mgr);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003909 }
3910 }
3911
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003912 if (errors & DISPC_IRQ_OCP_ERR) {
3913 DSSERR("OCP_ERR\n");
3914 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3915 struct omap_overlay_manager *mgr;
Archit Taneja794bc4e2012-09-07 17:44:51 +05303916
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003917 mgr = omap_dss_get_overlay_manager(i);
Tomi Valkeinenb276dd02012-06-15 15:34:24 +03003918 dss_mgr_disable(mgr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003919 }
3920 }
3921
3922 spin_lock_irqsave(&dispc.irq_lock, flags);
3923 dispc.irq_error_mask |= errors;
3924 _omap_dispc_set_irqs();
3925 spin_unlock_irqrestore(&dispc.irq_lock, flags);
Dima Zavin13eae1f2011-06-27 10:31:05 -07003926
3927 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003928}
3929
3930int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout)
3931{
3932 void dispc_irq_wait_handler(void *data, u32 mask)
3933 {
3934 complete((struct completion *)data);
3935 }
3936
3937 int r;
3938 DECLARE_COMPLETION_ONSTACK(completion);
3939
3940 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3941 irqmask);
3942
3943 if (r)
3944 return r;
3945
3946 timeout = wait_for_completion_timeout(&completion, timeout);
3947
3948 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3949
3950 if (timeout == 0)
3951 return -ETIMEDOUT;
3952
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003953 return 0;
3954}
3955
3956int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
3957 unsigned long timeout)
3958{
3959 void dispc_irq_wait_handler(void *data, u32 mask)
3960 {
3961 complete((struct completion *)data);
3962 }
3963
3964 int r;
3965 DECLARE_COMPLETION_ONSTACK(completion);
3966
3967 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3968 irqmask);
3969
3970 if (r)
3971 return r;
3972
3973 timeout = wait_for_completion_interruptible_timeout(&completion,
3974 timeout);
3975
3976 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3977
3978 if (timeout == 0)
3979 return -ETIMEDOUT;
3980
3981 if (timeout == -ERESTARTSYS)
3982 return -ERESTARTSYS;
3983
3984 return 0;
3985}
3986
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003987static void _omap_dispc_initialize_irq(void)
3988{
3989 unsigned long flags;
3990
3991 spin_lock_irqsave(&dispc.irq_lock, flags);
3992
3993 memset(dispc.registered_isr, 0, sizeof(dispc.registered_isr));
3994
3995 dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
Sumit Semwal2a205f32010-12-02 11:27:12 +00003996 if (dss_has_feature(FEAT_MGR_LCD2))
3997 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +05303998 if (dss_has_feature(FEAT_MGR_LCD3))
3999 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST3;
Archit Tanejab8c095b2011-09-13 18:20:33 +05304000 if (dss_feat_get_num_ovls() > 3)
4001 dispc.irq_error_mask |= DISPC_IRQ_VID3_FIFO_UNDERFLOW;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02004002
4003 /* there's SYNC_LOST_DIGIT waiting after enabling the DSS,
4004 * so clear it */
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03004005 dispc_clear_irqstatus(dispc_read_irqstatus());
Tomi Valkeinen80c39712009-11-12 11:41:42 +02004006
4007 _omap_dispc_set_irqs();
4008
4009 spin_unlock_irqrestore(&dispc.irq_lock, flags);
4010}
4011
4012void dispc_enable_sidle(void)
4013{
4014 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
4015}
4016
4017void dispc_disable_sidle(void)
4018{
4019 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
4020}
4021
4022static void _omap_dispc_initial_config(void)
4023{
4024 u32 l;
4025
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06004026 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
4027 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
4028 l = dispc_read_reg(DISPC_DIVISOR);
4029 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
4030 l = FLD_MOD(l, 1, 0, 0);
4031 l = FLD_MOD(l, 1, 23, 16);
4032 dispc_write_reg(DISPC_DIVISOR, l);
4033 }
4034
Tomi Valkeinen80c39712009-11-12 11:41:42 +02004035 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00004036 if (dss_has_feature(FEAT_FUNCGATED))
4037 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02004038
Archit Taneja6e5264b2012-09-11 12:04:47 +05304039 dispc_setup_color_conv_coef();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02004040
4041 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
4042
Tomi Valkeinen42a69612012-08-22 16:56:57 +03004043 dispc_init_fifos();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03004044
4045 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05304046
4047 dispc_ovl_enable_zorder_planes();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02004048}
4049
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304050static const struct dispc_features omap24xx_dispc_feats __initconst = {
4051 .sw_start = 5,
4052 .fp_start = 15,
4053 .bp_start = 27,
4054 .sw_max = 64,
4055 .vp_max = 255,
4056 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05304057 .mgr_width_start = 10,
4058 .mgr_height_start = 26,
4059 .mgr_width_max = 2048,
4060 .mgr_height_max = 2048,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304061 .calc_scaling = dispc_ovl_calc_scaling_24xx,
4062 .calc_core_clk = calc_core_clk_24xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03004063 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02004064 .no_framedone_tv = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304065};
4066
4067static const struct dispc_features omap34xx_rev1_0_dispc_feats __initconst = {
4068 .sw_start = 5,
4069 .fp_start = 15,
4070 .bp_start = 27,
4071 .sw_max = 64,
4072 .vp_max = 255,
4073 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05304074 .mgr_width_start = 10,
4075 .mgr_height_start = 26,
4076 .mgr_width_max = 2048,
4077 .mgr_height_max = 2048,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304078 .calc_scaling = dispc_ovl_calc_scaling_34xx,
4079 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03004080 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02004081 .no_framedone_tv = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304082};
4083
4084static const struct dispc_features omap34xx_rev3_0_dispc_feats __initconst = {
4085 .sw_start = 7,
4086 .fp_start = 19,
4087 .bp_start = 31,
4088 .sw_max = 256,
4089 .vp_max = 4095,
4090 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05304091 .mgr_width_start = 10,
4092 .mgr_height_start = 26,
4093 .mgr_width_max = 2048,
4094 .mgr_height_max = 2048,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304095 .calc_scaling = dispc_ovl_calc_scaling_34xx,
4096 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03004097 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02004098 .no_framedone_tv = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304099};
4100
4101static const struct dispc_features omap44xx_dispc_feats __initconst = {
4102 .sw_start = 7,
4103 .fp_start = 19,
4104 .bp_start = 31,
4105 .sw_max = 256,
4106 .vp_max = 4095,
4107 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05304108 .mgr_width_start = 10,
4109 .mgr_height_start = 26,
4110 .mgr_width_max = 2048,
4111 .mgr_height_max = 2048,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304112 .calc_scaling = dispc_ovl_calc_scaling_44xx,
4113 .calc_core_clk = calc_core_clk_44xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03004114 .num_fifos = 5,
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03004115 .gfx_fifo_workaround = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304116};
4117
Archit Taneja264236f2012-11-14 13:50:16 +05304118static const struct dispc_features omap54xx_dispc_feats __initconst = {
4119 .sw_start = 7,
4120 .fp_start = 19,
4121 .bp_start = 31,
4122 .sw_max = 256,
4123 .vp_max = 4095,
4124 .hp_max = 4096,
4125 .mgr_width_start = 11,
4126 .mgr_height_start = 27,
4127 .mgr_width_max = 4096,
4128 .mgr_height_max = 4096,
4129 .calc_scaling = dispc_ovl_calc_scaling_44xx,
4130 .calc_core_clk = calc_core_clk_44xx,
4131 .num_fifos = 5,
4132 .gfx_fifo_workaround = true,
4133};
4134
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004135static int __init dispc_init_features(struct platform_device *pdev)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304136{
4137 const struct dispc_features *src;
4138 struct dispc_features *dst;
4139
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004140 dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304141 if (!dst) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004142 dev_err(&pdev->dev, "Failed to allocate DISPC Features\n");
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304143 return -ENOMEM;
4144 }
4145
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +03004146 switch (omapdss_get_version()) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004147 case OMAPDSS_VER_OMAP24xx:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304148 src = &omap24xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004149 break;
4150
4151 case OMAPDSS_VER_OMAP34xx_ES1:
4152 src = &omap34xx_rev1_0_dispc_feats;
4153 break;
4154
4155 case OMAPDSS_VER_OMAP34xx_ES3:
4156 case OMAPDSS_VER_OMAP3630:
4157 case OMAPDSS_VER_AM35xx:
4158 src = &omap34xx_rev3_0_dispc_feats;
4159 break;
4160
4161 case OMAPDSS_VER_OMAP4430_ES1:
4162 case OMAPDSS_VER_OMAP4430_ES2:
4163 case OMAPDSS_VER_OMAP4:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304164 src = &omap44xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004165 break;
4166
4167 case OMAPDSS_VER_OMAP5:
Archit Taneja264236f2012-11-14 13:50:16 +05304168 src = &omap54xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004169 break;
4170
4171 default:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304172 return -ENODEV;
4173 }
4174
4175 memcpy(dst, src, sizeof(*dst));
4176 dispc.feat = dst;
4177
4178 return 0;
4179}
4180
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004181/* DISPC HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004182static int __init omap_dispchw_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004183{
4184 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00004185 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004186 struct resource *dispc_mem;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004187 struct clk *clk;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004188
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004189 dispc.pdev = pdev;
4190
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004191 r = dispc_init_features(dispc.pdev);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304192 if (r)
4193 return r;
4194
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004195 spin_lock_init(&dispc.irq_lock);
4196
4197#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
4198 spin_lock_init(&dispc.irq_stats_lock);
4199 dispc.irq_stats.last_reset = jiffies;
4200#endif
4201
4202 INIT_WORK(&dispc.error_work, dispc_error_worker);
4203
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004204 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
4205 if (!dispc_mem) {
4206 DSSERR("can't get IORESOURCE_MEM DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004207 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004208 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004209
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004210 dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
4211 resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004212 if (!dispc.base) {
4213 DSSERR("can't ioremap DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004214 return -ENOMEM;
archit tanejaaffe3602011-02-23 08:41:03 +00004215 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004216
archit tanejaaffe3602011-02-23 08:41:03 +00004217 dispc.irq = platform_get_irq(dispc.pdev, 0);
4218 if (dispc.irq < 0) {
4219 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004220 return -ENODEV;
archit tanejaaffe3602011-02-23 08:41:03 +00004221 }
4222
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004223 r = devm_request_irq(&pdev->dev, dispc.irq, omap_dispc_irq_handler,
4224 IRQF_SHARED, "OMAP DISPC", dispc.pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00004225 if (r < 0) {
4226 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004227 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004228 }
4229
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004230 clk = clk_get(&pdev->dev, "fck");
4231 if (IS_ERR(clk)) {
4232 DSSERR("can't get fck\n");
4233 r = PTR_ERR(clk);
4234 return r;
4235 }
4236
4237 dispc.dss_clk = clk;
4238
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004239 pm_runtime_enable(&pdev->dev);
4240
4241 r = dispc_runtime_get();
4242 if (r)
4243 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004244
4245 _omap_dispc_initial_config();
4246
4247 _omap_dispc_initialize_irq();
4248
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004249 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00004250 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004251 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4252
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004253 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004254
Tomi Valkeinene40402c2012-03-02 18:01:07 +02004255 dss_debugfs_create_file("dispc", dispc_dump_regs);
4256
4257#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
4258 dss_debugfs_create_file("dispc_irq", dispc_dump_irqs);
4259#endif
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004260 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004261
4262err_runtime_get:
4263 pm_runtime_disable(&pdev->dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004264 clk_put(dispc.dss_clk);
archit tanejaaffe3602011-02-23 08:41:03 +00004265 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004266}
4267
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004268static int __exit omap_dispchw_remove(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004269{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004270 pm_runtime_disable(&pdev->dev);
4271
4272 clk_put(dispc.dss_clk);
4273
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004274 return 0;
4275}
4276
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004277static int dispc_runtime_suspend(struct device *dev)
4278{
4279 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004280
4281 return 0;
4282}
4283
4284static int dispc_runtime_resume(struct device *dev)
4285{
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +03004286 dispc_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004287
4288 return 0;
4289}
4290
4291static const struct dev_pm_ops dispc_pm_ops = {
4292 .runtime_suspend = dispc_runtime_suspend,
4293 .runtime_resume = dispc_runtime_resume,
4294};
4295
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004296static struct platform_driver omap_dispchw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004297 .remove = __exit_p(omap_dispchw_remove),
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004298 .driver = {
4299 .name = "omapdss_dispc",
4300 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004301 .pm = &dispc_pm_ops,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004302 },
4303};
4304
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004305int __init dispc_init_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004306{
Tomi Valkeinen11436e12012-03-07 12:53:18 +02004307 return platform_driver_probe(&omap_dispchw_driver, omap_dispchw_probe);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004308}
4309
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004310void __exit dispc_uninit_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004311{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02004312 platform_driver_unregister(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004313}