blob: 44e21826db1145a00659c89c5c45232ff3e70d2a [file] [log] [blame]
Ingo Molnarc140df92008-01-30 13:30:09 +01001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Firmware replacement code.
Ingo Molnarc140df92008-01-30 13:30:09 +01003 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Work around broken BIOSes that don't set an aperture or only set the
Ingo Molnarc140df92008-01-30 13:30:09 +01005 * aperture in the AGP bridge.
6 * If all fails map the aperture over some low memory. This is cheaper than
7 * doing bounce buffering. The memory is lost. This is done at early boot
8 * because only the bootmem allocator can allocate 32+MB.
9 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 * Copyright 2002 Andi Kleen, SuSE Labs.
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/kernel.h>
13#include <linux/types.h>
14#include <linux/init.h>
15#include <linux/bootmem.h>
16#include <linux/mmzone.h>
17#include <linux/pci_ids.h>
18#include <linux/pci.h>
19#include <linux/bitops.h>
Aaron Durbin56dd6692006-09-26 10:52:40 +020020#include <linux/ioport.h>
Pavel Machek2050d452008-03-13 23:05:41 +010021#include <linux/suspend.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <asm/e820.h>
23#include <asm/io.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090024#include <asm/iommu.h>
Joerg Roedel395624f2007-10-24 12:49:47 +020025#include <asm/gart.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <asm/pci-direct.h>
Andi Kleenca8642f2006-01-11 22:44:27 +010027#include <asm/dma.h>
Andi Kleena32073b2006-06-26 13:56:40 +020028#include <asm/k8.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Joerg Roedel0440d4c2007-10-24 12:49:50 +020030int gart_iommu_aperture;
Pavel Machek7de6a4c2008-03-13 11:03:58 +010031int gart_iommu_aperture_disabled __initdata;
32int gart_iommu_aperture_allowed __initdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -070033
34int fallback_aper_order __initdata = 1; /* 64MB */
Pavel Machek7de6a4c2008-03-13 11:03:58 +010035int fallback_aper_force __initdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
37int fix_aperture __initdata = 1;
38
Yinghai Lu55c0d722008-04-19 01:31:11 -070039struct bus_dev_range {
40 int bus;
41 int dev_base;
42 int dev_limit;
43};
44
45static struct bus_dev_range bus_dev_ranges[] __initdata = {
46 { 0x00, 0x18, 0x20},
47 { 0xff, 0x00, 0x20},
48 { 0xfe, 0x00, 0x20}
49};
50
Aaron Durbin56dd6692006-09-26 10:52:40 +020051static struct resource gart_resource = {
52 .name = "GART",
53 .flags = IORESOURCE_MEM,
54};
55
56static void __init insert_aperture_resource(u32 aper_base, u32 aper_size)
57{
58 gart_resource.start = aper_base;
59 gart_resource.end = aper_base + aper_size - 1;
60 insert_resource(&iomem_resource, &gart_resource);
61}
62
Andrew Morton42442ed2005-06-08 15:49:25 -070063/* This code runs before the PCI subsystem is initialized, so just
64 access the northbridge directly. */
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
Ingo Molnarc140df92008-01-30 13:30:09 +010066static u32 __init allocate_aperture(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070067{
Linus Torvalds1da177e2005-04-16 15:20:36 -070068 u32 aper_size;
Ingo Molnarc140df92008-01-30 13:30:09 +010069 void *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -070070
Yinghai Lu7677b2e2008-04-14 20:40:37 -070071 /* aper_size should <= 1G */
72 if (fallback_aper_order > 5)
73 fallback_aper_order = 5;
Ingo Molnarc140df92008-01-30 13:30:09 +010074 aper_size = (32 * 1024 * 1024) << fallback_aper_order;
Linus Torvalds1da177e2005-04-16 15:20:36 -070075
Ingo Molnarc140df92008-01-30 13:30:09 +010076 /*
77 * Aperture has to be naturally aligned. This means a 2GB aperture
78 * won't have much chance of finding a place in the lower 4GB of
79 * memory. Unfortunately we cannot move it up because that would
80 * make the IOMMU useless.
Linus Torvalds1da177e2005-04-16 15:20:36 -070081 */
Yinghai Lu7677b2e2008-04-14 20:40:37 -070082 /*
83 * using 512M as goal, in case kexec will load kernel_big
84 * that will do the on position decompress, and could overlap with
85 * that positon with gart that is used.
86 * sequende:
87 * kernel_small
88 * ==> kexec (with kdump trigger path or previous doesn't shutdown gart)
89 * ==> kernel_small(gart area become e820_reserved)
90 * ==> kexec (with kdump trigger path or previous doesn't shutdown gart)
91 * ==> kerne_big (uncompressed size will be big than 64M or 128M)
92 * so don't use 512M below as gart iommu, leave the space for kernel
93 * code for safe
94 */
95 p = __alloc_bootmem_nopanic(aper_size, aper_size, 512ULL<<20);
Linus Torvalds1da177e2005-04-16 15:20:36 -070096 if (!p || __pa(p)+aper_size > 0xffffffff) {
Ingo Molnar31183ba2008-01-30 13:30:10 +010097 printk(KERN_ERR
98 "Cannot allocate aperture memory hole (%p,%uK)\n",
99 p, aper_size>>10);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100 if (p)
James Puthukattukaran82d1bb72007-05-02 19:27:13 +0200101 free_bootmem(__pa(p), aper_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102 return 0;
103 }
Ingo Molnar31183ba2008-01-30 13:30:10 +0100104 printk(KERN_INFO "Mapping aperture over %d KB of RAM @ %lx\n",
105 aper_size >> 10, __pa(p));
Aaron Durbin56dd6692006-09-26 10:52:40 +0200106 insert_aperture_resource((u32)__pa(p), aper_size);
Pavel Machek2050d452008-03-13 23:05:41 +0100107 register_nosave_region((u32)__pa(p) >> PAGE_SHIFT,
108 (u32)__pa(p+aper_size) >> PAGE_SHIFT);
Ingo Molnarc140df92008-01-30 13:30:09 +0100109
110 return (u32)__pa(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111}
112
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113
Andrew Morton42442ed2005-06-08 15:49:25 -0700114/* Find a PCI capability */
Pavel Machekdd564d02008-05-27 18:03:56 +0200115static u32 __init find_cap(int bus, int slot, int func, int cap)
Ingo Molnarc140df92008-01-30 13:30:09 +0100116{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117 int bytes;
Ingo Molnarc140df92008-01-30 13:30:09 +0100118 u8 pos;
119
Yinghai Lu55c0d722008-04-19 01:31:11 -0700120 if (!(read_pci_config_16(bus, slot, func, PCI_STATUS) &
Ingo Molnarc140df92008-01-30 13:30:09 +0100121 PCI_STATUS_CAP_LIST))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122 return 0;
Ingo Molnarc140df92008-01-30 13:30:09 +0100123
Yinghai Lu55c0d722008-04-19 01:31:11 -0700124 pos = read_pci_config_byte(bus, slot, func, PCI_CAPABILITY_LIST);
Ingo Molnarc140df92008-01-30 13:30:09 +0100125 for (bytes = 0; bytes < 48 && pos >= 0x40; bytes++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126 u8 id;
Ingo Molnarc140df92008-01-30 13:30:09 +0100127
128 pos &= ~3;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700129 id = read_pci_config_byte(bus, slot, func, pos+PCI_CAP_LIST_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130 if (id == 0xff)
131 break;
Ingo Molnarc140df92008-01-30 13:30:09 +0100132 if (id == cap)
133 return pos;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700134 pos = read_pci_config_byte(bus, slot, func,
Ingo Molnarc140df92008-01-30 13:30:09 +0100135 pos+PCI_CAP_LIST_NEXT);
136 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137 return 0;
Ingo Molnarc140df92008-01-30 13:30:09 +0100138}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139
140/* Read a standard AGPv3 bridge header */
Pavel Machekdd564d02008-05-27 18:03:56 +0200141static u32 __init read_agp(int bus, int slot, int func, int cap, u32 *order)
Ingo Molnarc140df92008-01-30 13:30:09 +0100142{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143 u32 apsize;
144 u32 apsizereg;
145 int nbits;
146 u32 aper_low, aper_hi;
147 u64 aper;
Yinghai Lu1edc1ab2008-04-13 01:11:41 -0700148 u32 old_order;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149
Yinghai Lu55c0d722008-04-19 01:31:11 -0700150 printk(KERN_INFO "AGP bridge at %02x:%02x:%02x\n", bus, slot, func);
151 apsizereg = read_pci_config_16(bus, slot, func, cap + 0x14);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152 if (apsizereg == 0xffffffff) {
Ingo Molnar31183ba2008-01-30 13:30:10 +0100153 printk(KERN_ERR "APSIZE in AGP bridge unreadable\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154 return 0;
155 }
156
Yinghai Lu1edc1ab2008-04-13 01:11:41 -0700157 /* old_order could be the value from NB gart setting */
158 old_order = *order;
159
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160 apsize = apsizereg & 0xfff;
161 /* Some BIOS use weird encodings not in the AGPv3 table. */
Ingo Molnarc140df92008-01-30 13:30:09 +0100162 if (apsize & 0xff)
163 apsize |= 0xf00;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164 nbits = hweight16(apsize);
165 *order = 7 - nbits;
166 if ((int)*order < 0) /* < 32MB */
167 *order = 0;
Ingo Molnarc140df92008-01-30 13:30:09 +0100168
Yinghai Lu55c0d722008-04-19 01:31:11 -0700169 aper_low = read_pci_config(bus, slot, func, 0x10);
170 aper_hi = read_pci_config(bus, slot, func, 0x14);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171 aper = (aper_low & ~((1<<22)-1)) | ((u64)aper_hi << 32);
172
Yinghai Lu1edc1ab2008-04-13 01:11:41 -0700173 /*
174 * On some sick chips, APSIZE is 0. It means it wants 4G
175 * so let double check that order, and lets trust AMD NB settings:
176 */
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700177 printk(KERN_INFO "Aperture from AGP @ %Lx old size %u MB\n",
178 aper, 32 << old_order);
179 if (aper + (32ULL<<(20 + *order)) > 0x100000000ULL) {
Yinghai Lu1edc1ab2008-04-13 01:11:41 -0700180 printk(KERN_INFO "Aperture size %u MB (APSIZE %x) is not right, using settings from NB\n",
181 32 << *order, apsizereg);
182 *order = old_order;
183 }
184
Ingo Molnar31183ba2008-01-30 13:30:10 +0100185 printk(KERN_INFO "Aperture from AGP @ %Lx size %u MB (APSIZE %x)\n",
186 aper, 32 << *order, apsizereg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700188 if (!aperture_valid(aper, (32*1024*1024) << *order, 32<<20))
Ingo Molnarc140df92008-01-30 13:30:09 +0100189 return 0;
190 return (u32)aper;
191}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192
Ingo Molnarc140df92008-01-30 13:30:09 +0100193/*
194 * Look for an AGP bridge. Windows only expects the aperture in the
195 * AGP bridge and some BIOS forget to initialize the Northbridge too.
196 * Work around this here.
197 *
198 * Do an PCI bus scan by hand because we're running before the PCI
199 * subsystem.
200 *
201 * All K8 AGP bridges are AGPv3 compliant, so we can do this scan
202 * generically. It's probably overkill to always scan all slots because
203 * the AGP bridges should be always an own bus on the HT hierarchy,
204 * but do it here for future safety.
205 */
Pavel Machekdd564d02008-05-27 18:03:56 +0200206static u32 __init search_agp_bridge(u32 *order, int *valid_agp)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207{
Yinghai Lu55c0d722008-04-19 01:31:11 -0700208 int bus, slot, func;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209
210 /* Poor man's PCI discovery */
Yinghai Lu55c0d722008-04-19 01:31:11 -0700211 for (bus = 0; bus < 256; bus++) {
Ingo Molnarc140df92008-01-30 13:30:09 +0100212 for (slot = 0; slot < 32; slot++) {
213 for (func = 0; func < 8; func++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 u32 class, cap;
215 u8 type;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700216 class = read_pci_config(bus, slot, func,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217 PCI_CLASS_REVISION);
218 if (class == 0xffffffff)
Ingo Molnarc140df92008-01-30 13:30:09 +0100219 break;
220
221 switch (class >> 16) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222 case PCI_CLASS_BRIDGE_HOST:
223 case PCI_CLASS_BRIDGE_OTHER: /* needed? */
224 /* AGP bridge? */
Yinghai Lu55c0d722008-04-19 01:31:11 -0700225 cap = find_cap(bus, slot, func,
Ingo Molnarc140df92008-01-30 13:30:09 +0100226 PCI_CAP_ID_AGP);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 if (!cap)
228 break;
Ingo Molnarc140df92008-01-30 13:30:09 +0100229 *valid_agp = 1;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700230 return read_agp(bus, slot, func, cap,
Ingo Molnarc140df92008-01-30 13:30:09 +0100231 order);
232 }
233
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 /* No multi-function device? */
Yinghai Lu55c0d722008-04-19 01:31:11 -0700235 type = read_pci_config_byte(bus, slot, func,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236 PCI_HEADER_TYPE);
237 if (!(type & 0x80))
238 break;
Ingo Molnarc140df92008-01-30 13:30:09 +0100239 }
240 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 }
Ingo Molnar31183ba2008-01-30 13:30:10 +0100242 printk(KERN_INFO "No AGP bridge found\n");
Ingo Molnarc140df92008-01-30 13:30:09 +0100243
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244 return 0;
245}
246
Yinghai Luaaf23042008-01-30 13:33:09 +0100247static int gart_fix_e820 __initdata = 1;
248
249static int __init parse_gart_mem(char *p)
250{
251 if (!p)
252 return -EINVAL;
253
254 if (!strncmp(p, "off", 3))
255 gart_fix_e820 = 0;
256 else if (!strncmp(p, "on", 2))
257 gart_fix_e820 = 1;
258
259 return 0;
260}
261early_param("gart_fix_e820", parse_gart_mem);
262
263void __init early_gart_iommu_check(void)
264{
265 /*
266 * in case it is enabled before, esp for kexec/kdump,
267 * previous kernel already enable that. memset called
268 * by allocate_aperture/__alloc_bootmem_nopanic cause restart.
269 * or second kernel have different position for GART hole. and new
270 * kernel could use hole as RAM that is still used by GART set by
271 * first kernel
272 * or BIOS forget to put that in reserved.
273 * try to update e820 to make that region as reserved.
274 */
Pavel Machekfa5b8a32008-05-26 20:40:47 +0200275 int i, fix, slot;
Yinghai Luaaf23042008-01-30 13:33:09 +0100276 u32 ctl;
277 u32 aper_size = 0, aper_order = 0, last_aper_order = 0;
278 u64 aper_base = 0, last_aper_base = 0;
Pavel Machekfa5b8a32008-05-26 20:40:47 +0200279 int aper_enabled = 0, last_aper_enabled = 0, last_valid = 0;
Yinghai Luaaf23042008-01-30 13:33:09 +0100280
281 if (!early_pci_allowed())
282 return;
283
Pavel Machekfa5b8a32008-05-26 20:40:47 +0200284 /* This is mostly duplicate of iommu_hole_init */
Yinghai Luaaf23042008-01-30 13:33:09 +0100285 fix = 0;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700286 for (i = 0; i < ARRAY_SIZE(bus_dev_ranges); i++) {
287 int bus;
288 int dev_base, dev_limit;
Yinghai Luaaf23042008-01-30 13:33:09 +0100289
Yinghai Lu55c0d722008-04-19 01:31:11 -0700290 bus = bus_dev_ranges[i].bus;
291 dev_base = bus_dev_ranges[i].dev_base;
292 dev_limit = bus_dev_ranges[i].dev_limit;
Yinghai Luaaf23042008-01-30 13:33:09 +0100293
Yinghai Lu55c0d722008-04-19 01:31:11 -0700294 for (slot = dev_base; slot < dev_limit; slot++) {
295 if (!early_is_k8_nb(read_pci_config(bus, slot, 3, 0x00)))
296 continue;
297
298 ctl = read_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL);
299 aper_enabled = ctl & AMD64_GARTEN;
300 aper_order = (ctl >> 1) & 7;
301 aper_size = (32 * 1024 * 1024) << aper_order;
302 aper_base = read_pci_config(bus, slot, 3, AMD64_GARTAPERTUREBASE) & 0x7fff;
303 aper_base <<= 25;
304
Pavel Machekfa5b8a32008-05-26 20:40:47 +0200305 if (last_valid) {
306 if ((aper_order != last_aper_order) ||
307 (aper_base != last_aper_base) ||
308 (aper_enabled != last_aper_enabled)) {
309 fix = 1;
310 break;
311 }
Yinghai Lu55c0d722008-04-19 01:31:11 -0700312 }
Pavel Machekfa5b8a32008-05-26 20:40:47 +0200313
Yinghai Lu55c0d722008-04-19 01:31:11 -0700314 last_aper_order = aper_order;
315 last_aper_base = aper_base;
316 last_aper_enabled = aper_enabled;
Pavel Machekfa5b8a32008-05-26 20:40:47 +0200317 last_valid = 1;
Yinghai Luaaf23042008-01-30 13:33:09 +0100318 }
Yinghai Luaaf23042008-01-30 13:33:09 +0100319 }
320
321 if (!fix && !aper_enabled)
322 return;
323
324 if (!aper_base || !aper_size || aper_base + aper_size > 0x100000000UL)
325 fix = 1;
326
327 if (gart_fix_e820 && !fix && aper_enabled) {
Yinghai Lu07545572008-06-21 03:50:47 -0700328 if (e820_any_mapped(aper_base, aper_base + aper_size,
329 E820_RAM)) {
Pavel Machek0abbc782008-05-20 16:27:17 +0200330 /* reserve it, so we can reuse it in second kernel */
Yinghai Luaaf23042008-01-30 13:33:09 +0100331 printk(KERN_INFO "update e820 for GART\n");
Yinghai Lud0be6bd2008-06-15 18:58:51 -0700332 e820_add_region(aper_base, aper_size, E820_RESERVED);
Yinghai Luaaf23042008-01-30 13:33:09 +0100333 update_e820();
334 }
Yinghai Luaaf23042008-01-30 13:33:09 +0100335 }
336
Pavel Machek4f384f82008-05-26 21:17:30 +0200337 if (!fix)
338 return;
339
Yinghai Luaaf23042008-01-30 13:33:09 +0100340 /* different nodes have different setting, disable them all at first*/
Yinghai Lu55c0d722008-04-19 01:31:11 -0700341 for (i = 0; i < ARRAY_SIZE(bus_dev_ranges); i++) {
342 int bus;
343 int dev_base, dev_limit;
Yinghai Luaaf23042008-01-30 13:33:09 +0100344
Yinghai Lu55c0d722008-04-19 01:31:11 -0700345 bus = bus_dev_ranges[i].bus;
346 dev_base = bus_dev_ranges[i].dev_base;
347 dev_limit = bus_dev_ranges[i].dev_limit;
348
349 for (slot = dev_base; slot < dev_limit; slot++) {
350 if (!early_is_k8_nb(read_pci_config(bus, slot, 3, 0x00)))
351 continue;
352
353 ctl = read_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL);
354 ctl &= ~AMD64_GARTEN;
355 write_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL, ctl);
356 }
Yinghai Luaaf23042008-01-30 13:33:09 +0100357 }
358
359}
360
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700361static int __initdata printed_gart_size_msg;
362
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200363void __init gart_iommu_hole_init(void)
Ingo Molnarc140df92008-01-30 13:30:09 +0100364{
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700365 u32 agp_aper_base = 0, agp_aper_order = 0;
Andi Kleen50895c52005-11-05 17:25:53 +0100366 u32 aper_size, aper_alloc = 0, aper_order = 0, last_aper_order = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 u64 aper_base, last_aper_base = 0;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700368 int fix, slot, valid_agp = 0;
369 int i, node;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200371 if (gart_iommu_aperture_disabled || !fix_aperture ||
372 !early_pci_allowed())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373 return;
374
Dan Aloni753811d2007-07-21 17:11:36 +0200375 printk(KERN_INFO "Checking aperture...\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700377 if (!fallback_aper_force)
378 agp_aper_base = search_agp_bridge(&agp_aper_order, &valid_agp);
379
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 fix = 0;
Yinghai Lu47db4c32008-01-30 13:33:18 +0100381 node = 0;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700382 for (i = 0; i < ARRAY_SIZE(bus_dev_ranges); i++) {
383 int bus;
384 int dev_base, dev_limit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385
Yinghai Lu55c0d722008-04-19 01:31:11 -0700386 bus = bus_dev_ranges[i].bus;
387 dev_base = bus_dev_ranges[i].dev_base;
388 dev_limit = bus_dev_ranges[i].dev_limit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389
Yinghai Lu55c0d722008-04-19 01:31:11 -0700390 for (slot = dev_base; slot < dev_limit; slot++) {
391 if (!early_is_k8_nb(read_pci_config(bus, slot, 3, 0x00)))
392 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393
Yinghai Lu55c0d722008-04-19 01:31:11 -0700394 iommu_detected = 1;
395 gart_iommu_aperture = 1;
Ingo Molnarc140df92008-01-30 13:30:09 +0100396
Yinghai Lu55c0d722008-04-19 01:31:11 -0700397 aper_order = (read_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL) >> 1) & 7;
398 aper_size = (32 * 1024 * 1024) << aper_order;
399 aper_base = read_pci_config(bus, slot, 3, AMD64_GARTAPERTUREBASE) & 0x7fff;
400 aper_base <<= 25;
401
402 printk(KERN_INFO "Node %d: aperture @ %Lx size %u MB\n",
403 node, aper_base, aper_size >> 20);
404 node++;
405
406 if (!aperture_valid(aper_base, aper_size, 64<<20)) {
407 if (valid_agp && agp_aper_base &&
408 agp_aper_base == aper_base &&
409 agp_aper_order == aper_order) {
410 /* the same between two setting from NB and agp */
Yinghai Luc987d122008-06-24 22:14:09 -0700411 if (!no_iommu &&
412 max_pfn > MAX_DMA32_PFN &&
413 !printed_gart_size_msg) {
Yinghai Lu55c0d722008-04-19 01:31:11 -0700414 printk(KERN_ERR "you are using iommu with agp, but GART size is less than 64M\n");
415 printk(KERN_ERR "please increase GART size in your BIOS setup\n");
416 printk(KERN_ERR "if BIOS doesn't have that option, contact your HW vendor!\n");
417 printed_gart_size_msg = 1;
418 }
419 } else {
420 fix = 1;
421 goto out;
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700422 }
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700423 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424
Yinghai Lu55c0d722008-04-19 01:31:11 -0700425 if ((last_aper_order && aper_order != last_aper_order) ||
426 (last_aper_base && aper_base != last_aper_base)) {
427 fix = 1;
428 goto out;
429 }
430 last_aper_order = aper_order;
431 last_aper_base = aper_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 }
Ingo Molnarc140df92008-01-30 13:30:09 +0100433 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434
Yinghai Lu55c0d722008-04-19 01:31:11 -0700435out:
Aaron Durbin56dd6692006-09-26 10:52:40 +0200436 if (!fix && !fallback_aper_force) {
437 if (last_aper_base) {
438 unsigned long n = (32 * 1024 * 1024) << last_aper_order;
Ingo Molnarc140df92008-01-30 13:30:09 +0100439
Aaron Durbin56dd6692006-09-26 10:52:40 +0200440 insert_aperture_resource((u32)last_aper_base, n);
441 }
Ingo Molnarc140df92008-01-30 13:30:09 +0100442 return;
Aaron Durbin56dd6692006-09-26 10:52:40 +0200443 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700445 if (!fallback_aper_force) {
446 aper_alloc = agp_aper_base;
447 aper_order = agp_aper_order;
448 }
Ingo Molnarc140df92008-01-30 13:30:09 +0100449
450 if (aper_alloc) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 /* Got the aperture from the AGP bridge */
Andi Kleen63f02fd2005-09-12 18:49:24 +0200452 } else if (swiotlb && !valid_agp) {
453 /* Do nothing */
Yinghai Luc987d122008-06-24 22:14:09 -0700454 } else if ((!no_iommu && max_pfn > MAX_DMA32_PFN) ||
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 force_iommu ||
456 valid_agp ||
Ingo Molnarc140df92008-01-30 13:30:09 +0100457 fallback_aper_force) {
Ingo Molnar31183ba2008-01-30 13:30:10 +0100458 printk(KERN_ERR
459 "Your BIOS doesn't leave a aperture memory hole\n");
460 printk(KERN_ERR
461 "Please enable the IOMMU option in the BIOS setup\n");
462 printk(KERN_ERR
463 "This costs you %d MB of RAM\n",
464 32 << fallback_aper_order);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465
466 aper_order = fallback_aper_order;
467 aper_alloc = allocate_aperture();
Ingo Molnarc140df92008-01-30 13:30:09 +0100468 if (!aper_alloc) {
469 /*
470 * Could disable AGP and IOMMU here, but it's
471 * probably not worth it. But the later users
472 * cannot deal with bad apertures and turning
473 * on the aperture over memory causes very
474 * strange problems, so it's better to panic
475 * early.
476 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 panic("Not enough memory for aperture");
478 }
Ingo Molnarc140df92008-01-30 13:30:09 +0100479 } else {
480 return;
481 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482
483 /* Fix up the north bridges */
Yinghai Lu55c0d722008-04-19 01:31:11 -0700484 for (i = 0; i < ARRAY_SIZE(bus_dev_ranges); i++) {
485 int bus;
486 int dev_base, dev_limit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487
Yinghai Lu55c0d722008-04-19 01:31:11 -0700488 bus = bus_dev_ranges[i].bus;
489 dev_base = bus_dev_ranges[i].dev_base;
490 dev_limit = bus_dev_ranges[i].dev_limit;
491 for (slot = dev_base; slot < dev_limit; slot++) {
492 if (!early_is_k8_nb(read_pci_config(bus, slot, 3, 0x00)))
493 continue;
494
495 /* Don't enable translation yet. That is done later.
496 Assume this BIOS didn't initialise the GART so
497 just overwrite all previous bits */
498 write_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL, aper_order << 1);
499 write_pci_config(bus, slot, 3, AMD64_GARTAPERTUREBASE, aper_alloc >> 25);
500 }
Ingo Molnarc140df92008-01-30 13:30:09 +0100501 }
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200502
503 set_up_gart_resume(aper_order, aper_alloc);
Ingo Molnarc140df92008-01-30 13:30:09 +0100504}