| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1 | /* | 
|  | 2 | * Copyright 2008 Advanced Micro Devices, Inc. | 
|  | 3 | * Copyright 2008 Red Hat Inc. | 
|  | 4 | * Copyright 2009 Jerome Glisse. | 
|  | 5 | * | 
|  | 6 | * Permission is hereby granted, free of charge, to any person obtaining a | 
|  | 7 | * copy of this software and associated documentation files (the "Software"), | 
|  | 8 | * to deal in the Software without restriction, including without limitation | 
|  | 9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, | 
|  | 10 | * and/or sell copies of the Software, and to permit persons to whom the | 
|  | 11 | * Software is furnished to do so, subject to the following conditions: | 
|  | 12 | * | 
|  | 13 | * The above copyright notice and this permission notice shall be included in | 
|  | 14 | * all copies or substantial portions of the Software. | 
|  | 15 | * | 
|  | 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 
|  | 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | 
|  | 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL | 
|  | 19 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR | 
|  | 20 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, | 
|  | 21 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR | 
|  | 22 | * OTHER DEALINGS IN THE SOFTWARE. | 
|  | 23 | * | 
|  | 24 | * Authors: Dave Airlie | 
|  | 25 | *          Alex Deucher | 
|  | 26 | *          Jerome Glisse | 
|  | 27 | */ | 
|  | 28 | #ifndef __RADEON_H__ | 
|  | 29 | #define __RADEON_H__ | 
|  | 30 |  | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 31 | /* TODO: Here are things that needs to be done : | 
|  | 32 | *	- surface allocator & initializer : (bit like scratch reg) should | 
|  | 33 | *	  initialize HDP_ stuff on RS600, R600, R700 hw, well anythings | 
|  | 34 | *	  related to surface | 
|  | 35 | *	- WB : write back stuff (do it bit like scratch reg things) | 
|  | 36 | *	- Vblank : look at Jesse's rework and what we should do | 
|  | 37 | *	- r600/r700: gart & cp | 
|  | 38 | *	- cs : clean cs ioctl use bitmap & things like that. | 
|  | 39 | *	- power management stuff | 
|  | 40 | *	- Barrier in gart code | 
|  | 41 | *	- Unmappabled vram ? | 
|  | 42 | *	- TESTING, TESTING, TESTING | 
|  | 43 | */ | 
|  | 44 |  | 
| Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 45 | /* Initialization path: | 
|  | 46 | *  We expect that acceleration initialization might fail for various | 
|  | 47 | *  reasons even thought we work hard to make it works on most | 
|  | 48 | *  configurations. In order to still have a working userspace in such | 
|  | 49 | *  situation the init path must succeed up to the memory controller | 
|  | 50 | *  initialization point. Failure before this point are considered as | 
|  | 51 | *  fatal error. Here is the init callchain : | 
|  | 52 | *      radeon_device_init  perform common structure, mutex initialization | 
|  | 53 | *      asic_init           setup the GPU memory layout and perform all | 
|  | 54 | *                          one time initialization (failure in this | 
|  | 55 | *                          function are considered fatal) | 
|  | 56 | *      asic_startup        setup the GPU acceleration, in order to | 
|  | 57 | *                          follow guideline the first thing this | 
|  | 58 | *                          function should do is setting the GPU | 
|  | 59 | *                          memory controller (only MC setup failure | 
|  | 60 | *                          are considered as fatal) | 
|  | 61 | */ | 
|  | 62 |  | 
| Arun Sharma | 60063497 | 2011-07-26 16:09:06 -0700 | [diff] [blame] | 63 | #include <linux/atomic.h> | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 64 | #include <linux/wait.h> | 
|  | 65 | #include <linux/list.h> | 
|  | 66 | #include <linux/kref.h> | 
|  | 67 |  | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 68 | #include <ttm/ttm_bo_api.h> | 
|  | 69 | #include <ttm/ttm_bo_driver.h> | 
|  | 70 | #include <ttm/ttm_placement.h> | 
|  | 71 | #include <ttm/ttm_module.h> | 
| Thomas Hellstrom | 147666f | 2010-11-17 12:38:32 +0000 | [diff] [blame] | 72 | #include <ttm/ttm_execbuf_util.h> | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 73 |  | 
| Dave Airlie | c214271 | 2009-09-22 08:50:10 +1000 | [diff] [blame] | 74 | #include "radeon_family.h" | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 75 | #include "radeon_mode.h" | 
|  | 76 | #include "radeon_reg.h" | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 77 |  | 
|  | 78 | /* | 
|  | 79 | * Modules parameters. | 
|  | 80 | */ | 
|  | 81 | extern int radeon_no_wb; | 
|  | 82 | extern int radeon_modeset; | 
|  | 83 | extern int radeon_dynclks; | 
|  | 84 | extern int radeon_r4xx_atom; | 
|  | 85 | extern int radeon_agpmode; | 
|  | 86 | extern int radeon_vram_limit; | 
|  | 87 | extern int radeon_gart_size; | 
|  | 88 | extern int radeon_benchmarking; | 
| Michel Dänzer | ecc0b32 | 2009-07-21 11:23:57 +0200 | [diff] [blame] | 89 | extern int radeon_testing; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 90 | extern int radeon_connector_table; | 
| Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 91 | extern int radeon_tv; | 
| Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 92 | extern int radeon_audio; | 
| Alex Deucher | f46c012 | 2010-03-31 00:33:27 -0400 | [diff] [blame] | 93 | extern int radeon_disp_priority; | 
| Alex Deucher | e2b0a8e | 2010-03-17 02:07:37 -0400 | [diff] [blame] | 94 | extern int radeon_hw_i2c; | 
| Alex Deucher | d42dd57 | 2011-01-12 20:05:11 -0500 | [diff] [blame] | 95 | extern int radeon_pcie_gen2; | 
| Alex Deucher | a18cee1 | 2011-11-01 14:20:30 -0400 | [diff] [blame] | 96 | extern int radeon_msi; | 
| Christian König | 3368ff0 | 2012-05-02 15:11:21 +0200 | [diff] [blame] | 97 | extern int radeon_lockup_timeout; | 
| Samuel Li | a0a53aa | 2013-04-08 17:25:47 -0400 | [diff] [blame] | 98 | extern int radeon_fastfb; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 99 |  | 
|  | 100 | /* | 
|  | 101 | * Copy from radeon_drv.h so we don't have to include both and have conflicting | 
|  | 102 | * symbol; | 
|  | 103 | */ | 
| Jerome Glisse | bb63556 | 2012-05-09 15:34:46 +0200 | [diff] [blame] | 104 | #define RADEON_MAX_USEC_TIMEOUT			100000	/* 100 ms */ | 
|  | 105 | #define RADEON_FENCE_JIFFIES_TIMEOUT		(HZ / 2) | 
| Jerome Glisse | e821767 | 2010-02-15 21:36:13 +0100 | [diff] [blame] | 106 | /* RADEON_IB_POOL_SIZE must be a power of 2 */ | 
| Jerome Glisse | bb63556 | 2012-05-09 15:34:46 +0200 | [diff] [blame] | 107 | #define RADEON_IB_POOL_SIZE			16 | 
|  | 108 | #define RADEON_DEBUGFS_MAX_COMPONENTS		32 | 
|  | 109 | #define RADEONFB_CONN_LIMIT			4 | 
|  | 110 | #define RADEON_BIOS_NUM_SCRATCH			8 | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 111 |  | 
| Alex Deucher | 1b37078 | 2011-11-17 20:13:28 -0500 | [diff] [blame] | 112 | /* max number of rings */ | 
| Christian König | f2ba57b | 2013-04-08 12:41:29 +0200 | [diff] [blame] | 113 | #define RADEON_NUM_RINGS			6 | 
| Jerome Glisse | bb63556 | 2012-05-09 15:34:46 +0200 | [diff] [blame] | 114 |  | 
|  | 115 | /* fence seq are set to this number when signaled */ | 
|  | 116 | #define RADEON_FENCE_SIGNALED_SEQ		0LL | 
| Alex Deucher | 1b37078 | 2011-11-17 20:13:28 -0500 | [diff] [blame] | 117 |  | 
|  | 118 | /* internal ring indices */ | 
|  | 119 | /* r1xx+ has gfx CP ring */ | 
| Christian König | f2ba57b | 2013-04-08 12:41:29 +0200 | [diff] [blame] | 120 | #define RADEON_RING_TYPE_GFX_INDEX	0 | 
| Alex Deucher | 1b37078 | 2011-11-17 20:13:28 -0500 | [diff] [blame] | 121 |  | 
|  | 122 | /* cayman has 2 compute CP rings */ | 
| Christian König | f2ba57b | 2013-04-08 12:41:29 +0200 | [diff] [blame] | 123 | #define CAYMAN_RING_TYPE_CP1_INDEX	1 | 
|  | 124 | #define CAYMAN_RING_TYPE_CP2_INDEX	2 | 
| Alex Deucher | 1b37078 | 2011-11-17 20:13:28 -0500 | [diff] [blame] | 125 |  | 
| Alex Deucher | 4d75658 | 2012-09-27 15:08:35 -0400 | [diff] [blame] | 126 | /* R600+ has an async dma ring */ | 
|  | 127 | #define R600_RING_TYPE_DMA_INDEX		3 | 
| Alex Deucher | f60cbd1 | 2012-12-04 15:27:33 -0500 | [diff] [blame] | 128 | /* cayman add a second async dma ring */ | 
|  | 129 | #define CAYMAN_RING_TYPE_DMA1_INDEX		4 | 
| Alex Deucher | 4d75658 | 2012-09-27 15:08:35 -0400 | [diff] [blame] | 130 |  | 
| Christian König | f2ba57b | 2013-04-08 12:41:29 +0200 | [diff] [blame] | 131 | /* R600+ */ | 
|  | 132 | #define R600_RING_TYPE_UVD_INDEX	5 | 
|  | 133 |  | 
| Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 134 | /* hardcode those limit for now */ | 
| Christian König | ca19f21 | 2012-09-11 16:09:59 +0200 | [diff] [blame] | 135 | #define RADEON_VA_IB_OFFSET			(1 << 20) | 
| Jerome Glisse | bb63556 | 2012-05-09 15:34:46 +0200 | [diff] [blame] | 136 | #define RADEON_VA_RESERVED_SIZE			(8 << 20) | 
|  | 137 | #define RADEON_IB_VM_MAX_SIZE			(64 << 10) | 
| Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 138 |  | 
| Alex Deucher | ec46c76 | 2013-01-03 12:07:30 -0500 | [diff] [blame] | 139 | /* reset flags */ | 
|  | 140 | #define RADEON_RESET_GFX			(1 << 0) | 
|  | 141 | #define RADEON_RESET_COMPUTE			(1 << 1) | 
|  | 142 | #define RADEON_RESET_DMA			(1 << 2) | 
| Alex Deucher | 9ff0744 | 2013-01-18 12:18:17 -0500 | [diff] [blame] | 143 | #define RADEON_RESET_CP				(1 << 3) | 
|  | 144 | #define RADEON_RESET_GRBM			(1 << 4) | 
|  | 145 | #define RADEON_RESET_DMA1			(1 << 5) | 
|  | 146 | #define RADEON_RESET_RLC			(1 << 6) | 
|  | 147 | #define RADEON_RESET_SEM			(1 << 7) | 
|  | 148 | #define RADEON_RESET_IH				(1 << 8) | 
|  | 149 | #define RADEON_RESET_VMC			(1 << 9) | 
|  | 150 | #define RADEON_RESET_MC				(1 << 10) | 
|  | 151 | #define RADEON_RESET_DISPLAY			(1 << 11) | 
| Alex Deucher | ec46c76 | 2013-01-03 12:07:30 -0500 | [diff] [blame] | 152 |  | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 153 | /* | 
|  | 154 | * Errata workarounds. | 
|  | 155 | */ | 
|  | 156 | enum radeon_pll_errata { | 
|  | 157 | CHIP_ERRATA_R300_CG             = 0x00000001, | 
|  | 158 | CHIP_ERRATA_PLL_DUMMYREADS      = 0x00000002, | 
|  | 159 | CHIP_ERRATA_PLL_DELAY           = 0x00000004 | 
|  | 160 | }; | 
|  | 161 |  | 
|  | 162 |  | 
|  | 163 | struct radeon_device; | 
|  | 164 |  | 
|  | 165 |  | 
|  | 166 | /* | 
|  | 167 | * BIOS. | 
|  | 168 | */ | 
|  | 169 | bool radeon_get_bios(struct radeon_device *rdev); | 
|  | 170 |  | 
| Jerome Glisse | 9fc04b5 | 2012-01-23 11:52:15 -0500 | [diff] [blame] | 171 | /* | 
| Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 172 | * Dummy page | 
|  | 173 | */ | 
|  | 174 | struct radeon_dummy_page { | 
|  | 175 | struct page	*page; | 
|  | 176 | dma_addr_t	addr; | 
|  | 177 | }; | 
|  | 178 | int radeon_dummy_page_init(struct radeon_device *rdev); | 
|  | 179 | void radeon_dummy_page_fini(struct radeon_device *rdev); | 
|  | 180 |  | 
|  | 181 |  | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 182 | /* | 
|  | 183 | * Clocks | 
|  | 184 | */ | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 185 | struct radeon_clock { | 
|  | 186 | struct radeon_pll p1pll; | 
|  | 187 | struct radeon_pll p2pll; | 
| Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 188 | struct radeon_pll dcpll; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 189 | struct radeon_pll spll; | 
|  | 190 | struct radeon_pll mpll; | 
|  | 191 | /* 10 Khz units */ | 
|  | 192 | uint32_t default_mclk; | 
|  | 193 | uint32_t default_sclk; | 
| Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 194 | uint32_t default_dispclk; | 
|  | 195 | uint32_t dp_extclk; | 
| Alex Deucher | b20f9be | 2011-06-08 13:01:11 -0400 | [diff] [blame] | 196 | uint32_t max_pixel_clock; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 197 | }; | 
|  | 198 |  | 
| Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 199 | /* | 
|  | 200 | * Power management | 
|  | 201 | */ | 
|  | 202 | int radeon_pm_init(struct radeon_device *rdev); | 
| Alex Deucher | 29fb52c | 2010-03-11 10:01:17 -0500 | [diff] [blame] | 203 | void radeon_pm_fini(struct radeon_device *rdev); | 
| Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 204 | void radeon_pm_compute_clocks(struct radeon_device *rdev); | 
| Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 205 | void radeon_pm_suspend(struct radeon_device *rdev); | 
|  | 206 | void radeon_pm_resume(struct radeon_device *rdev); | 
| Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 207 | void radeon_combios_get_power_modes(struct radeon_device *rdev); | 
|  | 208 | void radeon_atombios_get_power_modes(struct radeon_device *rdev); | 
| Christian König | 7062ab6 | 2013-04-08 12:41:31 +0200 | [diff] [blame] | 209 | int radeon_atom_get_clock_dividers(struct radeon_device *rdev, | 
|  | 210 | u8 clock_type, | 
|  | 211 | u32 clock, | 
|  | 212 | bool strobe_mode, | 
|  | 213 | struct atom_clock_dividers *dividers); | 
| Alex Deucher | 8a83ec5 | 2011-04-12 14:49:23 -0400 | [diff] [blame] | 214 | void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type); | 
| Alex Deucher | f892034 | 2010-06-30 12:02:03 -0400 | [diff] [blame] | 215 | void rs690_pm_info(struct radeon_device *rdev); | 
| Alex Deucher | 20d391d | 2011-02-01 16:12:34 -0500 | [diff] [blame] | 216 | extern int rv6xx_get_temp(struct radeon_device *rdev); | 
|  | 217 | extern int rv770_get_temp(struct radeon_device *rdev); | 
|  | 218 | extern int evergreen_get_temp(struct radeon_device *rdev); | 
|  | 219 | extern int sumo_get_temp(struct radeon_device *rdev); | 
| Alex Deucher | 1bd47d2 | 2012-03-20 17:18:10 -0400 | [diff] [blame] | 220 | extern int si_get_temp(struct radeon_device *rdev); | 
| Jerome Glisse | 285484e | 2011-12-16 17:03:42 -0500 | [diff] [blame] | 221 | extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw, | 
|  | 222 | unsigned *bankh, unsigned *mtaspect, | 
|  | 223 | unsigned *tile_split); | 
| Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 224 |  | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 225 | /* | 
|  | 226 | * Fences. | 
|  | 227 | */ | 
|  | 228 | struct radeon_fence_driver { | 
|  | 229 | uint32_t			scratch_reg; | 
| Jerome Glisse | 30eb77f | 2011-11-20 20:45:34 +0000 | [diff] [blame] | 230 | uint64_t			gpu_addr; | 
|  | 231 | volatile uint32_t		*cpu_addr; | 
| Christian König | 68e250b | 2012-05-10 15:57:31 +0200 | [diff] [blame] | 232 | /* sync_seq is protected by ring emission lock */ | 
|  | 233 | uint64_t			sync_seq[RADEON_NUM_RINGS]; | 
| Jerome Glisse | bb63556 | 2012-05-09 15:34:46 +0200 | [diff] [blame] | 234 | atomic64_t			last_seq; | 
| Christian König | 36abaca | 2012-05-02 15:11:13 +0200 | [diff] [blame] | 235 | unsigned long			last_activity; | 
| Jerome Glisse | 0a0c759 | 2009-12-11 20:36:19 +0100 | [diff] [blame] | 236 | bool				initialized; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 237 | }; | 
|  | 238 |  | 
|  | 239 | struct radeon_fence { | 
|  | 240 | struct radeon_device		*rdev; | 
|  | 241 | struct kref			kref; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 242 | /* protected by radeon_fence.lock */ | 
| Jerome Glisse | bb63556 | 2012-05-09 15:34:46 +0200 | [diff] [blame] | 243 | uint64_t			seq; | 
| Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 244 | /* RB, DMA, etc. */ | 
| Jerome Glisse | bb63556 | 2012-05-09 15:34:46 +0200 | [diff] [blame] | 245 | unsigned			ring; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 246 | }; | 
|  | 247 |  | 
| Jerome Glisse | 30eb77f | 2011-11-20 20:45:34 +0000 | [diff] [blame] | 248 | int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring); | 
|  | 249 | int radeon_fence_driver_init(struct radeon_device *rdev); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 250 | void radeon_fence_driver_fini(struct radeon_device *rdev); | 
| Jerome Glisse | 76903b9 | 2012-12-17 10:29:06 -0500 | [diff] [blame] | 251 | void radeon_fence_driver_force_completion(struct radeon_device *rdev); | 
| Christian König | 876dc9f | 2012-05-08 14:24:01 +0200 | [diff] [blame] | 252 | int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring); | 
| Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 253 | void radeon_fence_process(struct radeon_device *rdev, int ring); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 254 | bool radeon_fence_signaled(struct radeon_fence *fence); | 
|  | 255 | int radeon_fence_wait(struct radeon_fence *fence, bool interruptible); | 
| Christian König | 8a47cc9 | 2012-05-09 15:34:48 +0200 | [diff] [blame] | 256 | int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring); | 
| Jerome Glisse | 5f8f635 | 2012-12-17 11:04:32 -0500 | [diff] [blame] | 257 | int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring); | 
| Jerome Glisse | 0085c950 | 2012-05-09 15:34:55 +0200 | [diff] [blame] | 258 | int radeon_fence_wait_any(struct radeon_device *rdev, | 
|  | 259 | struct radeon_fence **fences, | 
|  | 260 | bool intr); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 261 | struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence); | 
|  | 262 | void radeon_fence_unref(struct radeon_fence **fence); | 
| Jerome Glisse | 3b7a2b2 | 2012-05-09 15:34:47 +0200 | [diff] [blame] | 263 | unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring); | 
| Christian König | 68e250b | 2012-05-10 15:57:31 +0200 | [diff] [blame] | 264 | bool radeon_fence_need_sync(struct radeon_fence *fence, int ring); | 
|  | 265 | void radeon_fence_note_sync(struct radeon_fence *fence, int ring); | 
|  | 266 | static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a, | 
|  | 267 | struct radeon_fence *b) | 
|  | 268 | { | 
|  | 269 | if (!a) { | 
|  | 270 | return b; | 
|  | 271 | } | 
|  | 272 |  | 
|  | 273 | if (!b) { | 
|  | 274 | return a; | 
|  | 275 | } | 
|  | 276 |  | 
|  | 277 | BUG_ON(a->ring != b->ring); | 
|  | 278 |  | 
|  | 279 | if (a->seq > b->seq) { | 
|  | 280 | return a; | 
|  | 281 | } else { | 
|  | 282 | return b; | 
|  | 283 | } | 
|  | 284 | } | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 285 |  | 
| Christian König | ee60e29 | 2012-08-09 16:21:08 +0200 | [diff] [blame] | 286 | static inline bool radeon_fence_is_earlier(struct radeon_fence *a, | 
|  | 287 | struct radeon_fence *b) | 
|  | 288 | { | 
|  | 289 | if (!a) { | 
|  | 290 | return false; | 
|  | 291 | } | 
|  | 292 |  | 
|  | 293 | if (!b) { | 
|  | 294 | return true; | 
|  | 295 | } | 
|  | 296 |  | 
|  | 297 | BUG_ON(a->ring != b->ring); | 
|  | 298 |  | 
|  | 299 | return a->seq < b->seq; | 
|  | 300 | } | 
|  | 301 |  | 
| Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 302 | /* | 
|  | 303 | * Tiling registers | 
|  | 304 | */ | 
|  | 305 | struct radeon_surface_reg { | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 306 | struct radeon_bo *bo; | 
| Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 307 | }; | 
|  | 308 |  | 
|  | 309 | #define RADEON_GEM_MAX_SURFACES 8 | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 310 |  | 
|  | 311 | /* | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 312 | * TTM. | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 313 | */ | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 314 | struct radeon_mman { | 
|  | 315 | struct ttm_bo_global_ref        bo_global_ref; | 
| Dave Airlie | ba4420c | 2010-03-09 10:56:52 +1000 | [diff] [blame] | 316 | struct drm_global_reference	mem_global_ref; | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 317 | struct ttm_bo_device		bdev; | 
| Jerome Glisse | 0a0c759 | 2009-12-11 20:36:19 +0100 | [diff] [blame] | 318 | bool				mem_global_referenced; | 
|  | 319 | bool				initialized; | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 320 | }; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 321 |  | 
| Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 322 | /* bo virtual address in a specific vm */ | 
|  | 323 | struct radeon_bo_va { | 
| Christian König | e971bd5 | 2012-09-11 16:10:04 +0200 | [diff] [blame] | 324 | /* protected by bo being reserved */ | 
| Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 325 | struct list_head		bo_list; | 
| Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 326 | uint64_t			soffset; | 
|  | 327 | uint64_t			eoffset; | 
|  | 328 | uint32_t			flags; | 
|  | 329 | bool				valid; | 
| Christian König | e971bd5 | 2012-09-11 16:10:04 +0200 | [diff] [blame] | 330 | unsigned			ref_count; | 
|  | 331 |  | 
|  | 332 | /* protected by vm mutex */ | 
|  | 333 | struct list_head		vm_list; | 
|  | 334 |  | 
|  | 335 | /* constant after initialization */ | 
|  | 336 | struct radeon_vm		*vm; | 
|  | 337 | struct radeon_bo		*bo; | 
| Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 338 | }; | 
|  | 339 |  | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 340 | struct radeon_bo { | 
|  | 341 | /* Protected by gem.mutex */ | 
|  | 342 | struct list_head		list; | 
|  | 343 | /* Protected by tbo.reserved */ | 
| Jerome Glisse | 312ea8d | 2009-12-07 15:52:58 +0100 | [diff] [blame] | 344 | u32				placements[3]; | 
|  | 345 | struct ttm_placement		placement; | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 346 | struct ttm_buffer_object	tbo; | 
|  | 347 | struct ttm_bo_kmap_obj		kmap; | 
|  | 348 | unsigned			pin_count; | 
|  | 349 | void				*kptr; | 
|  | 350 | u32				tiling_flags; | 
|  | 351 | u32				pitch; | 
|  | 352 | int				surface_reg; | 
| Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 353 | /* list of all virtual address to which this bo | 
|  | 354 | * is associated to | 
|  | 355 | */ | 
|  | 356 | struct list_head		va; | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 357 | /* Constant after initialization */ | 
|  | 358 | struct radeon_device		*rdev; | 
| Daniel Vetter | 441921d | 2011-02-18 17:59:16 +0100 | [diff] [blame] | 359 | struct drm_gem_object		gem_base; | 
| Dave Airlie | 63bc620 | 2012-05-31 13:52:53 +0100 | [diff] [blame] | 360 |  | 
| Jerome Glisse | 409851f | 2013-04-25 22:29:27 -0400 | [diff] [blame] | 361 | struct ttm_bo_kmap_obj		dma_buf_vmap; | 
|  | 362 | pid_t				pid; | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 363 | }; | 
| Daniel Vetter | 7e4d15d | 2011-02-18 17:59:17 +0100 | [diff] [blame] | 364 | #define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base) | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 365 |  | 
|  | 366 | struct radeon_bo_list { | 
| Thomas Hellstrom | 147666f | 2010-11-17 12:38:32 +0000 | [diff] [blame] | 367 | struct ttm_validate_buffer tv; | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 368 | struct radeon_bo	*bo; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 369 | uint64_t		gpu_offset; | 
| Christian König | 4474f3a | 2013-04-08 12:41:28 +0200 | [diff] [blame] | 370 | bool			written; | 
|  | 371 | unsigned		domain; | 
|  | 372 | unsigned		alt_domain; | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 373 | u32			tiling_flags; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 374 | }; | 
|  | 375 |  | 
| Jerome Glisse | 409851f | 2013-04-25 22:29:27 -0400 | [diff] [blame] | 376 | int radeon_gem_debugfs_init(struct radeon_device *rdev); | 
|  | 377 |  | 
| Jerome Glisse | b15ba51 | 2011-11-15 11:48:34 -0500 | [diff] [blame] | 378 | /* sub-allocation manager, it has to be protected by another lock. | 
|  | 379 | * By conception this is an helper for other part of the driver | 
|  | 380 | * like the indirect buffer or semaphore, which both have their | 
|  | 381 | * locking. | 
|  | 382 | * | 
|  | 383 | * Principe is simple, we keep a list of sub allocation in offset | 
|  | 384 | * order (first entry has offset == 0, last entry has the highest | 
|  | 385 | * offset). | 
|  | 386 | * | 
|  | 387 | * When allocating new object we first check if there is room at | 
|  | 388 | * the end total_size - (last_object_offset + last_object_size) >= | 
|  | 389 | * alloc_size. If so we allocate new object there. | 
|  | 390 | * | 
|  | 391 | * When there is not enough room at the end, we start waiting for | 
|  | 392 | * each sub object until we reach object_offset+object_size >= | 
|  | 393 | * alloc_size, this object then become the sub object we return. | 
|  | 394 | * | 
|  | 395 | * Alignment can't be bigger than page size. | 
|  | 396 | * | 
|  | 397 | * Hole are not considered for allocation to keep things simple. | 
|  | 398 | * Assumption is that there won't be hole (all object on same | 
|  | 399 | * alignment). | 
|  | 400 | */ | 
|  | 401 | struct radeon_sa_manager { | 
| Christian König | bfb38d3 | 2012-07-11 21:07:57 +0200 | [diff] [blame] | 402 | wait_queue_head_t	wq; | 
| Jerome Glisse | b15ba51 | 2011-11-15 11:48:34 -0500 | [diff] [blame] | 403 | struct radeon_bo	*bo; | 
| Christian König | c3b7fe8 | 2012-05-09 15:34:56 +0200 | [diff] [blame] | 404 | struct list_head	*hole; | 
|  | 405 | struct list_head	flist[RADEON_NUM_RINGS]; | 
|  | 406 | struct list_head	olist; | 
| Jerome Glisse | b15ba51 | 2011-11-15 11:48:34 -0500 | [diff] [blame] | 407 | unsigned		size; | 
|  | 408 | uint64_t		gpu_addr; | 
|  | 409 | void			*cpu_ptr; | 
|  | 410 | uint32_t		domain; | 
|  | 411 | }; | 
|  | 412 |  | 
|  | 413 | struct radeon_sa_bo; | 
|  | 414 |  | 
|  | 415 | /* sub-allocation buffer */ | 
|  | 416 | struct radeon_sa_bo { | 
| Christian König | c3b7fe8 | 2012-05-09 15:34:56 +0200 | [diff] [blame] | 417 | struct list_head		olist; | 
|  | 418 | struct list_head		flist; | 
| Jerome Glisse | b15ba51 | 2011-11-15 11:48:34 -0500 | [diff] [blame] | 419 | struct radeon_sa_manager	*manager; | 
| Christian König | e6661a9 | 2012-05-09 15:34:52 +0200 | [diff] [blame] | 420 | unsigned			soffset; | 
|  | 421 | unsigned			eoffset; | 
| Christian König | 557017a | 2012-05-09 15:34:54 +0200 | [diff] [blame] | 422 | struct radeon_fence		*fence; | 
| Jerome Glisse | b15ba51 | 2011-11-15 11:48:34 -0500 | [diff] [blame] | 423 | }; | 
|  | 424 |  | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 425 | /* | 
|  | 426 | * GEM objects. | 
|  | 427 | */ | 
|  | 428 | struct radeon_gem { | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 429 | struct mutex		mutex; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 430 | struct list_head	objects; | 
|  | 431 | }; | 
|  | 432 |  | 
|  | 433 | int radeon_gem_init(struct radeon_device *rdev); | 
|  | 434 | void radeon_gem_fini(struct radeon_device *rdev); | 
|  | 435 | int radeon_gem_object_create(struct radeon_device *rdev, int size, | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 436 | int alignment, int initial_domain, | 
|  | 437 | bool discardable, bool kernel, | 
|  | 438 | struct drm_gem_object **obj); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 439 |  | 
| Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 440 | int radeon_mode_dumb_create(struct drm_file *file_priv, | 
|  | 441 | struct drm_device *dev, | 
|  | 442 | struct drm_mode_create_dumb *args); | 
|  | 443 | int radeon_mode_dumb_mmap(struct drm_file *filp, | 
|  | 444 | struct drm_device *dev, | 
|  | 445 | uint32_t handle, uint64_t *offset_p); | 
|  | 446 | int radeon_mode_dumb_destroy(struct drm_file *file_priv, | 
|  | 447 | struct drm_device *dev, | 
|  | 448 | uint32_t handle); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 449 |  | 
|  | 450 | /* | 
| Jerome Glisse | c1341e5 | 2011-12-21 12:13:47 -0500 | [diff] [blame] | 451 | * Semaphores. | 
|  | 452 | */ | 
| Jerome Glisse | c1341e5 | 2011-12-21 12:13:47 -0500 | [diff] [blame] | 453 | /* everything here is constant */ | 
|  | 454 | struct radeon_semaphore { | 
| Jerome Glisse | a8c0594 | 2012-05-09 15:34:57 +0200 | [diff] [blame] | 455 | struct radeon_sa_bo		*sa_bo; | 
|  | 456 | signed				waiters; | 
| Jerome Glisse | c1341e5 | 2011-12-21 12:13:47 -0500 | [diff] [blame] | 457 | uint64_t			gpu_addr; | 
| Jerome Glisse | c1341e5 | 2011-12-21 12:13:47 -0500 | [diff] [blame] | 458 | }; | 
|  | 459 |  | 
| Jerome Glisse | c1341e5 | 2011-12-21 12:13:47 -0500 | [diff] [blame] | 460 | int radeon_semaphore_create(struct radeon_device *rdev, | 
|  | 461 | struct radeon_semaphore **semaphore); | 
|  | 462 | void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring, | 
|  | 463 | struct radeon_semaphore *semaphore); | 
|  | 464 | void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring, | 
|  | 465 | struct radeon_semaphore *semaphore); | 
| Christian König | 8f676c4 | 2012-05-02 15:11:18 +0200 | [diff] [blame] | 466 | int radeon_semaphore_sync_rings(struct radeon_device *rdev, | 
|  | 467 | struct radeon_semaphore *semaphore, | 
| Christian König | 220907d | 2012-05-10 16:46:43 +0200 | [diff] [blame] | 468 | int signaler, int waiter); | 
| Jerome Glisse | c1341e5 | 2011-12-21 12:13:47 -0500 | [diff] [blame] | 469 | void radeon_semaphore_free(struct radeon_device *rdev, | 
| Christian König | 220907d | 2012-05-10 16:46:43 +0200 | [diff] [blame] | 470 | struct radeon_semaphore **semaphore, | 
| Jerome Glisse | a8c0594 | 2012-05-09 15:34:57 +0200 | [diff] [blame] | 471 | struct radeon_fence *fence); | 
| Jerome Glisse | c1341e5 | 2011-12-21 12:13:47 -0500 | [diff] [blame] | 472 |  | 
|  | 473 | /* | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 474 | * GART structures, functions & helpers | 
|  | 475 | */ | 
|  | 476 | struct radeon_mc; | 
|  | 477 |  | 
| Matt Turner | a77f171 | 2009-10-14 00:34:41 -0400 | [diff] [blame] | 478 | #define RADEON_GPU_PAGE_SIZE 4096 | 
| Jerome Glisse | d594e46 | 2010-02-17 21:54:29 +0000 | [diff] [blame] | 479 | #define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1) | 
| Alex Deucher | 003cefe | 2011-09-16 12:04:08 -0400 | [diff] [blame] | 480 | #define RADEON_GPU_PAGE_SHIFT 12 | 
| Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 481 | #define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK) | 
| Matt Turner | a77f171 | 2009-10-14 00:34:41 -0400 | [diff] [blame] | 482 |  | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 483 | struct radeon_gart { | 
|  | 484 | dma_addr_t			table_addr; | 
| Jerome Glisse | c9a1be9 | 2011-11-03 11:16:49 -0400 | [diff] [blame] | 485 | struct radeon_bo		*robj; | 
|  | 486 | void				*ptr; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 487 | unsigned			num_gpu_pages; | 
|  | 488 | unsigned			num_cpu_pages; | 
|  | 489 | unsigned			table_size; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 490 | struct page			**pages; | 
|  | 491 | dma_addr_t			*pages_addr; | 
|  | 492 | bool				ready; | 
|  | 493 | }; | 
|  | 494 |  | 
|  | 495 | int radeon_gart_table_ram_alloc(struct radeon_device *rdev); | 
|  | 496 | void radeon_gart_table_ram_free(struct radeon_device *rdev); | 
|  | 497 | int radeon_gart_table_vram_alloc(struct radeon_device *rdev); | 
|  | 498 | void radeon_gart_table_vram_free(struct radeon_device *rdev); | 
| Jerome Glisse | c9a1be9 | 2011-11-03 11:16:49 -0400 | [diff] [blame] | 499 | int radeon_gart_table_vram_pin(struct radeon_device *rdev); | 
|  | 500 | void radeon_gart_table_vram_unpin(struct radeon_device *rdev); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 501 | int radeon_gart_init(struct radeon_device *rdev); | 
|  | 502 | void radeon_gart_fini(struct radeon_device *rdev); | 
|  | 503 | void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset, | 
|  | 504 | int pages); | 
|  | 505 | int radeon_gart_bind(struct radeon_device *rdev, unsigned offset, | 
| Konrad Rzeszutek Wilk | c39d351 | 2010-12-02 11:04:29 -0500 | [diff] [blame] | 506 | int pages, struct page **pagelist, | 
|  | 507 | dma_addr_t *dma_addr); | 
| Jerome Glisse | c9a1be9 | 2011-11-03 11:16:49 -0400 | [diff] [blame] | 508 | void radeon_gart_restore(struct radeon_device *rdev); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 509 |  | 
|  | 510 |  | 
|  | 511 | /* | 
|  | 512 | * GPU MC structures, functions & helpers | 
|  | 513 | */ | 
|  | 514 | struct radeon_mc { | 
|  | 515 | resource_size_t		aper_size; | 
|  | 516 | resource_size_t		aper_base; | 
|  | 517 | resource_size_t		agp_base; | 
| Dave Airlie | 7a50f01 | 2009-07-21 20:39:30 +1000 | [diff] [blame] | 518 | /* for some chips with <= 32MB we need to lie | 
|  | 519 | * about vram size near mc fb location */ | 
| Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 520 | u64			mc_vram_size; | 
| Jerome Glisse | d594e46 | 2010-02-17 21:54:29 +0000 | [diff] [blame] | 521 | u64			visible_vram_size; | 
| Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 522 | u64			gtt_size; | 
|  | 523 | u64			gtt_start; | 
|  | 524 | u64			gtt_end; | 
| Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 525 | u64			vram_start; | 
|  | 526 | u64			vram_end; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 527 | unsigned		vram_width; | 
| Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 528 | u64			real_vram_size; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 529 | int			vram_mtrr; | 
|  | 530 | bool			vram_is_ddr; | 
| Jerome Glisse | d594e46 | 2010-02-17 21:54:29 +0000 | [diff] [blame] | 531 | bool			igp_sideport_enabled; | 
| Alex Deucher | 8d369bb | 2010-07-15 10:51:10 -0400 | [diff] [blame] | 532 | u64                     gtt_base_align; | 
| Alex Deucher | 9ed8b1f | 2013-04-08 11:13:01 -0400 | [diff] [blame] | 533 | u64                     mc_mask; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 534 | }; | 
|  | 535 |  | 
| Alex Deucher | 06b6476 | 2010-01-05 11:27:29 -0500 | [diff] [blame] | 536 | bool radeon_combios_sideport_present(struct radeon_device *rdev); | 
|  | 537 | bool radeon_atombios_sideport_present(struct radeon_device *rdev); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 538 |  | 
|  | 539 | /* | 
|  | 540 | * GPU scratch registers structures, functions & helpers | 
|  | 541 | */ | 
|  | 542 | struct radeon_scratch { | 
|  | 543 | unsigned		num_reg; | 
| Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 544 | uint32_t                reg_base; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 545 | bool			free[32]; | 
|  | 546 | uint32_t		reg[32]; | 
|  | 547 | }; | 
|  | 548 |  | 
|  | 549 | int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg); | 
|  | 550 | void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg); | 
|  | 551 |  | 
|  | 552 |  | 
|  | 553 | /* | 
|  | 554 | * IRQS. | 
|  | 555 | */ | 
| Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 556 |  | 
|  | 557 | struct radeon_unpin_work { | 
|  | 558 | struct work_struct work; | 
|  | 559 | struct radeon_device *rdev; | 
|  | 560 | int crtc_id; | 
|  | 561 | struct radeon_fence *fence; | 
|  | 562 | struct drm_pending_vblank_event *event; | 
|  | 563 | struct radeon_bo *old_rbo; | 
|  | 564 | u64 new_crtc_base; | 
|  | 565 | }; | 
|  | 566 |  | 
|  | 567 | struct r500_irq_stat_regs { | 
|  | 568 | u32 disp_int; | 
| Alex Deucher | f122c61 | 2012-03-30 08:59:57 -0400 | [diff] [blame] | 569 | u32 hdmi0_status; | 
| Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 570 | }; | 
|  | 571 |  | 
|  | 572 | struct r600_irq_stat_regs { | 
|  | 573 | u32 disp_int; | 
|  | 574 | u32 disp_int_cont; | 
|  | 575 | u32 disp_int_cont2; | 
|  | 576 | u32 d1grph_int; | 
|  | 577 | u32 d2grph_int; | 
| Alex Deucher | f122c61 | 2012-03-30 08:59:57 -0400 | [diff] [blame] | 578 | u32 hdmi0_status; | 
|  | 579 | u32 hdmi1_status; | 
| Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 580 | }; | 
|  | 581 |  | 
|  | 582 | struct evergreen_irq_stat_regs { | 
|  | 583 | u32 disp_int; | 
|  | 584 | u32 disp_int_cont; | 
|  | 585 | u32 disp_int_cont2; | 
|  | 586 | u32 disp_int_cont3; | 
|  | 587 | u32 disp_int_cont4; | 
|  | 588 | u32 disp_int_cont5; | 
|  | 589 | u32 d1grph_int; | 
|  | 590 | u32 d2grph_int; | 
|  | 591 | u32 d3grph_int; | 
|  | 592 | u32 d4grph_int; | 
|  | 593 | u32 d5grph_int; | 
|  | 594 | u32 d6grph_int; | 
| Alex Deucher | f122c61 | 2012-03-30 08:59:57 -0400 | [diff] [blame] | 595 | u32 afmt_status1; | 
|  | 596 | u32 afmt_status2; | 
|  | 597 | u32 afmt_status3; | 
|  | 598 | u32 afmt_status4; | 
|  | 599 | u32 afmt_status5; | 
|  | 600 | u32 afmt_status6; | 
| Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 601 | }; | 
|  | 602 |  | 
|  | 603 | union radeon_irq_stat_regs { | 
|  | 604 | struct r500_irq_stat_regs r500; | 
|  | 605 | struct r600_irq_stat_regs r600; | 
|  | 606 | struct evergreen_irq_stat_regs evergreen; | 
|  | 607 | }; | 
|  | 608 |  | 
| Ilija Hadzic | 54bd520 | 2011-10-26 15:43:58 -0400 | [diff] [blame] | 609 | #define RADEON_MAX_HPD_PINS 6 | 
|  | 610 | #define RADEON_MAX_CRTCS 6 | 
| Alex Deucher | f122c61 | 2012-03-30 08:59:57 -0400 | [diff] [blame] | 611 | #define RADEON_MAX_AFMT_BLOCKS 6 | 
| Ilija Hadzic | 54bd520 | 2011-10-26 15:43:58 -0400 | [diff] [blame] | 612 |  | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 613 | struct radeon_irq { | 
| Christian Koenig | fb98257 | 2012-05-17 01:33:30 +0200 | [diff] [blame] | 614 | bool				installed; | 
|  | 615 | spinlock_t			lock; | 
| Christian Koenig | 736fc37 | 2012-05-17 19:52:00 +0200 | [diff] [blame] | 616 | atomic_t			ring_int[RADEON_NUM_RINGS]; | 
| Christian Koenig | fb98257 | 2012-05-17 01:33:30 +0200 | [diff] [blame] | 617 | bool				crtc_vblank_int[RADEON_MAX_CRTCS]; | 
| Christian Koenig | 736fc37 | 2012-05-17 19:52:00 +0200 | [diff] [blame] | 618 | atomic_t			pflip[RADEON_MAX_CRTCS]; | 
| Christian Koenig | fb98257 | 2012-05-17 01:33:30 +0200 | [diff] [blame] | 619 | wait_queue_head_t		vblank_queue; | 
|  | 620 | bool				hpd[RADEON_MAX_HPD_PINS]; | 
| Christian Koenig | fb98257 | 2012-05-17 01:33:30 +0200 | [diff] [blame] | 621 | bool				afmt[RADEON_MAX_AFMT_BLOCKS]; | 
|  | 622 | union radeon_irq_stat_regs	stat_regs; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 623 | }; | 
|  | 624 |  | 
|  | 625 | int radeon_irq_kms_init(struct radeon_device *rdev); | 
|  | 626 | void radeon_irq_kms_fini(struct radeon_device *rdev); | 
| Alex Deucher | 1b37078 | 2011-11-17 20:13:28 -0500 | [diff] [blame] | 627 | void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring); | 
|  | 628 | void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring); | 
| Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 629 | void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc); | 
|  | 630 | void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc); | 
| Christian Koenig | fb98257 | 2012-05-17 01:33:30 +0200 | [diff] [blame] | 631 | void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block); | 
|  | 632 | void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block); | 
|  | 633 | void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask); | 
|  | 634 | void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 635 |  | 
|  | 636 | /* | 
| Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 637 | * CP & rings. | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 638 | */ | 
| Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 639 |  | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 640 | struct radeon_ib { | 
| Jerome Glisse | 68470ae | 2012-05-09 15:35:00 +0200 | [diff] [blame] | 641 | struct radeon_sa_bo		*sa_bo; | 
|  | 642 | uint32_t			length_dw; | 
|  | 643 | uint64_t			gpu_addr; | 
|  | 644 | uint32_t			*ptr; | 
| Christian König | 876dc9f | 2012-05-08 14:24:01 +0200 | [diff] [blame] | 645 | int				ring; | 
| Jerome Glisse | 68470ae | 2012-05-09 15:35:00 +0200 | [diff] [blame] | 646 | struct radeon_fence		*fence; | 
| Christian König | 4bf3dd9 | 2012-08-06 18:57:44 +0200 | [diff] [blame] | 647 | struct radeon_vm		*vm; | 
| Jerome Glisse | 68470ae | 2012-05-09 15:35:00 +0200 | [diff] [blame] | 648 | bool				is_const_ib; | 
| Christian König | 220907d | 2012-05-10 16:46:43 +0200 | [diff] [blame] | 649 | struct radeon_fence		*sync_to[RADEON_NUM_RINGS]; | 
| Jerome Glisse | 68470ae | 2012-05-09 15:35:00 +0200 | [diff] [blame] | 650 | struct radeon_semaphore		*semaphore; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 651 | }; | 
|  | 652 |  | 
| Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 653 | struct radeon_ring { | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 654 | struct radeon_bo	*ring_obj; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 655 | volatile uint32_t	*ring; | 
|  | 656 | unsigned		rptr; | 
| Christian König | 5596a9d | 2011-10-13 12:48:45 +0200 | [diff] [blame] | 657 | unsigned		rptr_offs; | 
|  | 658 | unsigned		rptr_reg; | 
| Christian König | 45df680 | 2012-07-06 16:22:55 +0200 | [diff] [blame] | 659 | unsigned		rptr_save_reg; | 
| Alex Deucher | 89d3580 | 2012-07-17 14:02:31 -0400 | [diff] [blame] | 660 | u64			next_rptr_gpu_addr; | 
|  | 661 | volatile u32		*next_rptr_cpu_addr; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 662 | unsigned		wptr; | 
|  | 663 | unsigned		wptr_old; | 
| Christian König | 5596a9d | 2011-10-13 12:48:45 +0200 | [diff] [blame] | 664 | unsigned		wptr_reg; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 665 | unsigned		ring_size; | 
|  | 666 | unsigned		ring_free_dw; | 
|  | 667 | int			count_dw; | 
| Christian König | 069211e | 2012-05-02 15:11:20 +0200 | [diff] [blame] | 668 | unsigned long		last_activity; | 
|  | 669 | unsigned		last_rptr; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 670 | uint64_t		gpu_addr; | 
|  | 671 | uint32_t		align_mask; | 
|  | 672 | uint32_t		ptr_mask; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 673 | bool			ready; | 
| Alex Deucher | 78c5560 | 2011-11-17 14:25:56 -0500 | [diff] [blame] | 674 | u32			ptr_reg_shift; | 
|  | 675 | u32			ptr_reg_mask; | 
|  | 676 | u32			nop; | 
| Alex Deucher | 8b25ed3 | 2012-07-17 14:02:30 -0400 | [diff] [blame] | 677 | u32			idx; | 
| Jerome Glisse | 5f0839c | 2013-01-11 15:19:43 -0500 | [diff] [blame] | 678 | u64			last_semaphore_signal_addr; | 
|  | 679 | u64			last_semaphore_wait_addr; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 680 | }; | 
|  | 681 |  | 
| Alex Deucher | d8f60cf | 2009-12-01 13:43:46 -0500 | [diff] [blame] | 682 | /* | 
| Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 683 | * VM | 
|  | 684 | */ | 
| Christian König | ee60e29 | 2012-08-09 16:21:08 +0200 | [diff] [blame] | 685 |  | 
| Dmitry Cherkasov | fa87e62 | 2012-09-17 19:36:19 +0200 | [diff] [blame] | 686 | /* maximum number of VMIDs */ | 
| Christian König | ee60e29 | 2012-08-09 16:21:08 +0200 | [diff] [blame] | 687 | #define RADEON_NUM_VM	16 | 
|  | 688 |  | 
| Dmitry Cherkasov | fa87e62 | 2012-09-17 19:36:19 +0200 | [diff] [blame] | 689 | /* defines number of bits in page table versus page directory, | 
|  | 690 | * a page is 4KB so we have 12 bits offset, 9 bits in the page | 
|  | 691 | * table and the remaining 19 bits are in the page directory */ | 
|  | 692 | #define RADEON_VM_BLOCK_SIZE   9 | 
|  | 693 |  | 
|  | 694 | /* number of entries in page table */ | 
|  | 695 | #define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE) | 
|  | 696 |  | 
| Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 697 | struct radeon_vm { | 
|  | 698 | struct list_head		list; | 
|  | 699 | struct list_head		va; | 
| Christian König | ee60e29 | 2012-08-09 16:21:08 +0200 | [diff] [blame] | 700 | unsigned			id; | 
| Christian König | 90a51a3 | 2012-10-09 13:31:17 +0200 | [diff] [blame] | 701 |  | 
|  | 702 | /* contains the page directory */ | 
|  | 703 | struct radeon_sa_bo		*page_directory; | 
|  | 704 | uint64_t			pd_gpu_addr; | 
|  | 705 |  | 
|  | 706 | /* array of page tables, one for each page directory entry */ | 
|  | 707 | struct radeon_sa_bo		**page_tables; | 
|  | 708 |  | 
| Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 709 | struct mutex			mutex; | 
|  | 710 | /* last fence for cs using this vm */ | 
|  | 711 | struct radeon_fence		*fence; | 
| Christian König | 9b40e5d | 2012-08-08 12:22:43 +0200 | [diff] [blame] | 712 | /* last flush or NULL if we still need to flush */ | 
|  | 713 | struct radeon_fence		*last_flush; | 
| Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 714 | }; | 
|  | 715 |  | 
| Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 716 | struct radeon_vm_manager { | 
| Christian König | 36ff39c | 2012-05-09 10:07:08 +0200 | [diff] [blame] | 717 | struct mutex			lock; | 
| Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 718 | struct list_head		lru_vm; | 
| Christian König | ee60e29 | 2012-08-09 16:21:08 +0200 | [diff] [blame] | 719 | struct radeon_fence		*active[RADEON_NUM_VM]; | 
| Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 720 | struct radeon_sa_manager	sa_manager; | 
|  | 721 | uint32_t			max_pfn; | 
| Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 722 | /* number of VMIDs */ | 
|  | 723 | unsigned			nvm; | 
|  | 724 | /* vram base address for page table entry  */ | 
|  | 725 | u64				vram_base_offset; | 
| Alex Deucher | 67e915e | 2012-01-06 09:38:15 -0500 | [diff] [blame] | 726 | /* is vm enabled? */ | 
|  | 727 | bool				enabled; | 
| Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 728 | }; | 
|  | 729 |  | 
|  | 730 | /* | 
|  | 731 | * file private structure | 
|  | 732 | */ | 
|  | 733 | struct radeon_fpriv { | 
|  | 734 | struct radeon_vm		vm; | 
|  | 735 | }; | 
|  | 736 |  | 
|  | 737 | /* | 
| Alex Deucher | d8f60cf | 2009-12-01 13:43:46 -0500 | [diff] [blame] | 738 | * R6xx+ IH ring | 
|  | 739 | */ | 
|  | 740 | struct r600_ih { | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 741 | struct radeon_bo	*ring_obj; | 
| Alex Deucher | d8f60cf | 2009-12-01 13:43:46 -0500 | [diff] [blame] | 742 | volatile uint32_t	*ring; | 
|  | 743 | unsigned		rptr; | 
| Alex Deucher | d8f60cf | 2009-12-01 13:43:46 -0500 | [diff] [blame] | 744 | unsigned		ring_size; | 
|  | 745 | uint64_t		gpu_addr; | 
| Alex Deucher | d8f60cf | 2009-12-01 13:43:46 -0500 | [diff] [blame] | 746 | uint32_t		ptr_mask; | 
| Christian Koenig | c20dc36 | 2012-05-16 21:45:24 +0200 | [diff] [blame] | 747 | atomic_t		lock; | 
| Alex Deucher | d8f60cf | 2009-12-01 13:43:46 -0500 | [diff] [blame] | 748 | bool                    enabled; | 
|  | 749 | }; | 
|  | 750 |  | 
| Ilija Hadzic | 8eec9d6 | 2011-10-12 23:29:40 -0400 | [diff] [blame] | 751 | struct r600_blit_cp_primitives { | 
|  | 752 | void (*set_render_target)(struct radeon_device *rdev, int format, | 
|  | 753 | int w, int h, u64 gpu_addr); | 
|  | 754 | void (*cp_set_surface_sync)(struct radeon_device *rdev, | 
|  | 755 | u32 sync_type, u32 size, | 
|  | 756 | u64 mc_addr); | 
|  | 757 | void (*set_shaders)(struct radeon_device *rdev); | 
|  | 758 | void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr); | 
|  | 759 | void (*set_tex_resource)(struct radeon_device *rdev, | 
|  | 760 | int format, int w, int h, int pitch, | 
| Alex Deucher | 9bb7703 | 2011-10-22 10:07:09 -0400 | [diff] [blame] | 761 | u64 gpu_addr, u32 size); | 
| Ilija Hadzic | 8eec9d6 | 2011-10-12 23:29:40 -0400 | [diff] [blame] | 762 | void (*set_scissors)(struct radeon_device *rdev, int x1, int y1, | 
|  | 763 | int x2, int y2); | 
|  | 764 | void (*draw_auto)(struct radeon_device *rdev); | 
|  | 765 | void (*set_default_state)(struct radeon_device *rdev); | 
|  | 766 | }; | 
|  | 767 |  | 
| Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 768 | struct r600_blit { | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 769 | struct radeon_bo	*shader_obj; | 
| Ilija Hadzic | 8eec9d6 | 2011-10-12 23:29:40 -0400 | [diff] [blame] | 770 | struct r600_blit_cp_primitives primitives; | 
|  | 771 | int max_dim; | 
|  | 772 | int ring_size_common; | 
|  | 773 | int ring_size_per_loop; | 
| Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 774 | u64 shader_gpu_addr; | 
|  | 775 | u32 vs_offset, ps_offset; | 
|  | 776 | u32 state_offset; | 
|  | 777 | u32 state_len; | 
| Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 778 | }; | 
|  | 779 |  | 
| Alex Deucher | 347e759 | 2012-03-20 17:18:21 -0400 | [diff] [blame] | 780 | /* | 
|  | 781 | * SI RLC stuff | 
|  | 782 | */ | 
|  | 783 | struct si_rlc { | 
|  | 784 | /* for power gating */ | 
|  | 785 | struct radeon_bo	*save_restore_obj; | 
|  | 786 | uint64_t		save_restore_gpu_addr; | 
|  | 787 | /* for clear state */ | 
|  | 788 | struct radeon_bo	*clear_state_obj; | 
|  | 789 | uint64_t		clear_state_gpu_addr; | 
|  | 790 | }; | 
|  | 791 |  | 
| Jerome Glisse | 69e130a | 2011-12-21 12:13:46 -0500 | [diff] [blame] | 792 | int radeon_ib_get(struct radeon_device *rdev, int ring, | 
| Christian König | 4bf3dd9 | 2012-08-06 18:57:44 +0200 | [diff] [blame] | 793 | struct radeon_ib *ib, struct radeon_vm *vm, | 
|  | 794 | unsigned size); | 
| Jerome Glisse | f2e3922 | 2012-05-09 15:35:02 +0200 | [diff] [blame] | 795 | void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib); | 
| Alex Deucher | 43f1214 | 2013-02-01 17:32:42 +0100 | [diff] [blame] | 796 | void radeon_ib_sync_to(struct radeon_ib *ib, struct radeon_fence *fence); | 
| Christian König | 4ef7256 | 2012-07-13 13:06:00 +0200 | [diff] [blame] | 797 | int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib, | 
|  | 798 | struct radeon_ib *const_ib); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 799 | int radeon_ib_pool_init(struct radeon_device *rdev); | 
|  | 800 | void radeon_ib_pool_fini(struct radeon_device *rdev); | 
| Christian König | 7bd560e | 2012-05-02 15:11:12 +0200 | [diff] [blame] | 801 | int radeon_ib_ring_tests(struct radeon_device *rdev); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 802 | /* Ring access between begin & end cannot sleep */ | 
| Alex Deucher | 89d3580 | 2012-07-17 14:02:31 -0400 | [diff] [blame] | 803 | bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev, | 
|  | 804 | struct radeon_ring *ring); | 
| Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 805 | void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp); | 
|  | 806 | int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw); | 
|  | 807 | int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw); | 
|  | 808 | void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp); | 
|  | 809 | void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp); | 
| Christian König | d6999bc | 2012-05-09 15:34:45 +0200 | [diff] [blame] | 810 | void radeon_ring_undo(struct radeon_ring *ring); | 
| Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 811 | void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp); | 
|  | 812 | int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp); | 
| Christian König | 7b9ef16 | 2012-05-02 15:11:23 +0200 | [diff] [blame] | 813 | void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring); | 
| Christian König | 069211e | 2012-05-02 15:11:20 +0200 | [diff] [blame] | 814 | void radeon_ring_lockup_update(struct radeon_ring *ring); | 
|  | 815 | bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring); | 
| Christian König | 55d7c22 | 2012-07-09 11:52:44 +0200 | [diff] [blame] | 816 | unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring, | 
|  | 817 | uint32_t **data); | 
|  | 818 | int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring, | 
|  | 819 | unsigned size, uint32_t *data); | 
| Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 820 | int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size, | 
| Alex Deucher | 78c5560 | 2011-11-17 14:25:56 -0500 | [diff] [blame] | 821 | unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg, | 
|  | 822 | u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop); | 
| Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 823 | void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 824 |  | 
|  | 825 |  | 
| Alex Deucher | 4d75658 | 2012-09-27 15:08:35 -0400 | [diff] [blame] | 826 | /* r600 async dma */ | 
|  | 827 | void r600_dma_stop(struct radeon_device *rdev); | 
|  | 828 | int r600_dma_resume(struct radeon_device *rdev); | 
|  | 829 | void r600_dma_fini(struct radeon_device *rdev); | 
|  | 830 |  | 
| Alex Deucher | 8c5fd7e | 2012-12-04 15:28:18 -0500 | [diff] [blame] | 831 | void cayman_dma_stop(struct radeon_device *rdev); | 
|  | 832 | int cayman_dma_resume(struct radeon_device *rdev); | 
|  | 833 | void cayman_dma_fini(struct radeon_device *rdev); | 
|  | 834 |  | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 835 | /* | 
|  | 836 | * CS. | 
|  | 837 | */ | 
|  | 838 | struct radeon_cs_reloc { | 
|  | 839 | struct drm_gem_object		*gobj; | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 840 | struct radeon_bo		*robj; | 
|  | 841 | struct radeon_bo_list		lobj; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 842 | uint32_t			handle; | 
|  | 843 | uint32_t			flags; | 
|  | 844 | }; | 
|  | 845 |  | 
|  | 846 | struct radeon_cs_chunk { | 
|  | 847 | uint32_t		chunk_id; | 
|  | 848 | uint32_t		length_dw; | 
| Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 849 | int			kpage_idx[2]; | 
|  | 850 | uint32_t		*kpage[2]; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 851 | uint32_t		*kdata; | 
| Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 852 | void __user		*user_ptr; | 
|  | 853 | int			last_copied_page; | 
|  | 854 | int			last_page_index; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 855 | }; | 
|  | 856 |  | 
|  | 857 | struct radeon_cs_parser { | 
| Jerome Glisse | c8c15ff | 2010-01-18 13:01:36 +0100 | [diff] [blame] | 858 | struct device		*dev; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 859 | struct radeon_device	*rdev; | 
|  | 860 | struct drm_file		*filp; | 
|  | 861 | /* chunks */ | 
|  | 862 | unsigned		nchunks; | 
|  | 863 | struct radeon_cs_chunk	*chunks; | 
|  | 864 | uint64_t		*chunks_array; | 
|  | 865 | /* IB */ | 
|  | 866 | unsigned		idx; | 
|  | 867 | /* relocations */ | 
|  | 868 | unsigned		nrelocs; | 
|  | 869 | struct radeon_cs_reloc	*relocs; | 
|  | 870 | struct radeon_cs_reloc	**relocs_ptr; | 
|  | 871 | struct list_head	validated; | 
| Alex Deucher | cf4ccd0 | 2011-11-18 10:19:47 -0500 | [diff] [blame] | 872 | unsigned		dma_reloc_idx; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 873 | /* indices of various chunks */ | 
|  | 874 | int			chunk_ib_idx; | 
|  | 875 | int			chunk_relocs_idx; | 
| Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 876 | int			chunk_flags_idx; | 
| Alex Deucher | dfcf5f3 | 2012-03-20 17:18:14 -0400 | [diff] [blame] | 877 | int			chunk_const_ib_idx; | 
| Jerome Glisse | f2e3922 | 2012-05-09 15:35:02 +0200 | [diff] [blame] | 878 | struct radeon_ib	ib; | 
|  | 879 | struct radeon_ib	const_ib; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 880 | void			*track; | 
| Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 881 | unsigned		family; | 
| Marek Olšák | e70f224 | 2011-10-25 01:38:45 +0200 | [diff] [blame] | 882 | int			parser_error; | 
| Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 883 | u32			cs_flags; | 
|  | 884 | u32			ring; | 
|  | 885 | s32			priority; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 886 | }; | 
|  | 887 |  | 
| Dave Airlie | 513bcb4 | 2009-09-23 16:56:27 +1000 | [diff] [blame] | 888 | extern int radeon_cs_finish_pages(struct radeon_cs_parser *p); | 
| Andi Kleen | ce580fa | 2011-10-13 16:08:47 -0700 | [diff] [blame] | 889 | extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx); | 
| Dave Airlie | 513bcb4 | 2009-09-23 16:56:27 +1000 | [diff] [blame] | 890 |  | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 891 | struct radeon_cs_packet { | 
|  | 892 | unsigned	idx; | 
|  | 893 | unsigned	type; | 
|  | 894 | unsigned	reg; | 
|  | 895 | unsigned	opcode; | 
|  | 896 | int		count; | 
|  | 897 | unsigned	one_reg_wr; | 
|  | 898 | }; | 
|  | 899 |  | 
|  | 900 | typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p, | 
|  | 901 | struct radeon_cs_packet *pkt, | 
|  | 902 | unsigned idx, unsigned reg); | 
|  | 903 | typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p, | 
|  | 904 | struct radeon_cs_packet *pkt); | 
|  | 905 |  | 
|  | 906 |  | 
|  | 907 | /* | 
|  | 908 | * AGP | 
|  | 909 | */ | 
|  | 910 | int radeon_agp_init(struct radeon_device *rdev); | 
| Dave Airlie | 0ebf171 | 2009-11-05 15:39:10 +1000 | [diff] [blame] | 911 | void radeon_agp_resume(struct radeon_device *rdev); | 
| Jerome Glisse | 10b0612 | 2010-05-21 18:48:54 +0200 | [diff] [blame] | 912 | void radeon_agp_suspend(struct radeon_device *rdev); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 913 | void radeon_agp_fini(struct radeon_device *rdev); | 
|  | 914 |  | 
|  | 915 |  | 
|  | 916 | /* | 
|  | 917 | * Writeback | 
|  | 918 | */ | 
|  | 919 | struct radeon_wb { | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 920 | struct radeon_bo	*wb_obj; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 921 | volatile uint32_t	*wb; | 
|  | 922 | uint64_t		gpu_addr; | 
| Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 923 | bool                    enabled; | 
| Alex Deucher | d0f8a85 | 2010-09-04 05:04:34 -0400 | [diff] [blame] | 924 | bool                    use_event; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 925 | }; | 
|  | 926 |  | 
| Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 927 | #define RADEON_WB_SCRATCH_OFFSET 0 | 
| Alex Deucher | 89d3580 | 2012-07-17 14:02:31 -0400 | [diff] [blame] | 928 | #define RADEON_WB_RING0_NEXT_RPTR 256 | 
| Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 929 | #define RADEON_WB_CP_RPTR_OFFSET 1024 | 
| Alex Deucher | 0c88a02 | 2011-03-02 20:07:31 -0500 | [diff] [blame] | 930 | #define RADEON_WB_CP1_RPTR_OFFSET 1280 | 
|  | 931 | #define RADEON_WB_CP2_RPTR_OFFSET 1536 | 
| Alex Deucher | 4d75658 | 2012-09-27 15:08:35 -0400 | [diff] [blame] | 932 | #define R600_WB_DMA_RPTR_OFFSET   1792 | 
| Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 933 | #define R600_WB_IH_WPTR_OFFSET   2048 | 
| Alex Deucher | f60cbd1 | 2012-12-04 15:27:33 -0500 | [diff] [blame] | 934 | #define CAYMAN_WB_DMA1_RPTR_OFFSET   2304 | 
| Christian König | f2ba57b | 2013-04-08 12:41:29 +0200 | [diff] [blame] | 935 | #define R600_WB_UVD_RPTR_OFFSET  2560 | 
| Alex Deucher | d0f8a85 | 2010-09-04 05:04:34 -0400 | [diff] [blame] | 936 | #define R600_WB_EVENT_OFFSET     3072 | 
| Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 937 |  | 
| Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 938 | /** | 
|  | 939 | * struct radeon_pm - power management datas | 
|  | 940 | * @max_bandwidth:      maximum bandwidth the gpu has (MByte/s) | 
|  | 941 | * @igp_sideport_mclk:  sideport memory clock Mhz (rs690,rs740,rs780,rs880) | 
|  | 942 | * @igp_system_mclk:    system clock Mhz (rs690,rs740,rs780,rs880) | 
|  | 943 | * @igp_ht_link_clk:    ht link clock Mhz (rs690,rs740,rs780,rs880) | 
|  | 944 | * @igp_ht_link_width:  ht link width in bits (rs690,rs740,rs780,rs880) | 
|  | 945 | * @k8_bandwidth:       k8 bandwidth the gpu has (MByte/s) (IGP) | 
|  | 946 | * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP) | 
|  | 947 | * @ht_bandwidth:       ht bandwidth the gpu has (MByte/s) (IGP) | 
|  | 948 | * @core_bandwidth:     core GPU bandwidth the gpu has (MByte/s) (IGP) | 
| Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 949 | * @sclk:          	GPU clock Mhz (core bandwidth depends of this clock) | 
| Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 950 | * @needed_bandwidth:   current bandwidth needs | 
|  | 951 | * | 
|  | 952 | * It keeps track of various data needed to take powermanagement decision. | 
| Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 953 | * Bandwidth need is used to determine minimun clock of the GPU and memory. | 
| Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 954 | * Equation between gpu/memory clock and available bandwidth is hw dependent | 
|  | 955 | * (type of memory, bus size, efficiency, ...) | 
|  | 956 | */ | 
| Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 957 |  | 
|  | 958 | enum radeon_pm_method { | 
|  | 959 | PM_METHOD_PROFILE, | 
|  | 960 | PM_METHOD_DYNPM, | 
| Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 961 | }; | 
| Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 962 |  | 
|  | 963 | enum radeon_dynpm_state { | 
|  | 964 | DYNPM_STATE_DISABLED, | 
|  | 965 | DYNPM_STATE_MINIMUM, | 
|  | 966 | DYNPM_STATE_PAUSED, | 
| Rafael J. Wysocki | 3f53eb6 | 2010-06-17 23:02:27 +0000 | [diff] [blame] | 967 | DYNPM_STATE_ACTIVE, | 
|  | 968 | DYNPM_STATE_SUSPENDED, | 
| Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 969 | }; | 
|  | 970 | enum radeon_dynpm_action { | 
|  | 971 | DYNPM_ACTION_NONE, | 
|  | 972 | DYNPM_ACTION_MINIMUM, | 
|  | 973 | DYNPM_ACTION_DOWNCLOCK, | 
|  | 974 | DYNPM_ACTION_UPCLOCK, | 
|  | 975 | DYNPM_ACTION_DEFAULT | 
| Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 976 | }; | 
| Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 977 |  | 
|  | 978 | enum radeon_voltage_type { | 
|  | 979 | VOLTAGE_NONE = 0, | 
|  | 980 | VOLTAGE_GPIO, | 
|  | 981 | VOLTAGE_VDDC, | 
|  | 982 | VOLTAGE_SW | 
|  | 983 | }; | 
|  | 984 |  | 
| Alex Deucher | 0ec0e74 | 2009-12-23 13:21:58 -0500 | [diff] [blame] | 985 | enum radeon_pm_state_type { | 
|  | 986 | POWER_STATE_TYPE_DEFAULT, | 
|  | 987 | POWER_STATE_TYPE_POWERSAVE, | 
|  | 988 | POWER_STATE_TYPE_BATTERY, | 
|  | 989 | POWER_STATE_TYPE_BALANCED, | 
|  | 990 | POWER_STATE_TYPE_PERFORMANCE, | 
|  | 991 | }; | 
|  | 992 |  | 
| Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 993 | enum radeon_pm_profile_type { | 
|  | 994 | PM_PROFILE_DEFAULT, | 
|  | 995 | PM_PROFILE_AUTO, | 
|  | 996 | PM_PROFILE_LOW, | 
| Alex Deucher | c9e75b2 | 2010-06-02 17:56:01 -0400 | [diff] [blame] | 997 | PM_PROFILE_MID, | 
| Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 998 | PM_PROFILE_HIGH, | 
|  | 999 | }; | 
|  | 1000 |  | 
|  | 1001 | #define PM_PROFILE_DEFAULT_IDX 0 | 
|  | 1002 | #define PM_PROFILE_LOW_SH_IDX  1 | 
| Alex Deucher | c9e75b2 | 2010-06-02 17:56:01 -0400 | [diff] [blame] | 1003 | #define PM_PROFILE_MID_SH_IDX  2 | 
|  | 1004 | #define PM_PROFILE_HIGH_SH_IDX 3 | 
|  | 1005 | #define PM_PROFILE_LOW_MH_IDX  4 | 
|  | 1006 | #define PM_PROFILE_MID_MH_IDX  5 | 
|  | 1007 | #define PM_PROFILE_HIGH_MH_IDX 6 | 
|  | 1008 | #define PM_PROFILE_MAX         7 | 
| Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1009 |  | 
|  | 1010 | struct radeon_pm_profile { | 
|  | 1011 | int dpms_off_ps_idx; | 
|  | 1012 | int dpms_on_ps_idx; | 
|  | 1013 | int dpms_off_cm_idx; | 
|  | 1014 | int dpms_on_cm_idx; | 
| Alex Deucher | 516d0e4 | 2009-12-23 14:28:05 -0500 | [diff] [blame] | 1015 | }; | 
|  | 1016 |  | 
| Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 1017 | enum radeon_int_thermal_type { | 
|  | 1018 | THERMAL_TYPE_NONE, | 
|  | 1019 | THERMAL_TYPE_RV6XX, | 
|  | 1020 | THERMAL_TYPE_RV770, | 
|  | 1021 | THERMAL_TYPE_EVERGREEN, | 
| Alex Deucher | e33df25 | 2010-11-22 17:56:32 -0500 | [diff] [blame] | 1022 | THERMAL_TYPE_SUMO, | 
| Alex Deucher | 4fddba1 | 2011-01-06 21:19:22 -0500 | [diff] [blame] | 1023 | THERMAL_TYPE_NI, | 
| Alex Deucher | 14607d0 | 2012-03-20 17:18:09 -0400 | [diff] [blame] | 1024 | THERMAL_TYPE_SI, | 
| Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 1025 | }; | 
|  | 1026 |  | 
| Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 1027 | struct radeon_voltage { | 
|  | 1028 | enum radeon_voltage_type type; | 
|  | 1029 | /* gpio voltage */ | 
|  | 1030 | struct radeon_gpio_rec gpio; | 
|  | 1031 | u32 delay; /* delay in usec from voltage drop to sclk change */ | 
|  | 1032 | bool active_high; /* voltage drop is active when bit is high */ | 
|  | 1033 | /* VDDC voltage */ | 
|  | 1034 | u8 vddc_id; /* index into vddc voltage table */ | 
|  | 1035 | u8 vddci_id; /* index into vddci voltage table */ | 
|  | 1036 | bool vddci_enabled; | 
|  | 1037 | /* r6xx+ sw */ | 
| Alex Deucher | 2feea49 | 2011-04-12 14:49:24 -0400 | [diff] [blame] | 1038 | u16 voltage; | 
|  | 1039 | /* evergreen+ vddci */ | 
|  | 1040 | u16 vddci; | 
| Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 1041 | }; | 
|  | 1042 |  | 
| Alex Deucher | d731117 | 2010-05-03 01:13:14 -0400 | [diff] [blame] | 1043 | /* clock mode flags */ | 
|  | 1044 | #define RADEON_PM_MODE_NO_DISPLAY          (1 << 0) | 
|  | 1045 |  | 
| Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 1046 | struct radeon_pm_clock_info { | 
|  | 1047 | /* memory clock */ | 
|  | 1048 | u32 mclk; | 
|  | 1049 | /* engine clock */ | 
|  | 1050 | u32 sclk; | 
|  | 1051 | /* voltage info */ | 
|  | 1052 | struct radeon_voltage voltage; | 
| Alex Deucher | d731117 | 2010-05-03 01:13:14 -0400 | [diff] [blame] | 1053 | /* standardized clock flags */ | 
| Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 1054 | u32 flags; | 
|  | 1055 | }; | 
|  | 1056 |  | 
| Alex Deucher | a48b9b4 | 2010-04-22 14:03:55 -0400 | [diff] [blame] | 1057 | /* state flags */ | 
| Alex Deucher | d731117 | 2010-05-03 01:13:14 -0400 | [diff] [blame] | 1058 | #define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0) | 
| Alex Deucher | a48b9b4 | 2010-04-22 14:03:55 -0400 | [diff] [blame] | 1059 |  | 
| Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 1060 | struct radeon_power_state { | 
| Alex Deucher | 0ec0e74 | 2009-12-23 13:21:58 -0500 | [diff] [blame] | 1061 | enum radeon_pm_state_type type; | 
| Alex Deucher | 8f3f1c9 | 2011-11-04 10:09:43 -0400 | [diff] [blame] | 1062 | struct radeon_pm_clock_info *clock_info; | 
| Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 1063 | /* number of valid clock modes in this power state */ | 
|  | 1064 | int num_clock_modes; | 
| Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 1065 | struct radeon_pm_clock_info *default_clock_mode; | 
| Alex Deucher | a48b9b4 | 2010-04-22 14:03:55 -0400 | [diff] [blame] | 1066 | /* standardized state flags */ | 
|  | 1067 | u32 flags; | 
| Alex Deucher | 79daedc | 2010-04-22 14:25:19 -0400 | [diff] [blame] | 1068 | u32 misc; /* vbios specific flags */ | 
|  | 1069 | u32 misc2; /* vbios specific flags */ | 
|  | 1070 | int pcie_lanes; /* pcie lanes */ | 
| Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 1071 | }; | 
|  | 1072 |  | 
| Rafał Miłecki | 2745932 | 2010-02-11 22:16:36 +0000 | [diff] [blame] | 1073 | /* | 
|  | 1074 | * Some modes are overclocked by very low value, accept them | 
|  | 1075 | */ | 
|  | 1076 | #define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */ | 
|  | 1077 |  | 
| Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1078 | struct radeon_pm { | 
| Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1079 | struct mutex		mutex; | 
| Christian König | db7fce3 | 2012-05-11 14:57:18 +0200 | [diff] [blame] | 1080 | /* write locked while reprogramming mclk */ | 
|  | 1081 | struct rw_semaphore	mclk_lock; | 
| Alex Deucher | a48b9b4 | 2010-04-22 14:03:55 -0400 | [diff] [blame] | 1082 | u32			active_crtcs; | 
|  | 1083 | int			active_crtc_count; | 
| Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1084 | int			req_vblank; | 
| Rafał Miłecki | 839461d | 2010-03-02 22:06:51 +0100 | [diff] [blame] | 1085 | bool			vblank_sync; | 
| Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1086 | fixed20_12		max_bandwidth; | 
|  | 1087 | fixed20_12		igp_sideport_mclk; | 
|  | 1088 | fixed20_12		igp_system_mclk; | 
|  | 1089 | fixed20_12		igp_ht_link_clk; | 
|  | 1090 | fixed20_12		igp_ht_link_width; | 
|  | 1091 | fixed20_12		k8_bandwidth; | 
|  | 1092 | fixed20_12		sideport_bandwidth; | 
|  | 1093 | fixed20_12		ht_bandwidth; | 
|  | 1094 | fixed20_12		core_bandwidth; | 
|  | 1095 | fixed20_12		sclk; | 
| Alex Deucher | f47299c | 2010-03-16 20:54:38 -0400 | [diff] [blame] | 1096 | fixed20_12		mclk; | 
| Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1097 | fixed20_12		needed_bandwidth; | 
| Alex Deucher | 0975b16 | 2011-02-02 18:42:03 -0500 | [diff] [blame] | 1098 | struct radeon_power_state *power_state; | 
| Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 1099 | /* number of valid power states */ | 
|  | 1100 | int                     num_power_states; | 
| Alex Deucher | a48b9b4 | 2010-04-22 14:03:55 -0400 | [diff] [blame] | 1101 | int                     current_power_state_index; | 
|  | 1102 | int                     current_clock_mode_index; | 
|  | 1103 | int                     requested_power_state_index; | 
|  | 1104 | int                     requested_clock_mode_index; | 
|  | 1105 | int                     default_power_state_index; | 
|  | 1106 | u32                     current_sclk; | 
|  | 1107 | u32                     current_mclk; | 
| Alex Deucher | 2feea49 | 2011-04-12 14:49:24 -0400 | [diff] [blame] | 1108 | u16                     current_vddc; | 
|  | 1109 | u16                     current_vddci; | 
| Alex Deucher | 9ace9f7 | 2011-01-06 21:19:26 -0500 | [diff] [blame] | 1110 | u32                     default_sclk; | 
|  | 1111 | u32                     default_mclk; | 
| Alex Deucher | 2feea49 | 2011-04-12 14:49:24 -0400 | [diff] [blame] | 1112 | u16                     default_vddc; | 
|  | 1113 | u16                     default_vddci; | 
| Alex Deucher | 29fb52c | 2010-03-11 10:01:17 -0500 | [diff] [blame] | 1114 | struct radeon_i2c_chan *i2c_bus; | 
| Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1115 | /* selected pm method */ | 
|  | 1116 | enum radeon_pm_method     pm_method; | 
|  | 1117 | /* dynpm power management */ | 
|  | 1118 | struct delayed_work	dynpm_idle_work; | 
|  | 1119 | enum radeon_dynpm_state	dynpm_state; | 
|  | 1120 | enum radeon_dynpm_action	dynpm_planned_action; | 
|  | 1121 | unsigned long		dynpm_action_timeout; | 
|  | 1122 | bool                    dynpm_can_upclock; | 
|  | 1123 | bool                    dynpm_can_downclock; | 
|  | 1124 | /* profile-based power management */ | 
|  | 1125 | enum radeon_pm_profile_type profile; | 
|  | 1126 | int                     profile_index; | 
|  | 1127 | struct radeon_pm_profile profiles[PM_PROFILE_MAX]; | 
| Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 1128 | /* internal thermal controller on rv6xx+ */ | 
|  | 1129 | enum radeon_int_thermal_type int_thermal_type; | 
|  | 1130 | struct device	        *int_hwmon_dev; | 
| Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1131 | }; | 
|  | 1132 |  | 
| Alex Deucher | a4c9e2e | 2011-11-04 10:09:41 -0400 | [diff] [blame] | 1133 | int radeon_pm_get_type_index(struct radeon_device *rdev, | 
|  | 1134 | enum radeon_pm_state_type ps_type, | 
|  | 1135 | int instance); | 
| Christian König | f2ba57b | 2013-04-08 12:41:29 +0200 | [diff] [blame] | 1136 | /* | 
|  | 1137 | * UVD | 
|  | 1138 | */ | 
|  | 1139 | #define RADEON_MAX_UVD_HANDLES	10 | 
|  | 1140 | #define RADEON_UVD_STACK_SIZE	(1024*1024) | 
|  | 1141 | #define RADEON_UVD_HEAP_SIZE	(1024*1024) | 
|  | 1142 |  | 
|  | 1143 | struct radeon_uvd { | 
|  | 1144 | struct radeon_bo	*vcpu_bo; | 
|  | 1145 | void			*cpu_addr; | 
|  | 1146 | uint64_t		gpu_addr; | 
|  | 1147 | atomic_t		handles[RADEON_MAX_UVD_HANDLES]; | 
|  | 1148 | struct drm_file		*filp[RADEON_MAX_UVD_HANDLES]; | 
| Christian König | 55b51c8 | 2013-04-18 15:25:59 +0200 | [diff] [blame] | 1149 | struct delayed_work	idle_work; | 
| Christian König | f2ba57b | 2013-04-08 12:41:29 +0200 | [diff] [blame] | 1150 | }; | 
|  | 1151 |  | 
|  | 1152 | int radeon_uvd_init(struct radeon_device *rdev); | 
|  | 1153 | void radeon_uvd_fini(struct radeon_device *rdev); | 
|  | 1154 | int radeon_uvd_suspend(struct radeon_device *rdev); | 
|  | 1155 | int radeon_uvd_resume(struct radeon_device *rdev); | 
|  | 1156 | int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring, | 
|  | 1157 | uint32_t handle, struct radeon_fence **fence); | 
|  | 1158 | int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring, | 
|  | 1159 | uint32_t handle, struct radeon_fence **fence); | 
|  | 1160 | void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo); | 
|  | 1161 | void radeon_uvd_free_handles(struct radeon_device *rdev, | 
|  | 1162 | struct drm_file *filp); | 
|  | 1163 | int radeon_uvd_cs_parse(struct radeon_cs_parser *parser); | 
| Christian König | 55b51c8 | 2013-04-18 15:25:59 +0200 | [diff] [blame] | 1164 | void radeon_uvd_note_usage(struct radeon_device *rdev); | 
| Christian König | facd112 | 2013-04-29 11:55:02 +0200 | [diff] [blame] | 1165 | int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev, | 
|  | 1166 | unsigned vclk, unsigned dclk, | 
|  | 1167 | unsigned vco_min, unsigned vco_max, | 
|  | 1168 | unsigned fb_factor, unsigned fb_mask, | 
|  | 1169 | unsigned pd_min, unsigned pd_max, | 
|  | 1170 | unsigned pd_even, | 
|  | 1171 | unsigned *optimal_fb_div, | 
|  | 1172 | unsigned *optimal_vclk_div, | 
|  | 1173 | unsigned *optimal_dclk_div); | 
|  | 1174 | int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev, | 
|  | 1175 | unsigned cg_upll_func_cntl); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1176 |  | 
| Rafał Miłecki | a92553a | 2012-04-28 23:35:20 +0200 | [diff] [blame] | 1177 | struct r600_audio { | 
| Rafał Miłecki | a92553a | 2012-04-28 23:35:20 +0200 | [diff] [blame] | 1178 | int			channels; | 
|  | 1179 | int			rate; | 
|  | 1180 | int			bits_per_sample; | 
|  | 1181 | u8			status_bits; | 
|  | 1182 | u8			category_code; | 
|  | 1183 | }; | 
|  | 1184 |  | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1185 | /* | 
|  | 1186 | * Benchmarking | 
|  | 1187 | */ | 
| Ilija Hadzic | 638dd7d | 2011-10-12 23:29:39 -0400 | [diff] [blame] | 1188 | void radeon_benchmark(struct radeon_device *rdev, int test_number); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1189 |  | 
|  | 1190 |  | 
|  | 1191 | /* | 
| Michel Dänzer | ecc0b32 | 2009-07-21 11:23:57 +0200 | [diff] [blame] | 1192 | * Testing | 
|  | 1193 | */ | 
|  | 1194 | void radeon_test_moves(struct radeon_device *rdev); | 
| Christian König | 60a7e39 | 2011-09-27 12:31:00 +0200 | [diff] [blame] | 1195 | void radeon_test_ring_sync(struct radeon_device *rdev, | 
| Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 1196 | struct radeon_ring *cpA, | 
|  | 1197 | struct radeon_ring *cpB); | 
| Christian König | 60a7e39 | 2011-09-27 12:31:00 +0200 | [diff] [blame] | 1198 | void radeon_test_syncing(struct radeon_device *rdev); | 
| Michel Dänzer | ecc0b32 | 2009-07-21 11:23:57 +0200 | [diff] [blame] | 1199 |  | 
|  | 1200 |  | 
|  | 1201 | /* | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1202 | * Debugfs | 
|  | 1203 | */ | 
| Christian König | 4d8bf9a | 2011-10-24 14:54:54 +0200 | [diff] [blame] | 1204 | struct radeon_debugfs { | 
|  | 1205 | struct drm_info_list	*files; | 
|  | 1206 | unsigned		num_files; | 
|  | 1207 | }; | 
|  | 1208 |  | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1209 | int radeon_debugfs_add_files(struct radeon_device *rdev, | 
|  | 1210 | struct drm_info_list *files, | 
|  | 1211 | unsigned nfiles); | 
|  | 1212 | int radeon_debugfs_fence_init(struct radeon_device *rdev); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1213 |  | 
|  | 1214 |  | 
|  | 1215 | /* | 
|  | 1216 | * ASIC specific functions. | 
|  | 1217 | */ | 
|  | 1218 | struct radeon_asic { | 
| Jerome Glisse | 068a117 | 2009-06-17 13:28:30 +0200 | [diff] [blame] | 1219 | int (*init)(struct radeon_device *rdev); | 
| Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 1220 | void (*fini)(struct radeon_device *rdev); | 
|  | 1221 | int (*resume)(struct radeon_device *rdev); | 
|  | 1222 | int (*suspend)(struct radeon_device *rdev); | 
| Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 1223 | void (*vga_set_state)(struct radeon_device *rdev, bool state); | 
| Jerome Glisse | a2d07b7 | 2010-03-09 14:45:11 +0000 | [diff] [blame] | 1224 | int (*asic_reset)(struct radeon_device *rdev); | 
| Alex Deucher | 54e88e0 | 2012-02-23 18:10:29 -0500 | [diff] [blame] | 1225 | /* ioctl hw specific callback. Some hw might want to perform special | 
|  | 1226 | * operation on specific ioctl. For instance on wait idle some hw | 
|  | 1227 | * might want to perform and HDP flush through MMIO as it seems that | 
|  | 1228 | * some R6XX/R7XX hw doesn't take HDP flush into account if programmed | 
|  | 1229 | * through ring. | 
|  | 1230 | */ | 
|  | 1231 | void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo); | 
|  | 1232 | /* check if 3D engine is idle */ | 
|  | 1233 | bool (*gui_idle)(struct radeon_device *rdev); | 
|  | 1234 | /* wait for mc_idle */ | 
|  | 1235 | int (*mc_wait_for_idle)(struct radeon_device *rdev); | 
| Alex Deucher | 454d2e2 | 2013-02-14 10:04:02 -0500 | [diff] [blame] | 1236 | /* get the reference clock */ | 
|  | 1237 | u32 (*get_xclk)(struct radeon_device *rdev); | 
| Alex Deucher | d041889 | 2013-01-24 10:35:23 -0500 | [diff] [blame] | 1238 | /* get the gpu clock counter */ | 
|  | 1239 | uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev); | 
| Alex Deucher | 54e88e0 | 2012-02-23 18:10:29 -0500 | [diff] [blame] | 1240 | /* gart */ | 
| Alex Deucher | c5b3b85 | 2012-02-23 17:53:46 -0500 | [diff] [blame] | 1241 | struct { | 
|  | 1242 | void (*tlb_flush)(struct radeon_device *rdev); | 
|  | 1243 | int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr); | 
|  | 1244 | } gart; | 
| Christian König | 05b0714 | 2012-08-06 20:21:10 +0200 | [diff] [blame] | 1245 | struct { | 
|  | 1246 | int (*init)(struct radeon_device *rdev); | 
|  | 1247 | void (*fini)(struct radeon_device *rdev); | 
| Christian König | 2a6f1ab | 2012-08-11 15:00:30 +0200 | [diff] [blame] | 1248 |  | 
|  | 1249 | u32 pt_ring_index; | 
| Alex Deucher | 43f1214 | 2013-02-01 17:32:42 +0100 | [diff] [blame] | 1250 | void (*set_page)(struct radeon_device *rdev, | 
|  | 1251 | struct radeon_ib *ib, | 
|  | 1252 | uint64_t pe, | 
| Christian König | dce34bf | 2012-09-17 19:36:18 +0200 | [diff] [blame] | 1253 | uint64_t addr, unsigned count, | 
|  | 1254 | uint32_t incr, uint32_t flags); | 
| Christian König | 05b0714 | 2012-08-06 20:21:10 +0200 | [diff] [blame] | 1255 | } vm; | 
| Alex Deucher | 54e88e0 | 2012-02-23 18:10:29 -0500 | [diff] [blame] | 1256 | /* ring specific callbacks */ | 
| Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 1257 | struct { | 
|  | 1258 | void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib); | 
| Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 1259 | int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib); | 
| Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 1260 | void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence); | 
| Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 1261 | void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp, | 
| Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 1262 | struct radeon_semaphore *semaphore, bool emit_wait); | 
| Christian König | eb0c19c | 2012-02-23 15:18:44 +0100 | [diff] [blame] | 1263 | int (*cs_parse)(struct radeon_cs_parser *p); | 
| Alex Deucher | f712812 | 2012-02-23 17:53:45 -0500 | [diff] [blame] | 1264 | void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp); | 
|  | 1265 | int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp); | 
|  | 1266 | int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp); | 
| Christian König | 312c4a8 | 2012-05-02 15:11:09 +0200 | [diff] [blame] | 1267 | bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp); | 
| Alex Deucher | 498522b | 2012-10-02 14:43:38 -0400 | [diff] [blame] | 1268 | void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm); | 
| Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 1269 | } ring[RADEON_NUM_RINGS]; | 
| Alex Deucher | 54e88e0 | 2012-02-23 18:10:29 -0500 | [diff] [blame] | 1270 | /* irqs */ | 
| Alex Deucher | b35ea4a | 2012-02-23 17:53:43 -0500 | [diff] [blame] | 1271 | struct { | 
|  | 1272 | int (*set)(struct radeon_device *rdev); | 
|  | 1273 | int (*process)(struct radeon_device *rdev); | 
|  | 1274 | } irq; | 
| Alex Deucher | 54e88e0 | 2012-02-23 18:10:29 -0500 | [diff] [blame] | 1275 | /* displays */ | 
| Alex Deucher | c79a49c | 2012-02-23 17:53:47 -0500 | [diff] [blame] | 1276 | struct { | 
|  | 1277 | /* display watermarks */ | 
|  | 1278 | void (*bandwidth_update)(struct radeon_device *rdev); | 
|  | 1279 | /* get frame count */ | 
|  | 1280 | u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc); | 
|  | 1281 | /* wait for vblank */ | 
|  | 1282 | void (*wait_for_vblank)(struct radeon_device *rdev, int crtc); | 
| Alex Deucher | 37e9b6a | 2012-08-03 11:39:43 -0400 | [diff] [blame] | 1283 | /* set backlight level */ | 
|  | 1284 | void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level); | 
| Alex Deucher | 6d92f81 | 2012-09-14 09:59:26 -0400 | [diff] [blame] | 1285 | /* get backlight level */ | 
|  | 1286 | u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder); | 
| Alex Deucher | a973bea | 2013-04-18 11:32:16 -0400 | [diff] [blame] | 1287 | /* audio callbacks */ | 
|  | 1288 | void (*hdmi_enable)(struct drm_encoder *encoder, bool enable); | 
|  | 1289 | void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode); | 
| Alex Deucher | c79a49c | 2012-02-23 17:53:47 -0500 | [diff] [blame] | 1290 | } display; | 
| Alex Deucher | 54e88e0 | 2012-02-23 18:10:29 -0500 | [diff] [blame] | 1291 | /* copy functions for bo handling */ | 
| Alex Deucher | 27cd776 | 2012-02-23 17:53:42 -0500 | [diff] [blame] | 1292 | struct { | 
|  | 1293 | int (*blit)(struct radeon_device *rdev, | 
|  | 1294 | uint64_t src_offset, | 
|  | 1295 | uint64_t dst_offset, | 
|  | 1296 | unsigned num_gpu_pages, | 
| Christian König | 876dc9f | 2012-05-08 14:24:01 +0200 | [diff] [blame] | 1297 | struct radeon_fence **fence); | 
| Alex Deucher | 27cd776 | 2012-02-23 17:53:42 -0500 | [diff] [blame] | 1298 | u32 blit_ring_index; | 
|  | 1299 | int (*dma)(struct radeon_device *rdev, | 
|  | 1300 | uint64_t src_offset, | 
|  | 1301 | uint64_t dst_offset, | 
|  | 1302 | unsigned num_gpu_pages, | 
| Christian König | 876dc9f | 2012-05-08 14:24:01 +0200 | [diff] [blame] | 1303 | struct radeon_fence **fence); | 
| Alex Deucher | 27cd776 | 2012-02-23 17:53:42 -0500 | [diff] [blame] | 1304 | u32 dma_ring_index; | 
|  | 1305 | /* method used for bo copy */ | 
|  | 1306 | int (*copy)(struct radeon_device *rdev, | 
|  | 1307 | uint64_t src_offset, | 
|  | 1308 | uint64_t dst_offset, | 
|  | 1309 | unsigned num_gpu_pages, | 
| Christian König | 876dc9f | 2012-05-08 14:24:01 +0200 | [diff] [blame] | 1310 | struct radeon_fence **fence); | 
| Alex Deucher | 27cd776 | 2012-02-23 17:53:42 -0500 | [diff] [blame] | 1311 | /* ring used for bo copies */ | 
|  | 1312 | u32 copy_ring_index; | 
|  | 1313 | } copy; | 
| Alex Deucher | 54e88e0 | 2012-02-23 18:10:29 -0500 | [diff] [blame] | 1314 | /* surfaces */ | 
| Alex Deucher | 9e6f3d0 | 2012-02-23 17:53:49 -0500 | [diff] [blame] | 1315 | struct { | 
|  | 1316 | int (*set_reg)(struct radeon_device *rdev, int reg, | 
|  | 1317 | uint32_t tiling_flags, uint32_t pitch, | 
|  | 1318 | uint32_t offset, uint32_t obj_size); | 
|  | 1319 | void (*clear_reg)(struct radeon_device *rdev, int reg); | 
|  | 1320 | } surface; | 
| Alex Deucher | 54e88e0 | 2012-02-23 18:10:29 -0500 | [diff] [blame] | 1321 | /* hotplug detect */ | 
| Alex Deucher | 901ea57 | 2012-02-23 17:53:39 -0500 | [diff] [blame] | 1322 | struct { | 
|  | 1323 | void (*init)(struct radeon_device *rdev); | 
|  | 1324 | void (*fini)(struct radeon_device *rdev); | 
|  | 1325 | bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd); | 
|  | 1326 | void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd); | 
|  | 1327 | } hpd; | 
| Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1328 | /* power management */ | 
| Alex Deucher | a02fa39 | 2012-02-23 17:53:41 -0500 | [diff] [blame] | 1329 | struct { | 
|  | 1330 | void (*misc)(struct radeon_device *rdev); | 
|  | 1331 | void (*prepare)(struct radeon_device *rdev); | 
|  | 1332 | void (*finish)(struct radeon_device *rdev); | 
|  | 1333 | void (*init_profile)(struct radeon_device *rdev); | 
|  | 1334 | void (*get_dynpm_state)(struct radeon_device *rdev); | 
| Alex Deucher | 798bcf7 | 2012-02-23 17:53:48 -0500 | [diff] [blame] | 1335 | uint32_t (*get_engine_clock)(struct radeon_device *rdev); | 
|  | 1336 | void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock); | 
|  | 1337 | uint32_t (*get_memory_clock)(struct radeon_device *rdev); | 
|  | 1338 | void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock); | 
|  | 1339 | int (*get_pcie_lanes)(struct radeon_device *rdev); | 
|  | 1340 | void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes); | 
|  | 1341 | void (*set_clock_gating)(struct radeon_device *rdev, int enable); | 
| Alex Deucher | 73afc70 | 2013-04-08 12:41:30 +0200 | [diff] [blame] | 1342 | int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk); | 
| Alex Deucher | a02fa39 | 2012-02-23 17:53:41 -0500 | [diff] [blame] | 1343 | } pm; | 
| Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 1344 | /* pageflipping */ | 
| Alex Deucher | 0f9e006 | 2012-02-23 17:53:40 -0500 | [diff] [blame] | 1345 | struct { | 
|  | 1346 | void (*pre_page_flip)(struct radeon_device *rdev, int crtc); | 
|  | 1347 | u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base); | 
|  | 1348 | void (*post_page_flip)(struct radeon_device *rdev, int crtc); | 
|  | 1349 | } pflip; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1350 | }; | 
|  | 1351 |  | 
| Jerome Glisse | 21f9a43 | 2009-09-11 15:55:33 +0200 | [diff] [blame] | 1352 | /* | 
|  | 1353 | * Asic structures | 
|  | 1354 | */ | 
| Dave Airlie | 551ebd8 | 2009-09-01 15:25:57 +1000 | [diff] [blame] | 1355 | struct r100_asic { | 
| Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 1356 | const unsigned		*reg_safe_bm; | 
|  | 1357 | unsigned		reg_safe_bm_size; | 
|  | 1358 | u32			hdp_cntl; | 
| Dave Airlie | 551ebd8 | 2009-09-01 15:25:57 +1000 | [diff] [blame] | 1359 | }; | 
|  | 1360 |  | 
| Jerome Glisse | 21f9a43 | 2009-09-11 15:55:33 +0200 | [diff] [blame] | 1361 | struct r300_asic { | 
| Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 1362 | const unsigned		*reg_safe_bm; | 
|  | 1363 | unsigned		reg_safe_bm_size; | 
|  | 1364 | u32			resync_scratch; | 
|  | 1365 | u32			hdp_cntl; | 
| Jerome Glisse | 21f9a43 | 2009-09-11 15:55:33 +0200 | [diff] [blame] | 1366 | }; | 
|  | 1367 |  | 
|  | 1368 | struct r600_asic { | 
| Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 1369 | unsigned		max_pipes; | 
|  | 1370 | unsigned		max_tile_pipes; | 
|  | 1371 | unsigned		max_simds; | 
|  | 1372 | unsigned		max_backends; | 
|  | 1373 | unsigned		max_gprs; | 
|  | 1374 | unsigned		max_threads; | 
|  | 1375 | unsigned		max_stack_entries; | 
|  | 1376 | unsigned		max_hw_contexts; | 
|  | 1377 | unsigned		max_gs_threads; | 
|  | 1378 | unsigned		sx_max_export_size; | 
|  | 1379 | unsigned		sx_max_export_pos_size; | 
|  | 1380 | unsigned		sx_max_export_smx_size; | 
|  | 1381 | unsigned		sq_num_cf_insts; | 
|  | 1382 | unsigned		tiling_nbanks; | 
|  | 1383 | unsigned		tiling_npipes; | 
|  | 1384 | unsigned		tiling_group_size; | 
| Alex Deucher | e7aeeba | 2010-06-04 13:10:12 -0400 | [diff] [blame] | 1385 | unsigned		tile_config; | 
| Alex Deucher | e55b942 | 2011-07-15 19:53:52 +0000 | [diff] [blame] | 1386 | unsigned		backend_map; | 
| Jerome Glisse | 21f9a43 | 2009-09-11 15:55:33 +0200 | [diff] [blame] | 1387 | }; | 
|  | 1388 |  | 
|  | 1389 | struct rv770_asic { | 
| Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 1390 | unsigned		max_pipes; | 
|  | 1391 | unsigned		max_tile_pipes; | 
|  | 1392 | unsigned		max_simds; | 
|  | 1393 | unsigned		max_backends; | 
|  | 1394 | unsigned		max_gprs; | 
|  | 1395 | unsigned		max_threads; | 
|  | 1396 | unsigned		max_stack_entries; | 
|  | 1397 | unsigned		max_hw_contexts; | 
|  | 1398 | unsigned		max_gs_threads; | 
|  | 1399 | unsigned		sx_max_export_size; | 
|  | 1400 | unsigned		sx_max_export_pos_size; | 
|  | 1401 | unsigned		sx_max_export_smx_size; | 
|  | 1402 | unsigned		sq_num_cf_insts; | 
|  | 1403 | unsigned		sx_num_of_sets; | 
|  | 1404 | unsigned		sc_prim_fifo_size; | 
|  | 1405 | unsigned		sc_hiz_tile_fifo_size; | 
|  | 1406 | unsigned		sc_earlyz_tile_fifo_fize; | 
|  | 1407 | unsigned		tiling_nbanks; | 
|  | 1408 | unsigned		tiling_npipes; | 
|  | 1409 | unsigned		tiling_group_size; | 
| Alex Deucher | e7aeeba | 2010-06-04 13:10:12 -0400 | [diff] [blame] | 1410 | unsigned		tile_config; | 
| Alex Deucher | e55b942 | 2011-07-15 19:53:52 +0000 | [diff] [blame] | 1411 | unsigned		backend_map; | 
| Jerome Glisse | 21f9a43 | 2009-09-11 15:55:33 +0200 | [diff] [blame] | 1412 | }; | 
|  | 1413 |  | 
| Alex Deucher | 32fcdbf | 2010-03-24 13:33:47 -0400 | [diff] [blame] | 1414 | struct evergreen_asic { | 
|  | 1415 | unsigned num_ses; | 
|  | 1416 | unsigned max_pipes; | 
|  | 1417 | unsigned max_tile_pipes; | 
|  | 1418 | unsigned max_simds; | 
|  | 1419 | unsigned max_backends; | 
|  | 1420 | unsigned max_gprs; | 
|  | 1421 | unsigned max_threads; | 
|  | 1422 | unsigned max_stack_entries; | 
|  | 1423 | unsigned max_hw_contexts; | 
|  | 1424 | unsigned max_gs_threads; | 
|  | 1425 | unsigned sx_max_export_size; | 
|  | 1426 | unsigned sx_max_export_pos_size; | 
|  | 1427 | unsigned sx_max_export_smx_size; | 
|  | 1428 | unsigned sq_num_cf_insts; | 
|  | 1429 | unsigned sx_num_of_sets; | 
|  | 1430 | unsigned sc_prim_fifo_size; | 
|  | 1431 | unsigned sc_hiz_tile_fifo_size; | 
|  | 1432 | unsigned sc_earlyz_tile_fifo_size; | 
|  | 1433 | unsigned tiling_nbanks; | 
|  | 1434 | unsigned tiling_npipes; | 
|  | 1435 | unsigned tiling_group_size; | 
| Alex Deucher | e7aeeba | 2010-06-04 13:10:12 -0400 | [diff] [blame] | 1436 | unsigned tile_config; | 
| Alex Deucher | e55b942 | 2011-07-15 19:53:52 +0000 | [diff] [blame] | 1437 | unsigned backend_map; | 
| Alex Deucher | 32fcdbf | 2010-03-24 13:33:47 -0400 | [diff] [blame] | 1438 | }; | 
|  | 1439 |  | 
| Alex Deucher | fecf1d0 | 2011-03-02 20:07:29 -0500 | [diff] [blame] | 1440 | struct cayman_asic { | 
|  | 1441 | unsigned max_shader_engines; | 
|  | 1442 | unsigned max_pipes_per_simd; | 
|  | 1443 | unsigned max_tile_pipes; | 
|  | 1444 | unsigned max_simds_per_se; | 
|  | 1445 | unsigned max_backends_per_se; | 
|  | 1446 | unsigned max_texture_channel_caches; | 
|  | 1447 | unsigned max_gprs; | 
|  | 1448 | unsigned max_threads; | 
|  | 1449 | unsigned max_gs_threads; | 
|  | 1450 | unsigned max_stack_entries; | 
|  | 1451 | unsigned sx_num_of_sets; | 
|  | 1452 | unsigned sx_max_export_size; | 
|  | 1453 | unsigned sx_max_export_pos_size; | 
|  | 1454 | unsigned sx_max_export_smx_size; | 
|  | 1455 | unsigned max_hw_contexts; | 
|  | 1456 | unsigned sq_num_cf_insts; | 
|  | 1457 | unsigned sc_prim_fifo_size; | 
|  | 1458 | unsigned sc_hiz_tile_fifo_size; | 
|  | 1459 | unsigned sc_earlyz_tile_fifo_size; | 
|  | 1460 |  | 
|  | 1461 | unsigned num_shader_engines; | 
|  | 1462 | unsigned num_shader_pipes_per_simd; | 
|  | 1463 | unsigned num_tile_pipes; | 
|  | 1464 | unsigned num_simds_per_se; | 
|  | 1465 | unsigned num_backends_per_se; | 
|  | 1466 | unsigned backend_disable_mask_per_asic; | 
|  | 1467 | unsigned backend_map; | 
|  | 1468 | unsigned num_texture_channel_caches; | 
|  | 1469 | unsigned mem_max_burst_length_bytes; | 
|  | 1470 | unsigned mem_row_size_in_kb; | 
|  | 1471 | unsigned shader_engine_tile_size; | 
|  | 1472 | unsigned num_gpus; | 
|  | 1473 | unsigned multi_gpu_tile_size; | 
|  | 1474 |  | 
|  | 1475 | unsigned tile_config; | 
| Alex Deucher | fecf1d0 | 2011-03-02 20:07:29 -0500 | [diff] [blame] | 1476 | }; | 
|  | 1477 |  | 
| Alex Deucher | 0a96d72 | 2012-03-20 17:18:11 -0400 | [diff] [blame] | 1478 | struct si_asic { | 
|  | 1479 | unsigned max_shader_engines; | 
| Alex Deucher | 0a96d72 | 2012-03-20 17:18:11 -0400 | [diff] [blame] | 1480 | unsigned max_tile_pipes; | 
| Alex Deucher | 1a8ca75 | 2012-06-01 18:58:22 -0400 | [diff] [blame] | 1481 | unsigned max_cu_per_sh; | 
|  | 1482 | unsigned max_sh_per_se; | 
| Alex Deucher | 0a96d72 | 2012-03-20 17:18:11 -0400 | [diff] [blame] | 1483 | unsigned max_backends_per_se; | 
|  | 1484 | unsigned max_texture_channel_caches; | 
|  | 1485 | unsigned max_gprs; | 
|  | 1486 | unsigned max_gs_threads; | 
|  | 1487 | unsigned max_hw_contexts; | 
|  | 1488 | unsigned sc_prim_fifo_size_frontend; | 
|  | 1489 | unsigned sc_prim_fifo_size_backend; | 
|  | 1490 | unsigned sc_hiz_tile_fifo_size; | 
|  | 1491 | unsigned sc_earlyz_tile_fifo_size; | 
|  | 1492 |  | 
| Alex Deucher | 0a96d72 | 2012-03-20 17:18:11 -0400 | [diff] [blame] | 1493 | unsigned num_tile_pipes; | 
|  | 1494 | unsigned num_backends_per_se; | 
|  | 1495 | unsigned backend_disable_mask_per_asic; | 
|  | 1496 | unsigned backend_map; | 
|  | 1497 | unsigned num_texture_channel_caches; | 
|  | 1498 | unsigned mem_max_burst_length_bytes; | 
|  | 1499 | unsigned mem_row_size_in_kb; | 
|  | 1500 | unsigned shader_engine_tile_size; | 
|  | 1501 | unsigned num_gpus; | 
|  | 1502 | unsigned multi_gpu_tile_size; | 
|  | 1503 |  | 
|  | 1504 | unsigned tile_config; | 
| Jerome Glisse | 64d7b8b | 2013-04-09 11:17:08 -0400 | [diff] [blame] | 1505 | uint32_t tile_mode_array[32]; | 
| Alex Deucher | 0a96d72 | 2012-03-20 17:18:11 -0400 | [diff] [blame] | 1506 | }; | 
|  | 1507 |  | 
| Jerome Glisse | 068a117 | 2009-06-17 13:28:30 +0200 | [diff] [blame] | 1508 | union radeon_asic_config { | 
|  | 1509 | struct r300_asic	r300; | 
| Dave Airlie | 551ebd8 | 2009-09-01 15:25:57 +1000 | [diff] [blame] | 1510 | struct r100_asic	r100; | 
| Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 1511 | struct r600_asic	r600; | 
|  | 1512 | struct rv770_asic	rv770; | 
| Alex Deucher | 32fcdbf | 2010-03-24 13:33:47 -0400 | [diff] [blame] | 1513 | struct evergreen_asic	evergreen; | 
| Alex Deucher | fecf1d0 | 2011-03-02 20:07:29 -0500 | [diff] [blame] | 1514 | struct cayman_asic	cayman; | 
| Alex Deucher | 0a96d72 | 2012-03-20 17:18:11 -0400 | [diff] [blame] | 1515 | struct si_asic		si; | 
| Jerome Glisse | 068a117 | 2009-06-17 13:28:30 +0200 | [diff] [blame] | 1516 | }; | 
|  | 1517 |  | 
| Daniel Vetter | 0a10c85 | 2010-03-11 21:19:14 +0000 | [diff] [blame] | 1518 | /* | 
|  | 1519 | * asic initizalization from radeon_asic.c | 
|  | 1520 | */ | 
|  | 1521 | void radeon_agp_disable(struct radeon_device *rdev); | 
|  | 1522 | int radeon_asic_init(struct radeon_device *rdev); | 
|  | 1523 |  | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1524 |  | 
|  | 1525 | /* | 
|  | 1526 | * IOCTL. | 
|  | 1527 | */ | 
|  | 1528 | int radeon_gem_info_ioctl(struct drm_device *dev, void *data, | 
|  | 1529 | struct drm_file *filp); | 
|  | 1530 | int radeon_gem_create_ioctl(struct drm_device *dev, void *data, | 
|  | 1531 | struct drm_file *filp); | 
|  | 1532 | int radeon_gem_pin_ioctl(struct drm_device *dev, void *data, | 
|  | 1533 | struct drm_file *file_priv); | 
|  | 1534 | int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data, | 
|  | 1535 | struct drm_file *file_priv); | 
|  | 1536 | int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data, | 
|  | 1537 | struct drm_file *file_priv); | 
|  | 1538 | int radeon_gem_pread_ioctl(struct drm_device *dev, void *data, | 
|  | 1539 | struct drm_file *file_priv); | 
|  | 1540 | int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data, | 
|  | 1541 | struct drm_file *filp); | 
|  | 1542 | int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data, | 
|  | 1543 | struct drm_file *filp); | 
|  | 1544 | int radeon_gem_busy_ioctl(struct drm_device *dev, void *data, | 
|  | 1545 | struct drm_file *filp); | 
|  | 1546 | int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data, | 
|  | 1547 | struct drm_file *filp); | 
| Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 1548 | int radeon_gem_va_ioctl(struct drm_device *dev, void *data, | 
|  | 1549 | struct drm_file *filp); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1550 | int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp); | 
| Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 1551 | int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data, | 
|  | 1552 | struct drm_file *filp); | 
|  | 1553 | int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data, | 
|  | 1554 | struct drm_file *filp); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1555 |  | 
| Alex Deucher | 16cdf04 | 2011-10-28 10:30:02 -0400 | [diff] [blame] | 1556 | /* VRAM scratch page for HDP bug, default vram page */ | 
|  | 1557 | struct r600_vram_scratch { | 
| Alex Deucher | 87cbf8f | 2010-08-27 13:59:54 -0400 | [diff] [blame] | 1558 | struct radeon_bo		*robj; | 
|  | 1559 | volatile uint32_t		*ptr; | 
| Alex Deucher | 16cdf04 | 2011-10-28 10:30:02 -0400 | [diff] [blame] | 1560 | u64				gpu_addr; | 
| Alex Deucher | 87cbf8f | 2010-08-27 13:59:54 -0400 | [diff] [blame] | 1561 | }; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1562 |  | 
| Luca Tettamanti | fd64ca8 | 2012-08-16 11:11:18 -0400 | [diff] [blame] | 1563 | /* | 
|  | 1564 | * ACPI | 
|  | 1565 | */ | 
|  | 1566 | struct radeon_atif_notification_cfg { | 
|  | 1567 | bool enabled; | 
|  | 1568 | int command_code; | 
|  | 1569 | }; | 
|  | 1570 |  | 
|  | 1571 | struct radeon_atif_notifications { | 
|  | 1572 | bool display_switch; | 
|  | 1573 | bool expansion_mode_change; | 
|  | 1574 | bool thermal_state; | 
|  | 1575 | bool forced_power_state; | 
|  | 1576 | bool system_power_state; | 
|  | 1577 | bool display_conf_change; | 
|  | 1578 | bool px_gfx_switch; | 
|  | 1579 | bool brightness_change; | 
|  | 1580 | bool dgpu_display_event; | 
|  | 1581 | }; | 
|  | 1582 |  | 
|  | 1583 | struct radeon_atif_functions { | 
|  | 1584 | bool system_params; | 
|  | 1585 | bool sbios_requests; | 
|  | 1586 | bool select_active_disp; | 
|  | 1587 | bool lid_state; | 
|  | 1588 | bool get_tv_standard; | 
|  | 1589 | bool set_tv_standard; | 
|  | 1590 | bool get_panel_expansion_mode; | 
|  | 1591 | bool set_panel_expansion_mode; | 
|  | 1592 | bool temperature_change; | 
|  | 1593 | bool graphics_device_types; | 
|  | 1594 | }; | 
|  | 1595 |  | 
|  | 1596 | struct radeon_atif { | 
|  | 1597 | struct radeon_atif_notifications notifications; | 
|  | 1598 | struct radeon_atif_functions functions; | 
|  | 1599 | struct radeon_atif_notification_cfg notification_cfg; | 
| Alex Deucher | 37e9b6a | 2012-08-03 11:39:43 -0400 | [diff] [blame] | 1600 | struct radeon_encoder *encoder_for_bl; | 
| Luca Tettamanti | fd64ca8 | 2012-08-16 11:11:18 -0400 | [diff] [blame] | 1601 | }; | 
| Michel Dänzer | 7a1619b | 2011-11-10 18:57:26 +0100 | [diff] [blame] | 1602 |  | 
| Alex Deucher | e3a1592 | 2012-08-16 11:13:43 -0400 | [diff] [blame] | 1603 | struct radeon_atcs_functions { | 
|  | 1604 | bool get_ext_state; | 
|  | 1605 | bool pcie_perf_req; | 
|  | 1606 | bool pcie_dev_rdy; | 
|  | 1607 | bool pcie_bus_width; | 
|  | 1608 | }; | 
|  | 1609 |  | 
|  | 1610 | struct radeon_atcs { | 
|  | 1611 | struct radeon_atcs_functions functions; | 
|  | 1612 | }; | 
|  | 1613 |  | 
| Michel Dänzer | 7a1619b | 2011-11-10 18:57:26 +0100 | [diff] [blame] | 1614 | /* | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1615 | * Core structure, functions and helpers. | 
|  | 1616 | */ | 
|  | 1617 | typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t); | 
|  | 1618 | typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t); | 
|  | 1619 |  | 
|  | 1620 | struct radeon_device { | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 1621 | struct device			*dev; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1622 | struct drm_device		*ddev; | 
|  | 1623 | struct pci_dev			*pdev; | 
| Jerome Glisse | dee53e7 | 2012-07-02 12:45:19 -0400 | [diff] [blame] | 1624 | struct rw_semaphore		exclusive_lock; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1625 | /* ASIC */ | 
| Jerome Glisse | 068a117 | 2009-06-17 13:28:30 +0200 | [diff] [blame] | 1626 | union radeon_asic_config	config; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1627 | enum radeon_family		family; | 
|  | 1628 | unsigned long			flags; | 
|  | 1629 | int				usec_timeout; | 
|  | 1630 | enum radeon_pll_errata		pll_errata; | 
|  | 1631 | int				num_gb_pipes; | 
| Alex Deucher | f779b3e | 2009-08-19 19:11:39 -0400 | [diff] [blame] | 1632 | int				num_z_pipes; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1633 | int				disp_priority; | 
|  | 1634 | /* BIOS */ | 
|  | 1635 | uint8_t				*bios; | 
|  | 1636 | bool				is_atom_bios; | 
|  | 1637 | uint16_t			bios_header_start; | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 1638 | struct radeon_bo		*stollen_vga_memory; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1639 | /* Register mmio */ | 
| Dave Airlie | 4c9bc75 | 2009-06-29 18:29:12 +1000 | [diff] [blame] | 1640 | resource_size_t			rmmio_base; | 
|  | 1641 | resource_size_t			rmmio_size; | 
| Daniel Vetter | 2c38515 | 2012-12-02 14:06:15 +0100 | [diff] [blame] | 1642 | /* protects concurrent MM_INDEX/DATA based register access */ | 
|  | 1643 | spinlock_t mmio_idx_lock; | 
| Benjamin Herrenschmidt | a0533fb | 2011-07-13 06:28:12 +0000 | [diff] [blame] | 1644 | void __iomem			*rmmio; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1645 | radeon_rreg_t			mc_rreg; | 
|  | 1646 | radeon_wreg_t			mc_wreg; | 
|  | 1647 | radeon_rreg_t			pll_rreg; | 
|  | 1648 | radeon_wreg_t			pll_wreg; | 
| Dave Airlie | de1b289 | 2009-08-12 18:43:14 +1000 | [diff] [blame] | 1649 | uint32_t                        pcie_reg_mask; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1650 | radeon_rreg_t			pciep_rreg; | 
|  | 1651 | radeon_wreg_t			pciep_wreg; | 
| Alex Deucher | 351a52a | 2010-06-30 11:52:50 -0400 | [diff] [blame] | 1652 | /* io port */ | 
|  | 1653 | void __iomem                    *rio_mem; | 
|  | 1654 | resource_size_t			rio_mem_size; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1655 | struct radeon_clock             clock; | 
|  | 1656 | struct radeon_mc		mc; | 
|  | 1657 | struct radeon_gart		gart; | 
|  | 1658 | struct radeon_mode_info		mode_info; | 
|  | 1659 | struct radeon_scratch		scratch; | 
|  | 1660 | struct radeon_mman		mman; | 
| Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 1661 | struct radeon_fence_driver	fence_drv[RADEON_NUM_RINGS]; | 
| Jerome Glisse | 0085c950 | 2012-05-09 15:34:55 +0200 | [diff] [blame] | 1662 | wait_queue_head_t		fence_queue; | 
| Christian König | d6999bc | 2012-05-09 15:34:45 +0200 | [diff] [blame] | 1663 | struct mutex			ring_lock; | 
| Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 1664 | struct radeon_ring		ring[RADEON_NUM_RINGS]; | 
| Jerome Glisse | c507f7e | 2012-05-09 15:34:58 +0200 | [diff] [blame] | 1665 | bool				ib_pool_ready; | 
|  | 1666 | struct radeon_sa_manager	ring_tmp_bo; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1667 | struct radeon_irq		irq; | 
|  | 1668 | struct radeon_asic		*asic; | 
|  | 1669 | struct radeon_gem		gem; | 
| Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1670 | struct radeon_pm		pm; | 
| Christian König | f2ba57b | 2013-04-08 12:41:29 +0200 | [diff] [blame] | 1671 | struct radeon_uvd		uvd; | 
| Yang Zhao | f657c2a | 2009-09-15 12:21:01 +1000 | [diff] [blame] | 1672 | uint32_t			bios_scratch[RADEON_BIOS_NUM_SCRATCH]; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1673 | struct radeon_wb		wb; | 
| Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 1674 | struct radeon_dummy_page	dummy_page; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1675 | bool				shutdown; | 
|  | 1676 | bool				suspend; | 
| Dave Airlie | ad49f50 | 2009-07-10 22:36:26 +1000 | [diff] [blame] | 1677 | bool				need_dma32; | 
| Jerome Glisse | 733289c | 2009-09-16 15:24:21 +0200 | [diff] [blame] | 1678 | bool				accel_working; | 
| Samuel Li | a0a53aa | 2013-04-08 17:25:47 -0400 | [diff] [blame] | 1679 | bool				fastfb_working; /* IGP feature*/ | 
| Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 1680 | struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES]; | 
| Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 1681 | const struct firmware *me_fw;	/* all family ME firmware */ | 
|  | 1682 | const struct firmware *pfp_fw;	/* r6/700 PFP firmware */ | 
| Alex Deucher | d8f60cf | 2009-12-01 13:43:46 -0500 | [diff] [blame] | 1683 | const struct firmware *rlc_fw;	/* r6/700 RLC firmware */ | 
| Alex Deucher | 0af62b0 | 2011-01-06 21:19:31 -0500 | [diff] [blame] | 1684 | const struct firmware *mc_fw;	/* NI MC firmware */ | 
| Alex Deucher | 0f0de06 | 2012-03-20 17:18:17 -0400 | [diff] [blame] | 1685 | const struct firmware *ce_fw;	/* SI CE firmware */ | 
| Christian König | f2ba57b | 2013-04-08 12:41:29 +0200 | [diff] [blame] | 1686 | const struct firmware *uvd_fw;	/* UVD firmware */ | 
| Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 1687 | struct r600_blit r600_blit; | 
| Alex Deucher | 16cdf04 | 2011-10-28 10:30:02 -0400 | [diff] [blame] | 1688 | struct r600_vram_scratch vram_scratch; | 
| Alex Deucher | 3e5cb98 | 2009-10-16 12:21:24 -0400 | [diff] [blame] | 1689 | int msi_enabled; /* msi enabled */ | 
| Alex Deucher | d8f60cf | 2009-12-01 13:43:46 -0500 | [diff] [blame] | 1690 | struct r600_ih ih; /* r6/700 interrupt ring */ | 
| Alex Deucher | 347e759 | 2012-03-20 17:18:21 -0400 | [diff] [blame] | 1691 | struct si_rlc rlc; | 
| Alex Deucher | d4877cf | 2009-12-04 16:56:37 -0500 | [diff] [blame] | 1692 | struct work_struct hotplug_work; | 
| Alex Deucher | f122c61 | 2012-03-30 08:59:57 -0400 | [diff] [blame] | 1693 | struct work_struct audio_work; | 
| Alex Deucher | 18917b6 | 2010-02-01 16:02:25 -0500 | [diff] [blame] | 1694 | int num_crtc; /* number of crtcs */ | 
| Alex Deucher | 40bacf1 | 2009-12-23 03:23:21 -0500 | [diff] [blame] | 1695 | struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */ | 
| Rafał Miłecki | 3299de9 | 2012-05-14 21:25:57 +0200 | [diff] [blame] | 1696 | bool audio_enabled; | 
| Alex Deucher | 948bee3 | 2013-05-14 12:08:35 -0400 | [diff] [blame] | 1697 | bool has_uvd; | 
| Rafał Miłecki | 3299de9 | 2012-05-14 21:25:57 +0200 | [diff] [blame] | 1698 | struct r600_audio audio_status; /* audio stuff */ | 
| Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1699 | struct notifier_block acpi_nb; | 
| Marek Olšák | 9eba4a9 | 2011-01-05 05:46:48 +0100 | [diff] [blame] | 1700 | /* only one userspace can use Hyperz features or CMASK at a time */ | 
| Dave Airlie | ab9e1f5 | 2010-07-13 11:11:11 +1000 | [diff] [blame] | 1701 | struct drm_file *hyperz_filp; | 
| Marek Olšák | 9eba4a9 | 2011-01-05 05:46:48 +0100 | [diff] [blame] | 1702 | struct drm_file *cmask_filp; | 
| Alex Deucher | f376b94 | 2010-08-05 21:21:16 -0400 | [diff] [blame] | 1703 | /* i2c buses */ | 
|  | 1704 | struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS]; | 
| Christian König | 4d8bf9a | 2011-10-24 14:54:54 +0200 | [diff] [blame] | 1705 | /* debugfs */ | 
|  | 1706 | struct radeon_debugfs	debugfs[RADEON_DEBUGFS_MAX_COMPONENTS]; | 
|  | 1707 | unsigned 		debugfs_count; | 
| Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 1708 | /* virtual memory */ | 
|  | 1709 | struct radeon_vm_manager	vm_manager; | 
| Marek Olšák | 6759a0a | 2012-08-09 16:34:17 +0200 | [diff] [blame] | 1710 | struct mutex			gpu_clock_mutex; | 
| Luca Tettamanti | fd64ca8 | 2012-08-16 11:11:18 -0400 | [diff] [blame] | 1711 | /* ACPI interface */ | 
|  | 1712 | struct radeon_atif		atif; | 
| Alex Deucher | e3a1592 | 2012-08-16 11:13:43 -0400 | [diff] [blame] | 1713 | struct radeon_atcs		atcs; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1714 | }; | 
|  | 1715 |  | 
|  | 1716 | int radeon_device_init(struct radeon_device *rdev, | 
|  | 1717 | struct drm_device *ddev, | 
|  | 1718 | struct pci_dev *pdev, | 
|  | 1719 | uint32_t flags); | 
|  | 1720 | void radeon_device_fini(struct radeon_device *rdev); | 
|  | 1721 | int radeon_gpu_wait_for_idle(struct radeon_device *rdev); | 
|  | 1722 |  | 
| Daniel Vetter | 2ef9bdf | 2012-12-02 14:02:51 +0100 | [diff] [blame] | 1723 | uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg, | 
|  | 1724 | bool always_indirect); | 
|  | 1725 | void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v, | 
|  | 1726 | bool always_indirect); | 
| Andi Kleen | 6fcbef7 | 2011-10-13 16:08:42 -0700 | [diff] [blame] | 1727 | u32 r100_io_rreg(struct radeon_device *rdev, u32 reg); | 
|  | 1728 | void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v); | 
| Alex Deucher | 351a52a | 2010-06-30 11:52:50 -0400 | [diff] [blame] | 1729 |  | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 1730 | /* | 
|  | 1731 | * Cast helper | 
|  | 1732 | */ | 
|  | 1733 | #define to_radeon_fence(p) ((struct radeon_fence *)(p)) | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1734 |  | 
|  | 1735 | /* | 
|  | 1736 | * Registers read & write functions. | 
|  | 1737 | */ | 
| Benjamin Herrenschmidt | a0533fb | 2011-07-13 06:28:12 +0000 | [diff] [blame] | 1738 | #define RREG8(reg) readb((rdev->rmmio) + (reg)) | 
|  | 1739 | #define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg)) | 
|  | 1740 | #define RREG16(reg) readw((rdev->rmmio) + (reg)) | 
|  | 1741 | #define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg)) | 
| Daniel Vetter | 2ef9bdf | 2012-12-02 14:02:51 +0100 | [diff] [blame] | 1742 | #define RREG32(reg) r100_mm_rreg(rdev, (reg), false) | 
|  | 1743 | #define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true) | 
|  | 1744 | #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false)) | 
|  | 1745 | #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false) | 
|  | 1746 | #define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true) | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1747 | #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK) | 
|  | 1748 | #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK) | 
|  | 1749 | #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg)) | 
|  | 1750 | #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v)) | 
|  | 1751 | #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg)) | 
|  | 1752 | #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v)) | 
| Dave Airlie | de1b289 | 2009-08-12 18:43:14 +1000 | [diff] [blame] | 1753 | #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg)) | 
|  | 1754 | #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v)) | 
| Alex Deucher | 492d2b6 | 2012-10-25 16:06:59 -0400 | [diff] [blame] | 1755 | #define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg)) | 
|  | 1756 | #define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v)) | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1757 | #define WREG32_P(reg, val, mask)				\ | 
|  | 1758 | do {							\ | 
|  | 1759 | uint32_t tmp_ = RREG32(reg);			\ | 
|  | 1760 | tmp_ &= (mask);					\ | 
|  | 1761 | tmp_ |= ((val) & ~(mask));			\ | 
|  | 1762 | WREG32(reg, tmp_);				\ | 
|  | 1763 | } while (0) | 
| Rafał Miłecki | d5169fc | 2013-04-14 01:26:19 +0200 | [diff] [blame] | 1764 | #define WREG32_AND(reg, and) WREG32_P(reg, 0, and) | 
|  | 1765 | #define WREG32_OR(reg, or) WREG32_P(reg, or, ~or) | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1766 | #define WREG32_PLL_P(reg, val, mask)				\ | 
|  | 1767 | do {							\ | 
|  | 1768 | uint32_t tmp_ = RREG32_PLL(reg);		\ | 
|  | 1769 | tmp_ &= (mask);					\ | 
|  | 1770 | tmp_ |= ((val) & ~(mask));			\ | 
|  | 1771 | WREG32_PLL(reg, tmp_);				\ | 
|  | 1772 | } while (0) | 
| Daniel Vetter | 2ef9bdf | 2012-12-02 14:02:51 +0100 | [diff] [blame] | 1773 | #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false)) | 
| Alex Deucher | 351a52a | 2010-06-30 11:52:50 -0400 | [diff] [blame] | 1774 | #define RREG32_IO(reg) r100_io_rreg(rdev, (reg)) | 
|  | 1775 | #define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v)) | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1776 |  | 
| Dave Airlie | de1b289 | 2009-08-12 18:43:14 +1000 | [diff] [blame] | 1777 | /* | 
|  | 1778 | * Indirect registers accessor | 
|  | 1779 | */ | 
|  | 1780 | static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg) | 
|  | 1781 | { | 
|  | 1782 | uint32_t r; | 
|  | 1783 |  | 
|  | 1784 | WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask)); | 
|  | 1785 | r = RREG32(RADEON_PCIE_DATA); | 
|  | 1786 | return r; | 
|  | 1787 | } | 
|  | 1788 |  | 
|  | 1789 | static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v) | 
|  | 1790 | { | 
|  | 1791 | WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask)); | 
|  | 1792 | WREG32(RADEON_PCIE_DATA, (v)); | 
|  | 1793 | } | 
|  | 1794 |  | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1795 | void r100_pll_errata_after_index(struct radeon_device *rdev); | 
|  | 1796 |  | 
|  | 1797 |  | 
|  | 1798 | /* | 
|  | 1799 | * ASICs helpers. | 
|  | 1800 | */ | 
| Dave Airlie | b995e43 | 2009-07-14 02:02:32 +1000 | [diff] [blame] | 1801 | #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \ | 
|  | 1802 | (rdev->pdev->device == 0x5969)) | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1803 | #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \ | 
|  | 1804 | (rdev->family == CHIP_RV200) || \ | 
|  | 1805 | (rdev->family == CHIP_RS100) || \ | 
|  | 1806 | (rdev->family == CHIP_RS200) || \ | 
|  | 1807 | (rdev->family == CHIP_RV250) || \ | 
|  | 1808 | (rdev->family == CHIP_RV280) || \ | 
|  | 1809 | (rdev->family == CHIP_RS300)) | 
|  | 1810 | #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300)  ||	\ | 
|  | 1811 | (rdev->family == CHIP_RV350) ||			\ | 
|  | 1812 | (rdev->family == CHIP_R350)  ||			\ | 
|  | 1813 | (rdev->family == CHIP_RV380) ||			\ | 
|  | 1814 | (rdev->family == CHIP_R420)  ||			\ | 
|  | 1815 | (rdev->family == CHIP_R423)  ||			\ | 
|  | 1816 | (rdev->family == CHIP_RV410) ||			\ | 
|  | 1817 | (rdev->family == CHIP_RS400) ||			\ | 
|  | 1818 | (rdev->family == CHIP_RS480)) | 
| Alex Deucher | 3313e3d | 2011-01-06 18:49:34 -0500 | [diff] [blame] | 1819 | #define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \ | 
|  | 1820 | (rdev->ddev->pdev->device == 0x9443) || \ | 
|  | 1821 | (rdev->ddev->pdev->device == 0x944B) || \ | 
|  | 1822 | (rdev->ddev->pdev->device == 0x9506) || \ | 
|  | 1823 | (rdev->ddev->pdev->device == 0x9509) || \ | 
|  | 1824 | (rdev->ddev->pdev->device == 0x950F) || \ | 
|  | 1825 | (rdev->ddev->pdev->device == 0x689C) || \ | 
|  | 1826 | (rdev->ddev->pdev->device == 0x689D)) | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1827 | #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600)) | 
| Alex Deucher | 99999aa | 2010-11-16 12:09:41 -0500 | [diff] [blame] | 1828 | #define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600)  ||	\ | 
|  | 1829 | (rdev->family == CHIP_RS690)  ||	\ | 
|  | 1830 | (rdev->family == CHIP_RS740)  ||	\ | 
|  | 1831 | (rdev->family >= CHIP_R600)) | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1832 | #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620)) | 
|  | 1833 | #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730)) | 
| Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 1834 | #define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR)) | 
| Alex Deucher | 633b916 | 2011-01-06 21:19:11 -0500 | [diff] [blame] | 1835 | #define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \ | 
|  | 1836 | (rdev->flags & RADEON_IS_IGP)) | 
| Alex Deucher | 1fe1830 | 2011-01-06 21:19:12 -0500 | [diff] [blame] | 1837 | #define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS)) | 
| Alex Deucher | 8848f75 | 2012-03-20 17:18:28 -0400 | [diff] [blame] | 1838 | #define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA)) | 
|  | 1839 | #define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \ | 
|  | 1840 | (rdev->flags & RADEON_IS_IGP)) | 
| Alex Deucher | 624d352 | 2012-12-18 17:01:35 -0500 | [diff] [blame] | 1841 | #define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND)) | 
| Alex Deucher | b5d9d72 | 2012-07-26 18:53:55 -0400 | [diff] [blame] | 1842 | #define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN)) | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1843 |  | 
|  | 1844 | /* | 
|  | 1845 | * BIOS helpers. | 
|  | 1846 | */ | 
|  | 1847 | #define RBIOS8(i) (rdev->bios[i]) | 
|  | 1848 | #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8)) | 
|  | 1849 | #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16)) | 
|  | 1850 |  | 
|  | 1851 | int radeon_combios_init(struct radeon_device *rdev); | 
|  | 1852 | void radeon_combios_fini(struct radeon_device *rdev); | 
|  | 1853 | int radeon_atombios_init(struct radeon_device *rdev); | 
|  | 1854 | void radeon_atombios_fini(struct radeon_device *rdev); | 
|  | 1855 |  | 
|  | 1856 |  | 
|  | 1857 | /* | 
|  | 1858 | * RING helpers. | 
|  | 1859 | */ | 
| Andi Kleen | ce580fa | 2011-10-13 16:08:47 -0700 | [diff] [blame] | 1860 | #if DRM_DEBUG_CODE == 0 | 
| Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 1861 | static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v) | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1862 | { | 
| Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 1863 | ring->ring[ring->wptr++] = v; | 
|  | 1864 | ring->wptr &= ring->ptr_mask; | 
|  | 1865 | ring->count_dw--; | 
|  | 1866 | ring->ring_free_dw--; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1867 | } | 
| Andi Kleen | ce580fa | 2011-10-13 16:08:47 -0700 | [diff] [blame] | 1868 | #else | 
|  | 1869 | /* With debugging this is just too big to inline */ | 
| Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 1870 | void radeon_ring_write(struct radeon_ring *ring, uint32_t v); | 
| Andi Kleen | ce580fa | 2011-10-13 16:08:47 -0700 | [diff] [blame] | 1871 | #endif | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1872 |  | 
|  | 1873 | /* | 
|  | 1874 | * ASICs macro. | 
|  | 1875 | */ | 
| Jerome Glisse | 068a117 | 2009-06-17 13:28:30 +0200 | [diff] [blame] | 1876 | #define radeon_init(rdev) (rdev)->asic->init((rdev)) | 
| Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 1877 | #define radeon_fini(rdev) (rdev)->asic->fini((rdev)) | 
|  | 1878 | #define radeon_resume(rdev) (rdev)->asic->resume((rdev)) | 
|  | 1879 | #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev)) | 
| Christian König | eb0c19c | 2012-02-23 15:18:44 +0100 | [diff] [blame] | 1880 | #define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p)) | 
| Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 1881 | #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state)) | 
| Jerome Glisse | a2d07b7 | 2010-03-09 14:45:11 +0000 | [diff] [blame] | 1882 | #define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev)) | 
| Alex Deucher | c5b3b85 | 2012-02-23 17:53:46 -0500 | [diff] [blame] | 1883 | #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev)) | 
|  | 1884 | #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p)) | 
| Christian König | 05b0714 | 2012-08-06 20:21:10 +0200 | [diff] [blame] | 1885 | #define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev)) | 
|  | 1886 | #define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev)) | 
| Alex Deucher | 43f1214 | 2013-02-01 17:32:42 +0100 | [diff] [blame] | 1887 | #define radeon_asic_vm_set_page(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (ib), (pe), (addr), (count), (incr), (flags))) | 
| Alex Deucher | f712812 | 2012-02-23 17:53:45 -0500 | [diff] [blame] | 1888 | #define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp)) | 
|  | 1889 | #define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp)) | 
|  | 1890 | #define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp)) | 
| Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 1891 | #define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib)) | 
| Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 1892 | #define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib)) | 
| Christian König | 312c4a8 | 2012-05-02 15:11:09 +0200 | [diff] [blame] | 1893 | #define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)].is_lockup((rdev), (cp)) | 
| Alex Deucher | 498522b | 2012-10-02 14:43:38 -0400 | [diff] [blame] | 1894 | #define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)].vm_flush((rdev), (r), (vm)) | 
| Alex Deucher | b35ea4a | 2012-02-23 17:53:43 -0500 | [diff] [blame] | 1895 | #define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev)) | 
|  | 1896 | #define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev)) | 
| Alex Deucher | c79a49c | 2012-02-23 17:53:47 -0500 | [diff] [blame] | 1897 | #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc)) | 
| Alex Deucher | 37e9b6a | 2012-08-03 11:39:43 -0400 | [diff] [blame] | 1898 | #define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l)) | 
| Alex Deucher | 6d92f81 | 2012-09-14 09:59:26 -0400 | [diff] [blame] | 1899 | #define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e)) | 
| Alex Deucher | a973bea | 2013-04-18 11:32:16 -0400 | [diff] [blame] | 1900 | #define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b)) | 
|  | 1901 | #define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m)) | 
| Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 1902 | #define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence)) | 
|  | 1903 | #define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait)) | 
| Alex Deucher | 27cd776 | 2012-02-23 17:53:42 -0500 | [diff] [blame] | 1904 | #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f)) | 
|  | 1905 | #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f)) | 
|  | 1906 | #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f)) | 
|  | 1907 | #define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index | 
|  | 1908 | #define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index | 
|  | 1909 | #define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index | 
| Alex Deucher | 798bcf7 | 2012-02-23 17:53:48 -0500 | [diff] [blame] | 1910 | #define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev)) | 
|  | 1911 | #define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e)) | 
|  | 1912 | #define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev)) | 
|  | 1913 | #define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e)) | 
|  | 1914 | #define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev)) | 
|  | 1915 | #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l)) | 
|  | 1916 | #define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e)) | 
| Alex Deucher | 73afc70 | 2013-04-08 12:41:30 +0200 | [diff] [blame] | 1917 | #define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d)) | 
| Alex Deucher | 9e6f3d0 | 2012-02-23 17:53:49 -0500 | [diff] [blame] | 1918 | #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s))) | 
|  | 1919 | #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r))) | 
| Alex Deucher | c79a49c | 2012-02-23 17:53:47 -0500 | [diff] [blame] | 1920 | #define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev)) | 
| Alex Deucher | 901ea57 | 2012-02-23 17:53:39 -0500 | [diff] [blame] | 1921 | #define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev)) | 
|  | 1922 | #define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev)) | 
|  | 1923 | #define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h)) | 
|  | 1924 | #define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h)) | 
| Alex Deucher | def9ba9 | 2010-04-22 12:39:58 -0400 | [diff] [blame] | 1925 | #define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev)) | 
| Alex Deucher | a02fa39 | 2012-02-23 17:53:41 -0500 | [diff] [blame] | 1926 | #define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev)) | 
|  | 1927 | #define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev)) | 
|  | 1928 | #define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev)) | 
|  | 1929 | #define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev)) | 
|  | 1930 | #define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev)) | 
| Alex Deucher | 69b62ad | 2012-08-03 11:50:54 -0400 | [diff] [blame] | 1931 | #define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc)) | 
|  | 1932 | #define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base)) | 
|  | 1933 | #define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc)) | 
|  | 1934 | #define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc)) | 
|  | 1935 | #define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev)) | 
| Alex Deucher | 454d2e2 | 2013-02-14 10:04:02 -0500 | [diff] [blame] | 1936 | #define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev)) | 
| Alex Deucher | d041889 | 2013-01-24 10:35:23 -0500 | [diff] [blame] | 1937 | #define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev)) | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1938 |  | 
| Jerome Glisse | 6cf8a3f | 2009-09-10 21:46:48 +0200 | [diff] [blame] | 1939 | /* Common functions */ | 
| Jerome Glisse | 700a0cc | 2010-01-13 15:16:38 +0100 | [diff] [blame] | 1940 | /* AGP */ | 
| Jerome Glisse | 90aca4d | 2010-03-09 14:45:12 +0000 | [diff] [blame] | 1941 | extern int radeon_gpu_reset(struct radeon_device *rdev); | 
| Alex Deucher | 410a341 | 2013-01-18 13:05:39 -0500 | [diff] [blame] | 1942 | extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung); | 
| Jerome Glisse | 700a0cc | 2010-01-13 15:16:38 +0100 | [diff] [blame] | 1943 | extern void radeon_agp_disable(struct radeon_device *rdev); | 
| Jerome Glisse | 21f9a43 | 2009-09-11 15:55:33 +0200 | [diff] [blame] | 1944 | extern int radeon_modeset_init(struct radeon_device *rdev); | 
|  | 1945 | extern void radeon_modeset_fini(struct radeon_device *rdev); | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 1946 | extern bool radeon_card_posted(struct radeon_device *rdev); | 
| Alex Deucher | f47299c | 2010-03-16 20:54:38 -0400 | [diff] [blame] | 1947 | extern void radeon_update_bandwidth_info(struct radeon_device *rdev); | 
| Alex Deucher | f46c012 | 2010-03-31 00:33:27 -0400 | [diff] [blame] | 1948 | extern void radeon_update_display_priority(struct radeon_device *rdev); | 
| Dave Airlie | 72542d7 | 2009-12-01 14:06:31 +1000 | [diff] [blame] | 1949 | extern bool radeon_boot_test_post_card(struct radeon_device *rdev); | 
| Jerome Glisse | 21f9a43 | 2009-09-11 15:55:33 +0200 | [diff] [blame] | 1950 | extern void radeon_scratch_init(struct radeon_device *rdev); | 
| Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 1951 | extern void radeon_wb_fini(struct radeon_device *rdev); | 
|  | 1952 | extern int radeon_wb_init(struct radeon_device *rdev); | 
|  | 1953 | extern void radeon_wb_disable(struct radeon_device *rdev); | 
| Jerome Glisse | 21f9a43 | 2009-09-11 15:55:33 +0200 | [diff] [blame] | 1954 | extern void radeon_surface_init(struct radeon_device *rdev); | 
|  | 1955 | extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data); | 
| Jerome Glisse | ca6ffc6 | 2009-10-01 10:20:52 +0200 | [diff] [blame] | 1956 | extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable); | 
| Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 1957 | extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable); | 
| Jerome Glisse | 312ea8d | 2009-12-07 15:52:58 +0100 | [diff] [blame] | 1958 | extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain); | 
| Jerome Glisse | d03d858 | 2009-12-14 21:02:09 +0100 | [diff] [blame] | 1959 | extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo); | 
| Jerome Glisse | d594e46 | 2010-02-17 21:54:29 +0000 | [diff] [blame] | 1960 | extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base); | 
|  | 1961 | extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc); | 
| Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 1962 | extern int radeon_resume_kms(struct drm_device *dev); | 
|  | 1963 | extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state); | 
| Dave Airlie | 5359533 | 2011-03-14 09:47:24 +1000 | [diff] [blame] | 1964 | extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size); | 
| Alex Deucher | 2e1b65f | 2013-02-26 11:26:51 -0500 | [diff] [blame] | 1965 | extern void radeon_program_register_sequence(struct radeon_device *rdev, | 
|  | 1966 | const u32 *registers, | 
|  | 1967 | const u32 array_size); | 
| Jerome Glisse | 6cf8a3f | 2009-09-10 21:46:48 +0200 | [diff] [blame] | 1968 |  | 
| Daniel Vetter | 3574dda | 2011-02-18 17:59:19 +0100 | [diff] [blame] | 1969 | /* | 
| Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 1970 | * vm | 
|  | 1971 | */ | 
|  | 1972 | int radeon_vm_manager_init(struct radeon_device *rdev); | 
|  | 1973 | void radeon_vm_manager_fini(struct radeon_device *rdev); | 
| Christian König | d72d43c | 2012-10-09 13:31:18 +0200 | [diff] [blame] | 1974 | void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm); | 
| Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 1975 | void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm); | 
| Christian König | ddf03f5 | 2012-08-09 20:02:28 +0200 | [diff] [blame] | 1976 | int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm); | 
| Christian König | 13e55c3 | 2012-10-09 13:31:19 +0200 | [diff] [blame] | 1977 | void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm); | 
| Christian König | ee60e29 | 2012-08-09 16:21:08 +0200 | [diff] [blame] | 1978 | struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev, | 
|  | 1979 | struct radeon_vm *vm, int ring); | 
|  | 1980 | void radeon_vm_fence(struct radeon_device *rdev, | 
|  | 1981 | struct radeon_vm *vm, | 
|  | 1982 | struct radeon_fence *fence); | 
| Christian König | dce34bf | 2012-09-17 19:36:18 +0200 | [diff] [blame] | 1983 | uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr); | 
| Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 1984 | int radeon_vm_bo_update_pte(struct radeon_device *rdev, | 
|  | 1985 | struct radeon_vm *vm, | 
|  | 1986 | struct radeon_bo *bo, | 
|  | 1987 | struct ttm_mem_reg *mem); | 
|  | 1988 | void radeon_vm_bo_invalidate(struct radeon_device *rdev, | 
|  | 1989 | struct radeon_bo *bo); | 
| Christian König | 421ca7a | 2012-09-11 16:10:00 +0200 | [diff] [blame] | 1990 | struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm, | 
|  | 1991 | struct radeon_bo *bo); | 
| Christian König | e971bd5 | 2012-09-11 16:10:04 +0200 | [diff] [blame] | 1992 | struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev, | 
|  | 1993 | struct radeon_vm *vm, | 
|  | 1994 | struct radeon_bo *bo); | 
|  | 1995 | int radeon_vm_bo_set_addr(struct radeon_device *rdev, | 
|  | 1996 | struct radeon_bo_va *bo_va, | 
|  | 1997 | uint64_t offset, | 
|  | 1998 | uint32_t flags); | 
| Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 1999 | int radeon_vm_bo_rmv(struct radeon_device *rdev, | 
| Christian König | e971bd5 | 2012-09-11 16:10:04 +0200 | [diff] [blame] | 2000 | struct radeon_bo_va *bo_va); | 
| Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 2001 |  | 
| Alex Deucher | f122c61 | 2012-03-30 08:59:57 -0400 | [diff] [blame] | 2002 | /* audio */ | 
|  | 2003 | void r600_audio_update_hdmi(struct work_struct *work); | 
| Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 2004 |  | 
|  | 2005 | /* | 
| Alex Deucher | 16cdf04 | 2011-10-28 10:30:02 -0400 | [diff] [blame] | 2006 | * R600 vram scratch functions | 
|  | 2007 | */ | 
|  | 2008 | int r600_vram_scratch_init(struct radeon_device *rdev); | 
|  | 2009 | void r600_vram_scratch_fini(struct radeon_device *rdev); | 
|  | 2010 |  | 
|  | 2011 | /* | 
| Jerome Glisse | 285484e | 2011-12-16 17:03:42 -0500 | [diff] [blame] | 2012 | * r600 cs checking helper | 
|  | 2013 | */ | 
|  | 2014 | unsigned r600_mip_minify(unsigned size, unsigned level); | 
|  | 2015 | bool r600_fmt_is_valid_color(u32 format); | 
|  | 2016 | bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family); | 
|  | 2017 | int r600_fmt_get_blocksize(u32 format); | 
|  | 2018 | int r600_fmt_get_nblocksx(u32 format, u32 w); | 
|  | 2019 | int r600_fmt_get_nblocksy(u32 format, u32 h); | 
|  | 2020 |  | 
|  | 2021 | /* | 
| Daniel Vetter | 3574dda | 2011-02-18 17:59:19 +0100 | [diff] [blame] | 2022 | * r600 functions used by radeon_encoder.c | 
|  | 2023 | */ | 
| Rafał Miłecki | 1b688d0 | 2012-04-30 15:44:54 +0200 | [diff] [blame] | 2024 | struct radeon_hdmi_acr { | 
|  | 2025 | u32 clock; | 
|  | 2026 |  | 
|  | 2027 | int n_32khz; | 
|  | 2028 | int cts_32khz; | 
|  | 2029 |  | 
|  | 2030 | int n_44_1khz; | 
|  | 2031 | int cts_44_1khz; | 
|  | 2032 |  | 
|  | 2033 | int n_48khz; | 
|  | 2034 | int cts_48khz; | 
|  | 2035 |  | 
|  | 2036 | }; | 
|  | 2037 |  | 
| Rafał Miłecki | e55d3e6 | 2012-05-06 17:29:44 +0200 | [diff] [blame] | 2038 | extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock); | 
|  | 2039 |  | 
| Alex Deucher | 416a2bd | 2012-05-31 19:00:25 -0400 | [diff] [blame] | 2040 | extern u32 r6xx_remap_render_backend(struct radeon_device *rdev, | 
|  | 2041 | u32 tiling_pipe_num, | 
|  | 2042 | u32 max_rb_num, | 
|  | 2043 | u32 total_max_rb_num, | 
|  | 2044 | u32 enabled_rb_mask); | 
| Alex Deucher | fe251e2 | 2010-03-24 13:36:43 -0400 | [diff] [blame] | 2045 |  | 
| Rafał Miłecki | e55d3e6 | 2012-05-06 17:29:44 +0200 | [diff] [blame] | 2046 | /* | 
|  | 2047 | * evergreen functions used by radeon_encoder.c | 
|  | 2048 | */ | 
|  | 2049 |  | 
| Alex Deucher | 0af62b0 | 2011-01-06 21:19:31 -0500 | [diff] [blame] | 2050 | extern int ni_init_microcode(struct radeon_device *rdev); | 
| Alex Deucher | 755d819 | 2011-03-02 20:07:34 -0500 | [diff] [blame] | 2051 | extern int ni_mc_load_microcode(struct radeon_device *rdev); | 
| Alex Deucher | 0af62b0 | 2011-01-06 21:19:31 -0500 | [diff] [blame] | 2052 |  | 
| Alex Deucher | c491707 | 2012-07-31 17:14:35 -0400 | [diff] [blame] | 2053 | /* radeon_acpi.c */ | 
|  | 2054 | #if defined(CONFIG_ACPI) | 
|  | 2055 | extern int radeon_acpi_init(struct radeon_device *rdev); | 
|  | 2056 | extern void radeon_acpi_fini(struct radeon_device *rdev); | 
|  | 2057 | #else | 
|  | 2058 | static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; } | 
|  | 2059 | static inline void radeon_acpi_fini(struct radeon_device *rdev) { } | 
|  | 2060 | #endif | 
| Alberto Milone | d7a2952 | 2010-07-06 11:40:24 -0400 | [diff] [blame] | 2061 |  | 
| Ilija Hadzic | c38f34b | 2013-01-02 18:27:41 -0500 | [diff] [blame] | 2062 | int radeon_cs_packet_parse(struct radeon_cs_parser *p, | 
|  | 2063 | struct radeon_cs_packet *pkt, | 
|  | 2064 | unsigned idx); | 
| Ilija Hadzic | 9ffb7a6 | 2013-01-02 18:27:42 -0500 | [diff] [blame] | 2065 | bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p); | 
| Ilija Hadzic | c3ad63a | 2013-01-02 18:27:45 -0500 | [diff] [blame] | 2066 | void radeon_cs_dump_packet(struct radeon_cs_parser *p, | 
|  | 2067 | struct radeon_cs_packet *pkt); | 
| Ilija Hadzic | e971699 | 2013-01-02 18:27:46 -0500 | [diff] [blame] | 2068 | int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p, | 
|  | 2069 | struct radeon_cs_reloc **cs_reloc, | 
|  | 2070 | int nomm); | 
| Ilija Hadzic | 40592a17 | 2013-01-02 18:27:43 -0500 | [diff] [blame] | 2071 | int r600_cs_common_vline_parse(struct radeon_cs_parser *p, | 
|  | 2072 | uint32_t *vline_start_end, | 
|  | 2073 | uint32_t *vline_status); | 
| Ilija Hadzic | c38f34b | 2013-01-02 18:27:41 -0500 | [diff] [blame] | 2074 |  | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 2075 | #include "radeon_object.h" | 
|  | 2076 |  | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2077 | #endif |