blob: 2706c11873931b1e10ae5d18831875ab35714f40 [file] [log] [blame]
Govindraj.Rb6126332010-09-27 20:20:49 +05301/*
2 * Driver for OMAP-UART controller.
3 * Based on drivers/serial/8250.c
4 *
5 * Copyright (C) 2010 Texas Instruments.
6 *
7 * Authors:
8 * Govindraj R <govindraj.raja@ti.com>
9 * Thara Gopinath <thara@ti.com>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -030016 * Note: This driver is made separate from 8250 driver as we cannot
Govindraj.Rb6126332010-09-27 20:20:49 +053017 * over load 8250 driver with omap platform specific configuration for
18 * features like DMA, it makes easier to implement features like DMA and
19 * hardware flow control and software flow control configuration with
20 * this driver as required for the omap-platform.
21 */
22
Thomas Weber364a6ec2011-02-01 08:30:41 +010023#if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
24#define SUPPORT_SYSRQ
25#endif
26
Govindraj.Rb6126332010-09-27 20:20:49 +053027#include <linux/module.h>
28#include <linux/init.h>
29#include <linux/console.h>
30#include <linux/serial_reg.h>
31#include <linux/delay.h>
32#include <linux/slab.h>
33#include <linux/tty.h>
34#include <linux/tty_flip.h>
Felipe Balbid21e4002012-09-06 15:45:38 +030035#include <linux/platform_device.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053036#include <linux/io.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053037#include <linux/clk.h>
38#include <linux/serial_core.h>
39#include <linux/irq.h>
Govindraj.Rfcdca752011-02-28 18:12:23 +053040#include <linux/pm_runtime.h>
Rajendra Nayakd92b0df2011-12-14 17:25:45 +053041#include <linux/of.h>
NeilBrown9574f362012-07-30 10:30:26 +100042#include <linux/gpio.h>
Mark Jackson4a0ac0f2013-08-14 11:29:38 +010043#include <linux/of_gpio.h>
Tony Lindgrend9ba5732012-12-14 09:09:11 -080044#include <linux/platform_data/serial-omap.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053045
Mark Jackson4a0ac0f2013-08-14 11:29:38 +010046#include <dt-bindings/gpio/gpio.h>
47
Russell Kingf91b55a2012-10-06 10:50:58 +010048#define OMAP_MAX_HSUART_PORTS 6
49
Govindraj.R7c77c8d2012-04-03 19:12:34 +053050#define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
51
52#define OMAP_UART_REV_42 0x0402
53#define OMAP_UART_REV_46 0x0406
54#define OMAP_UART_REV_52 0x0502
55#define OMAP_UART_REV_63 0x0603
56
Govindraj.Rf64ffda2013-07-05 18:25:59 +030057#define OMAP_UART_TX_WAKEUP_EN BIT(7)
58
59/* Feature flags */
60#define OMAP_UART_WER_HAS_TX_WAKEUP BIT(0)
61
Russell Kingf91b55a2012-10-06 10:50:58 +010062#define UART_ERRATA_i202_MDR1_ACCESS BIT(0)
63#define UART_ERRATA_i291_DMA_FORCEIDLE BIT(1)
64
Rajendra Nayak8fe789d2011-12-14 17:25:44 +053065#define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
66
Paul Walmsley0ba5f662012-01-25 19:50:36 -070067/* SCR register bitmasks */
68#define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
Alexey Pelykh1776fd02013-02-04 12:19:46 -050069#define OMAP_UART_SCR_TX_TRIG_GRANU1_MASK (1 << 6)
Russell Kingf91b55a2012-10-06 10:50:58 +010070#define OMAP_UART_SCR_TX_EMPTY (1 << 3)
Paul Walmsley0ba5f662012-01-25 19:50:36 -070071
72/* FCR register bitmasks */
Paul Walmsley0ba5f662012-01-25 19:50:36 -070073#define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
Felipe Balbi6721ab72012-09-06 15:45:40 +030074#define OMAP_UART_FCR_TX_FIFO_TRIG_MASK (0x3 << 4)
Paul Walmsley0ba5f662012-01-25 19:50:36 -070075
Govindraj.R7c77c8d2012-04-03 19:12:34 +053076/* MVR register bitmasks */
77#define OMAP_UART_MVR_SCHEME_SHIFT 30
78
79#define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
80#define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
81#define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
82
83#define OMAP_UART_MVR_MAJ_MASK 0x700
84#define OMAP_UART_MVR_MAJ_SHIFT 8
85#define OMAP_UART_MVR_MIN_MASK 0x3f
86
Russell Kingf91b55a2012-10-06 10:50:58 +010087#define OMAP_UART_DMA_CH_FREE -1
88
89#define MSR_SAVE_FLAGS UART_MSR_ANY_DELTA
90#define OMAP_MODE13X_SPEED 230400
91
92/* WER = 0x7F
93 * Enable module level wakeup in WER reg
94 */
95#define OMAP_UART_WER_MOD_WKUP 0X7F
96
97/* Enable XON/XOFF flow control on output */
Russell King3af08bd2012-10-05 13:32:08 +010098#define OMAP_UART_SW_TX 0x08
Russell Kingf91b55a2012-10-06 10:50:58 +010099
100/* Enable XON/XOFF flow control on input */
Russell King3af08bd2012-10-05 13:32:08 +0100101#define OMAP_UART_SW_RX 0x02
Russell Kingf91b55a2012-10-06 10:50:58 +0100102
103#define OMAP_UART_SW_CLR 0xF0
104
105#define OMAP_UART_TCR_TRIG 0x0F
106
107struct uart_omap_dma {
108 u8 uart_dma_tx;
109 u8 uart_dma_rx;
110 int rx_dma_channel;
111 int tx_dma_channel;
112 dma_addr_t rx_buf_dma_phys;
113 dma_addr_t tx_buf_dma_phys;
114 unsigned int uart_base;
115 /*
116 * Buffer for rx dma.It is not required for tx because the buffer
117 * comes from port structure.
118 */
119 unsigned char *rx_buf;
120 unsigned int prev_rx_dma_pos;
121 int tx_buf_size;
122 int tx_dma_used;
123 int rx_dma_used;
124 spinlock_t tx_lock;
125 spinlock_t rx_lock;
126 /* timer to poll activity on rx dma */
127 struct timer_list rx_timer;
128 unsigned int rx_buf_size;
129 unsigned int rx_poll_rate;
130 unsigned int rx_timeout;
131};
132
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300133struct uart_omap_port {
134 struct uart_port port;
135 struct uart_omap_dma uart_dma;
136 struct device *dev;
137
138 unsigned char ier;
139 unsigned char lcr;
140 unsigned char mcr;
141 unsigned char fcr;
142 unsigned char efr;
143 unsigned char dll;
144 unsigned char dlh;
145 unsigned char mdr1;
146 unsigned char scr;
Govindraj.Rf64ffda2013-07-05 18:25:59 +0300147 unsigned char wer;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300148
149 int use_dma;
150 /*
151 * Some bits in registers are cleared on a read, so they must
152 * be saved whenever the register is read but the bits will not
153 * be immediately processed.
154 */
155 unsigned int lsr_break_flag;
156 unsigned char msr_saved_flags;
157 char name[20];
158 unsigned long port_activity;
Shubhrajyoti D39aee512012-10-03 17:24:36 +0530159 int context_loss_cnt;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300160 u32 errata;
161 u8 wakeups_enabled;
Govindraj.Rf64ffda2013-07-05 18:25:59 +0300162 u32 features;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300163
Felipe Balbie36851d2012-09-07 18:34:19 +0300164 int DTR_gpio;
165 int DTR_inverted;
166 int DTR_active;
167
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100168 struct serial_rs485 rs485;
169 int rts_gpio;
170
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300171 struct pm_qos_request pm_qos_request;
172 u32 latency;
173 u32 calc_latency;
174 struct work_struct qos_work;
Sourav Poddarddd85e22013-05-15 21:05:38 +0530175 bool is_suspending;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300176};
177
178#define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
179
Govindraj.Rb6126332010-09-27 20:20:49 +0530180static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
181
182/* Forward declaration of functions */
Govindraj.R94734742011-11-07 19:00:33 +0530183static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +0530184
Govindraj.R2fd14962011-11-09 17:41:21 +0530185static struct workqueue_struct *serial_omap_uart_wq;
Govindraj.Rb6126332010-09-27 20:20:49 +0530186
187static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
188{
189 offset <<= up->port.regshift;
190 return readw(up->port.membase + offset);
191}
192
193static inline void serial_out(struct uart_omap_port *up, int offset, int value)
194{
195 offset <<= up->port.regshift;
196 writew(value, up->port.membase + offset);
197}
198
199static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
200{
201 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
202 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
203 UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
204 serial_out(up, UART_FCR, 0);
205}
206
Felipe Balbie5b57c02012-08-23 13:32:42 +0300207static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
208{
Jingoo Han574de552013-07-30 17:06:57 +0900209 struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300210
Felipe Balbice2f08d2012-09-07 21:10:33 +0300211 if (!pdata || !pdata->get_context_loss_count)
Tony Lindgrena630fbf2013-06-10 07:39:09 -0700212 return -EINVAL;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300213
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300214 return pdata->get_context_loss_count(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300215}
216
Felipe Balbie5b57c02012-08-23 13:32:42 +0300217static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
218{
Jingoo Han574de552013-07-30 17:06:57 +0900219 struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300220
Felipe Balbice2f08d2012-09-07 21:10:33 +0300221 if (!pdata || !pdata->enable_wakeup)
222 return;
223
224 pdata->enable_wakeup(up->dev, enable);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300225}
226
Govindraj.Rb6126332010-09-27 20:20:49 +0530227/*
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500228 * serial_omap_baud_is_mode16 - check if baud rate is MODE16X
229 * @port: uart port info
230 * @baud: baudrate for which mode needs to be determined
231 *
232 * Returns true if baud rate is MODE16X and false if MODE13X
233 * Original table in OMAP TRM named "UART Mode Baud Rates, Divisor Values,
234 * and Error Rates" determines modes not for all common baud rates.
235 * E.g. for 1000000 baud rate mode must be 16x, but according to that
236 * table it's determined as 13x.
237 */
238static bool
239serial_omap_baud_is_mode16(struct uart_port *port, unsigned int baud)
240{
241 unsigned int n13 = port->uartclk / (13 * baud);
242 unsigned int n16 = port->uartclk / (16 * baud);
243 int baudAbsDiff13 = baud - (port->uartclk / (13 * n13));
244 int baudAbsDiff16 = baud - (port->uartclk / (16 * n16));
245 if(baudAbsDiff13 < 0)
246 baudAbsDiff13 = -baudAbsDiff13;
247 if(baudAbsDiff16 < 0)
248 baudAbsDiff16 = -baudAbsDiff16;
249
250 return (baudAbsDiff13 > baudAbsDiff16);
251}
252
253/*
Govindraj.Rb6126332010-09-27 20:20:49 +0530254 * serial_omap_get_divisor - calculate divisor value
255 * @port: uart port info
256 * @baud: baudrate for which divisor needs to be calculated.
Govindraj.Rb6126332010-09-27 20:20:49 +0530257 */
258static unsigned int
259serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
260{
261 unsigned int divisor;
262
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500263 if (!serial_omap_baud_is_mode16(port, baud))
Govindraj.Rb6126332010-09-27 20:20:49 +0530264 divisor = 13;
265 else
266 divisor = 16;
267 return port->uartclk/(baud * divisor);
268}
269
Govindraj.Rb6126332010-09-27 20:20:49 +0530270static void serial_omap_enable_ms(struct uart_port *port)
271{
Felipe Balbic990f352012-08-23 13:32:41 +0300272 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530273
Rajendra Nayakba774332011-12-14 17:25:43 +0530274 dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530275
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300276 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530277 up->ier |= UART_IER_MSI;
278 serial_out(up, UART_IER, up->ier);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300279 pm_runtime_mark_last_busy(up->dev);
280 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530281}
282
283static void serial_omap_stop_tx(struct uart_port *port)
284{
Felipe Balbic990f352012-08-23 13:32:41 +0300285 struct uart_omap_port *up = to_uart_omap_port(port);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100286 struct circ_buf *xmit = &up->port.state->xmit;
287 int res;
Govindraj.Rb6126332010-09-27 20:20:49 +0530288
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300289 pm_runtime_get_sync(up->dev);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100290
291 /* handle rs485 */
292 if (up->rs485.flags & SER_RS485_ENABLED) {
293 /* do nothing if current tx not yet completed */
294 res = serial_in(up, UART_LSR) & UART_LSR_TEMT;
295 if (!res)
296 return;
297
298 /* if there's no more data to send, turn off rts */
299 if (uart_circ_empty(xmit)) {
300 /* if rts not already disabled */
301 res = (up->rs485.flags & SER_RS485_RTS_AFTER_SEND) ? 1 : 0;
302 if (gpio_get_value(up->rts_gpio) != res) {
303 if (up->rs485.delay_rts_after_send > 0) {
304 mdelay(up->rs485.delay_rts_after_send);
305 }
306 gpio_set_value(up->rts_gpio, res);
307 }
308 }
309 }
310
Govindraj.Rb6126332010-09-27 20:20:49 +0530311 if (up->ier & UART_IER_THRI) {
312 up->ier &= ~UART_IER_THRI;
313 serial_out(up, UART_IER, up->ier);
314 }
Govindraj.Rfcdca752011-02-28 18:12:23 +0530315
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100316 if ((up->rs485.flags & SER_RS485_ENABLED) &&
317 !(up->rs485.flags & SER_RS485_RX_DURING_TX)) {
318 up->ier = UART_IER_RLSI | UART_IER_RDI;
319 serial_out(up, UART_IER, up->ier);
320 }
321
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300322 pm_runtime_mark_last_busy(up->dev);
323 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530324}
325
326static void serial_omap_stop_rx(struct uart_port *port)
327{
Felipe Balbic990f352012-08-23 13:32:41 +0300328 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530329
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300330 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530331 up->ier &= ~UART_IER_RLSI;
332 up->port.read_status_mask &= ~UART_LSR_DR;
333 serial_out(up, UART_IER, up->ier);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300334 pm_runtime_mark_last_busy(up->dev);
335 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530336}
337
Felipe Balbibf63a082012-09-06 15:45:25 +0300338static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
Govindraj.Rb6126332010-09-27 20:20:49 +0530339{
340 struct circ_buf *xmit = &up->port.state->xmit;
341 int count;
342
343 if (up->port.x_char) {
344 serial_out(up, UART_TX, up->port.x_char);
345 up->port.icount.tx++;
346 up->port.x_char = 0;
347 return;
348 }
349 if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
350 serial_omap_stop_tx(&up->port);
351 return;
352 }
Dmitry Finkc4415082013-07-08 13:04:44 +0300353 count = up->port.fifosize -
354 (serial_in(up, UART_OMAP_TXFIFO_LVL) & 0xFF);
Govindraj.Rb6126332010-09-27 20:20:49 +0530355 do {
356 serial_out(up, UART_TX, xmit->buf[xmit->tail]);
357 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
358 up->port.icount.tx++;
359 if (uart_circ_empty(xmit))
360 break;
361 } while (--count > 0);
362
Ruchika Kharwar0324a822012-09-06 15:45:34 +0300363 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) {
364 spin_unlock(&up->port.lock);
Govindraj.Rb6126332010-09-27 20:20:49 +0530365 uart_write_wakeup(&up->port);
Ruchika Kharwar0324a822012-09-06 15:45:34 +0300366 spin_lock(&up->port.lock);
367 }
Govindraj.Rb6126332010-09-27 20:20:49 +0530368
369 if (uart_circ_empty(xmit))
370 serial_omap_stop_tx(&up->port);
371}
372
373static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
374{
375 if (!(up->ier & UART_IER_THRI)) {
376 up->ier |= UART_IER_THRI;
377 serial_out(up, UART_IER, up->ier);
378 }
379}
380
381static void serial_omap_start_tx(struct uart_port *port)
382{
Felipe Balbic990f352012-08-23 13:32:41 +0300383 struct uart_omap_port *up = to_uart_omap_port(port);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100384 int res;
Govindraj.Rb6126332010-09-27 20:20:49 +0530385
Felipe Balbi49457432012-09-06 15:45:21 +0300386 pm_runtime_get_sync(up->dev);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100387
388 /* handle rs485 */
389 if (up->rs485.flags & SER_RS485_ENABLED) {
390 /* if rts not already enabled */
391 res = (up->rs485.flags & SER_RS485_RTS_ON_SEND) ? 1 : 0;
392 if (gpio_get_value(up->rts_gpio) != res) {
393 gpio_set_value(up->rts_gpio, res);
394 if (up->rs485.delay_rts_before_send > 0) {
395 mdelay(up->rs485.delay_rts_before_send);
396 }
397 }
398 }
399
400 if ((up->rs485.flags & SER_RS485_ENABLED) &&
401 !(up->rs485.flags & SER_RS485_RX_DURING_TX))
402 serial_omap_stop_rx(port);
403
Felipe Balbi49457432012-09-06 15:45:21 +0300404 serial_omap_enable_ier_thri(up);
Felipe Balbi49457432012-09-06 15:45:21 +0300405 pm_runtime_mark_last_busy(up->dev);
406 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530407}
408
Russell King3af08bd2012-10-05 13:32:08 +0100409static void serial_omap_throttle(struct uart_port *port)
410{
411 struct uart_omap_port *up = to_uart_omap_port(port);
412 unsigned long flags;
413
414 pm_runtime_get_sync(up->dev);
415 spin_lock_irqsave(&up->port.lock, flags);
416 up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
417 serial_out(up, UART_IER, up->ier);
418 spin_unlock_irqrestore(&up->port.lock, flags);
419 pm_runtime_mark_last_busy(up->dev);
420 pm_runtime_put_autosuspend(up->dev);
421}
422
423static void serial_omap_unthrottle(struct uart_port *port)
424{
425 struct uart_omap_port *up = to_uart_omap_port(port);
426 unsigned long flags;
427
428 pm_runtime_get_sync(up->dev);
429 spin_lock_irqsave(&up->port.lock, flags);
430 up->ier |= UART_IER_RLSI | UART_IER_RDI;
431 serial_out(up, UART_IER, up->ier);
432 spin_unlock_irqrestore(&up->port.lock, flags);
433 pm_runtime_mark_last_busy(up->dev);
434 pm_runtime_put_autosuspend(up->dev);
435}
436
Govindraj.Rb6126332010-09-27 20:20:49 +0530437static unsigned int check_modem_status(struct uart_omap_port *up)
438{
439 unsigned int status;
440
441 status = serial_in(up, UART_MSR);
442 status |= up->msr_saved_flags;
443 up->msr_saved_flags = 0;
444 if ((status & UART_MSR_ANY_DELTA) == 0)
445 return status;
446
447 if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
448 up->port.state != NULL) {
449 if (status & UART_MSR_TERI)
450 up->port.icount.rng++;
451 if (status & UART_MSR_DDSR)
452 up->port.icount.dsr++;
453 if (status & UART_MSR_DDCD)
454 uart_handle_dcd_change
455 (&up->port, status & UART_MSR_DCD);
456 if (status & UART_MSR_DCTS)
457 uart_handle_cts_change
458 (&up->port, status & UART_MSR_CTS);
459 wake_up_interruptible(&up->port.state->port.delta_msr_wait);
460 }
461
462 return status;
463}
464
Felipe Balbi72256cb2012-09-06 15:45:24 +0300465static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
466{
467 unsigned int flag;
Shubhrajyoti D9a12fcf2012-09-21 20:07:19 +0530468 unsigned char ch = 0;
469
470 if (likely(lsr & UART_LSR_DR))
471 ch = serial_in(up, UART_RX);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300472
473 up->port.icount.rx++;
474 flag = TTY_NORMAL;
475
476 if (lsr & UART_LSR_BI) {
477 flag = TTY_BREAK;
478 lsr &= ~(UART_LSR_FE | UART_LSR_PE);
479 up->port.icount.brk++;
480 /*
481 * We do the SysRQ and SAK checking
482 * here because otherwise the break
483 * may get masked by ignore_status_mask
484 * or read_status_mask.
485 */
486 if (uart_handle_break(&up->port))
487 return;
488
489 }
490
491 if (lsr & UART_LSR_PE) {
492 flag = TTY_PARITY;
493 up->port.icount.parity++;
494 }
495
496 if (lsr & UART_LSR_FE) {
497 flag = TTY_FRAME;
498 up->port.icount.frame++;
499 }
500
501 if (lsr & UART_LSR_OE)
502 up->port.icount.overrun++;
503
504#ifdef CONFIG_SERIAL_OMAP_CONSOLE
505 if (up->port.line == up->port.cons->index) {
506 /* Recover the break flag from console xmit */
507 lsr |= up->lsr_break_flag;
508 }
509#endif
510 uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
511}
512
513static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
514{
515 unsigned char ch = 0;
516 unsigned int flag;
517
518 if (!(lsr & UART_LSR_DR))
519 return;
520
521 ch = serial_in(up, UART_RX);
522 flag = TTY_NORMAL;
523 up->port.icount.rx++;
524
525 if (uart_handle_sysrq_char(&up->port, ch))
526 return;
527
528 uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
529}
530
Govindraj.Rb6126332010-09-27 20:20:49 +0530531/**
532 * serial_omap_irq() - This handles the interrupt from one port
533 * @irq: uart port irq number
534 * @dev_id: uart port info
535 */
Felipe Balbi52c55132012-09-06 15:45:33 +0300536static irqreturn_t serial_omap_irq(int irq, void *dev_id)
Govindraj.Rb6126332010-09-27 20:20:49 +0530537{
538 struct uart_omap_port *up = dev_id;
539 unsigned int iir, lsr;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300540 unsigned int type;
Felipe Balbi72256cb2012-09-06 15:45:24 +0300541 int max_count = 256;
Govindraj.Rb6126332010-09-27 20:20:49 +0530542
Felipe Balbi6c3a30c2012-09-06 15:45:30 +0300543 spin_lock(&up->port.lock);
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300544 pm_runtime_get_sync(up->dev);
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300545
Felipe Balbi72256cb2012-09-06 15:45:24 +0300546 do {
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300547 iir = serial_in(up, UART_IIR);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300548 if (iir & UART_IIR_NO_INT)
549 break;
Govindraj.Rb6126332010-09-27 20:20:49 +0530550
Felipe Balbi72256cb2012-09-06 15:45:24 +0300551 lsr = serial_in(up, UART_LSR);
552
553 /* extract IRQ type from IIR register */
554 type = iir & 0x3e;
555
556 switch (type) {
557 case UART_IIR_MSI:
558 check_modem_status(up);
559 break;
560 case UART_IIR_THRI:
Felipe Balbibf63a082012-09-06 15:45:25 +0300561 transmit_chars(up, lsr);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300562 break;
563 case UART_IIR_RX_TIMEOUT:
564 /* FALLTHROUGH */
565 case UART_IIR_RDI:
566 serial_omap_rdi(up, lsr);
567 break;
568 case UART_IIR_RLSI:
569 serial_omap_rlsi(up, lsr);
570 break;
571 case UART_IIR_CTS_RTS_DSR:
572 /* simply try again */
573 break;
574 case UART_IIR_XOFF:
575 /* FALLTHROUGH */
576 default:
577 break;
578 }
579 } while (!(iir & UART_IIR_NO_INT) && max_count--);
580
Felipe Balbi6c3a30c2012-09-06 15:45:30 +0300581 spin_unlock(&up->port.lock);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300582
Jiri Slaby2e124b42013-01-03 15:53:06 +0100583 tty_flip_buffer_push(&up->port.state->port);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300584
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300585 pm_runtime_mark_last_busy(up->dev);
586 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530587 up->port_activity = jiffies;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300588
Ruchika Kharwar908fd7e2013-07-17 16:29:13 +0300589 return IRQ_HANDLED;
Govindraj.Rb6126332010-09-27 20:20:49 +0530590}
591
592static unsigned int serial_omap_tx_empty(struct uart_port *port)
593{
Felipe Balbic990f352012-08-23 13:32:41 +0300594 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530595 unsigned long flags = 0;
596 unsigned int ret = 0;
597
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300598 pm_runtime_get_sync(up->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +0530599 dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530600 spin_lock_irqsave(&up->port.lock, flags);
601 ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
602 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300603 pm_runtime_mark_last_busy(up->dev);
604 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530605 return ret;
606}
607
608static unsigned int serial_omap_get_mctrl(struct uart_port *port)
609{
Felipe Balbic990f352012-08-23 13:32:41 +0300610 struct uart_omap_port *up = to_uart_omap_port(port);
Shubhrajyoti D514f31d2011-11-21 15:43:28 +0530611 unsigned int status;
Govindraj.Rb6126332010-09-27 20:20:49 +0530612 unsigned int ret = 0;
613
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300614 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530615 status = check_modem_status(up);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300616 pm_runtime_mark_last_busy(up->dev);
617 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530618
Rajendra Nayakba774332011-12-14 17:25:43 +0530619 dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530620
621 if (status & UART_MSR_DCD)
622 ret |= TIOCM_CAR;
623 if (status & UART_MSR_RI)
624 ret |= TIOCM_RNG;
625 if (status & UART_MSR_DSR)
626 ret |= TIOCM_DSR;
627 if (status & UART_MSR_CTS)
628 ret |= TIOCM_CTS;
629 return ret;
630}
631
632static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
633{
Felipe Balbic990f352012-08-23 13:32:41 +0300634 struct uart_omap_port *up = to_uart_omap_port(port);
Russell King9363f8f2012-10-05 12:23:28 +0100635 unsigned char mcr = 0, old_mcr;
Govindraj.Rb6126332010-09-27 20:20:49 +0530636
Rajendra Nayakba774332011-12-14 17:25:43 +0530637 dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530638 if (mctrl & TIOCM_RTS)
639 mcr |= UART_MCR_RTS;
640 if (mctrl & TIOCM_DTR)
641 mcr |= UART_MCR_DTR;
642 if (mctrl & TIOCM_OUT1)
643 mcr |= UART_MCR_OUT1;
644 if (mctrl & TIOCM_OUT2)
645 mcr |= UART_MCR_OUT2;
646 if (mctrl & TIOCM_LOOP)
647 mcr |= UART_MCR_LOOP;
648
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300649 pm_runtime_get_sync(up->dev);
Russell King9363f8f2012-10-05 12:23:28 +0100650 old_mcr = serial_in(up, UART_MCR);
651 old_mcr &= ~(UART_MCR_LOOP | UART_MCR_OUT2 | UART_MCR_OUT1 |
652 UART_MCR_DTR | UART_MCR_RTS);
653 up->mcr = old_mcr | mcr;
Govindraj.Rc538d202011-11-07 18:57:03 +0530654 serial_out(up, UART_MCR, up->mcr);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300655 pm_runtime_mark_last_busy(up->dev);
656 pm_runtime_put_autosuspend(up->dev);
NeilBrown9574f362012-07-30 10:30:26 +1000657
658 if (gpio_is_valid(up->DTR_gpio) &&
659 !!(mctrl & TIOCM_DTR) != up->DTR_active) {
660 up->DTR_active = !up->DTR_active;
661 if (gpio_cansleep(up->DTR_gpio))
662 schedule_work(&up->qos_work);
663 else
664 gpio_set_value(up->DTR_gpio,
665 up->DTR_active != up->DTR_inverted);
666 }
Govindraj.Rb6126332010-09-27 20:20:49 +0530667}
668
669static void serial_omap_break_ctl(struct uart_port *port, int break_state)
670{
Felipe Balbic990f352012-08-23 13:32:41 +0300671 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530672 unsigned long flags = 0;
673
Rajendra Nayakba774332011-12-14 17:25:43 +0530674 dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300675 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530676 spin_lock_irqsave(&up->port.lock, flags);
677 if (break_state == -1)
678 up->lcr |= UART_LCR_SBC;
679 else
680 up->lcr &= ~UART_LCR_SBC;
681 serial_out(up, UART_LCR, up->lcr);
682 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300683 pm_runtime_mark_last_busy(up->dev);
684 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530685}
686
687static int serial_omap_startup(struct uart_port *port)
688{
Felipe Balbic990f352012-08-23 13:32:41 +0300689 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530690 unsigned long flags = 0;
691 int retval;
692
693 /*
694 * Allocate the IRQ
695 */
696 retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
697 up->name, up);
698 if (retval)
699 return retval;
700
Rajendra Nayakba774332011-12-14 17:25:43 +0530701 dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530702
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300703 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530704 /*
705 * Clear the FIFO buffers and disable them.
706 * (they will be reenabled in set_termios())
707 */
708 serial_omap_clear_fifos(up);
709 /* For Hardware flow control */
710 serial_out(up, UART_MCR, UART_MCR_RTS);
711
712 /*
713 * Clear the interrupt registers.
714 */
715 (void) serial_in(up, UART_LSR);
716 if (serial_in(up, UART_LSR) & UART_LSR_DR)
717 (void) serial_in(up, UART_RX);
718 (void) serial_in(up, UART_IIR);
719 (void) serial_in(up, UART_MSR);
720
721 /*
722 * Now, initialize the UART
723 */
724 serial_out(up, UART_LCR, UART_LCR_WLEN8);
725 spin_lock_irqsave(&up->port.lock, flags);
726 /*
727 * Most PC uarts need OUT2 raised to enable interrupts.
728 */
729 up->port.mctrl |= TIOCM_OUT2;
730 serial_omap_set_mctrl(&up->port, up->port.mctrl);
731 spin_unlock_irqrestore(&up->port.lock, flags);
732
733 up->msr_saved_flags = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530734 /*
735 * Finally, enable interrupts. Note: Modem status interrupts
736 * are set via set_termios(), which will be occurring imminently
737 * anyway, so we don't enable them here.
738 */
739 up->ier = UART_IER_RLSI | UART_IER_RDI;
740 serial_out(up, UART_IER, up->ier);
741
Jarkko Nikula78841462011-01-24 17:51:22 +0200742 /* Enable module level wake up */
Govindraj.Rf64ffda2013-07-05 18:25:59 +0300743 up->wer = OMAP_UART_WER_MOD_WKUP;
744 if (up->features & OMAP_UART_WER_HAS_TX_WAKEUP)
745 up->wer |= OMAP_UART_TX_WAKEUP_EN;
746
747 serial_out(up, UART_OMAP_WER, up->wer);
Jarkko Nikula78841462011-01-24 17:51:22 +0200748
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300749 pm_runtime_mark_last_busy(up->dev);
750 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530751 up->port_activity = jiffies;
752 return 0;
753}
754
755static void serial_omap_shutdown(struct uart_port *port)
756{
Felipe Balbic990f352012-08-23 13:32:41 +0300757 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530758 unsigned long flags = 0;
759
Rajendra Nayakba774332011-12-14 17:25:43 +0530760 dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530761
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300762 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530763 /*
764 * Disable interrupts from this port
765 */
766 up->ier = 0;
767 serial_out(up, UART_IER, 0);
768
769 spin_lock_irqsave(&up->port.lock, flags);
770 up->port.mctrl &= ~TIOCM_OUT2;
771 serial_omap_set_mctrl(&up->port, up->port.mctrl);
772 spin_unlock_irqrestore(&up->port.lock, flags);
773
774 /*
775 * Disable break condition and FIFOs
776 */
777 serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
778 serial_omap_clear_fifos(up);
779
780 /*
781 * Read data port to reset things, and then free the irq
782 */
783 if (serial_in(up, UART_LSR) & UART_LSR_DR)
784 (void) serial_in(up, UART_RX);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530785
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300786 pm_runtime_mark_last_busy(up->dev);
787 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530788 free_irq(up->port.irq, up);
789}
790
Govindraj.R2fd14962011-11-09 17:41:21 +0530791static void serial_omap_uart_qos_work(struct work_struct *work)
792{
793 struct uart_omap_port *up = container_of(work, struct uart_omap_port,
794 qos_work);
795
796 pm_qos_update_request(&up->pm_qos_request, up->latency);
NeilBrown9574f362012-07-30 10:30:26 +1000797 if (gpio_is_valid(up->DTR_gpio))
798 gpio_set_value_cansleep(up->DTR_gpio,
799 up->DTR_active != up->DTR_inverted);
Govindraj.R2fd14962011-11-09 17:41:21 +0530800}
801
Govindraj.Rb6126332010-09-27 20:20:49 +0530802static void
803serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
804 struct ktermios *old)
805{
Felipe Balbic990f352012-08-23 13:32:41 +0300806 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530807 unsigned char cval = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530808 unsigned long flags = 0;
809 unsigned int baud, quot;
810
811 switch (termios->c_cflag & CSIZE) {
812 case CS5:
813 cval = UART_LCR_WLEN5;
814 break;
815 case CS6:
816 cval = UART_LCR_WLEN6;
817 break;
818 case CS7:
819 cval = UART_LCR_WLEN7;
820 break;
821 default:
822 case CS8:
823 cval = UART_LCR_WLEN8;
824 break;
825 }
826
827 if (termios->c_cflag & CSTOPB)
828 cval |= UART_LCR_STOP;
829 if (termios->c_cflag & PARENB)
830 cval |= UART_LCR_PARITY;
831 if (!(termios->c_cflag & PARODD))
832 cval |= UART_LCR_EPAR;
Enric Balletbo i Serrafdbc7352012-12-06 09:45:04 +0100833 if (termios->c_cflag & CMSPAR)
834 cval |= UART_LCR_SPAR;
Govindraj.Rb6126332010-09-27 20:20:49 +0530835
836 /*
837 * Ask the core to calculate the divisor for us.
838 */
839
840 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
841 quot = serial_omap_get_divisor(port, baud);
842
Govindraj.R2fd14962011-11-09 17:41:21 +0530843 /* calculate wakeup latency constraint */
Paul Walmsley19723452012-01-25 19:50:56 -0700844 up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
Govindraj.R2fd14962011-11-09 17:41:21 +0530845 up->latency = up->calc_latency;
846 schedule_work(&up->qos_work);
847
Govindraj.Rc538d202011-11-07 18:57:03 +0530848 up->dll = quot & 0xff;
849 up->dlh = quot >> 8;
850 up->mdr1 = UART_OMAP_MDR1_DISABLE;
851
Govindraj.Rb6126332010-09-27 20:20:49 +0530852 up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
853 UART_FCR_ENABLE_FIFO;
Govindraj.Rb6126332010-09-27 20:20:49 +0530854
855 /*
856 * Ok, we're now changing the port state. Do it with
857 * interrupts disabled.
858 */
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300859 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530860 spin_lock_irqsave(&up->port.lock, flags);
861
862 /*
863 * Update the per-port timeout.
864 */
865 uart_update_timeout(port, termios->c_cflag, baud);
866
867 up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
868 if (termios->c_iflag & INPCK)
869 up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
870 if (termios->c_iflag & (BRKINT | PARMRK))
871 up->port.read_status_mask |= UART_LSR_BI;
872
873 /*
874 * Characters to ignore
875 */
876 up->port.ignore_status_mask = 0;
877 if (termios->c_iflag & IGNPAR)
878 up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
879 if (termios->c_iflag & IGNBRK) {
880 up->port.ignore_status_mask |= UART_LSR_BI;
881 /*
882 * If we're ignoring parity and break indicators,
883 * ignore overruns too (for real raw support).
884 */
885 if (termios->c_iflag & IGNPAR)
886 up->port.ignore_status_mask |= UART_LSR_OE;
887 }
888
889 /*
890 * ignore all characters if CREAD is not set
891 */
892 if ((termios->c_cflag & CREAD) == 0)
893 up->port.ignore_status_mask |= UART_LSR_DR;
894
895 /*
896 * Modem status interrupts
897 */
898 up->ier &= ~UART_IER_MSI;
899 if (UART_ENABLE_MS(&up->port, termios->c_cflag))
900 up->ier |= UART_IER_MSI;
901 serial_out(up, UART_IER, up->ier);
902 serial_out(up, UART_LCR, cval); /* reset DLAB */
Govindraj.Rc538d202011-11-07 18:57:03 +0530903 up->lcr = cval;
Alexey Pelykh1776fd02013-02-04 12:19:46 -0500904 up->scr = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530905
906 /* FIFOs and DMA Settings */
907
908 /* FCR can be changed only when the
909 * baud clock is not running
910 * DLL_REG and DLH_REG set to 0.
911 */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800912 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530913 serial_out(up, UART_DLL, 0);
914 serial_out(up, UART_DLM, 0);
915 serial_out(up, UART_LCR, 0);
916
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800917 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530918
Russell King08bd4902012-10-05 13:54:53 +0100919 up->efr = serial_in(up, UART_EFR) & ~UART_EFR_ECB;
Russell Kingd864c032012-10-06 00:51:17 +0100920 up->efr &= ~UART_EFR_SCD;
Govindraj.Rb6126332010-09-27 20:20:49 +0530921 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
922
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800923 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Russell King08bd4902012-10-05 13:54:53 +0100924 up->mcr = serial_in(up, UART_MCR) & ~UART_MCR_TCRTLR;
Govindraj.Rb6126332010-09-27 20:20:49 +0530925 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
926 /* FIFO ENABLE, DMA MODE */
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700927
Alexey Pelykh1f663962013-04-03 14:31:46 -0400928 up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
929 /*
930 * NOTE: Setting OMAP_UART_SCR_RX_TRIG_GRANU1_MASK
931 * sets Enables the granularity of 1 for TRIGGER RX
932 * level. Along with setting RX FIFO trigger level
933 * to 1 (as noted below, 16 characters) and TLR[3:0]
934 * to zero this will result RX FIFO threshold level
935 * to 1 character, instead of 16 as noted in comment
936 * below.
937 */
938
Felipe Balbi6721ab72012-09-06 15:45:40 +0300939 /* Set receive FIFO threshold to 16 characters and
940 * transmit FIFO threshold to 16 spaces
941 */
Felipe Balbi49457432012-09-06 15:45:21 +0300942 up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
Felipe Balbi6721ab72012-09-06 15:45:40 +0300943 up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
944 up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
945 UART_FCR_ENABLE_FIFO;
Greg Kroah-Hartman8a74e9f2012-01-26 11:15:18 -0800946
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700947 serial_out(up, UART_FCR, up->fcr);
948 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
949
Govindraj.Rc538d202011-11-07 18:57:03 +0530950 serial_out(up, UART_OMAP_SCR, up->scr);
951
Russell King08bd4902012-10-05 13:54:53 +0100952 /* Reset UART_MCR_TCRTLR: this must be done with the EFR_ECB bit set */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800953 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530954 serial_out(up, UART_MCR, up->mcr);
Russell King08bd4902012-10-05 13:54:53 +0100955 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
956 serial_out(up, UART_EFR, up->efr);
957 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530958
959 /* Protocol, Baud Rate, and Interrupt Settings */
960
Govindraj.R94734742011-11-07 19:00:33 +0530961 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
962 serial_omap_mdr1_errataset(up, up->mdr1);
963 else
964 serial_out(up, UART_OMAP_MDR1, up->mdr1);
965
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800966 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530967 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
968
969 serial_out(up, UART_LCR, 0);
970 serial_out(up, UART_IER, 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800971 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530972
Govindraj.Rc538d202011-11-07 18:57:03 +0530973 serial_out(up, UART_DLL, up->dll); /* LS of divisor */
974 serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
Govindraj.Rb6126332010-09-27 20:20:49 +0530975
976 serial_out(up, UART_LCR, 0);
977 serial_out(up, UART_IER, up->ier);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800978 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530979
980 serial_out(up, UART_EFR, up->efr);
981 serial_out(up, UART_LCR, cval);
982
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500983 if (!serial_omap_baud_is_mode16(port, baud))
Govindraj.Rc538d202011-11-07 18:57:03 +0530984 up->mdr1 = UART_OMAP_MDR1_13X_MODE;
Govindraj.Rb6126332010-09-27 20:20:49 +0530985 else
Govindraj.Rc538d202011-11-07 18:57:03 +0530986 up->mdr1 = UART_OMAP_MDR1_16X_MODE;
987
Govindraj.R94734742011-11-07 19:00:33 +0530988 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
989 serial_omap_mdr1_errataset(up, up->mdr1);
990 else
991 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +0530992
Russell Kingc533e512012-10-06 09:34:36 +0100993 /* Configure flow control */
Russell Kingc7d059c2012-10-06 09:12:44 +0100994 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530995
Russell Kingc533e512012-10-06 09:34:36 +0100996 /* XON1/XOFF1 accessible mode B, TCRTLR=0, ECB=0 */
997 serial_out(up, UART_XON1, termios->c_cc[VSTART]);
998 serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
Govindraj.Rb6126332010-09-27 20:20:49 +0530999
Russell Kingc533e512012-10-06 09:34:36 +01001000 /* Enable access to TCR/TLR */
Russell Kingc7d059c2012-10-06 09:12:44 +01001001 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
1002 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
1003 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
Govindraj.Rb6126332010-09-27 20:20:49 +05301004
Russell Kingc7d059c2012-10-06 09:12:44 +01001005 serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
Govindraj.Rb6126332010-09-27 20:20:49 +05301006
Russell King08bd4902012-10-05 13:54:53 +01001007 if (termios->c_cflag & CRTSCTS && up->port.flags & UPF_HARD_FLOW) {
Russell King08bd4902012-10-05 13:54:53 +01001008 /* Enable AUTORTS and AUTOCTS */
1009 up->efr |= UART_EFR_CTS | UART_EFR_RTS;
1010
Russell King1fe8aa82012-10-06 09:04:03 +01001011 /* Ensure MCR RTS is asserted */
1012 up->mcr |= UART_MCR_RTS;
Russell King0d5b1662012-10-05 23:48:28 +01001013 } else {
1014 /* Disable AUTORTS and AUTOCTS */
1015 up->efr &= ~(UART_EFR_CTS | UART_EFR_RTS);
Govindraj.Rb6126332010-09-27 20:20:49 +05301016 }
1017
Russell King01d70bb2012-10-15 16:50:59 +01001018 if (up->port.flags & UPF_SOFT_FLOW) {
Russell King01d70bb2012-10-15 16:50:59 +01001019 /* clear SW control mode bits */
1020 up->efr &= OMAP_UART_SW_CLR;
1021
1022 /*
1023 * IXON Flag:
Russell King01d70bb2012-10-15 16:50:59 +01001024 * Enable XON/XOFF flow control on input.
1025 * Receiver compares XON1, XOFF1.
1026 */
Russell King3af08bd2012-10-05 13:32:08 +01001027 if (termios->c_iflag & IXON)
Russell King01d70bb2012-10-15 16:50:59 +01001028 up->efr |= OMAP_UART_SW_RX;
1029
Russell King01d70bb2012-10-15 16:50:59 +01001030 /*
Russell King3af08bd2012-10-05 13:32:08 +01001031 * IXOFF Flag:
1032 * Enable XON/XOFF flow control on output.
1033 * Transmit XON1, XOFF1
1034 */
1035 if (termios->c_iflag & IXOFF)
1036 up->efr |= OMAP_UART_SW_TX;
1037
1038 /*
Russell King01d70bb2012-10-15 16:50:59 +01001039 * IXANY Flag:
1040 * Enable any character to restart output.
1041 * Operation resumes after receiving any
1042 * character after recognition of the XOFF character
1043 */
1044 if (termios->c_iflag & IXANY)
1045 up->mcr |= UART_MCR_XONANY;
1046 else
1047 up->mcr &= ~UART_MCR_XONANY;
Russell King01d70bb2012-10-15 16:50:59 +01001048 }
Russell Kingc7d059c2012-10-06 09:12:44 +01001049 serial_out(up, UART_MCR, up->mcr);
Russell King18f360f2012-10-06 09:08:20 +01001050 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1051 serial_out(up, UART_EFR, up->efr);
1052 serial_out(up, UART_LCR, up->lcr);
1053
Govindraj.Rb6126332010-09-27 20:20:49 +05301054 serial_omap_set_mctrl(&up->port, up->port.mctrl);
Govindraj.Rb6126332010-09-27 20:20:49 +05301055
1056 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001057 pm_runtime_mark_last_busy(up->dev);
1058 pm_runtime_put_autosuspend(up->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +05301059 dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301060}
1061
Felipe Balbi9727faf2012-09-06 15:45:35 +03001062static int serial_omap_set_wake(struct uart_port *port, unsigned int state)
1063{
1064 struct uart_omap_port *up = to_uart_omap_port(port);
1065
1066 serial_omap_enable_wakeup(up, state);
1067
1068 return 0;
1069}
1070
Govindraj.Rb6126332010-09-27 20:20:49 +05301071static void
1072serial_omap_pm(struct uart_port *port, unsigned int state,
1073 unsigned int oldstate)
1074{
Felipe Balbic990f352012-08-23 13:32:41 +03001075 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301076 unsigned char efr;
1077
Rajendra Nayakba774332011-12-14 17:25:43 +05301078 dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301079
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001080 pm_runtime_get_sync(up->dev);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001081 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301082 efr = serial_in(up, UART_EFR);
1083 serial_out(up, UART_EFR, efr | UART_EFR_ECB);
1084 serial_out(up, UART_LCR, 0);
1085
1086 serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001087 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301088 serial_out(up, UART_EFR, efr);
1089 serial_out(up, UART_LCR, 0);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301090
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001091 if (!device_may_wakeup(up->dev)) {
Govindraj.Rfcdca752011-02-28 18:12:23 +05301092 if (!state)
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001093 pm_runtime_forbid(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301094 else
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001095 pm_runtime_allow(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301096 }
1097
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001098 pm_runtime_mark_last_busy(up->dev);
1099 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301100}
1101
1102static void serial_omap_release_port(struct uart_port *port)
1103{
1104 dev_dbg(port->dev, "serial_omap_release_port+\n");
1105}
1106
1107static int serial_omap_request_port(struct uart_port *port)
1108{
1109 dev_dbg(port->dev, "serial_omap_request_port+\n");
1110 return 0;
1111}
1112
1113static void serial_omap_config_port(struct uart_port *port, int flags)
1114{
Felipe Balbic990f352012-08-23 13:32:41 +03001115 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301116
1117 dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
Rajendra Nayakba774332011-12-14 17:25:43 +05301118 up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301119 up->port.type = PORT_OMAP;
Russell King3af08bd2012-10-05 13:32:08 +01001120 up->port.flags |= UPF_SOFT_FLOW | UPF_HARD_FLOW;
Govindraj.Rb6126332010-09-27 20:20:49 +05301121}
1122
1123static int
1124serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
1125{
1126 /* we don't want the core code to modify any port params */
1127 dev_dbg(port->dev, "serial_omap_verify_port+\n");
1128 return -EINVAL;
1129}
1130
1131static const char *
1132serial_omap_type(struct uart_port *port)
1133{
Felipe Balbic990f352012-08-23 13:32:41 +03001134 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301135
Rajendra Nayakba774332011-12-14 17:25:43 +05301136 dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301137 return up->name;
1138}
1139
Govindraj.Rb6126332010-09-27 20:20:49 +05301140#define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
1141
1142static inline void wait_for_xmitr(struct uart_omap_port *up)
1143{
1144 unsigned int status, tmout = 10000;
1145
1146 /* Wait up to 10ms for the character(s) to be sent. */
1147 do {
1148 status = serial_in(up, UART_LSR);
1149
1150 if (status & UART_LSR_BI)
1151 up->lsr_break_flag = UART_LSR_BI;
1152
1153 if (--tmout == 0)
1154 break;
1155 udelay(1);
1156 } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
1157
1158 /* Wait up to 1s for flow control if necessary */
1159 if (up->port.flags & UPF_CONS_FLOW) {
1160 tmout = 1000000;
1161 for (tmout = 1000000; tmout; tmout--) {
1162 unsigned int msr = serial_in(up, UART_MSR);
1163
1164 up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
1165 if (msr & UART_MSR_CTS)
1166 break;
1167
1168 udelay(1);
1169 }
1170 }
1171}
1172
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001173#ifdef CONFIG_CONSOLE_POLL
1174
1175static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
1176{
Felipe Balbic990f352012-08-23 13:32:41 +03001177 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301178
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001179 pm_runtime_get_sync(up->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001180 wait_for_xmitr(up);
1181 serial_out(up, UART_TX, ch);
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001182 pm_runtime_mark_last_busy(up->dev);
1183 pm_runtime_put_autosuspend(up->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001184}
1185
1186static int serial_omap_poll_get_char(struct uart_port *port)
1187{
Felipe Balbic990f352012-08-23 13:32:41 +03001188 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301189 unsigned int status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001190
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001191 pm_runtime_get_sync(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301192 status = serial_in(up, UART_LSR);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001193 if (!(status & UART_LSR_DR)) {
1194 status = NO_POLL_CHAR;
1195 goto out;
1196 }
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001197
Govindraj.Rfcdca752011-02-28 18:12:23 +05301198 status = serial_in(up, UART_RX);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001199
1200out:
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001201 pm_runtime_mark_last_busy(up->dev);
1202 pm_runtime_put_autosuspend(up->dev);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001203
Govindraj.Rfcdca752011-02-28 18:12:23 +05301204 return status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001205}
1206
1207#endif /* CONFIG_CONSOLE_POLL */
1208
1209#ifdef CONFIG_SERIAL_OMAP_CONSOLE
1210
Shubhrajyoti D40477d02012-10-03 17:24:38 +05301211static struct uart_omap_port *serial_omap_console_ports[OMAP_MAX_HSUART_PORTS];
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001212
1213static struct uart_driver serial_omap_reg;
1214
Govindraj.Rb6126332010-09-27 20:20:49 +05301215static void serial_omap_console_putchar(struct uart_port *port, int ch)
1216{
Felipe Balbic990f352012-08-23 13:32:41 +03001217 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301218
1219 wait_for_xmitr(up);
1220 serial_out(up, UART_TX, ch);
1221}
1222
1223static void
1224serial_omap_console_write(struct console *co, const char *s,
1225 unsigned int count)
1226{
1227 struct uart_omap_port *up = serial_omap_console_ports[co->index];
1228 unsigned long flags;
1229 unsigned int ier;
1230 int locked = 1;
1231
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001232 pm_runtime_get_sync(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301233
Govindraj.Rb6126332010-09-27 20:20:49 +05301234 local_irq_save(flags);
1235 if (up->port.sysrq)
1236 locked = 0;
1237 else if (oops_in_progress)
1238 locked = spin_trylock(&up->port.lock);
1239 else
1240 spin_lock(&up->port.lock);
1241
1242 /*
1243 * First save the IER then disable the interrupts
1244 */
1245 ier = serial_in(up, UART_IER);
1246 serial_out(up, UART_IER, 0);
1247
1248 uart_console_write(&up->port, s, count, serial_omap_console_putchar);
1249
1250 /*
1251 * Finally, wait for transmitter to become empty
1252 * and restore the IER
1253 */
1254 wait_for_xmitr(up);
1255 serial_out(up, UART_IER, ier);
1256 /*
1257 * The receive handling will happen properly because the
1258 * receive ready bit will still be set; it is not cleared
1259 * on read. However, modem control will not, we must
1260 * call it if we have saved something in the saved flags
1261 * while processing with interrupts off.
1262 */
1263 if (up->msr_saved_flags)
1264 check_modem_status(up);
1265
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001266 pm_runtime_mark_last_busy(up->dev);
1267 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301268 if (locked)
1269 spin_unlock(&up->port.lock);
1270 local_irq_restore(flags);
1271}
1272
1273static int __init
1274serial_omap_console_setup(struct console *co, char *options)
1275{
1276 struct uart_omap_port *up;
1277 int baud = 115200;
1278 int bits = 8;
1279 int parity = 'n';
1280 int flow = 'n';
1281
1282 if (serial_omap_console_ports[co->index] == NULL)
1283 return -ENODEV;
1284 up = serial_omap_console_ports[co->index];
1285
1286 if (options)
1287 uart_parse_options(options, &baud, &parity, &bits, &flow);
1288
1289 return uart_set_options(&up->port, co, baud, parity, bits, flow);
1290}
1291
1292static struct console serial_omap_console = {
1293 .name = OMAP_SERIAL_NAME,
1294 .write = serial_omap_console_write,
1295 .device = uart_console_device,
1296 .setup = serial_omap_console_setup,
1297 .flags = CON_PRINTBUFFER,
1298 .index = -1,
1299 .data = &serial_omap_reg,
1300};
1301
1302static void serial_omap_add_console_port(struct uart_omap_port *up)
1303{
Rajendra Nayakba774332011-12-14 17:25:43 +05301304 serial_omap_console_ports[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301305}
1306
1307#define OMAP_CONSOLE (&serial_omap_console)
1308
1309#else
1310
1311#define OMAP_CONSOLE NULL
1312
1313static inline void serial_omap_add_console_port(struct uart_omap_port *up)
1314{}
1315
1316#endif
1317
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001318/* Enable or disable the rs485 support */
1319static void
1320serial_omap_config_rs485(struct uart_port *port, struct serial_rs485 *rs485conf)
1321{
1322 struct uart_omap_port *up = to_uart_omap_port(port);
1323 unsigned long flags;
1324 unsigned int mode;
1325 int val;
1326
1327 pm_runtime_get_sync(up->dev);
1328 spin_lock_irqsave(&up->port.lock, flags);
1329
1330 up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
1331 serial_out(up, UART_IER, up->ier);
1332
1333 /* Disable interrupts from this port */
1334 mode = up->ier;
1335 up->ier = 0;
1336 serial_out(up, UART_IER, 0);
1337
1338 /* store new config */
1339 up->rs485 = *rs485conf;
1340
1341 /*
1342 * Just as a precaution, only allow rs485
1343 * to be enabled if the gpio pin is valid
1344 */
1345 if (gpio_is_valid(up->rts_gpio)) {
1346 /* enable / disable rts */
1347 val = (up->rs485.flags & SER_RS485_ENABLED) ?
1348 SER_RS485_RTS_AFTER_SEND : SER_RS485_RTS_ON_SEND;
1349 val = (up->rs485.flags & val) ? 1 : 0;
1350 gpio_set_value(up->rts_gpio, val);
1351 } else
1352 up->rs485.flags &= ~SER_RS485_ENABLED;
1353
1354 /* Enable interrupts */
1355 up->ier = mode;
1356 serial_out(up, UART_IER, up->ier);
1357
1358 spin_unlock_irqrestore(&up->port.lock, flags);
1359 pm_runtime_mark_last_busy(up->dev);
1360 pm_runtime_put_autosuspend(up->dev);
1361}
1362
1363static int
1364serial_omap_ioctl(struct uart_port *port, unsigned int cmd, unsigned long arg)
1365{
1366 struct serial_rs485 rs485conf;
1367
1368 switch (cmd) {
1369 case TIOCSRS485:
1370 if (copy_from_user(&rs485conf, (struct serial_rs485 *) arg,
1371 sizeof(rs485conf)))
1372 return -EFAULT;
1373
1374 serial_omap_config_rs485(port, &rs485conf);
1375 break;
1376
1377 case TIOCGRS485:
1378 if (copy_to_user((struct serial_rs485 *) arg,
1379 &(to_uart_omap_port(port)->rs485),
1380 sizeof(rs485conf)))
1381 return -EFAULT;
1382 break;
1383
1384 default:
1385 return -ENOIOCTLCMD;
1386 }
1387 return 0;
1388}
1389
1390
Govindraj.Rb6126332010-09-27 20:20:49 +05301391static struct uart_ops serial_omap_pops = {
1392 .tx_empty = serial_omap_tx_empty,
1393 .set_mctrl = serial_omap_set_mctrl,
1394 .get_mctrl = serial_omap_get_mctrl,
1395 .stop_tx = serial_omap_stop_tx,
1396 .start_tx = serial_omap_start_tx,
Russell King3af08bd2012-10-05 13:32:08 +01001397 .throttle = serial_omap_throttle,
1398 .unthrottle = serial_omap_unthrottle,
Govindraj.Rb6126332010-09-27 20:20:49 +05301399 .stop_rx = serial_omap_stop_rx,
1400 .enable_ms = serial_omap_enable_ms,
1401 .break_ctl = serial_omap_break_ctl,
1402 .startup = serial_omap_startup,
1403 .shutdown = serial_omap_shutdown,
1404 .set_termios = serial_omap_set_termios,
1405 .pm = serial_omap_pm,
Felipe Balbi9727faf2012-09-06 15:45:35 +03001406 .set_wake = serial_omap_set_wake,
Govindraj.Rb6126332010-09-27 20:20:49 +05301407 .type = serial_omap_type,
1408 .release_port = serial_omap_release_port,
1409 .request_port = serial_omap_request_port,
1410 .config_port = serial_omap_config_port,
1411 .verify_port = serial_omap_verify_port,
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001412 .ioctl = serial_omap_ioctl,
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001413#ifdef CONFIG_CONSOLE_POLL
1414 .poll_put_char = serial_omap_poll_put_char,
1415 .poll_get_char = serial_omap_poll_get_char,
1416#endif
Govindraj.Rb6126332010-09-27 20:20:49 +05301417};
1418
1419static struct uart_driver serial_omap_reg = {
1420 .owner = THIS_MODULE,
1421 .driver_name = "OMAP-SERIAL",
1422 .dev_name = OMAP_SERIAL_NAME,
1423 .nr = OMAP_MAX_HSUART_PORTS,
1424 .cons = OMAP_CONSOLE,
1425};
1426
Shubhrajyoti D3bc4f0d2012-01-16 15:52:36 +05301427#ifdef CONFIG_PM_SLEEP
Sourav Poddarddd85e22013-05-15 21:05:38 +05301428static int serial_omap_prepare(struct device *dev)
1429{
1430 struct uart_omap_port *up = dev_get_drvdata(dev);
1431
1432 up->is_suspending = true;
1433
1434 return 0;
1435}
1436
1437static void serial_omap_complete(struct device *dev)
1438{
1439 struct uart_omap_port *up = dev_get_drvdata(dev);
1440
1441 up->is_suspending = false;
1442}
1443
Govindraj.Rfcdca752011-02-28 18:12:23 +05301444static int serial_omap_suspend(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301445{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301446 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301447
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301448 uart_suspend_port(&serial_omap_reg, &up->port);
Linus Torvalds033d9952012-10-02 09:54:49 -07001449 flush_work(&up->qos_work);
Govindraj.R2fd14962011-11-09 17:41:21 +05301450
Govindraj.Rb6126332010-09-27 20:20:49 +05301451 return 0;
1452}
1453
Govindraj.Rfcdca752011-02-28 18:12:23 +05301454static int serial_omap_resume(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301455{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301456 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301457
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301458 uart_resume_port(&serial_omap_reg, &up->port);
1459
Govindraj.Rb6126332010-09-27 20:20:49 +05301460 return 0;
1461}
Sourav Poddarddd85e22013-05-15 21:05:38 +05301462#else
1463#define serial_omap_prepare NULL
Arnd Bergmann2cb5a2f2013-06-01 11:18:13 +02001464#define serial_omap_complete NULL
Sourav Poddarddd85e22013-05-15 21:05:38 +05301465#endif /* CONFIG_PM_SLEEP */
Govindraj.Rb6126332010-09-27 20:20:49 +05301466
Bill Pemberton9671f092012-11-19 13:21:50 -05001467static void omap_serial_fill_features_erratas(struct uart_omap_port *up)
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301468{
1469 u32 mvr, scheme;
1470 u16 revision, major, minor;
1471
Ruchika Kharwar76bac192013-07-08 10:28:57 +03001472 mvr = readl(up->port.membase + (UART_OMAP_MVER << up->port.regshift));
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301473
1474 /* Check revision register scheme */
1475 scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
1476
1477 switch (scheme) {
1478 case 0: /* Legacy Scheme: OMAP2/3 */
1479 /* MINOR_REV[0:4], MAJOR_REV[4:7] */
1480 major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
1481 OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
1482 minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
1483 break;
1484 case 1:
1485 /* New Scheme: OMAP4+ */
1486 /* MINOR_REV[0:5], MAJOR_REV[8:10] */
1487 major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
1488 OMAP_UART_MVR_MAJ_SHIFT;
1489 minor = (mvr & OMAP_UART_MVR_MIN_MASK);
1490 break;
1491 default:
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001492 dev_warn(up->dev,
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301493 "Unknown %s revision, defaulting to highest\n",
1494 up->name);
1495 /* highest possible revision */
1496 major = 0xff;
1497 minor = 0xff;
1498 }
1499
1500 /* normalize revision for the driver */
1501 revision = UART_BUILD_REVISION(major, minor);
1502
1503 switch (revision) {
1504 case OMAP_UART_REV_46:
1505 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1506 UART_ERRATA_i291_DMA_FORCEIDLE);
1507 break;
1508 case OMAP_UART_REV_52:
1509 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1510 UART_ERRATA_i291_DMA_FORCEIDLE);
Govindraj.Rf64ffda2013-07-05 18:25:59 +03001511 up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301512 break;
1513 case OMAP_UART_REV_63:
1514 up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
Govindraj.Rf64ffda2013-07-05 18:25:59 +03001515 up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301516 break;
1517 default:
1518 break;
1519 }
1520}
1521
Bill Pemberton9671f092012-11-19 13:21:50 -05001522static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301523{
1524 struct omap_uart_port_info *omap_up_info;
1525
1526 omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
1527 if (!omap_up_info)
1528 return NULL; /* out of memory */
1529
1530 of_property_read_u32(dev->of_node, "clock-frequency",
1531 &omap_up_info->uartclk);
1532 return omap_up_info;
1533}
1534
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001535static int serial_omap_probe_rs485(struct uart_omap_port *up,
1536 struct device_node *np)
1537{
1538 struct serial_rs485 *rs485conf = &up->rs485;
1539 u32 rs485_delay[2];
1540 enum of_gpio_flags flags;
1541 int ret;
1542
1543 rs485conf->flags = 0;
1544 up->rts_gpio = -EINVAL;
1545
1546 if (!np)
1547 return 0;
1548
1549 if (of_property_read_bool(np, "rs485-rts-active-high"))
1550 rs485conf->flags |= SER_RS485_RTS_ON_SEND;
1551 else
1552 rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
1553
1554 /* check for tx enable gpio */
1555 up->rts_gpio = of_get_named_gpio_flags(np, "rts-gpio", 0, &flags);
1556 if (gpio_is_valid(up->rts_gpio)) {
1557 ret = gpio_request(up->rts_gpio, "omap-serial");
1558 if (ret < 0)
1559 return ret;
1560 ret = gpio_direction_output(up->rts_gpio,
1561 flags & SER_RS485_RTS_AFTER_SEND);
1562 if (ret < 0)
1563 return ret;
1564 } else
1565 up->rts_gpio = -EINVAL;
1566
1567 if (of_property_read_u32_array(np, "rs485-rts-delay",
1568 rs485_delay, 2) == 0) {
1569 rs485conf->delay_rts_before_send = rs485_delay[0];
1570 rs485conf->delay_rts_after_send = rs485_delay[1];
1571 }
1572
1573 if (of_property_read_bool(np, "rs485-rx-during-tx"))
1574 rs485conf->flags |= SER_RS485_RX_DURING_TX;
1575
1576 if (of_property_read_bool(np, "linux,rs485-enabled-at-boot-time"))
1577 rs485conf->flags |= SER_RS485_ENABLED;
1578
1579 return 0;
1580}
1581
Bill Pemberton9671f092012-11-19 13:21:50 -05001582static int serial_omap_probe(struct platform_device *pdev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301583{
1584 struct uart_omap_port *up;
Felipe Balbi49457432012-09-06 15:45:21 +03001585 struct resource *mem, *irq;
Jingoo Han574de552013-07-30 17:06:57 +09001586 struct omap_uart_port_info *omap_up_info = dev_get_platdata(&pdev->dev);
NeilBrown9574f362012-07-30 10:30:26 +10001587 int ret;
Govindraj.Rb6126332010-09-27 20:20:49 +05301588
Vikram Panditaa0a490f2013-07-08 10:25:43 +03001589 if (pdev->dev.of_node) {
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301590 omap_up_info = of_get_uart_port_info(&pdev->dev);
Vikram Panditaa0a490f2013-07-08 10:25:43 +03001591 pdev->dev.platform_data = omap_up_info;
1592 }
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301593
Govindraj.Rb6126332010-09-27 20:20:49 +05301594 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1595 if (!mem) {
1596 dev_err(&pdev->dev, "no mem resource?\n");
1597 return -ENODEV;
1598 }
1599
1600 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1601 if (!irq) {
1602 dev_err(&pdev->dev, "no irq resource?\n");
1603 return -ENODEV;
1604 }
1605
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301606 if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
Joe Perches28f65c112011-06-09 09:13:32 -07001607 pdev->dev.driver->name)) {
Govindraj.Rb6126332010-09-27 20:20:49 +05301608 dev_err(&pdev->dev, "memory region already claimed\n");
1609 return -EBUSY;
1610 }
1611
NeilBrown9574f362012-07-30 10:30:26 +10001612 if (gpio_is_valid(omap_up_info->DTR_gpio) &&
1613 omap_up_info->DTR_present) {
1614 ret = gpio_request(omap_up_info->DTR_gpio, "omap-serial");
1615 if (ret < 0)
1616 return ret;
1617 ret = gpio_direction_output(omap_up_info->DTR_gpio,
1618 omap_up_info->DTR_inverted);
1619 if (ret < 0)
1620 return ret;
1621 }
1622
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301623 up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
1624 if (!up)
1625 return -ENOMEM;
1626
NeilBrown9574f362012-07-30 10:30:26 +10001627 if (gpio_is_valid(omap_up_info->DTR_gpio) &&
1628 omap_up_info->DTR_present) {
1629 up->DTR_gpio = omap_up_info->DTR_gpio;
1630 up->DTR_inverted = omap_up_info->DTR_inverted;
1631 } else
1632 up->DTR_gpio = -EINVAL;
1633 up->DTR_active = 0;
1634
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001635 up->dev = &pdev->dev;
Govindraj.Rb6126332010-09-27 20:20:49 +05301636 up->port.dev = &pdev->dev;
1637 up->port.type = PORT_OMAP;
1638 up->port.iotype = UPIO_MEM;
1639 up->port.irq = irq->start;
1640
1641 up->port.regshift = 2;
1642 up->port.fifosize = 64;
1643 up->port.ops = &serial_omap_pops;
Govindraj.Rb6126332010-09-27 20:20:49 +05301644
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301645 if (pdev->dev.of_node)
1646 up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
1647 else
1648 up->port.line = pdev->id;
1649
1650 if (up->port.line < 0) {
1651 dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
1652 up->port.line);
1653 ret = -ENODEV;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301654 goto err_port_line;
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301655 }
1656
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001657 ret = serial_omap_probe_rs485(up, pdev->dev.of_node);
1658 if (ret < 0)
1659 goto err_rs485;
1660
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301661 sprintf(up->name, "OMAP UART%d", up->port.line);
Govindraj.Redd70ad2011-10-11 14:55:41 +05301662 up->port.mapbase = mem->start;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301663 up->port.membase = devm_ioremap(&pdev->dev, mem->start,
1664 resource_size(mem));
Govindraj.Redd70ad2011-10-11 14:55:41 +05301665 if (!up->port.membase) {
1666 dev_err(&pdev->dev, "can't ioremap UART\n");
1667 ret = -ENOMEM;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301668 goto err_ioremap;
Govindraj.Redd70ad2011-10-11 14:55:41 +05301669 }
1670
Govindraj.Rb6126332010-09-27 20:20:49 +05301671 up->port.flags = omap_up_info->flags;
Govindraj.Rb6126332010-09-27 20:20:49 +05301672 up->port.uartclk = omap_up_info->uartclk;
Rajendra Nayak8fe789d2011-12-14 17:25:44 +05301673 if (!up->port.uartclk) {
1674 up->port.uartclk = DEFAULT_CLK_SPEED;
1675 dev_warn(&pdev->dev, "No clock speed specified: using default:"
1676 "%d\n", DEFAULT_CLK_SPEED);
1677 }
Govindraj.Rb6126332010-09-27 20:20:49 +05301678
Govindraj.R2fd14962011-11-09 17:41:21 +05301679 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1680 up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1681 pm_qos_add_request(&up->pm_qos_request,
1682 PM_QOS_CPU_DMA_LATENCY, up->latency);
1683 serial_omap_uart_wq = create_singlethread_workqueue(up->name);
1684 INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
1685
Felipe Balbi93220dc2012-09-06 15:45:27 +03001686 platform_set_drvdata(pdev, up);
Tony Lindgrena630fbf2013-06-10 07:39:09 -07001687 if (omap_up_info->autosuspend_timeout == 0)
1688 omap_up_info->autosuspend_timeout = -1;
1689 device_init_wakeup(up->dev, true);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301690 pm_runtime_use_autosuspend(&pdev->dev);
1691 pm_runtime_set_autosuspend_delay(&pdev->dev,
Deepak Kc86845db2011-11-09 17:33:38 +05301692 omap_up_info->autosuspend_timeout);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301693
1694 pm_runtime_irq_safe(&pdev->dev);
Grygorii Strashko3026d142013-07-22 15:31:15 +05301695 pm_runtime_enable(&pdev->dev);
1696
Govindraj.Rfcdca752011-02-28 18:12:23 +05301697 pm_runtime_get_sync(&pdev->dev);
1698
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301699 omap_serial_fill_features_erratas(up);
1700
Rajendra Nayakba774332011-12-14 17:25:43 +05301701 ui[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301702 serial_omap_add_console_port(up);
1703
1704 ret = uart_add_one_port(&serial_omap_reg, &up->port);
1705 if (ret != 0)
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301706 goto err_add_port;
Govindraj.Rb6126332010-09-27 20:20:49 +05301707
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001708 pm_runtime_mark_last_busy(up->dev);
1709 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301710 return 0;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301711
1712err_add_port:
1713 pm_runtime_put(&pdev->dev);
1714 pm_runtime_disable(&pdev->dev);
1715err_ioremap:
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001716err_rs485:
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301717err_port_line:
Govindraj.Rb6126332010-09-27 20:20:49 +05301718 dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
1719 pdev->id, __func__, ret);
Govindraj.Rb6126332010-09-27 20:20:49 +05301720 return ret;
1721}
1722
Bill Pembertonae8d8a12012-11-19 13:26:18 -05001723static int serial_omap_remove(struct platform_device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301724{
1725 struct uart_omap_port *up = platform_get_drvdata(dev);
1726
Felipe Balbi7e9c8e72012-09-06 15:45:29 +03001727 pm_runtime_put_sync(up->dev);
Felipe Balbi1b42c8b2012-09-06 15:45:28 +03001728 pm_runtime_disable(up->dev);
1729 uart_remove_one_port(&serial_omap_reg, &up->port);
1730 pm_qos_remove_request(&up->pm_qos_request);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301731
Govindraj.Rb6126332010-09-27 20:20:49 +05301732 return 0;
1733}
1734
Govindraj.R94734742011-11-07 19:00:33 +05301735/*
1736 * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
1737 * The access to uart register after MDR1 Access
1738 * causes UART to corrupt data.
1739 *
1740 * Need a delay =
1741 * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
1742 * give 10 times as much
1743 */
1744static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
1745{
1746 u8 timeout = 255;
1747
1748 serial_out(up, UART_OMAP_MDR1, mdr1);
1749 udelay(2);
1750 serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
1751 UART_FCR_CLEAR_RCVR);
1752 /*
1753 * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
1754 * TX_FIFO_E bit is 1.
1755 */
1756 while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
1757 (UART_LSR_THRE | UART_LSR_DR))) {
1758 timeout--;
1759 if (!timeout) {
1760 /* Should *never* happen. we warn and carry on */
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001761 dev_crit(up->dev, "Errata i202: timedout %x\n",
Govindraj.R94734742011-11-07 19:00:33 +05301762 serial_in(up, UART_LSR));
1763 break;
1764 }
1765 udelay(1);
1766 }
1767}
1768
Shubhrajyoti Db5148852012-01-16 15:52:37 +05301769#ifdef CONFIG_PM_RUNTIME
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301770static void serial_omap_restore_context(struct uart_omap_port *up)
1771{
Govindraj.R94734742011-11-07 19:00:33 +05301772 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1773 serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
1774 else
1775 serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
1776
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301777 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
1778 serial_out(up, UART_EFR, UART_EFR_ECB);
1779 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1780 serial_out(up, UART_IER, 0x0);
1781 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301782 serial_out(up, UART_DLL, up->dll);
1783 serial_out(up, UART_DLM, up->dlh);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301784 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1785 serial_out(up, UART_IER, up->ier);
1786 serial_out(up, UART_FCR, up->fcr);
1787 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
1788 serial_out(up, UART_MCR, up->mcr);
1789 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301790 serial_out(up, UART_OMAP_SCR, up->scr);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301791 serial_out(up, UART_EFR, up->efr);
1792 serial_out(up, UART_LCR, up->lcr);
Govindraj.R94734742011-11-07 19:00:33 +05301793 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1794 serial_omap_mdr1_errataset(up, up->mdr1);
1795 else
1796 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.Rf64ffda2013-07-05 18:25:59 +03001797 serial_out(up, UART_OMAP_WER, up->wer);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301798}
1799
Govindraj.Rfcdca752011-02-28 18:12:23 +05301800static int serial_omap_runtime_suspend(struct device *dev)
1801{
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301802 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301803
Wei Yongjun7f253012013-06-05 10:04:49 +08001804 if (!up)
1805 return -EINVAL;
1806
Sourav Poddarddd85e22013-05-15 21:05:38 +05301807 /*
1808 * When using 'no_console_suspend', the console UART must not be
1809 * suspended. Since driver suspend is managed by runtime suspend,
1810 * preventing runtime suspend (by returning error) will keep device
1811 * active during suspend.
1812 */
1813 if (up->is_suspending && !console_suspend_enabled &&
1814 uart_console(&up->port))
1815 return -EBUSY;
1816
Felipe Balbie5b57c02012-08-23 13:32:42 +03001817 up->context_loss_cnt = serial_omap_get_context_loss_count(up);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301818
Govindraj.R62f3ec52011-10-13 14:11:09 +05301819 if (device_may_wakeup(dev)) {
1820 if (!up->wakeups_enabled) {
Felipe Balbie5b57c02012-08-23 13:32:42 +03001821 serial_omap_enable_wakeup(up, true);
Govindraj.R62f3ec52011-10-13 14:11:09 +05301822 up->wakeups_enabled = true;
1823 }
1824 } else {
1825 if (up->wakeups_enabled) {
Felipe Balbie5b57c02012-08-23 13:32:42 +03001826 serial_omap_enable_wakeup(up, false);
Govindraj.R62f3ec52011-10-13 14:11:09 +05301827 up->wakeups_enabled = false;
1828 }
1829 }
1830
Govindraj.R2fd14962011-11-09 17:41:21 +05301831 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1832 schedule_work(&up->qos_work);
1833
Govindraj.Rfcdca752011-02-28 18:12:23 +05301834 return 0;
1835}
1836
1837static int serial_omap_runtime_resume(struct device *dev)
1838{
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301839 struct uart_omap_port *up = dev_get_drvdata(dev);
1840
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301841 int loss_cnt = serial_omap_get_context_loss_count(up);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301842
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301843 if (loss_cnt < 0) {
Tony Lindgrena630fbf2013-06-10 07:39:09 -07001844 dev_dbg(dev, "serial_omap_get_context_loss_count failed : %d\n",
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301845 loss_cnt);
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301846 serial_omap_restore_context(up);
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301847 } else if (up->context_loss_cnt != loss_cnt) {
1848 serial_omap_restore_context(up);
1849 }
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301850 up->latency = up->calc_latency;
1851 schedule_work(&up->qos_work);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301852
Govindraj.Rfcdca752011-02-28 18:12:23 +05301853 return 0;
1854}
1855#endif
1856
1857static const struct dev_pm_ops serial_omap_dev_pm_ops = {
1858 SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
1859 SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
1860 serial_omap_runtime_resume, NULL)
Sourav Poddarddd85e22013-05-15 21:05:38 +05301861 .prepare = serial_omap_prepare,
1862 .complete = serial_omap_complete,
Govindraj.Rfcdca752011-02-28 18:12:23 +05301863};
1864
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301865#if defined(CONFIG_OF)
1866static const struct of_device_id omap_serial_of_match[] = {
1867 { .compatible = "ti,omap2-uart" },
1868 { .compatible = "ti,omap3-uart" },
1869 { .compatible = "ti,omap4-uart" },
1870 {},
1871};
1872MODULE_DEVICE_TABLE(of, omap_serial_of_match);
1873#endif
1874
Govindraj.Rb6126332010-09-27 20:20:49 +05301875static struct platform_driver serial_omap_driver = {
1876 .probe = serial_omap_probe,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001877 .remove = serial_omap_remove,
Govindraj.Rb6126332010-09-27 20:20:49 +05301878 .driver = {
1879 .name = DRIVER_NAME,
Govindraj.Rfcdca752011-02-28 18:12:23 +05301880 .pm = &serial_omap_dev_pm_ops,
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301881 .of_match_table = of_match_ptr(omap_serial_of_match),
Govindraj.Rb6126332010-09-27 20:20:49 +05301882 },
1883};
1884
1885static int __init serial_omap_init(void)
1886{
1887 int ret;
1888
1889 ret = uart_register_driver(&serial_omap_reg);
1890 if (ret != 0)
1891 return ret;
1892 ret = platform_driver_register(&serial_omap_driver);
1893 if (ret != 0)
1894 uart_unregister_driver(&serial_omap_reg);
1895 return ret;
1896}
1897
1898static void __exit serial_omap_exit(void)
1899{
1900 platform_driver_unregister(&serial_omap_driver);
1901 uart_unregister_driver(&serial_omap_reg);
1902}
1903
1904module_init(serial_omap_init);
1905module_exit(serial_omap_exit);
1906
1907MODULE_DESCRIPTION("OMAP High Speed UART driver");
1908MODULE_LICENSE("GPL");
1909MODULE_AUTHOR("Texas Instruments Inc");