blob: 3315ef9c785b74ac37dec589efa892bc3bf2a664 [file] [log] [blame]
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001/*
2 * Driver for the Synopsys DesignWare DMA Controller (aka DMACA on
3 * AVR32 systems.)
4 *
5 * Copyright (C) 2007 Atmel Corporation
Viresh Kumaraecb7b62011-05-24 14:04:09 +05306 * Copyright (C) 2010-2011 ST Microelectronics
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12#ifndef DW_DMAC_H
13#define DW_DMAC_H
14
15#include <linux/dmaengine.h>
16
17/**
18 * struct dw_dma_platform_data - Controller configuration parameters
19 * @nr_channels: Number of channels supported by hardware (max 8)
Jamie Iles95ea7592011-01-21 14:11:54 +000020 * @is_private: The device channels should be marked as private and not for
21 * by the general purpose DMA channel allocator.
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +030022 * @block_size: Maximum block size supported by the controller
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070023 */
24struct dw_dma_platform_data {
25 unsigned int nr_channels;
Jamie Iles95ea7592011-01-21 14:11:54 +000026 bool is_private;
Viresh Kumarb0c31302011-03-03 15:47:21 +053027#define CHAN_ALLOCATION_ASCENDING 0 /* zero to seven */
28#define CHAN_ALLOCATION_DESCENDING 1 /* seven to zero */
29 unsigned char chan_allocation_order;
Viresh Kumar93317e82011-03-03 15:47:22 +053030#define CHAN_PRIORITY_ASCENDING 0 /* chan0 highest */
31#define CHAN_PRIORITY_DESCENDING 1 /* chan7 highest */
32 unsigned char chan_priority;
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +030033 unsigned short block_size;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070034};
35
Viresh KUMARee665092011-03-04 15:42:51 +053036/* bursts size */
37enum dw_dma_msize {
38 DW_DMA_MSIZE_1,
39 DW_DMA_MSIZE_4,
40 DW_DMA_MSIZE_8,
41 DW_DMA_MSIZE_16,
42 DW_DMA_MSIZE_32,
43 DW_DMA_MSIZE_64,
44 DW_DMA_MSIZE_128,
45 DW_DMA_MSIZE_256,
46};
47
Dan Williams74465b42009-01-06 11:38:16 -070048/**
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070049 * struct dw_dma_slave - Controller-specific information about a slave
Dan Williams74465b42009-01-06 11:38:16 -070050 *
51 * @dma_dev: required DMA master device
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070052 * @cfg_hi: Platform-specific initializer for the CFG_HI register
53 * @cfg_lo: Platform-specific initializer for the CFG_LO register
Viresh Kumar59c22fc2011-03-03 15:47:23 +053054 * @src_master: src master for transfers on allocated channel.
55 * @dst_master: dest master for transfers on allocated channel.
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070056 */
57struct dw_dma_slave {
Dan Williams74465b42009-01-06 11:38:16 -070058 struct device *dma_dev;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070059 u32 cfg_hi;
60 u32 cfg_lo;
Viresh Kumar59c22fc2011-03-03 15:47:23 +053061 u8 src_master;
62 u8 dst_master;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070063};
64
65/* Platform-configurable bits in CFG_HI */
66#define DWC_CFGH_FCMODE (1 << 0)
67#define DWC_CFGH_FIFO_MODE (1 << 1)
68#define DWC_CFGH_PROTCTL(x) ((x) << 2)
69#define DWC_CFGH_SRC_PER(x) ((x) << 7)
70#define DWC_CFGH_DST_PER(x) ((x) << 11)
71
72/* Platform-configurable bits in CFG_LO */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070073#define DWC_CFGL_LOCK_CH_XFER (0 << 12) /* scope of LOCK_CH */
74#define DWC_CFGL_LOCK_CH_BLOCK (1 << 12)
75#define DWC_CFGL_LOCK_CH_XACT (2 << 12)
76#define DWC_CFGL_LOCK_BUS_XFER (0 << 14) /* scope of LOCK_BUS */
77#define DWC_CFGL_LOCK_BUS_BLOCK (1 << 14)
78#define DWC_CFGL_LOCK_BUS_XACT (2 << 14)
79#define DWC_CFGL_LOCK_CH (1 << 15) /* channel lockout */
80#define DWC_CFGL_LOCK_BUS (1 << 16) /* busmaster lockout */
81#define DWC_CFGL_HS_DST_POL (1 << 18) /* dst handshake active low */
82#define DWC_CFGL_HS_SRC_POL (1 << 19) /* src handshake active low */
83
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +020084/* DMA API extensions */
85struct dw_cyclic_desc {
86 struct dw_desc **desc;
87 unsigned long periods;
88 void (*period_callback)(void *param);
89 void *period_callback_param;
90};
91
92struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
93 dma_addr_t buf_addr, size_t buf_len, size_t period_len,
Vinod Kouldb8196d2011-10-13 22:34:23 +053094 enum dma_transfer_direction direction);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +020095void dw_dma_cyclic_free(struct dma_chan *chan);
96int dw_dma_cyclic_start(struct dma_chan *chan);
97void dw_dma_cyclic_stop(struct dma_chan *chan);
98
99dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan);
100
101dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan);
102
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700103#endif /* DW_DMAC_H */