| Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 1 | /* | 
 | 2 |  * Shared support code for AMD K8 northbridges and derivates. | 
 | 3 |  * Copyright 2006 Andi Kleen, SUSE Labs. Subject to GPLv2. | 
 | 4 |  */ | 
| Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 5 |  | 
 | 6 | #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt | 
 | 7 |  | 
| Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 8 | #include <linux/types.h> | 
| Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 9 | #include <linux/slab.h> | 
| Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 10 | #include <linux/init.h> | 
 | 11 | #include <linux/errno.h> | 
 | 12 | #include <linux/module.h> | 
 | 13 | #include <linux/spinlock.h> | 
| Andreas Herrmann | 23ac4ae | 2010-09-17 18:03:43 +0200 | [diff] [blame] | 14 | #include <asm/amd_nb.h> | 
| Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 15 |  | 
| Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 16 | static u32 *flush_words; | 
 | 17 |  | 
| Jan Beulich | 691269f | 2011-02-09 08:26:53 +0000 | [diff] [blame] | 18 | const struct pci_device_id amd_nb_misc_ids[] = { | 
| Joerg Roedel | cf16970 | 2008-09-02 13:13:40 +0200 | [diff] [blame] | 19 | 	{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_K8_NB_MISC) }, | 
 | 20 | 	{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_10H_NB_MISC) }, | 
| Borislav Petkov | cb29325 | 2011-01-19 18:22:11 +0100 | [diff] [blame] | 21 | 	{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_NB_F3) }, | 
| Borislav Petkov | 2421444 | 2012-05-04 18:28:21 +0200 | [diff] [blame] | 22 | 	{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_M10H_F3) }, | 
| Aravind Gopalakrishnan | 94c1acf | 2013-04-17 14:57:13 -0500 | [diff] [blame] | 23 | 	{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_16H_NB_F3) }, | 
| Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 24 | 	{} | 
 | 25 | }; | 
| Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 26 | EXPORT_SYMBOL(amd_nb_misc_ids); | 
| Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 27 |  | 
| Jan Beulich | c391c78 | 2013-03-11 09:56:05 +0000 | [diff] [blame] | 28 | static const struct pci_device_id amd_nb_link_ids[] = { | 
| Borislav Petkov | cb6c852 | 2011-03-30 20:34:47 +0200 | [diff] [blame] | 29 | 	{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_NB_F4) }, | 
| Aravind Gopalakrishnan | 94c1acf | 2013-04-17 14:57:13 -0500 | [diff] [blame] | 30 | 	{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_16H_NB_F4) }, | 
| Hans Rosenfeld | 41b2610 | 2011-01-24 16:05:42 +0100 | [diff] [blame] | 31 | 	{} | 
 | 32 | }; | 
 | 33 |  | 
| Jan Beulich | 24d9b70 | 2011-01-10 16:20:23 +0000 | [diff] [blame] | 34 | const struct amd_nb_bus_dev_range amd_nb_bus_dev_ranges[] __initconst = { | 
 | 35 | 	{ 0x00, 0x18, 0x20 }, | 
 | 36 | 	{ 0xff, 0x00, 0x20 }, | 
 | 37 | 	{ 0xfe, 0x00, 0x20 }, | 
 | 38 | 	{ } | 
 | 39 | }; | 
 | 40 |  | 
| Hans Rosenfeld | eec1d4f | 2010-10-29 17:14:30 +0200 | [diff] [blame] | 41 | struct amd_northbridge_info amd_northbridges; | 
 | 42 | EXPORT_SYMBOL(amd_northbridges); | 
| Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 43 |  | 
| Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 44 | static struct pci_dev *next_northbridge(struct pci_dev *dev, | 
| Jan Beulich | 691269f | 2011-02-09 08:26:53 +0000 | [diff] [blame] | 45 | 					const struct pci_device_id *ids) | 
| Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 46 | { | 
 | 47 | 	do { | 
 | 48 | 		dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev); | 
 | 49 | 		if (!dev) | 
 | 50 | 			break; | 
| Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 51 | 	} while (!pci_match_id(ids, dev)); | 
| Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 52 | 	return dev; | 
 | 53 | } | 
 | 54 |  | 
| Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 55 | int amd_cache_northbridges(void) | 
| Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 56 | { | 
| Borislav Petkov | 84fd1d3 | 2011-03-03 12:59:32 +0100 | [diff] [blame] | 57 | 	u16 i = 0; | 
| Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 58 | 	struct amd_northbridge *nb; | 
| Hans Rosenfeld | 41b2610 | 2011-01-24 16:05:42 +0100 | [diff] [blame] | 59 | 	struct pci_dev *misc, *link; | 
| Ben Collins | 3c6df2a | 2007-05-23 13:57:43 -0700 | [diff] [blame] | 60 |  | 
| Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 61 | 	if (amd_nb_num()) | 
| Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 62 | 		return 0; | 
 | 63 |  | 
| Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 64 | 	misc = NULL; | 
 | 65 | 	while ((misc = next_northbridge(misc, amd_nb_misc_ids)) != NULL) | 
 | 66 | 		i++; | 
 | 67 |  | 
 | 68 | 	if (i == 0) | 
 | 69 | 		return 0; | 
 | 70 |  | 
 | 71 | 	nb = kzalloc(i * sizeof(struct amd_northbridge), GFP_KERNEL); | 
 | 72 | 	if (!nb) | 
 | 73 | 		return -ENOMEM; | 
 | 74 |  | 
 | 75 | 	amd_northbridges.nb = nb; | 
 | 76 | 	amd_northbridges.num = i; | 
 | 77 |  | 
| Hans Rosenfeld | 41b2610 | 2011-01-24 16:05:42 +0100 | [diff] [blame] | 78 | 	link = misc = NULL; | 
| Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 79 | 	for (i = 0; i != amd_nb_num(); i++) { | 
 | 80 | 		node_to_amd_nb(i)->misc = misc = | 
 | 81 | 			next_northbridge(misc, amd_nb_misc_ids); | 
| Hans Rosenfeld | 41b2610 | 2011-01-24 16:05:42 +0100 | [diff] [blame] | 82 | 		node_to_amd_nb(i)->link = link = | 
 | 83 | 			next_northbridge(link, amd_nb_link_ids); | 
| Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 84 |         } | 
| Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 85 |  | 
| Andreas Herrmann | 5c80cc7 | 2010-09-30 14:43:16 +0200 | [diff] [blame] | 86 | 	if (boot_cpu_data.x86 == 0xf || boot_cpu_data.x86 == 0x10 || | 
 | 87 | 	    boot_cpu_data.x86 == 0x15) | 
| Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 88 | 		amd_northbridges.flags |= AMD_NB_GART; | 
| Andreas Herrmann | 900f9ac | 2010-09-17 18:02:54 +0200 | [diff] [blame] | 89 |  | 
| Hans Rosenfeld | f658bcf | 2010-10-29 17:14:32 +0200 | [diff] [blame] | 90 | 	/* | 
 | 91 | 	 * Some CPU families support L3 Cache Index Disable. There are some | 
 | 92 | 	 * limitations because of E382 and E388 on family 0x10. | 
 | 93 | 	 */ | 
 | 94 | 	if (boot_cpu_data.x86 == 0x10 && | 
 | 95 | 	    boot_cpu_data.x86_model >= 0x8 && | 
 | 96 | 	    (boot_cpu_data.x86_model > 0x9 || | 
 | 97 | 	     boot_cpu_data.x86_mask >= 0x1)) | 
 | 98 | 		amd_northbridges.flags |= AMD_NB_L3_INDEX_DISABLE; | 
 | 99 |  | 
| Hans Rosenfeld | b453de0 | 2011-01-24 16:05:41 +0100 | [diff] [blame] | 100 | 	if (boot_cpu_data.x86 == 0x15) | 
 | 101 | 		amd_northbridges.flags |= AMD_NB_L3_INDEX_DISABLE; | 
 | 102 |  | 
| Hans Rosenfeld | cabb5bd | 2011-02-07 18:10:39 +0100 | [diff] [blame] | 103 | 	/* L3 cache partitioning is supported on family 0x15 */ | 
 | 104 | 	if (boot_cpu_data.x86 == 0x15) | 
 | 105 | 		amd_northbridges.flags |= AMD_NB_L3_PARTITIONING; | 
 | 106 |  | 
| Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 107 | 	return 0; | 
 | 108 | } | 
| Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 109 | EXPORT_SYMBOL_GPL(amd_cache_northbridges); | 
| Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 110 |  | 
| Borislav Petkov | 84fd1d3 | 2011-03-03 12:59:32 +0100 | [diff] [blame] | 111 | /* | 
 | 112 |  * Ignores subdevice/subvendor but as far as I can figure out | 
 | 113 |  * they're useless anyways | 
 | 114 |  */ | 
 | 115 | bool __init early_is_amd_nb(u32 device) | 
| Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 116 | { | 
| Jan Beulich | 691269f | 2011-02-09 08:26:53 +0000 | [diff] [blame] | 117 | 	const struct pci_device_id *id; | 
| Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 118 | 	u32 vendor = device & 0xffff; | 
| Jan Beulich | 691269f | 2011-02-09 08:26:53 +0000 | [diff] [blame] | 119 |  | 
| Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 120 | 	device >>= 16; | 
| Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 121 | 	for (id = amd_nb_misc_ids; id->vendor; id++) | 
| Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 122 | 		if (vendor == id->vendor && device == id->device) | 
| Borislav Petkov | 84fd1d3 | 2011-03-03 12:59:32 +0100 | [diff] [blame] | 123 | 			return true; | 
 | 124 | 	return false; | 
| Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 125 | } | 
 | 126 |  | 
| Bjorn Helgaas | 24d25db | 2012-01-05 14:27:19 -0700 | [diff] [blame] | 127 | struct resource *amd_get_mmconfig_range(struct resource *res) | 
 | 128 | { | 
 | 129 | 	u32 address; | 
 | 130 | 	u64 base, msr; | 
 | 131 | 	unsigned segn_busn_bits; | 
 | 132 |  | 
 | 133 | 	if (boot_cpu_data.x86_vendor != X86_VENDOR_AMD) | 
 | 134 | 		return NULL; | 
 | 135 |  | 
 | 136 | 	/* assume all cpus from fam10h have mmconfig */ | 
 | 137 |         if (boot_cpu_data.x86 < 0x10) | 
 | 138 | 		return NULL; | 
 | 139 |  | 
 | 140 | 	address = MSR_FAM10H_MMIO_CONF_BASE; | 
 | 141 | 	rdmsrl(address, msr); | 
 | 142 |  | 
 | 143 | 	/* mmconfig is not enabled */ | 
 | 144 | 	if (!(msr & FAM10H_MMIO_CONF_ENABLE)) | 
 | 145 | 		return NULL; | 
 | 146 |  | 
 | 147 | 	base = msr & (FAM10H_MMIO_CONF_BASE_MASK<<FAM10H_MMIO_CONF_BASE_SHIFT); | 
 | 148 |  | 
 | 149 | 	segn_busn_bits = (msr >> FAM10H_MMIO_CONF_BUSRANGE_SHIFT) & | 
 | 150 | 			 FAM10H_MMIO_CONF_BUSRANGE_MASK; | 
 | 151 |  | 
 | 152 | 	res->flags = IORESOURCE_MEM; | 
 | 153 | 	res->start = base; | 
 | 154 | 	res->end = base + (1ULL<<(segn_busn_bits + 20)) - 1; | 
 | 155 | 	return res; | 
 | 156 | } | 
 | 157 |  | 
| Hans Rosenfeld | cabb5bd | 2011-02-07 18:10:39 +0100 | [diff] [blame] | 158 | int amd_get_subcaches(int cpu) | 
 | 159 | { | 
 | 160 | 	struct pci_dev *link = node_to_amd_nb(amd_get_nb_id(cpu))->link; | 
 | 161 | 	unsigned int mask; | 
| Kevin Winchester | 141168c | 2011-12-20 20:52:22 -0400 | [diff] [blame] | 162 | 	int cuid; | 
| Hans Rosenfeld | cabb5bd | 2011-02-07 18:10:39 +0100 | [diff] [blame] | 163 |  | 
 | 164 | 	if (!amd_nb_has_feature(AMD_NB_L3_PARTITIONING)) | 
 | 165 | 		return 0; | 
 | 166 |  | 
 | 167 | 	pci_read_config_dword(link, 0x1d4, &mask); | 
 | 168 |  | 
| Hans Rosenfeld | cabb5bd | 2011-02-07 18:10:39 +0100 | [diff] [blame] | 169 | 	cuid = cpu_data(cpu).compute_unit_id; | 
| Hans Rosenfeld | cabb5bd | 2011-02-07 18:10:39 +0100 | [diff] [blame] | 170 | 	return (mask >> (4 * cuid)) & 0xf; | 
 | 171 | } | 
 | 172 |  | 
 | 173 | int amd_set_subcaches(int cpu, int mask) | 
 | 174 | { | 
 | 175 | 	static unsigned int reset, ban; | 
 | 176 | 	struct amd_northbridge *nb = node_to_amd_nb(amd_get_nb_id(cpu)); | 
 | 177 | 	unsigned int reg; | 
| Kevin Winchester | 141168c | 2011-12-20 20:52:22 -0400 | [diff] [blame] | 178 | 	int cuid; | 
| Hans Rosenfeld | cabb5bd | 2011-02-07 18:10:39 +0100 | [diff] [blame] | 179 |  | 
 | 180 | 	if (!amd_nb_has_feature(AMD_NB_L3_PARTITIONING) || mask > 0xf) | 
 | 181 | 		return -EINVAL; | 
 | 182 |  | 
 | 183 | 	/* if necessary, collect reset state of L3 partitioning and BAN mode */ | 
 | 184 | 	if (reset == 0) { | 
 | 185 | 		pci_read_config_dword(nb->link, 0x1d4, &reset); | 
 | 186 | 		pci_read_config_dword(nb->misc, 0x1b8, &ban); | 
 | 187 | 		ban &= 0x180000; | 
 | 188 | 	} | 
 | 189 |  | 
 | 190 | 	/* deactivate BAN mode if any subcaches are to be disabled */ | 
 | 191 | 	if (mask != 0xf) { | 
 | 192 | 		pci_read_config_dword(nb->misc, 0x1b8, ®); | 
 | 193 | 		pci_write_config_dword(nb->misc, 0x1b8, reg & ~0x180000); | 
 | 194 | 	} | 
 | 195 |  | 
| Hans Rosenfeld | cabb5bd | 2011-02-07 18:10:39 +0100 | [diff] [blame] | 196 | 	cuid = cpu_data(cpu).compute_unit_id; | 
| Hans Rosenfeld | cabb5bd | 2011-02-07 18:10:39 +0100 | [diff] [blame] | 197 | 	mask <<= 4 * cuid; | 
 | 198 | 	mask |= (0xf ^ (1 << cuid)) << 26; | 
 | 199 |  | 
 | 200 | 	pci_write_config_dword(nb->link, 0x1d4, mask); | 
 | 201 |  | 
 | 202 | 	/* reset BAN mode if L3 partitioning returned to reset state */ | 
 | 203 | 	pci_read_config_dword(nb->link, 0x1d4, ®); | 
 | 204 | 	if (reg == reset) { | 
 | 205 | 		pci_read_config_dword(nb->misc, 0x1b8, ®); | 
 | 206 | 		reg &= ~0x180000; | 
 | 207 | 		pci_write_config_dword(nb->misc, 0x1b8, reg | ban); | 
 | 208 | 	} | 
 | 209 |  | 
 | 210 | 	return 0; | 
 | 211 | } | 
 | 212 |  | 
| Borislav Petkov | 84fd1d3 | 2011-03-03 12:59:32 +0100 | [diff] [blame] | 213 | static int amd_cache_gart(void) | 
| Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 214 | { | 
| Borislav Petkov | 84fd1d3 | 2011-03-03 12:59:32 +0100 | [diff] [blame] | 215 | 	u16 i; | 
| Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 216 |  | 
 | 217 |        if (!amd_nb_has_feature(AMD_NB_GART)) | 
 | 218 |                return 0; | 
 | 219 |  | 
 | 220 |        flush_words = kmalloc(amd_nb_num() * sizeof(u32), GFP_KERNEL); | 
 | 221 |        if (!flush_words) { | 
 | 222 |                amd_northbridges.flags &= ~AMD_NB_GART; | 
 | 223 |                return -ENOMEM; | 
 | 224 |        } | 
 | 225 |  | 
 | 226 |        for (i = 0; i != amd_nb_num(); i++) | 
 | 227 |                pci_read_config_dword(node_to_amd_nb(i)->misc, 0x9c, | 
 | 228 |                                      &flush_words[i]); | 
 | 229 |  | 
 | 230 |        return 0; | 
 | 231 | } | 
 | 232 |  | 
| Hans Rosenfeld | eec1d4f | 2010-10-29 17:14:30 +0200 | [diff] [blame] | 233 | void amd_flush_garts(void) | 
| Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 234 | { | 
 | 235 | 	int flushed, i; | 
 | 236 | 	unsigned long flags; | 
 | 237 | 	static DEFINE_SPINLOCK(gart_lock); | 
 | 238 |  | 
| Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 239 | 	if (!amd_nb_has_feature(AMD_NB_GART)) | 
| Andreas Herrmann | 900f9ac | 2010-09-17 18:02:54 +0200 | [diff] [blame] | 240 | 		return; | 
 | 241 |  | 
| Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 242 | 	/* Avoid races between AGP and IOMMU. In theory it's not needed | 
 | 243 | 	   but I'm not sure if the hardware won't lose flush requests | 
 | 244 | 	   when another is pending. This whole thing is so expensive anyways | 
 | 245 | 	   that it doesn't matter to serialize more. -AK */ | 
 | 246 | 	spin_lock_irqsave(&gart_lock, flags); | 
 | 247 | 	flushed = 0; | 
| Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 248 | 	for (i = 0; i < amd_nb_num(); i++) { | 
 | 249 | 		pci_write_config_dword(node_to_amd_nb(i)->misc, 0x9c, | 
 | 250 | 				       flush_words[i] | 1); | 
| Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 251 | 		flushed++; | 
 | 252 | 	} | 
| Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 253 | 	for (i = 0; i < amd_nb_num(); i++) { | 
| Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 254 | 		u32 w; | 
 | 255 | 		/* Make sure the hardware actually executed the flush*/ | 
 | 256 | 		for (;;) { | 
| Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 257 | 			pci_read_config_dword(node_to_amd_nb(i)->misc, | 
| Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 258 | 					      0x9c, &w); | 
 | 259 | 			if (!(w & 1)) | 
 | 260 | 				break; | 
 | 261 | 			cpu_relax(); | 
 | 262 | 		} | 
 | 263 | 	} | 
 | 264 | 	spin_unlock_irqrestore(&gart_lock, flags); | 
 | 265 | 	if (!flushed) | 
| Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 266 | 		pr_notice("nothing to flush?\n"); | 
| Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 267 | } | 
| Hans Rosenfeld | eec1d4f | 2010-10-29 17:14:30 +0200 | [diff] [blame] | 268 | EXPORT_SYMBOL_GPL(amd_flush_garts); | 
| Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 269 |  | 
| Hans Rosenfeld | eec1d4f | 2010-10-29 17:14:30 +0200 | [diff] [blame] | 270 | static __init int init_amd_nbs(void) | 
| Borislav Petkov | 0e152cd | 2010-03-12 15:43:03 +0100 | [diff] [blame] | 271 | { | 
 | 272 | 	int err = 0; | 
 | 273 |  | 
| Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 274 | 	err = amd_cache_northbridges(); | 
| Borislav Petkov | 0e152cd | 2010-03-12 15:43:03 +0100 | [diff] [blame] | 275 |  | 
 | 276 | 	if (err < 0) | 
| Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 277 | 		pr_notice("Cannot enumerate AMD northbridges\n"); | 
| Borislav Petkov | 0e152cd | 2010-03-12 15:43:03 +0100 | [diff] [blame] | 278 |  | 
| Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 279 | 	if (amd_cache_gart() < 0) | 
| Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 280 | 		pr_notice("Cannot initialize GART flush words, GART support disabled\n"); | 
| Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 281 |  | 
| Borislav Petkov | 0e152cd | 2010-03-12 15:43:03 +0100 | [diff] [blame] | 282 | 	return err; | 
 | 283 | } | 
 | 284 |  | 
 | 285 | /* This has to go after the PCI subsystem */ | 
| Hans Rosenfeld | eec1d4f | 2010-10-29 17:14:30 +0200 | [diff] [blame] | 286 | fs_initcall(init_amd_nbs); |