blob: 9957b539600f0e0724f5b2646ad08ee81ab0cecb [file] [log] [blame]
Ben Dooks64197112008-12-12 00:24:06 +00001/* linux/arch/arm/plat-s3c/pm.c
2 *
3 * Copyright 2008 Openmoko, Inc.
4 * Copyright 2004,2006,2008 Simtec Electronics
5 * Ben Dooks <ben@simtec.co.uk>
6 * http://armlinux.simtec.co.uk/
7 *
8 * S3C common power management (suspend to ram) support.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13*/
14
15#include <linux/init.h>
16#include <linux/suspend.h>
17#include <linux/errno.h>
Ben Dooks2261e0e2008-12-12 00:24:08 +000018#include <linux/delay.h>
19#include <linux/serial_core.h>
Ben Dooks64197112008-12-12 00:24:06 +000020#include <linux/io.h>
21
Ben Dooks2261e0e2008-12-12 00:24:08 +000022#include <asm/cacheflush.h>
23#include <mach/hardware.h>
24
25#include <plat/regs-serial.h>
26#include <mach/regs-clock.h>
27#include <mach/regs-gpio.h>
28#include <mach/regs-mem.h>
29#include <mach/regs-irq.h>
Ben Dooks56b34422008-12-12 00:24:12 +000030#include <asm/irq.h>
Ben Dooks2261e0e2008-12-12 00:24:08 +000031
Ben Dooks64197112008-12-12 00:24:06 +000032#include <plat/pm.h>
Ben Dooks2261e0e2008-12-12 00:24:08 +000033#include <plat/pm-core.h>
Ben Dooks64197112008-12-12 00:24:06 +000034
35/* for external use */
36
37unsigned long s3c_pm_flags;
38
Ben Dooks2261e0e2008-12-12 00:24:08 +000039/* Debug code:
40 *
41 * This code supports debug output to the low level UARTs for use on
42 * resume before the console layer is available.
43*/
44
Ben Dooks64197112008-12-12 00:24:06 +000045#ifdef CONFIG_S3C2410_PM_DEBUG
46extern void printascii(const char *);
47
48void s3c_pm_dbg(const char *fmt, ...)
49{
50 va_list va;
51 char buff[256];
52
53 va_start(va, fmt);
54 vsprintf(buff, fmt, va);
55 va_end(va);
56
57 printascii(buff);
58}
Ben Dooks2261e0e2008-12-12 00:24:08 +000059
60static inline void s3c_pm_debug_init(void)
61{
62 /* restart uart clocks so we can use them to output */
63 s3c_pm_debug_init_uart();
64}
65
66#else
67#define s3c_pm_debug_init() do { } while(0)
68
Ben Dooks64197112008-12-12 00:24:06 +000069#endif /* CONFIG_S3C2410_PM_DEBUG */
70
Ben Dooks2261e0e2008-12-12 00:24:08 +000071/* Save the UART configurations if we are configured for debug. */
72
Ben Dooks4b637dc2008-12-12 00:24:24 +000073unsigned char pm_uart_udivslot;
74
Ben Dooks2261e0e2008-12-12 00:24:08 +000075#ifdef CONFIG_S3C2410_PM_DEBUG
76
Ben Dooksd2b07fe2008-12-12 00:24:20 +000077struct pm_uart_save uart_save[CONFIG_SERIAL_SAMSUNG_UARTS];
Ben Dooks2261e0e2008-12-12 00:24:08 +000078
Ben Dooksd2b07fe2008-12-12 00:24:20 +000079static void s3c_pm_save_uart(unsigned int uart, struct pm_uart_save *save)
Ben Dooks2261e0e2008-12-12 00:24:08 +000080{
Ben Dooksd2b07fe2008-12-12 00:24:20 +000081 void __iomem *regs = S3C_VA_UARTx(uart);
82
83 save->ulcon = __raw_readl(regs + S3C2410_ULCON);
84 save->ucon = __raw_readl(regs + S3C2410_UCON);
85 save->ufcon = __raw_readl(regs + S3C2410_UFCON);
86 save->umcon = __raw_readl(regs + S3C2410_UMCON);
87 save->ubrdiv = __raw_readl(regs + S3C2410_UBRDIV);
Ben Dooks57699e92008-12-12 00:24:23 +000088
Ben Dooks4b637dc2008-12-12 00:24:24 +000089 if (pm_uart_udivslot)
90 save->udivslot = __raw_readl(regs + S3C2443_DIVSLOT);
91
Ben Dooks57699e92008-12-12 00:24:23 +000092 S3C_PMDBG("UART[%d]: ULCON=%04x, UCON=%04x, UFCON=%04x, UBRDIV=%04x\n",
93 uart, save->ulcon, save->ucon, save->ufcon, save->ubrdiv);
Ben Dooks2261e0e2008-12-12 00:24:08 +000094}
95
Ben Dooksd2b07fe2008-12-12 00:24:20 +000096static void s3c_pm_save_uarts(void)
Ben Dooks2261e0e2008-12-12 00:24:08 +000097{
Ben Dooksd2b07fe2008-12-12 00:24:20 +000098 struct pm_uart_save *save = uart_save;
99 unsigned int uart;
100
101 for (uart = 0; uart < CONFIG_SERIAL_SAMSUNG_UARTS; uart++, save++)
102 s3c_pm_save_uart(uart, save);
103}
104
105static void s3c_pm_restore_uart(unsigned int uart, struct pm_uart_save *save)
106{
107 void __iomem *regs = S3C_VA_UARTx(uart);
108
Ben Dooks57699e92008-12-12 00:24:23 +0000109 s3c_pm_arch_update_uart(regs, save);
110
Ben Dooksd2b07fe2008-12-12 00:24:20 +0000111 __raw_writel(save->ulcon, regs + S3C2410_ULCON);
112 __raw_writel(save->ucon, regs + S3C2410_UCON);
113 __raw_writel(save->ufcon, regs + S3C2410_UFCON);
114 __raw_writel(save->umcon, regs + S3C2410_UMCON);
115 __raw_writel(save->ubrdiv, regs + S3C2410_UBRDIV);
Ben Dooks4b637dc2008-12-12 00:24:24 +0000116
117 if (pm_uart_udivslot)
118 __raw_writel(save->udivslot, regs + S3C2443_DIVSLOT);
Ben Dooksd2b07fe2008-12-12 00:24:20 +0000119}
120
121static void s3c_pm_restore_uarts(void)
122{
123 struct pm_uart_save *save = uart_save;
124 unsigned int uart;
125
126 for (uart = 0; uart < CONFIG_SERIAL_SAMSUNG_UARTS; uart++, save++)
127 s3c_pm_restore_uart(uart, save);
Ben Dooks2261e0e2008-12-12 00:24:08 +0000128}
129#else
Ben Dooksd2b07fe2008-12-12 00:24:20 +0000130static void s3c_pm_save_uarts(void) { }
131static void s3c_pm_restore_uarts(void) { }
Ben Dooks2261e0e2008-12-12 00:24:08 +0000132#endif
133
Ben Dooks56b34422008-12-12 00:24:12 +0000134/* The IRQ ext-int code goes here, it is too small to currently bother
135 * with its own file. */
136
137unsigned long s3c_irqwake_intmask = 0xffffffffL;
138unsigned long s3c_irqwake_eintmask = 0xffffffffL;
139
140int s3c_irqext_wake(unsigned int irqno, unsigned int state)
141{
142 unsigned long bit = 1L << IRQ_EINT_BIT(irqno);
143
144 if (!(s3c_irqwake_eintallow & bit))
145 return -ENOENT;
146
147 printk(KERN_INFO "wake %s for irq %d\n",
148 state ? "enabled" : "disabled", irqno);
149
150 if (!state)
151 s3c_irqwake_eintmask |= bit;
152 else
153 s3c_irqwake_eintmask &= ~bit;
154
155 return 0;
156}
Ben Dooks64197112008-12-12 00:24:06 +0000157
158/* helper functions to save and restore register state */
159
160/**
161 * s3c_pm_do_save() - save a set of registers for restoration on resume.
162 * @ptr: Pointer to an array of registers.
163 * @count: Size of the ptr array.
164 *
165 * Run through the list of registers given, saving their contents in the
166 * array for later restoration when we wakeup.
167 */
168void s3c_pm_do_save(struct sleep_save *ptr, int count)
169{
170 for (; count > 0; count--, ptr++) {
171 ptr->val = __raw_readl(ptr->reg);
172 S3C_PMDBG("saved %p value %08lx\n", ptr->reg, ptr->val);
173 }
174}
175
176/**
177 * s3c_pm_do_restore() - restore register values from the save list.
178 * @ptr: Pointer to an array of registers.
179 * @count: Size of the ptr array.
180 *
181 * Restore the register values saved from s3c_pm_do_save().
182 *
183 * Note, we do not use S3C_PMDBG() in here, as the system may not have
184 * restore the UARTs state yet
185*/
186
187void s3c_pm_do_restore(struct sleep_save *ptr, int count)
188{
189 for (; count > 0; count--, ptr++) {
190 printk(KERN_DEBUG "restore %p (restore %08lx, was %08x)\n",
191 ptr->reg, ptr->val, __raw_readl(ptr->reg));
192
193 __raw_writel(ptr->val, ptr->reg);
194 }
195}
196
197/**
198 * s3c_pm_do_restore_core() - early restore register values from save list.
199 *
200 * This is similar to s3c_pm_do_restore() except we try and minimise the
201 * side effects of the function in case registers that hardware might need
202 * to work has been restored.
203 *
204 * WARNING: Do not put any debug in here that may effect memory or use
205 * peripherals, as things may be changing!
206*/
207
208void s3c_pm_do_restore_core(struct sleep_save *ptr, int count)
209{
210 for (; count > 0; count--, ptr++)
211 __raw_writel(ptr->val, ptr->reg);
212}
Ben Dooks2261e0e2008-12-12 00:24:08 +0000213
214/* s3c2410_pm_show_resume_irqs
215 *
216 * print any IRQs asserted at resume time (ie, we woke from)
217*/
218static void s3c_pm_show_resume_irqs(int start, unsigned long which,
219 unsigned long mask)
220{
221 int i;
222
223 which &= ~mask;
224
225 for (i = 0; i <= 31; i++) {
226 if (which & (1L<<i)) {
227 S3C_PMDBG("IRQ %d asserted at resume\n", start+i);
228 }
229 }
230}
231
232
233void (*pm_cpu_prep)(void);
234void (*pm_cpu_sleep)(void);
235
236#define any_allowed(mask, allow) (((mask) & (allow)) != (allow))
237
238/* s3c_pm_enter
239 *
240 * central control for sleep/resume process
241*/
242
243static int s3c_pm_enter(suspend_state_t state)
244{
Ben Dooksfff94cd2009-03-10 11:48:07 +0000245 static unsigned long regs_save[16];
Ben Dooks2261e0e2008-12-12 00:24:08 +0000246
247 /* ensure the debug is initialised (if enabled) */
248
249 s3c_pm_debug_init();
250
251 S3C_PMDBG("%s(%d)\n", __func__, state);
252
253 if (pm_cpu_prep == NULL || pm_cpu_sleep == NULL) {
254 printk(KERN_ERR "%s: error: no cpu sleep function\n", __func__);
255 return -EINVAL;
256 }
257
258 /* check if we have anything to wake-up with... bad things seem
259 * to happen if you suspend with no wakeup (system will often
260 * require a full power-cycle)
261 */
262
263 if (!any_allowed(s3c_irqwake_intmask, s3c_irqwake_intallow) &&
264 !any_allowed(s3c_irqwake_eintmask, s3c_irqwake_eintallow)) {
265 printk(KERN_ERR "%s: No wake-up sources!\n", __func__);
266 printk(KERN_ERR "%s: Aborting sleep\n", __func__);
267 return -EINVAL;
268 }
269
Ben Dooks2261e0e2008-12-12 00:24:08 +0000270 /* store the physical address of the register recovery block */
271
272 s3c_sleep_save_phys = virt_to_phys(regs_save);
273
274 S3C_PMDBG("s3c_sleep_save_phys=0x%08lx\n", s3c_sleep_save_phys);
275
276 /* save all necessary core registers not covered by the drivers */
277
278 s3c_pm_save_gpios();
Ben Dooksd2b07fe2008-12-12 00:24:20 +0000279 s3c_pm_save_uarts();
Ben Dooks2261e0e2008-12-12 00:24:08 +0000280 s3c_pm_save_core();
281
282 /* set the irq configuration for wake */
283
284 s3c_pm_configure_extint();
285
286 S3C_PMDBG("sleep: irq wakeup masks: %08lx,%08lx\n",
287 s3c_irqwake_intmask, s3c_irqwake_eintmask);
288
289 s3c_pm_arch_prepare_irqs();
290
291 /* call cpu specific preparation */
292
293 pm_cpu_prep();
294
295 /* flush cache back to ram */
296
297 flush_cache_all();
298
299 s3c_pm_check_store();
300
301 /* send the cpu to sleep... */
302
303 s3c_pm_arch_stop_clocks();
304
Ben Dooksfff94cd2009-03-10 11:48:07 +0000305 /* s3c_cpu_save will also act as our return point from when
306 * we resume as it saves its own register state and restores it
307 * during the resume. */
Ben Dooks2261e0e2008-12-12 00:24:08 +0000308
Ben Dooksfff94cd2009-03-10 11:48:07 +0000309 s3c_cpu_save(regs_save);
Ben Dooks2261e0e2008-12-12 00:24:08 +0000310
311 /* restore the cpu state using the kernel's cpu init code. */
312
313 cpu_init();
314
315 /* restore the system state */
316
317 s3c_pm_restore_core();
Ben Dooksd2b07fe2008-12-12 00:24:20 +0000318 s3c_pm_restore_uarts();
Ben Dooks2261e0e2008-12-12 00:24:08 +0000319 s3c_pm_restore_gpios();
320
321 s3c_pm_debug_init();
322
323 /* check what irq (if any) restored the system */
324
325 s3c_pm_arch_show_resume_irqs();
326
327 S3C_PMDBG("%s: post sleep, preparing to return\n", __func__);
328
329 s3c_pm_check_restore();
330
331 /* ok, let's return from sleep */
332
333 S3C_PMDBG("S3C PM Resume (post-restore)\n");
334 return 0;
335}
336
Ben Dooksfff94cd2009-03-10 11:48:07 +0000337/* callback from assembly code */
338void s3c_pm_cb_flushcache(void)
339{
340 flush_cache_all();
341}
342
Ben Dooksaa8aba62008-12-12 00:24:34 +0000343static int s3c_pm_prepare(void)
344{
345 /* prepare check area if configured */
346
347 s3c_pm_check_prepare();
348 return 0;
349}
350
351static void s3c_pm_finish(void)
352{
353 s3c_pm_check_cleanup();
354}
355
Ben Dooks2261e0e2008-12-12 00:24:08 +0000356static struct platform_suspend_ops s3c_pm_ops = {
357 .enter = s3c_pm_enter,
Ben Dooksaa8aba62008-12-12 00:24:34 +0000358 .prepare = s3c_pm_prepare,
359 .finish = s3c_pm_finish,
Ben Dooks2261e0e2008-12-12 00:24:08 +0000360 .valid = suspend_valid_only_mem,
361};
362
Ben Dooks4e59c252008-12-12 00:24:18 +0000363/* s3c_pm_init
Ben Dooks2261e0e2008-12-12 00:24:08 +0000364 *
365 * Attach the power management functions. This should be called
366 * from the board specific initialisation if the board supports
367 * it.
368*/
369
Ben Dooks4e59c252008-12-12 00:24:18 +0000370int __init s3c_pm_init(void)
Ben Dooks2261e0e2008-12-12 00:24:08 +0000371{
372 printk("S3C Power Management, Copyright 2004 Simtec Electronics\n");
373
374 suspend_set_ops(&s3c_pm_ops);
375 return 0;
376}