blob: 0ae24d9b44b340851764b05cd24d17c6cf205c97 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Dynamic DMA mapping support for AMD Hammer.
Ingo Molnar05fccb02008-01-30 13:30:12 +01003 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Use the integrated AGP GART in the Hammer northbridge as an IOMMU for PCI.
5 * This allows to use PCI devices that only support 32bit addresses on systems
Ingo Molnar05fccb02008-01-30 13:30:12 +01006 * with more than 4GB.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Randy Dunlap5872fb92009-01-29 16:28:02 -08008 * See Documentation/PCI/PCI-DMA-mapping.txt for the interface specification.
Ingo Molnar05fccb02008-01-30 13:30:12 +01009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 * Copyright 2002 Andi Kleen, SuSE Labs.
Andi Kleenff7f3642007-10-17 18:04:37 +020011 * Subject to the GNU General Public License v2 only.
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 */
13
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/types.h>
15#include <linux/ctype.h>
16#include <linux/agp_backend.h>
17#include <linux/init.h>
18#include <linux/mm.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040019#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/string.h>
21#include <linux/spinlock.h>
22#include <linux/pci.h>
23#include <linux/module.h>
24#include <linux/topology.h>
25#include <linux/interrupt.h>
Akinobu Mitaa66022c2009-12-15 16:48:28 -080026#include <linux/bitmap.h>
Christoph Hellwig1eeb66a2007-05-08 00:27:03 -070027#include <linux/kdebug.h>
Jens Axboe9ee1bea2007-10-04 09:35:37 +020028#include <linux/scatterlist.h>
FUJITA Tomonorifde9a102008-02-04 22:28:11 -080029#include <linux/iommu-helper.h>
Pavel Machekcd763742008-05-29 00:30:21 -070030#include <linux/sysdev.h>
Joerg Roedel237a6222008-09-25 12:13:53 +020031#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032#include <asm/atomic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include <asm/mtrr.h>
34#include <asm/pgtable.h>
35#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090036#include <asm/iommu.h>
Joerg Roedel395624f2007-10-24 12:49:47 +020037#include <asm/gart.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <asm/cacheflush.h>
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +010039#include <asm/swiotlb.h>
40#include <asm/dma.h>
Andi Kleena32073b2006-06-26 13:56:40 +020041#include <asm/k8.h>
FUJITA Tomonori338bac52009-10-27 16:34:44 +090042#include <asm/x86_init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043
Joerg Roedel79da0872007-10-24 12:49:49 +020044static unsigned long iommu_bus_base; /* GART remapping area (physical) */
Ingo Molnar05fccb02008-01-30 13:30:12 +010045static unsigned long iommu_size; /* size of remapping area bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -070046static unsigned long iommu_pages; /* .. and in pages */
47
Ingo Molnar05fccb02008-01-30 13:30:12 +010048static u32 *iommu_gatt_base; /* Remapping table */
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
FUJITA Tomonori42109192009-11-15 21:19:52 +090050static dma_addr_t bad_dma_addr;
51
Ingo Molnar05fccb02008-01-30 13:30:12 +010052/*
53 * If this is disabled the IOMMU will use an optimized flushing strategy
54 * of only flushing when an mapping is reused. With it true the GART is
55 * flushed for every mapping. Problem is that doing the lazy flush seems
56 * to trigger bugs with some popular PCI cards, in particular 3ware (but
57 * has been also also seen with Qlogic at least).
58 */
Jaswinder Singh Rajputc854c912008-12-29 20:38:09 +053059static int iommu_fullflush = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Ingo Molnar05fccb02008-01-30 13:30:12 +010061/* Allocation bitmap for the remapping area: */
Linus Torvalds1da177e2005-04-16 15:20:36 -070062static DEFINE_SPINLOCK(iommu_bitmap_lock);
Ingo Molnar05fccb02008-01-30 13:30:12 +010063/* Guarded by iommu_bitmap_lock: */
64static unsigned long *iommu_gart_bitmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
Ingo Molnar05fccb02008-01-30 13:30:12 +010066static u32 gart_unmapped_entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
68#define GPTE_VALID 1
69#define GPTE_COHERENT 2
70#define GPTE_ENCODE(x) \
71 (((x) & 0xfffff000) | (((x) >> 32) << 4) | GPTE_VALID | GPTE_COHERENT)
72#define GPTE_DECODE(x) (((x) & 0xfffff000) | (((u64)(x) & 0xff0) << 28))
73
Ingo Molnar05fccb02008-01-30 13:30:12 +010074#define EMERGENCY_PAGES 32 /* = 128KB */
Linus Torvalds1da177e2005-04-16 15:20:36 -070075
76#ifdef CONFIG_AGP
77#define AGPEXTERN extern
78#else
79#define AGPEXTERN
80#endif
81
82/* backdoor interface to AGP driver */
83AGPEXTERN int agp_memory_reserved;
84AGPEXTERN __u32 *agp_gatt_table;
85
86static unsigned long next_bit; /* protected by iommu_bitmap_lock */
Joerg Roedel3610f212008-09-25 12:13:54 +020087static bool need_flush; /* global flush state. set for each gart wrap */
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +090089static unsigned long alloc_iommu(struct device *dev, int size,
90 unsigned long align_mask)
Ingo Molnar05fccb02008-01-30 13:30:12 +010091{
Linus Torvalds1da177e2005-04-16 15:20:36 -070092 unsigned long offset, flags;
FUJITA Tomonorifde9a102008-02-04 22:28:11 -080093 unsigned long boundary_size;
94 unsigned long base_index;
95
96 base_index = ALIGN(iommu_bus_base & dma_get_seg_boundary(dev),
97 PAGE_SIZE) >> PAGE_SHIFT;
Ingo Molnar123bf0e2009-11-15 21:19:52 +090098 boundary_size = ALIGN((u64)dma_get_seg_boundary(dev) + 1,
FUJITA Tomonorifde9a102008-02-04 22:28:11 -080099 PAGE_SIZE) >> PAGE_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100
Ingo Molnar05fccb02008-01-30 13:30:12 +0100101 spin_lock_irqsave(&iommu_bitmap_lock, flags);
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800102 offset = iommu_area_alloc(iommu_gart_bitmap, iommu_pages, next_bit,
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900103 size, base_index, boundary_size, align_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104 if (offset == -1) {
Joerg Roedel3610f212008-09-25 12:13:54 +0200105 need_flush = true;
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800106 offset = iommu_area_alloc(iommu_gart_bitmap, iommu_pages, 0,
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900107 size, base_index, boundary_size,
108 align_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109 }
Ingo Molnar05fccb02008-01-30 13:30:12 +0100110 if (offset != -1) {
Ingo Molnar05fccb02008-01-30 13:30:12 +0100111 next_bit = offset+size;
112 if (next_bit >= iommu_pages) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113 next_bit = 0;
Joerg Roedel3610f212008-09-25 12:13:54 +0200114 need_flush = true;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100115 }
116 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117 if (iommu_fullflush)
Joerg Roedel3610f212008-09-25 12:13:54 +0200118 need_flush = true;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100119 spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
120
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121 return offset;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100122}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123
124static void free_iommu(unsigned long offset, int size)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100125{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126 unsigned long flags;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100127
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 spin_lock_irqsave(&iommu_bitmap_lock, flags);
Akinobu Mitaa66022c2009-12-15 16:48:28 -0800129 bitmap_clear(iommu_gart_bitmap, offset, size);
Joerg Roedel70d7d352008-12-02 20:16:03 +0100130 if (offset >= next_bit)
131 next_bit = offset + size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132 spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100133}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134
Ingo Molnar05fccb02008-01-30 13:30:12 +0100135/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 * Use global flush state to avoid races with multiple flushers.
137 */
Andi Kleena32073b2006-06-26 13:56:40 +0200138static void flush_gart(void)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100139{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140 unsigned long flags;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100141
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142 spin_lock_irqsave(&iommu_bitmap_lock, flags);
Andi Kleena32073b2006-06-26 13:56:40 +0200143 if (need_flush) {
144 k8_flush_garts();
Joerg Roedel3610f212008-09-25 12:13:54 +0200145 need_flush = false;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100146 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147 spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100148}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150#ifdef CONFIG_IOMMU_LEAK
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151/* Debugging aid for drivers that don't free their IOMMU tables */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152static int leak_trace;
Joerg Roedel79da0872007-10-24 12:49:49 +0200153static int iommu_leak_pages = 20;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100154
Joerg Roedel79da0872007-10-24 12:49:49 +0200155static void dump_leak(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156{
Ingo Molnar05fccb02008-01-30 13:30:12 +0100157 static int dump;
158
FUJITA Tomonori19c1a6f2009-04-14 09:43:19 +0900159 if (dump)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100160 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161 dump = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100162
FUJITA Tomonori19c1a6f2009-04-14 09:43:19 +0900163 show_stack(NULL, NULL);
164 debug_dma_dump_mappings(NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166#endif
167
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100168static void iommu_full(struct device *dev, size_t size, int dir)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169{
Ingo Molnar05fccb02008-01-30 13:30:12 +0100170 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171 * Ran out of IOMMU space for this operation. This is very bad.
172 * Unfortunately the drivers cannot handle this operation properly.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100173 * Return some non mapped prereserved space in the aperture and
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 * let the Northbridge deal with it. This will result in garbage
175 * in the IO operation. When the size exceeds the prereserved space
Ingo Molnar05fccb02008-01-30 13:30:12 +0100176 * memory corruption will occur or random memory will be DMAed
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177 * out. Hopefully no network devices use single mappings that big.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100178 */
179
Greg Kroah-Hartmanfc3a8822008-05-02 06:02:41 +0200180 dev_err(dev, "PCI-DMA: Out of IOMMU space for %lu bytes\n", size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100182 if (size > PAGE_SIZE*EMERGENCY_PAGES) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 if (dir == PCI_DMA_FROMDEVICE || dir == PCI_DMA_BIDIRECTIONAL)
184 panic("PCI-DMA: Memory would be corrupted\n");
Ingo Molnar05fccb02008-01-30 13:30:12 +0100185 if (dir == PCI_DMA_TODEVICE || dir == PCI_DMA_BIDIRECTIONAL)
186 panic(KERN_ERR
187 "PCI-DMA: Random memory would be DMAed\n");
188 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189#ifdef CONFIG_IOMMU_LEAK
Ingo Molnar05fccb02008-01-30 13:30:12 +0100190 dump_leak();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192}
193
Ingo Molnar05fccb02008-01-30 13:30:12 +0100194static inline int
195need_iommu(struct device *dev, unsigned long addr, size_t size)
196{
FUJITA Tomonoria4c2baa2009-07-10 10:04:55 +0900197 return force_iommu || !dma_capable(dev, addr, size);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100198}
199
200static inline int
201nonforced_iommu(struct device *dev, unsigned long addr, size_t size)
202{
FUJITA Tomonoria4c2baa2009-07-10 10:04:55 +0900203 return !dma_capable(dev, addr, size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204}
205
206/* Map a single continuous physical area into the IOMMU.
207 * Caller needs to check if the iommu is needed and flush.
208 */
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100209static dma_addr_t dma_map_area(struct device *dev, dma_addr_t phys_mem,
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900210 size_t size, int dir, unsigned long align_mask)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100211{
Joerg Roedel1477b8e2008-10-15 22:02:11 -0700212 unsigned long npages = iommu_num_pages(phys_mem, size, PAGE_SIZE);
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900213 unsigned long iommu_page = alloc_iommu(dev, npages, align_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 int i;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100215
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216 if (iommu_page == -1) {
217 if (!nonforced_iommu(dev, phys_mem, size))
Ingo Molnar05fccb02008-01-30 13:30:12 +0100218 return phys_mem;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219 if (panic_on_overflow)
220 panic("dma_map_area overflow %lu bytes\n", size);
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100221 iommu_full(dev, size, dir);
FUJITA Tomonori42109192009-11-15 21:19:52 +0900222 return bad_dma_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223 }
224
225 for (i = 0; i < npages; i++) {
226 iommu_gatt_base[iommu_page + i] = GPTE_ENCODE(phys_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 phys_mem += PAGE_SIZE;
228 }
229 return iommu_bus_base + iommu_page*PAGE_SIZE + (phys_mem & ~PAGE_MASK);
230}
231
232/* Map a single area into the IOMMU */
FUJITA Tomonori052aedb2009-01-05 23:47:23 +0900233static dma_addr_t gart_map_page(struct device *dev, struct page *page,
234 unsigned long offset, size_t size,
235 enum dma_data_direction dir,
236 struct dma_attrs *attrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237{
Ingo Molnar2be62142008-04-19 19:19:56 +0200238 unsigned long bus;
FUJITA Tomonori052aedb2009-01-05 23:47:23 +0900239 phys_addr_t paddr = page_to_phys(page) + offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 if (!dev)
Joerg Roedel6c505ce2008-08-19 16:32:45 +0200242 dev = &x86_dma_fallback_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243
Ingo Molnar2be62142008-04-19 19:19:56 +0200244 if (!need_iommu(dev, paddr, size))
245 return paddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900247 bus = dma_map_area(dev, paddr, size, dir, 0);
248 flush_gart();
Ingo Molnar05fccb02008-01-30 13:30:12 +0100249
250 return bus;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100251}
252
253/*
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200254 * Free a DMA mapping.
255 */
FUJITA Tomonori052aedb2009-01-05 23:47:23 +0900256static void gart_unmap_page(struct device *dev, dma_addr_t dma_addr,
257 size_t size, enum dma_data_direction dir,
258 struct dma_attrs *attrs)
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200259{
260 unsigned long iommu_page;
261 int npages;
262 int i;
263
264 if (dma_addr < iommu_bus_base + EMERGENCY_PAGES*PAGE_SIZE ||
265 dma_addr >= iommu_bus_base + iommu_size)
266 return;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100267
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200268 iommu_page = (dma_addr - iommu_bus_base)>>PAGE_SHIFT;
Joerg Roedel1477b8e2008-10-15 22:02:11 -0700269 npages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200270 for (i = 0; i < npages; i++) {
271 iommu_gatt_base[iommu_page + i] = gart_unmapped_entry;
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200272 }
273 free_iommu(iommu_page, npages);
274}
275
276/*
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100277 * Wrapper for pci_unmap_single working with scatterlists.
278 */
FUJITA Tomonori160c1d82009-01-05 23:59:02 +0900279static void gart_unmap_sg(struct device *dev, struct scatterlist *sg, int nents,
280 enum dma_data_direction dir, struct dma_attrs *attrs)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100281{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200282 struct scatterlist *s;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100283 int i;
284
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200285 for_each_sg(sg, s, nents, i) {
Jon Mason60b08c62006-02-26 04:18:22 +0100286 if (!s->dma_length || !s->length)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100287 break;
FUJITA Tomonorid7dff842009-01-05 23:47:28 +0900288 gart_unmap_page(dev, s->dma_address, s->dma_length, dir, NULL);
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100289 }
290}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291
292/* Fallback for dma_map_sg in case of overflow */
293static int dma_map_sg_nonforce(struct device *dev, struct scatterlist *sg,
294 int nents, int dir)
295{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200296 struct scatterlist *s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297 int i;
298
299#ifdef CONFIG_IOMMU_DEBUG
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900300 pr_debug("dma_map_sg overflow\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301#endif
302
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200303 for_each_sg(sg, s, nents, i) {
Jens Axboe58b053e2007-10-22 20:02:46 +0200304 unsigned long addr = sg_phys(s);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100305
306 if (nonforced_iommu(dev, addr, s->length)) {
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900307 addr = dma_map_area(dev, addr, s->length, dir, 0);
FUJITA Tomonori42109192009-11-15 21:19:52 +0900308 if (addr == bad_dma_addr) {
Ingo Molnar05fccb02008-01-30 13:30:12 +0100309 if (i > 0)
FUJITA Tomonori160c1d82009-01-05 23:59:02 +0900310 gart_unmap_sg(dev, sg, i, dir, NULL);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100311 nents = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312 sg[0].dma_length = 0;
313 break;
314 }
315 }
316 s->dma_address = addr;
317 s->dma_length = s->length;
318 }
Andi Kleena32073b2006-06-26 13:56:40 +0200319 flush_gart();
Ingo Molnar05fccb02008-01-30 13:30:12 +0100320
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321 return nents;
322}
323
324/* Map multiple scatterlist entries continuous into the first. */
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800325static int __dma_map_cont(struct device *dev, struct scatterlist *start,
326 int nelems, struct scatterlist *sout,
327 unsigned long pages)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328{
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900329 unsigned long iommu_start = alloc_iommu(dev, pages, 0);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100330 unsigned long iommu_page = iommu_start;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200331 struct scatterlist *s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 int i;
333
334 if (iommu_start == -1)
335 return -1;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200336
337 for_each_sg(start, s, nelems, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338 unsigned long pages, addr;
339 unsigned long phys_addr = s->dma_address;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100340
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200341 BUG_ON(s != start && s->offset);
342 if (s == start) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 sout->dma_address = iommu_bus_base;
344 sout->dma_address += iommu_page*PAGE_SIZE + s->offset;
345 sout->dma_length = s->length;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100346 } else {
347 sout->dma_length += s->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348 }
349
350 addr = phys_addr;
Joerg Roedel1477b8e2008-10-15 22:02:11 -0700351 pages = iommu_num_pages(s->offset, s->length, PAGE_SIZE);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100352 while (pages--) {
353 iommu_gatt_base[iommu_page] = GPTE_ENCODE(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354 addr += PAGE_SIZE;
355 iommu_page++;
Andi Kleen0d5410642006-02-12 14:34:59 -0800356 }
Ingo Molnar05fccb02008-01-30 13:30:12 +0100357 }
358 BUG_ON(iommu_page - iommu_start != pages);
359
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360 return 0;
361}
362
Ingo Molnar05fccb02008-01-30 13:30:12 +0100363static inline int
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800364dma_map_cont(struct device *dev, struct scatterlist *start, int nelems,
365 struct scatterlist *sout, unsigned long pages, int need)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200367 if (!need) {
368 BUG_ON(nelems != 1);
FUJITA Tomonorie88a39d2007-10-25 09:13:32 +0200369 sout->dma_address = start->dma_address;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200370 sout->dma_length = start->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371 return 0;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200372 }
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800373 return __dma_map_cont(dev, start, nelems, sout, pages);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374}
Ingo Molnar05fccb02008-01-30 13:30:12 +0100375
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376/*
377 * DMA map all entries in a scatterlist.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100378 * Merge chunks that have page aligned sizes into a continuous mapping.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379 */
FUJITA Tomonori160c1d82009-01-05 23:59:02 +0900380static int gart_map_sg(struct device *dev, struct scatterlist *sg, int nents,
381 enum dma_data_direction dir, struct dma_attrs *attrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200383 struct scatterlist *s, *ps, *start_sg, *sgmap;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100384 int need = 0, nextneed, i, out, start;
385 unsigned long pages = 0;
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800386 unsigned int seg_size;
387 unsigned int max_seg_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388
Ingo Molnar05fccb02008-01-30 13:30:12 +0100389 if (nents == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390 return 0;
391
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 if (!dev)
Joerg Roedel6c505ce2008-08-19 16:32:45 +0200393 dev = &x86_dma_fallback_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900395 out = 0;
396 start = 0;
397 start_sg = sg;
398 sgmap = sg;
399 seg_size = 0;
400 max_seg_size = dma_get_max_seg_size(dev);
401 ps = NULL; /* shut up gcc */
402
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200403 for_each_sg(sg, s, nents, i) {
Jens Axboe58b053e2007-10-22 20:02:46 +0200404 dma_addr_t addr = sg_phys(s);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405
Ingo Molnar05fccb02008-01-30 13:30:12 +0100406 s->dma_address = addr;
407 BUG_ON(s->length == 0);
408
409 nextneed = need_iommu(dev, addr, s->length);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410
411 /* Handle the previous not yet processed entries */
412 if (i > start) {
Ingo Molnar05fccb02008-01-30 13:30:12 +0100413 /*
414 * Can only merge when the last chunk ends on a
415 * page boundary and the new one doesn't have an
416 * offset.
417 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 if (!iommu_merge || !nextneed || !need || s->offset ||
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800419 (s->length + seg_size > max_seg_size) ||
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200420 (ps->offset + ps->length) % PAGE_SIZE) {
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800421 if (dma_map_cont(dev, start_sg, i - start,
422 sgmap, pages, need) < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423 goto error;
424 out++;
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900425
426 seg_size = 0;
427 sgmap = sg_next(sgmap);
428 pages = 0;
429 start = i;
430 start_sg = s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431 }
432 }
433
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800434 seg_size += s->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435 need = nextneed;
Joerg Roedel1477b8e2008-10-15 22:02:11 -0700436 pages += iommu_num_pages(s->offset, s->length, PAGE_SIZE);
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200437 ps = s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 }
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800439 if (dma_map_cont(dev, start_sg, i - start, sgmap, pages, need) < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440 goto error;
441 out++;
Andi Kleena32073b2006-06-26 13:56:40 +0200442 flush_gart();
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200443 if (out < nents) {
444 sgmap = sg_next(sgmap);
445 sgmap->dma_length = 0;
446 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 return out;
448
449error:
Andi Kleena32073b2006-06-26 13:56:40 +0200450 flush_gart();
FUJITA Tomonori160c1d82009-01-05 23:59:02 +0900451 gart_unmap_sg(dev, sg, out, dir, NULL);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100452
Kevin VanMarena1002a42006-02-03 21:51:32 +0100453 /* When it was forced or merged try again in a dumb way */
454 if (force_iommu || iommu_merge) {
455 out = dma_map_sg_nonforce(dev, sg, nents, dir);
456 if (out > 0)
457 return out;
458 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459 if (panic_on_overflow)
460 panic("dma_map_sg: overflow on %lu pages\n", pages);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100461
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100462 iommu_full(dev, pages << PAGE_SHIFT, dir);
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200463 for_each_sg(sg, s, nents, i)
FUJITA Tomonori42109192009-11-15 21:19:52 +0900464 s->dma_address = bad_dma_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465 return 0;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100466}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467
Joerg Roedel94581092008-08-19 16:32:39 +0200468/* allocate and map a coherent mapping */
469static void *
470gart_alloc_coherent(struct device *dev, size_t size, dma_addr_t *dma_addr,
471 gfp_t flag)
472{
FUJITA Tomonorif6a32a32008-09-11 23:08:48 +0900473 dma_addr_t paddr;
FUJITA Tomonori421076e2008-08-22 16:29:10 +0900474 unsigned long align_mask;
FUJITA Tomonori1d990882008-09-24 20:48:37 +0900475 struct page *page;
Joerg Roedel94581092008-08-19 16:32:39 +0200476
FUJITA Tomonori1d990882008-09-24 20:48:37 +0900477 if (force_iommu && !(flag & GFP_DMA)) {
478 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
479 page = alloc_pages(flag | __GFP_ZERO, get_order(size));
480 if (!page)
481 return NULL;
Joerg Roedel94581092008-08-19 16:32:39 +0200482
FUJITA Tomonori1d990882008-09-24 20:48:37 +0900483 align_mask = (1UL << get_order(size)) - 1;
484 paddr = dma_map_area(dev, page_to_phys(page), size,
485 DMA_BIDIRECTIONAL, align_mask);
FUJITA Tomonorif6a32a32008-09-11 23:08:48 +0900486
FUJITA Tomonori1d990882008-09-24 20:48:37 +0900487 flush_gart();
FUJITA Tomonori42109192009-11-15 21:19:52 +0900488 if (paddr != bad_dma_addr) {
FUJITA Tomonori1d990882008-09-24 20:48:37 +0900489 *dma_addr = paddr;
490 return page_address(page);
491 }
492 __free_pages(page, get_order(size));
493 } else
494 return dma_generic_alloc_coherent(dev, size, dma_addr, flag);
Joerg Roedel94581092008-08-19 16:32:39 +0200495
496 return NULL;
497}
498
Joerg Roedel43a5a5a2008-08-19 16:32:40 +0200499/* free a coherent mapping */
500static void
501gart_free_coherent(struct device *dev, size_t size, void *vaddr,
502 dma_addr_t dma_addr)
503{
FUJITA Tomonorid7dff842009-01-05 23:47:28 +0900504 gart_unmap_page(dev, dma_addr, size, DMA_BIDIRECTIONAL, NULL);
Joerg Roedel43a5a5a2008-08-19 16:32:40 +0200505 free_pages((unsigned long)vaddr, get_order(size));
506}
507
FUJITA Tomonori42109192009-11-15 21:19:52 +0900508static int gart_mapping_error(struct device *dev, dma_addr_t dma_addr)
509{
510 return (dma_addr == bad_dma_addr);
511}
512
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100513static int no_agp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514
515static __init unsigned long check_iommu_size(unsigned long aper, u64 aper_size)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100516{
517 unsigned long a;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518
Ingo Molnar05fccb02008-01-30 13:30:12 +0100519 if (!iommu_size) {
520 iommu_size = aper_size;
521 if (!no_agp)
522 iommu_size /= 2;
523 }
524
525 a = aper + iommu_size;
Andi Kleen31422c52008-02-04 16:48:08 +0100526 iommu_size -= round_up(a, PMD_PAGE_SIZE) - a;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527
Ingo Molnar05fccb02008-01-30 13:30:12 +0100528 if (iommu_size < 64*1024*1024) {
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900529 pr_warning(
Ingo Molnar05fccb02008-01-30 13:30:12 +0100530 "PCI-DMA: Warning: Small IOMMU %luMB."
531 " Consider increasing the AGP aperture in BIOS\n",
532 iommu_size >> 20);
533 }
534
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 return iommu_size;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100536}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537
Ingo Molnar05fccb02008-01-30 13:30:12 +0100538static __init unsigned read_aperture(struct pci_dev *dev, u32 *size)
539{
540 unsigned aper_size = 0, aper_base_32, aper_order;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541 u64 aper_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200543 pci_read_config_dword(dev, AMD64_GARTAPERTUREBASE, &aper_base_32);
544 pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &aper_order);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100545 aper_order = (aper_order >> 1) & 7;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546
Ingo Molnar05fccb02008-01-30 13:30:12 +0100547 aper_base = aper_base_32 & 0x7fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548 aper_base <<= 25;
549
Ingo Molnar05fccb02008-01-30 13:30:12 +0100550 aper_size = (32 * 1024 * 1024) << aper_order;
551 if (aper_base + aper_size > 0x100000000UL || !aper_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552 aper_base = 0;
553
554 *size = aper_size;
555 return aper_base;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100556}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200558static void enable_gart_translations(void)
559{
560 int i;
561
562 for (i = 0; i < num_k8_northbridges; i++) {
563 struct pci_dev *dev = k8_northbridges[i];
564
565 enable_gart_translation(dev, __pa(agp_gatt_table));
566 }
Joerg Roedel4b838732010-04-07 12:57:35 +0200567
568 /* Flush the GART-TLB to remove stale entries */
569 k8_flush_garts();
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200570}
571
572/*
573 * If fix_up_north_bridges is set, the north bridges have to be fixed up on
574 * resume in the same way as they are handled in gart_iommu_hole_init().
575 */
576static bool fix_up_north_bridges;
577static u32 aperture_order;
578static u32 aperture_alloc;
579
580void set_up_gart_resume(u32 aper_order, u32 aper_alloc)
581{
582 fix_up_north_bridges = true;
583 aperture_order = aper_order;
584 aperture_alloc = aper_alloc;
585}
586
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900587static void gart_fixup_northbridges(struct sys_device *dev)
588{
589 int i;
590
591 if (!fix_up_north_bridges)
592 return;
593
594 pr_info("PCI-DMA: Restoring GART aperture settings\n");
595
596 for (i = 0; i < num_k8_northbridges; i++) {
597 struct pci_dev *dev = k8_northbridges[i];
598
599 /*
600 * Don't enable translations just yet. That is the next
601 * step. Restore the pre-suspend aperture settings.
602 */
603 pci_write_config_dword(dev, AMD64_GARTAPERTURECTL, aperture_order << 1);
604 pci_write_config_dword(dev, AMD64_GARTAPERTUREBASE, aperture_alloc >> 25);
605 }
606}
607
Pavel Machekcd763742008-05-29 00:30:21 -0700608static int gart_resume(struct sys_device *dev)
609{
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900610 pr_info("PCI-DMA: Resuming GART IOMMU\n");
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200611
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900612 gart_fixup_northbridges(dev);
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200613
614 enable_gart_translations();
615
Pavel Machekcd763742008-05-29 00:30:21 -0700616 return 0;
617}
618
619static int gart_suspend(struct sys_device *dev, pm_message_t state)
620{
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200621 return 0;
Pavel Machekcd763742008-05-29 00:30:21 -0700622}
623
624static struct sysdev_class gart_sysdev_class = {
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900625 .name = "gart",
626 .suspend = gart_suspend,
627 .resume = gart_resume,
Pavel Machekcd763742008-05-29 00:30:21 -0700628
629};
630
631static struct sys_device device_gart = {
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900632 .cls = &gart_sysdev_class,
Pavel Machekcd763742008-05-29 00:30:21 -0700633};
634
Ingo Molnar05fccb02008-01-30 13:30:12 +0100635/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636 * Private Northbridge GATT initialization in case we cannot use the
Ingo Molnar05fccb02008-01-30 13:30:12 +0100637 * AGP driver for some reason.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638 */
639static __init int init_k8_gatt(struct agp_kern_info *info)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100640{
641 unsigned aper_size, gatt_size, new_aper_size;
642 unsigned aper_base, new_aper_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643 struct pci_dev *dev;
644 void *gatt;
Pavel Machekcd763742008-05-29 00:30:21 -0700645 int i, error;
Andi Kleena32073b2006-06-26 13:56:40 +0200646
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900647 pr_info("PCI-DMA: Disabling AGP.\n");
648
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649 aper_size = aper_base = info->aper_size = 0;
Andi Kleena32073b2006-06-26 13:56:40 +0200650 dev = NULL;
651 for (i = 0; i < num_k8_northbridges; i++) {
652 dev = k8_northbridges[i];
Ingo Molnar05fccb02008-01-30 13:30:12 +0100653 new_aper_base = read_aperture(dev, &new_aper_size);
654 if (!new_aper_base)
655 goto nommu;
656
657 if (!aper_base) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658 aper_size = new_aper_size;
659 aper_base = new_aper_base;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100660 }
661 if (aper_size != new_aper_size || aper_base != new_aper_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662 goto nommu;
663 }
664 if (!aper_base)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100665 goto nommu;
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900666
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667 info->aper_base = aper_base;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100668 info->aper_size = aper_size >> 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669
Ingo Molnar05fccb02008-01-30 13:30:12 +0100670 gatt_size = (aper_size >> PAGE_SHIFT) * sizeof(u32);
Joerg Roedel01142672008-09-25 12:42:12 +0200671 gatt = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
672 get_order(gatt_size));
Ingo Molnar05fccb02008-01-30 13:30:12 +0100673 if (!gatt)
Joachim Deguaracf6387d2007-04-24 13:05:36 +0200674 panic("Cannot allocate GATT table");
Arjan van de Ven6d238cc2008-01-30 13:34:06 +0100675 if (set_memory_uc((unsigned long)gatt, gatt_size >> PAGE_SHIFT))
Joachim Deguaracf6387d2007-04-24 13:05:36 +0200676 panic("Could not set GART PTEs to uncacheable pages");
Joachim Deguaracf6387d2007-04-24 13:05:36 +0200677
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 agp_gatt_table = gatt;
Andi Kleena32073b2006-06-26 13:56:40 +0200679
Pavel Machekcd763742008-05-29 00:30:21 -0700680 error = sysdev_class_register(&gart_sysdev_class);
681 if (!error)
682 error = sysdev_register(&device_gart);
683 if (error)
Joerg Roedel237a6222008-09-25 12:13:53 +0200684 panic("Could not register gart_sysdev -- "
685 "would corrupt data on next suspend");
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200686
Andi Kleena32073b2006-06-26 13:56:40 +0200687 flush_gart();
Ingo Molnar05fccb02008-01-30 13:30:12 +0100688
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900689 pr_info("PCI-DMA: aperture base @ %x size %u KB\n",
Ingo Molnar05fccb02008-01-30 13:30:12 +0100690 aper_base, aper_size>>10);
Yinghai Lu7ab073b2008-07-12 14:30:35 -0700691
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 return 0;
693
694 nommu:
Ingo Molnar05fccb02008-01-30 13:30:12 +0100695 /* Should not happen anymore */
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900696 pr_warning("PCI-DMA: More than 4GB of RAM and no IOMMU\n"
Joe Perchesad361c92009-07-06 13:05:40 -0700697 "falling back to iommu=soft.\n");
Ingo Molnar05fccb02008-01-30 13:30:12 +0100698 return -1;
699}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700
FUJITA Tomonori160c1d82009-01-05 23:59:02 +0900701static struct dma_map_ops gart_dma_ops = {
Ingo Molnar05fccb02008-01-30 13:30:12 +0100702 .map_sg = gart_map_sg,
703 .unmap_sg = gart_unmap_sg,
FUJITA Tomonori052aedb2009-01-05 23:47:23 +0900704 .map_page = gart_map_page,
705 .unmap_page = gart_unmap_page,
Joerg Roedel94581092008-08-19 16:32:39 +0200706 .alloc_coherent = gart_alloc_coherent,
Joerg Roedel43a5a5a2008-08-19 16:32:40 +0200707 .free_coherent = gart_free_coherent,
FUJITA Tomonori42109192009-11-15 21:19:52 +0900708 .mapping_error = gart_mapping_error,
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100709};
710
FUJITA Tomonori338bac52009-10-27 16:34:44 +0900711static void gart_iommu_shutdown(void)
Yinghai Lubc2cea62007-07-21 17:11:28 +0200712{
713 struct pci_dev *dev;
714 int i;
715
Yinghai Luf3eee542009-12-14 11:52:15 +0900716 /* don't shutdown it if there is AGP installed */
717 if (!no_agp)
Yinghai Lubc2cea62007-07-21 17:11:28 +0200718 return;
719
Ingo Molnar05fccb02008-01-30 13:30:12 +0100720 for (i = 0; i < num_k8_northbridges; i++) {
721 u32 ctl;
Yinghai Lubc2cea62007-07-21 17:11:28 +0200722
Ingo Molnar05fccb02008-01-30 13:30:12 +0100723 dev = k8_northbridges[i];
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200724 pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &ctl);
Yinghai Lubc2cea62007-07-21 17:11:28 +0200725
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200726 ctl &= ~GARTEN;
Yinghai Lubc2cea62007-07-21 17:11:28 +0200727
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200728 pci_write_config_dword(dev, AMD64_GARTAPERTURECTL, ctl);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100729 }
Yinghai Lubc2cea62007-07-21 17:11:28 +0200730}
731
FUJITA Tomonoride957622009-11-10 19:46:14 +0900732int __init gart_iommu_init(void)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100733{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 struct agp_kern_info info;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 unsigned long iommu_start;
Yinghai Lud99e9012008-10-04 15:55:12 -0700736 unsigned long aper_base, aper_size;
737 unsigned long start_pfn, end_pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 unsigned long scratch;
739 long i;
740
Borislav Petkov0e152cd2010-03-12 15:43:03 +0100741 if (num_k8_northbridges == 0)
FUJITA Tomonoride957622009-11-10 19:46:14 +0900742 return 0;
Andi Kleena32073b2006-06-26 13:56:40 +0200743
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744#ifndef CONFIG_AGP_AMD64
Ingo Molnar05fccb02008-01-30 13:30:12 +0100745 no_agp = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746#else
747 /* Makefile puts PCI initialization via subsys_initcall first. */
748 /* Add other K8 AGP bridge drivers here */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100749 no_agp = no_agp ||
750 (agp_amd64_init() < 0) ||
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 (agp_copy_info(agp_bridge, &info) < 0);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100752#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 if (no_iommu ||
Yinghai Luc987d122008-06-24 22:14:09 -0700755 (!force_iommu && max_pfn <= MAX_DMA32_PFN) ||
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200756 !gart_iommu_aperture ||
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 (no_agp && init_k8_gatt(&info) < 0)) {
Yinghai Luc987d122008-06-24 22:14:09 -0700758 if (max_pfn > MAX_DMA32_PFN) {
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900759 pr_warning("More than 4GB of memory but GART IOMMU not available.\n");
760 pr_warning("falling back to iommu=soft.\n");
Jon Mason5b7b6442006-02-03 21:51:59 +0100761 }
FUJITA Tomonoride957622009-11-10 19:46:14 +0900762 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763 }
764
Yinghai Lud99e9012008-10-04 15:55:12 -0700765 /* need to map that range */
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900766 aper_size = info.aper_size << 20;
767 aper_base = info.aper_base;
768 end_pfn = (aper_base>>PAGE_SHIFT) + (aper_size>>PAGE_SHIFT);
769
Yinghai Lud99e9012008-10-04 15:55:12 -0700770 if (end_pfn > max_low_pfn_mapped) {
771 start_pfn = (aper_base>>PAGE_SHIFT);
772 init_memory_mapping(start_pfn<<PAGE_SHIFT, end_pfn<<PAGE_SHIFT);
773 }
774
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900775 pr_info("PCI-DMA: using GART IOMMU.\n");
Ingo Molnar05fccb02008-01-30 13:30:12 +0100776 iommu_size = check_iommu_size(info.aper_base, aper_size);
777 iommu_pages = iommu_size >> PAGE_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778
Joerg Roedel01142672008-09-25 12:42:12 +0200779 iommu_gart_bitmap = (void *) __get_free_pages(GFP_KERNEL | __GFP_ZERO,
Ingo Molnar05fccb02008-01-30 13:30:12 +0100780 get_order(iommu_pages/8));
781 if (!iommu_gart_bitmap)
782 panic("Cannot allocate iommu bitmap\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783
784#ifdef CONFIG_IOMMU_LEAK
Ingo Molnar05fccb02008-01-30 13:30:12 +0100785 if (leak_trace) {
FUJITA Tomonori19c1a6f2009-04-14 09:43:19 +0900786 int ret;
787
788 ret = dma_debug_resize_entries(iommu_pages);
789 if (ret)
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900790 pr_debug("PCI-DMA: Cannot trace all the entries\n");
Ingo Molnar05fccb02008-01-30 13:30:12 +0100791 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792#endif
793
Ingo Molnar05fccb02008-01-30 13:30:12 +0100794 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795 * Out of IOMMU space handling.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100796 * Reserve some invalid pages at the beginning of the GART.
797 */
Akinobu Mitaa66022c2009-12-15 16:48:28 -0800798 bitmap_set(iommu_gart_bitmap, 0, EMERGENCY_PAGES);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900800 pr_info("PCI-DMA: Reserving %luMB of IOMMU area in the AGP aperture\n",
Ingo Molnar05fccb02008-01-30 13:30:12 +0100801 iommu_size >> 20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900803 agp_memory_reserved = iommu_size;
804 iommu_start = aper_size - iommu_size;
805 iommu_bus_base = info.aper_base + iommu_start;
806 bad_dma_addr = iommu_bus_base;
807 iommu_gatt_base = agp_gatt_table + (iommu_start>>PAGE_SHIFT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808
Ingo Molnar05fccb02008-01-30 13:30:12 +0100809 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810 * Unmap the IOMMU part of the GART. The alias of the page is
811 * always mapped with cache enabled and there is no full cache
812 * coherency across the GART remapping. The unmapping avoids
813 * automatic prefetches from the CPU allocating cache lines in
814 * there. All CPU accesses are done via the direct mapping to
815 * the backing memory. The GART address is only used by PCI
Ingo Molnar05fccb02008-01-30 13:30:12 +0100816 * devices.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 */
Andi Kleen28d6ee42008-02-04 16:48:08 +0100818 set_memory_np((unsigned long)__va(iommu_bus_base),
819 iommu_size >> PAGE_SHIFT);
Ingo Molnar184652e2008-02-14 23:30:20 +0100820 /*
821 * Tricky. The GART table remaps the physical memory range,
822 * so the CPU wont notice potential aliases and if the memory
823 * is remapped to UC later on, we might surprise the PCI devices
824 * with a stray writeout of a cacheline. So play it sure and
825 * do an explicit, full-scale wbinvd() _after_ having marked all
826 * the pages as Not-Present:
827 */
828 wbinvd();
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900829
Mark Langsdorffe2245c2009-07-05 15:50:52 -0500830 /*
831 * Now all caches are flushed and we can safely enable
832 * GART hardware. Doing it early leaves the possibility
833 * of stale cache entries that can lead to GART PTE
834 * errors.
835 */
836 enable_gart_translations();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837
Ingo Molnar05fccb02008-01-30 13:30:12 +0100838 /*
Pavel Machekfa3d3192008-06-26 00:25:43 +0200839 * Try to workaround a bug (thanks to BenH):
Ingo Molnar05fccb02008-01-30 13:30:12 +0100840 * Set unmapped entries to a scratch page instead of 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841 * Any prefetches that hit unmapped entries won't get an bus abort
Pavel Machekfa3d3192008-06-26 00:25:43 +0200842 * then. (P2P bridge may be prefetching on DMA reads).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843 */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100844 scratch = get_zeroed_page(GFP_KERNEL);
845 if (!scratch)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846 panic("Cannot allocate iommu scratch page");
847 gart_unmapped_entry = GPTE_ENCODE(__pa(scratch));
Ingo Molnar05fccb02008-01-30 13:30:12 +0100848 for (i = EMERGENCY_PAGES; i < iommu_pages; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849 iommu_gatt_base[i] = gart_unmapped_entry;
850
Andi Kleena32073b2006-06-26 13:56:40 +0200851 flush_gart();
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100852 dma_ops = &gart_dma_ops;
FUJITA Tomonori338bac52009-10-27 16:34:44 +0900853 x86_platform.iommu_shutdown = gart_iommu_shutdown;
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +0900854 swiotlb = 0;
FUJITA Tomonoride957622009-11-10 19:46:14 +0900855
856 return 0;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100857}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858
Sam Ravnborg43999d92007-03-16 21:07:36 +0100859void __init gart_parse_options(char *p)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100860{
861 int arg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863#ifdef CONFIG_IOMMU_LEAK
Ingo Molnar05fccb02008-01-30 13:30:12 +0100864 if (!strncmp(p, "leak", 4)) {
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100865 leak_trace = 1;
866 p += 4;
Joerg Roedel237a6222008-09-25 12:13:53 +0200867 if (*p == '=')
868 ++p;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100869 if (isdigit(*p) && get_option(&p, &arg))
870 iommu_leak_pages = arg;
871 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872#endif
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100873 if (isdigit(*p) && get_option(&p, &arg))
874 iommu_size = arg;
Joe Perches41855b72009-11-09 17:58:50 -0800875 if (!strncmp(p, "fullflush", 9))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100876 iommu_fullflush = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100877 if (!strncmp(p, "nofullflush", 11))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100878 iommu_fullflush = 0;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100879 if (!strncmp(p, "noagp", 5))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100880 no_agp = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100881 if (!strncmp(p, "noaperture", 10))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100882 fix_aperture = 0;
883 /* duplicated from pci-dma.c */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100884 if (!strncmp(p, "force", 5))
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200885 gart_iommu_aperture_allowed = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100886 if (!strncmp(p, "allowed", 7))
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200887 gart_iommu_aperture_allowed = 1;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100888 if (!strncmp(p, "memaper", 7)) {
889 fallback_aper_force = 1;
890 p += 7;
891 if (*p == '=') {
892 ++p;
893 if (get_option(&p, &arg))
894 fallback_aper_order = arg;
895 }
896 }
897}