blob: 343b0f9e2e7b704678e6f1d4b83609fe19cd6bbe [file] [log] [blame]
David S. Miller3eb80572009-01-21 21:30:23 -08001/* pcr.c: Generic sparc64 performance counter infrastructure.
2 *
3 * Copyright (C) 2009 David S. Miller (davem@davemloft.net)
4 */
5#include <linux/kernel.h>
6#include <linux/module.h>
7#include <linux/init.h>
8#include <linux/irq.h>
9
Peter Zijlstrae360adb2010-10-14 14:01:34 +080010#include <linux/irq_work.h>
David S. Miller9960e9e2010-04-07 04:41:33 -070011#include <linux/ftrace.h>
David S. Miller5686f9c2009-09-10 05:59:24 -070012
David S. Miller3eb80572009-01-21 21:30:23 -080013#include <asm/pil.h>
14#include <asm/pcr.h>
David S. Millere5553a62009-01-29 21:22:47 -080015#include <asm/nmi.h>
David S. Miller3eb80572009-01-21 21:30:23 -080016
17/* This code is shared between various users of the performance
18 * counters. Users will be oprofile, pseudo-NMI watchdog, and the
Ingo Molnarcdd6c482009-09-21 12:02:48 +020019 * perf_event support layer.
David S. Miller3eb80572009-01-21 21:30:23 -080020 */
21
David S. Millere5553a62009-01-29 21:22:47 -080022#define PCR_SUN4U_ENABLE (PCR_PIC_PRIV | PCR_STRACE | PCR_UTRACE)
23#define PCR_N2_ENABLE (PCR_PIC_PRIV | PCR_STRACE | PCR_UTRACE | \
24 PCR_N2_TOE_OV1 | \
25 (2 << PCR_N2_SL1_SHIFT) | \
26 (0xff << PCR_N2_MASK1_SHIFT))
27
28u64 pcr_enable;
29unsigned int picl_shift;
30
David S. Miller3eb80572009-01-21 21:30:23 -080031/* Performance counter interrupts run unmasked at PIL level 15.
32 * Therefore we can't do things like wakeups and other work
33 * that expects IRQ disabling to be adhered to in locking etc.
34 *
35 * Therefore in such situations we defer the work by signalling
36 * a lower level cpu IRQ.
37 */
David S. Miller9960e9e2010-04-07 04:41:33 -070038void __irq_entry deferred_pcr_work_irq(int irq, struct pt_regs *regs)
David S. Miller3eb80572009-01-21 21:30:23 -080039{
David S. Miller5686f9c2009-09-10 05:59:24 -070040 struct pt_regs *old_regs;
41
David S. Miller3eb80572009-01-21 21:30:23 -080042 clear_softint(1 << PIL_DEFERRED_PCR_WORK);
David S. Miller5686f9c2009-09-10 05:59:24 -070043
44 old_regs = set_irq_regs(regs);
45 irq_enter();
Peter Zijlstrae360adb2010-10-14 14:01:34 +080046#ifdef CONFIG_IRQ_WORK
47 irq_work_run();
David S. Miller5686f9c2009-09-10 05:59:24 -070048#endif
49 irq_exit();
50 set_irq_regs(old_regs);
David S. Miller3eb80572009-01-21 21:30:23 -080051}
52
Peter Zijlstrae360adb2010-10-14 14:01:34 +080053void arch_irq_work_raise(void)
David S. Miller3eb80572009-01-21 21:30:23 -080054{
55 set_softint(1 << PIL_DEFERRED_PCR_WORK);
56}
57
58const struct pcr_ops *pcr_ops;
59EXPORT_SYMBOL_GPL(pcr_ops);
60
61static u64 direct_pcr_read(void)
62{
63 u64 val;
64
65 read_pcr(val);
66 return val;
67}
68
69static void direct_pcr_write(u64 val)
70{
71 write_pcr(val);
72}
73
74static const struct pcr_ops direct_pcr_ops = {
75 .read = direct_pcr_read,
76 .write = direct_pcr_write,
77};
78
79static void n2_pcr_write(u64 val)
80{
81 unsigned long ret;
82
David S. Miller314ff522011-07-27 20:46:25 -070083 if (val & PCR_N2_HTRACE) {
84 ret = sun4v_niagara2_setperf(HV_N2_PERF_SPARC_CTL, val);
85 if (ret != HV_EOK)
86 write_pcr(val);
87 } else
David S. Miller3eb80572009-01-21 21:30:23 -080088 write_pcr(val);
89}
90
91static const struct pcr_ops n2_pcr_ops = {
92 .read = direct_pcr_read,
93 .write = n2_pcr_write,
94};
95
96static unsigned long perf_hsvc_group;
97static unsigned long perf_hsvc_major;
98static unsigned long perf_hsvc_minor;
99
100static int __init register_perf_hsvc(void)
101{
102 if (tlb_type == hypervisor) {
103 switch (sun4v_chip_type) {
104 case SUN4V_CHIP_NIAGARA1:
105 perf_hsvc_group = HV_GRP_NIAG_PERF;
106 break;
107
108 case SUN4V_CHIP_NIAGARA2:
109 perf_hsvc_group = HV_GRP_N2_CPU;
110 break;
111
David S. Miller4ba991d2011-07-27 21:06:16 -0700112 case SUN4V_CHIP_NIAGARA3:
113 perf_hsvc_group = HV_GRP_KT_CPU;
114 break;
115
David S. Miller3eb80572009-01-21 21:30:23 -0800116 default:
117 return -ENODEV;
118 }
119
120
121 perf_hsvc_major = 1;
122 perf_hsvc_minor = 0;
123 if (sun4v_hvapi_register(perf_hsvc_group,
124 perf_hsvc_major,
125 &perf_hsvc_minor)) {
126 printk("perfmon: Could not register hvapi.\n");
127 return -ENODEV;
128 }
129 }
130 return 0;
131}
132
133static void __init unregister_perf_hsvc(void)
134{
135 if (tlb_type != hypervisor)
136 return;
137 sun4v_hvapi_unregister(perf_hsvc_group);
138}
139
140int __init pcr_arch_init(void)
141{
142 int err = register_perf_hsvc();
143
144 if (err)
145 return err;
146
147 switch (tlb_type) {
148 case hypervisor:
149 pcr_ops = &n2_pcr_ops;
David S. Millere5553a62009-01-29 21:22:47 -0800150 pcr_enable = PCR_N2_ENABLE;
151 picl_shift = 2;
David S. Miller3eb80572009-01-21 21:30:23 -0800152 break;
153
David S. Miller3eb80572009-01-21 21:30:23 -0800154 case cheetah:
155 case cheetah_plus:
156 pcr_ops = &direct_pcr_ops;
David S. Millere5553a62009-01-29 21:22:47 -0800157 pcr_enable = PCR_SUN4U_ENABLE;
David S. Miller3eb80572009-01-21 21:30:23 -0800158 break;
159
David S. Miller1c2f61d2009-02-05 23:59:04 -0800160 case spitfire:
161 /* UltraSPARC-I/II and derivatives lack a profile
162 * counter overflow interrupt so we can't make use of
163 * their hardware currently.
164 */
165 /* fallthrough */
David S. Miller3eb80572009-01-21 21:30:23 -0800166 default:
167 err = -ENODEV;
168 goto out_unregister;
169 }
170
David S. Millere5553a62009-01-29 21:22:47 -0800171 return nmi_init();
David S. Miller3eb80572009-01-21 21:30:23 -0800172
173out_unregister:
174 unregister_perf_hsvc();
175 return err;
176}