blob: e88e8772ab5d96f8216294cbc61720f98a0047c9 [file] [log] [blame]
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
Sarah Sharp8a96c052009-04-27 19:59:19 -070067#include <linux/scatterlist.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090068#include <linux/slab.h>
Sarah Sharp7f84eef2009-04-27 19:53:56 -070069#include "xhci.h"
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +030070#include "xhci-trace.h"
Sarah Sharp7f84eef2009-04-27 19:53:56 -070071
Andiry Xube88fe42010-10-14 07:22:57 -070072static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
73 struct xhci_virt_device *virt_dev,
74 struct xhci_event_cmd *event);
75
Sarah Sharp7f84eef2009-04-27 19:53:56 -070076/*
77 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
78 * address of the TRB.
79 */
Sarah Sharp23e3be12009-04-29 19:05:20 -070080dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070081 union xhci_trb *trb)
82{
Sarah Sharp6071d832009-05-14 11:44:14 -070083 unsigned long segment_offset;
Sarah Sharp7f84eef2009-04-27 19:53:56 -070084
Sarah Sharp6071d832009-05-14 11:44:14 -070085 if (!seg || !trb || trb < seg->trbs)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070086 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070087 /* offset in TRBs */
88 segment_offset = trb - seg->trbs;
89 if (segment_offset > TRBS_PER_SEGMENT)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070090 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070091 return seg->dma + (segment_offset * sizeof(*trb));
Sarah Sharp7f84eef2009-04-27 19:53:56 -070092}
93
94/* Does this link TRB point to the first segment in a ring,
95 * or was the previous TRB the last TRB on the last segment in the ERST?
96 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -070097static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070098 struct xhci_segment *seg, union xhci_trb *trb)
99{
100 if (ring == xhci->event_ring)
101 return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
102 (seg->next == xhci->event_ring->first_seg);
103 else
Matt Evans28ccd292011-03-29 13:40:46 +1100104 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700105}
106
107/* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
108 * segment? I.e. would the updated event TRB pointer step off the end of the
109 * event seg?
110 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700111static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700112 struct xhci_segment *seg, union xhci_trb *trb)
113{
114 if (ring == xhci->event_ring)
115 return trb == &seg->trbs[TRBS_PER_SEGMENT];
116 else
Matt Evansf5960b62011-06-01 10:22:55 +1000117 return TRB_TYPE_LINK_LE32(trb->link.control);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700118}
119
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700120static int enqueue_is_link_trb(struct xhci_ring *ring)
John Youn6c12db92010-05-10 15:33:00 -0700121{
122 struct xhci_link_trb *link = &ring->enqueue->link;
Matt Evansf5960b62011-06-01 10:22:55 +1000123 return TRB_TYPE_LINK_LE32(link->control);
John Youn6c12db92010-05-10 15:33:00 -0700124}
125
Sarah Sharpae636742009-04-29 19:02:31 -0700126/* Updates trb to point to the next TRB in the ring, and updates seg if the next
127 * TRB is in a new segment. This does not skip over link TRBs, and it does not
128 * effect the ring dequeue or enqueue pointers.
129 */
130static void next_trb(struct xhci_hcd *xhci,
131 struct xhci_ring *ring,
132 struct xhci_segment **seg,
133 union xhci_trb **trb)
134{
135 if (last_trb(xhci, ring, *seg, *trb)) {
136 *seg = (*seg)->next;
137 *trb = ((*seg)->trbs);
138 } else {
John Youna1669b22010-08-09 13:56:11 -0700139 (*trb)++;
Sarah Sharpae636742009-04-29 19:02:31 -0700140 }
141}
142
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700143/*
144 * See Cycle bit rules. SW is the consumer for the event ring only.
145 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
146 */
Andiry Xu3b72fca2012-03-05 17:49:32 +0800147static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700148{
Sarah Sharp66e49d82009-07-27 12:03:46 -0700149 unsigned long long addr;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700150
151 ring->deq_updates++;
Andiry Xub008df62012-03-05 17:49:34 +0800152
Sarah Sharp50d02062012-07-26 12:03:59 -0700153 /*
154 * If this is not event ring, and the dequeue pointer
155 * is not on a link TRB, there is one more usable TRB
156 */
Andiry Xub008df62012-03-05 17:49:34 +0800157 if (ring->type != TYPE_EVENT &&
158 !last_trb(xhci, ring, ring->deq_seg, ring->dequeue))
159 ring->num_trbs_free++;
Andiry Xub008df62012-03-05 17:49:34 +0800160
Sarah Sharp50d02062012-07-26 12:03:59 -0700161 do {
162 /*
163 * Update the dequeue pointer further if that was a link TRB or
164 * we're at the end of an event ring segment (which doesn't have
165 * link TRBS)
166 */
167 if (last_trb(xhci, ring, ring->deq_seg, ring->dequeue)) {
168 if (ring->type == TYPE_EVENT &&
169 last_trb_on_last_seg(xhci, ring,
170 ring->deq_seg, ring->dequeue)) {
171 ring->cycle_state = (ring->cycle_state ? 0 : 1);
172 }
173 ring->deq_seg = ring->deq_seg->next;
174 ring->dequeue = ring->deq_seg->trbs;
175 } else {
176 ring->dequeue++;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700177 }
Sarah Sharp50d02062012-07-26 12:03:59 -0700178 } while (last_trb(xhci, ring, ring->deq_seg, ring->dequeue));
179
Sarah Sharp66e49d82009-07-27 12:03:46 -0700180 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->deq_seg, ring->dequeue);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700181}
182
183/*
184 * See Cycle bit rules. SW is the consumer for the event ring only.
185 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
186 *
187 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
188 * chain bit is set), then set the chain bit in all the following link TRBs.
189 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
190 * have their chain bit cleared (so that each Link TRB is a separate TD).
191 *
192 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
Sarah Sharpb0567b32009-08-07 14:04:36 -0700193 * set, but other sections talk about dealing with the chain bit set. This was
194 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
195 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700196 *
197 * @more_trbs_coming: Will you enqueue more TRBs before calling
198 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700199 */
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700200static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +0800201 bool more_trbs_coming)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700202{
203 u32 chain;
204 union xhci_trb *next;
Sarah Sharp66e49d82009-07-27 12:03:46 -0700205 unsigned long long addr;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700206
Matt Evans28ccd292011-03-29 13:40:46 +1100207 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
Andiry Xub008df62012-03-05 17:49:34 +0800208 /* If this is not event ring, there is one less usable TRB */
209 if (ring->type != TYPE_EVENT &&
210 !last_trb(xhci, ring, ring->enq_seg, ring->enqueue))
211 ring->num_trbs_free--;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700212 next = ++(ring->enqueue);
213
214 ring->enq_updates++;
215 /* Update the dequeue pointer further if that was a link TRB or we're at
216 * the end of an event ring segment (which doesn't have link TRBS)
217 */
218 while (last_trb(xhci, ring, ring->enq_seg, next)) {
Andiry Xu3b72fca2012-03-05 17:49:32 +0800219 if (ring->type != TYPE_EVENT) {
220 /*
221 * If the caller doesn't plan on enqueueing more
222 * TDs before ringing the doorbell, then we
223 * don't want to give the link TRB to the
224 * hardware just yet. We'll give the link TRB
225 * back in prepare_ring() just before we enqueue
226 * the TD at the top of the ring.
227 */
228 if (!chain && !more_trbs_coming)
229 break;
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700230
Andiry Xu3b72fca2012-03-05 17:49:32 +0800231 /* If we're not dealing with 0.95 hardware or
232 * isoc rings on AMD 0.96 host,
233 * carry over the chain bit of the previous TRB
234 * (which may mean the chain bit is cleared).
235 */
236 if (!(ring->type == TYPE_ISOC &&
237 (xhci->quirks & XHCI_AMD_0x96_HOST))
Andiry Xu7e393a82011-09-23 14:19:54 -0700238 && !xhci_link_trb_quirk(xhci)) {
Andiry Xu3b72fca2012-03-05 17:49:32 +0800239 next->link.control &=
240 cpu_to_le32(~TRB_CHAIN);
241 next->link.control |=
242 cpu_to_le32(chain);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700243 }
Andiry Xu3b72fca2012-03-05 17:49:32 +0800244 /* Give this link TRB to the hardware */
245 wmb();
246 next->link.control ^= cpu_to_le32(TRB_CYCLE);
247
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700248 /* Toggle the cycle bit after the last ring segment. */
249 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
250 ring->cycle_state = (ring->cycle_state ? 0 : 1);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700251 }
252 }
253 ring->enq_seg = ring->enq_seg->next;
254 ring->enqueue = ring->enq_seg->trbs;
255 next = ring->enqueue;
256 }
Sarah Sharp66e49d82009-07-27 12:03:46 -0700257 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->enq_seg, ring->enqueue);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700258}
259
260/*
Andiry Xu085deb12012-03-05 17:49:40 +0800261 * Check to see if there's room to enqueue num_trbs on the ring and make sure
262 * enqueue pointer will not advance into dequeue segment. See rules above.
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700263 */
Andiry Xub008df62012-03-05 17:49:34 +0800264static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700265 unsigned int num_trbs)
266{
Andiry Xu085deb12012-03-05 17:49:40 +0800267 int num_trbs_in_deq_seg;
Andiry Xub008df62012-03-05 17:49:34 +0800268
Andiry Xu085deb12012-03-05 17:49:40 +0800269 if (ring->num_trbs_free < num_trbs)
270 return 0;
271
272 if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
273 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
274 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
275 return 0;
276 }
277
278 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700279}
280
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700281/* Ring the host controller doorbell after placing a command on the ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700282void xhci_ring_cmd_db(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700283{
Elric Fuc181bc52012-06-27 16:30:57 +0800284 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
285 return;
286
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700287 xhci_dbg(xhci, "// Ding dong!\n");
Matthew Wilcox50d64672010-12-15 14:18:11 -0500288 xhci_writel(xhci, DB_VALUE_HOST, &xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700289 /* Flush PCI posted writes */
290 xhci_readl(xhci, &xhci->dba->doorbell[0]);
291}
292
Elric Fub92cc662012-06-27 16:31:12 +0800293static int xhci_abort_cmd_ring(struct xhci_hcd *xhci)
294{
295 u64 temp_64;
296 int ret;
297
298 xhci_dbg(xhci, "Abort command ring\n");
299
300 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING)) {
301 xhci_dbg(xhci, "The command ring isn't running, "
302 "Have the command ring been stopped?\n");
303 return 0;
304 }
305
306 temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
307 if (!(temp_64 & CMD_RING_RUNNING)) {
308 xhci_dbg(xhci, "Command ring had been stopped\n");
309 return 0;
310 }
311 xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
312 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
313 &xhci->op_regs->cmd_ring);
314
315 /* Section 4.6.1.2 of xHCI 1.0 spec says software should
316 * time the completion od all xHCI commands, including
317 * the Command Abort operation. If software doesn't see
318 * CRR negated in a timely manner (e.g. longer than 5
319 * seconds), then it should assume that the there are
320 * larger problems with the xHC and assert HCRST.
321 */
Sarah Sharp2611bd12012-10-25 13:27:51 -0700322 ret = xhci_handshake(xhci, &xhci->op_regs->cmd_ring,
Elric Fub92cc662012-06-27 16:31:12 +0800323 CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
324 if (ret < 0) {
325 xhci_err(xhci, "Stopped the command ring failed, "
326 "maybe the host is dead\n");
327 xhci->xhc_state |= XHCI_STATE_DYING;
328 xhci_quiesce(xhci);
329 xhci_halt(xhci);
330 return -ESHUTDOWN;
331 }
332
333 return 0;
334}
335
336static int xhci_queue_cd(struct xhci_hcd *xhci,
337 struct xhci_command *command,
338 union xhci_trb *cmd_trb)
339{
340 struct xhci_cd *cd;
341 cd = kzalloc(sizeof(struct xhci_cd), GFP_ATOMIC);
342 if (!cd)
343 return -ENOMEM;
344 INIT_LIST_HEAD(&cd->cancel_cmd_list);
345
346 cd->command = command;
347 cd->cmd_trb = cmd_trb;
348 list_add_tail(&cd->cancel_cmd_list, &xhci->cancel_cmd_list);
349
350 return 0;
351}
352
353/*
354 * Cancel the command which has issue.
355 *
356 * Some commands may hang due to waiting for acknowledgement from
357 * usb device. It is outside of the xHC's ability to control and
358 * will cause the command ring is blocked. When it occurs software
359 * should intervene to recover the command ring.
360 * See Section 4.6.1.1 and 4.6.1.2
361 */
362int xhci_cancel_cmd(struct xhci_hcd *xhci, struct xhci_command *command,
363 union xhci_trb *cmd_trb)
364{
365 int retval = 0;
366 unsigned long flags;
367
368 spin_lock_irqsave(&xhci->lock, flags);
369
370 if (xhci->xhc_state & XHCI_STATE_DYING) {
371 xhci_warn(xhci, "Abort the command ring,"
372 " but the xHCI is dead.\n");
373 retval = -ESHUTDOWN;
374 goto fail;
375 }
376
377 /* queue the cmd desriptor to cancel_cmd_list */
378 retval = xhci_queue_cd(xhci, command, cmd_trb);
379 if (retval) {
380 xhci_warn(xhci, "Queuing command descriptor failed.\n");
381 goto fail;
382 }
383
384 /* abort command ring */
385 retval = xhci_abort_cmd_ring(xhci);
386 if (retval) {
387 xhci_err(xhci, "Abort command ring failed\n");
388 if (unlikely(retval == -ESHUTDOWN)) {
389 spin_unlock_irqrestore(&xhci->lock, flags);
390 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
391 xhci_dbg(xhci, "xHCI host controller is dead.\n");
392 return retval;
393 }
394 }
395
396fail:
397 spin_unlock_irqrestore(&xhci->lock, flags);
398 return retval;
399}
400
Andiry Xube88fe42010-10-14 07:22:57 -0700401void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700402 unsigned int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700403 unsigned int ep_index,
404 unsigned int stream_id)
Sarah Sharpae636742009-04-29 19:02:31 -0700405{
Matt Evans28ccd292011-03-29 13:40:46 +1100406 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
Matthew Wilcox50d64672010-12-15 14:18:11 -0500407 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
408 unsigned int ep_state = ep->ep_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700409
Sarah Sharpae636742009-04-29 19:02:31 -0700410 /* Don't ring the doorbell for this endpoint if there are pending
Matthew Wilcox50d64672010-12-15 14:18:11 -0500411 * cancellations because we don't want to interrupt processing.
Sarah Sharp8df75f42010-04-02 15:34:16 -0700412 * We don't want to restart any stream rings if there's a set dequeue
413 * pointer command pending because the device can choose to start any
414 * stream once the endpoint is on the HW schedule.
415 * FIXME - check all the stream rings for pending cancellations.
Sarah Sharpae636742009-04-29 19:02:31 -0700416 */
Matthew Wilcox50d64672010-12-15 14:18:11 -0500417 if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
418 (ep_state & EP_HALTED))
419 return;
420 xhci_writel(xhci, DB_VALUE(ep_index, stream_id), db_addr);
421 /* The CPU has better things to do at this point than wait for a
422 * write-posting flush. It'll get there soon enough.
423 */
Sarah Sharpae636742009-04-29 19:02:31 -0700424}
425
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700426/* Ring the doorbell for any rings with pending URBs */
427static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
428 unsigned int slot_id,
429 unsigned int ep_index)
430{
431 unsigned int stream_id;
432 struct xhci_virt_ep *ep;
433
434 ep = &xhci->devs[slot_id]->eps[ep_index];
435
436 /* A ring has pending URBs if its TD list is not empty */
437 if (!(ep->ep_state & EP_HAS_STREAMS)) {
Oleksij Rempeld66eaf92013-07-21 15:36:19 +0200438 if (ep->ring && !(list_empty(&ep->ring->td_list)))
Andiry Xube88fe42010-10-14 07:22:57 -0700439 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700440 return;
441 }
442
443 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
444 stream_id++) {
445 struct xhci_stream_info *stream_info = ep->stream_info;
446 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
Andiry Xube88fe42010-10-14 07:22:57 -0700447 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
448 stream_id);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700449 }
450}
451
Sarah Sharpae636742009-04-29 19:02:31 -0700452/*
453 * Find the segment that trb is in. Start searching in start_seg.
454 * If we must move past a segment that has a link TRB with a toggle cycle state
455 * bit set, then we will toggle the value pointed at by cycle_state.
456 */
457static struct xhci_segment *find_trb_seg(
458 struct xhci_segment *start_seg,
459 union xhci_trb *trb, int *cycle_state)
460{
461 struct xhci_segment *cur_seg = start_seg;
462 struct xhci_generic_trb *generic_trb;
463
464 while (cur_seg->trbs > trb ||
465 &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) {
466 generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic;
Matt Evansf5960b62011-06-01 10:22:55 +1000467 if (generic_trb->field[3] & cpu_to_le32(LINK_TOGGLE))
Sarah Sharpba0a4d92011-02-23 18:13:43 -0800468 *cycle_state ^= 0x1;
Sarah Sharpae636742009-04-29 19:02:31 -0700469 cur_seg = cur_seg->next;
470 if (cur_seg == start_seg)
471 /* Looped over the entire list. Oops! */
Randy Dunlap326b4812010-04-19 08:53:50 -0700472 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700473 }
474 return cur_seg;
475}
476
Sarah Sharp021bff92010-07-29 22:12:20 -0700477
478static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
479 unsigned int slot_id, unsigned int ep_index,
480 unsigned int stream_id)
481{
482 struct xhci_virt_ep *ep;
483
484 ep = &xhci->devs[slot_id]->eps[ep_index];
485 /* Common case: no streams */
486 if (!(ep->ep_state & EP_HAS_STREAMS))
487 return ep->ring;
488
489 if (stream_id == 0) {
490 xhci_warn(xhci,
491 "WARN: Slot ID %u, ep index %u has streams, "
492 "but URB has no stream ID.\n",
493 slot_id, ep_index);
494 return NULL;
495 }
496
497 if (stream_id < ep->stream_info->num_streams)
498 return ep->stream_info->stream_rings[stream_id];
499
500 xhci_warn(xhci,
501 "WARN: Slot ID %u, ep index %u has "
502 "stream IDs 1 to %u allocated, "
503 "but stream ID %u is requested.\n",
504 slot_id, ep_index,
505 ep->stream_info->num_streams - 1,
506 stream_id);
507 return NULL;
508}
509
510/* Get the right ring for the given URB.
511 * If the endpoint supports streams, boundary check the URB's stream ID.
512 * If the endpoint doesn't support streams, return the singular endpoint ring.
513 */
514static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
515 struct urb *urb)
516{
517 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
518 xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
519}
520
Sarah Sharpae636742009-04-29 19:02:31 -0700521/*
522 * Move the xHC's endpoint ring dequeue pointer past cur_td.
523 * Record the new state of the xHC's endpoint ring dequeue segment,
524 * dequeue pointer, and new consumer cycle state in state.
525 * Update our internal representation of the ring's dequeue pointer.
526 *
527 * We do this in three jumps:
528 * - First we update our new ring state to be the same as when the xHC stopped.
529 * - Then we traverse the ring to find the segment that contains
530 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
531 * any link TRBs with the toggle cycle bit set.
532 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
533 * if we've moved it past a link TRB with the toggle cycle bit set.
Matt Evans28ccd292011-03-29 13:40:46 +1100534 *
535 * Some of the uses of xhci_generic_trb are grotty, but if they're done
536 * with correct __le32 accesses they should work fine. Only users of this are
537 * in here.
Sarah Sharpae636742009-04-29 19:02:31 -0700538 */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700539void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700540 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700541 unsigned int stream_id, struct xhci_td *cur_td,
542 struct xhci_dequeue_state *state)
Sarah Sharpae636742009-04-29 19:02:31 -0700543{
544 struct xhci_virt_device *dev = xhci->devs[slot_id];
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700545 struct xhci_ring *ep_ring;
Sarah Sharpae636742009-04-29 19:02:31 -0700546 struct xhci_generic_trb *trb;
John Yound115b042009-07-27 12:05:15 -0700547 struct xhci_ep_ctx *ep_ctx;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700548 dma_addr_t addr;
Sarah Sharpae636742009-04-29 19:02:31 -0700549
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700550 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
551 ep_index, stream_id);
552 if (!ep_ring) {
553 xhci_warn(xhci, "WARN can't find new dequeue state "
554 "for invalid stream ID %u.\n",
555 stream_id);
556 return;
557 }
Sarah Sharpae636742009-04-29 19:02:31 -0700558 state->new_cycle_state = 0;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700559 xhci_dbg(xhci, "Finding segment containing stopped TRB.\n");
Sarah Sharpae636742009-04-29 19:02:31 -0700560 state->new_deq_seg = find_trb_seg(cur_td->start_seg,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700561 dev->eps[ep_index].stopped_trb,
Sarah Sharpae636742009-04-29 19:02:31 -0700562 &state->new_cycle_state);
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800563 if (!state->new_deq_seg) {
564 WARN_ON(1);
565 return;
566 }
567
Sarah Sharpae636742009-04-29 19:02:31 -0700568 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700569 xhci_dbg(xhci, "Finding endpoint context\n");
John Yound115b042009-07-27 12:05:15 -0700570 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +1100571 state->new_cycle_state = 0x1 & le64_to_cpu(ep_ctx->deq);
Sarah Sharpae636742009-04-29 19:02:31 -0700572
573 state->new_deq_ptr = cur_td->last_trb;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700574 xhci_dbg(xhci, "Finding segment containing last TRB in TD.\n");
Sarah Sharpae636742009-04-29 19:02:31 -0700575 state->new_deq_seg = find_trb_seg(state->new_deq_seg,
576 state->new_deq_ptr,
577 &state->new_cycle_state);
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800578 if (!state->new_deq_seg) {
579 WARN_ON(1);
580 return;
581 }
Sarah Sharpae636742009-04-29 19:02:31 -0700582
583 trb = &state->new_deq_ptr->generic;
Matt Evansf5960b62011-06-01 10:22:55 +1000584 if (TRB_TYPE_LINK_LE32(trb->field[3]) &&
585 (trb->field[3] & cpu_to_le32(LINK_TOGGLE)))
Sarah Sharpba0a4d92011-02-23 18:13:43 -0800586 state->new_cycle_state ^= 0x1;
Sarah Sharpae636742009-04-29 19:02:31 -0700587 next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr);
588
Sarah Sharp01a1fdb2011-02-23 18:12:29 -0800589 /*
590 * If there is only one segment in a ring, find_trb_seg()'s while loop
591 * will not run, and it will return before it has a chance to see if it
592 * needs to toggle the cycle bit. It can't tell if the stalled transfer
593 * ended just before the link TRB on a one-segment ring, or if the TD
594 * wrapped around the top of the ring, because it doesn't have the TD in
595 * question. Look for the one-segment case where stalled TRB's address
596 * is greater than the new dequeue pointer address.
597 */
598 if (ep_ring->first_seg == ep_ring->first_seg->next &&
599 state->new_deq_ptr < dev->eps[ep_index].stopped_trb)
600 state->new_cycle_state ^= 0x1;
601 xhci_dbg(xhci, "Cycle state = 0x%x\n", state->new_cycle_state);
602
Sarah Sharpae636742009-04-29 19:02:31 -0700603 /* Don't update the ring cycle state for the producer (us). */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700604 xhci_dbg(xhci, "New dequeue segment = %p (virtual)\n",
605 state->new_deq_seg);
606 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
607 xhci_dbg(xhci, "New dequeue pointer = 0x%llx (DMA)\n",
608 (unsigned long long) addr);
Sarah Sharpae636742009-04-29 19:02:31 -0700609}
610
Sarah Sharp522989a2011-07-29 12:44:32 -0700611/* flip_cycle means flip the cycle bit of all but the first and last TRB.
612 * (The last TRB actually points to the ring enqueue pointer, which is not part
613 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
614 */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700615static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Sarah Sharp522989a2011-07-29 12:44:32 -0700616 struct xhci_td *cur_td, bool flip_cycle)
Sarah Sharpae636742009-04-29 19:02:31 -0700617{
618 struct xhci_segment *cur_seg;
619 union xhci_trb *cur_trb;
620
621 for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
622 true;
623 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +1000624 if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
Sarah Sharpae636742009-04-29 19:02:31 -0700625 /* Unchain any chained Link TRBs, but
626 * leave the pointers intact.
627 */
Matt Evans28ccd292011-03-29 13:40:46 +1100628 cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
Sarah Sharp522989a2011-07-29 12:44:32 -0700629 /* Flip the cycle bit (link TRBs can't be the first
630 * or last TRB).
631 */
632 if (flip_cycle)
633 cur_trb->generic.field[3] ^=
634 cpu_to_le32(TRB_CYCLE);
Sarah Sharpae636742009-04-29 19:02:31 -0700635 xhci_dbg(xhci, "Cancel (unchain) link TRB\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700636 xhci_dbg(xhci, "Address = %p (0x%llx dma); "
637 "in seg %p (0x%llx dma)\n",
638 cur_trb,
Sarah Sharp23e3be12009-04-29 19:05:20 -0700639 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700640 cur_seg,
641 (unsigned long long)cur_seg->dma);
Sarah Sharpae636742009-04-29 19:02:31 -0700642 } else {
643 cur_trb->generic.field[0] = 0;
644 cur_trb->generic.field[1] = 0;
645 cur_trb->generic.field[2] = 0;
646 /* Preserve only the cycle bit of this TRB */
Matt Evans28ccd292011-03-29 13:40:46 +1100647 cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
Sarah Sharp522989a2011-07-29 12:44:32 -0700648 /* Flip the cycle bit except on the first or last TRB */
649 if (flip_cycle && cur_trb != cur_td->first_trb &&
650 cur_trb != cur_td->last_trb)
651 cur_trb->generic.field[3] ^=
652 cpu_to_le32(TRB_CYCLE);
Matt Evans28ccd292011-03-29 13:40:46 +1100653 cur_trb->generic.field[3] |= cpu_to_le32(
654 TRB_TYPE(TRB_TR_NOOP));
Sarah Sharp79688ac2011-12-19 16:56:04 -0800655 xhci_dbg(xhci, "TRB to noop at offset 0x%llx\n",
656 (unsigned long long)
657 xhci_trb_virt_to_dma(cur_seg, cur_trb));
Sarah Sharpae636742009-04-29 19:02:31 -0700658 }
659 if (cur_trb == cur_td->last_trb)
660 break;
661 }
662}
663
664static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700665 unsigned int ep_index, unsigned int stream_id,
666 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -0700667 union xhci_trb *deq_ptr, u32 cycle_state);
668
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700669void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700670 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700671 unsigned int stream_id,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700672 struct xhci_dequeue_state *deq_state)
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700673{
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700674 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
675
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700676 xhci_dbg(xhci, "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
677 "new deq ptr = %p (0x%llx dma), new cycle = %u\n",
678 deq_state->new_deq_seg,
679 (unsigned long long)deq_state->new_deq_seg->dma,
680 deq_state->new_deq_ptr,
681 (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
682 deq_state->new_cycle_state);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700683 queue_set_tr_deq(xhci, slot_id, ep_index, stream_id,
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700684 deq_state->new_deq_seg,
685 deq_state->new_deq_ptr,
686 (u32) deq_state->new_cycle_state);
687 /* Stop the TD queueing code from ringing the doorbell until
688 * this command completes. The HC won't set the dequeue pointer
689 * if the ring is running, and ringing the doorbell starts the
690 * ring running.
691 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700692 ep->ep_state |= SET_DEQ_PENDING;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700693}
694
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700695static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700696 struct xhci_virt_ep *ep)
697{
698 ep->ep_state &= ~EP_HALT_PENDING;
699 /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
700 * timer is running on another CPU, we don't decrement stop_cmds_pending
701 * (since we didn't successfully stop the watchdog timer).
702 */
703 if (del_timer(&ep->stop_cmd_timer))
704 ep->stop_cmds_pending--;
705}
706
707/* Must be called with xhci->lock held in interrupt context */
708static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
709 struct xhci_td *cur_td, int status, char *adjective)
710{
Sarah Sharp214f76f2010-10-26 11:22:02 -0700711 struct usb_hcd *hcd;
Andiry Xu8e51adc2010-07-22 15:23:31 -0700712 struct urb *urb;
713 struct urb_priv *urb_priv;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700714
Andiry Xu8e51adc2010-07-22 15:23:31 -0700715 urb = cur_td->urb;
716 urb_priv = urb->hcpriv;
717 urb_priv->td_cnt++;
Sarah Sharp214f76f2010-10-26 11:22:02 -0700718 hcd = bus_to_hcd(urb->dev->bus);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700719
Andiry Xu8e51adc2010-07-22 15:23:31 -0700720 /* Only giveback urb when this is the last td in urb */
721 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xuc41136b2011-03-22 17:08:14 +0800722 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
723 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
724 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
725 if (xhci->quirks & XHCI_AMD_PLL_FIX)
726 usb_amd_quirk_pll_enable();
727 }
728 }
Andiry Xu8e51adc2010-07-22 15:23:31 -0700729 usb_hcd_unlink_urb_from_ep(hcd, urb);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700730
731 spin_unlock(&xhci->lock);
732 usb_hcd_giveback_urb(hcd, urb, status);
733 xhci_urb_free_priv(xhci, urb_priv);
734 spin_lock(&xhci->lock);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700735 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700736}
737
Sarah Sharpae636742009-04-29 19:02:31 -0700738/*
739 * When we get a command completion for a Stop Endpoint Command, we need to
740 * unlink any cancelled TDs from the ring. There are two ways to do that:
741 *
742 * 1. If the HW was in the middle of processing the TD that needs to be
743 * cancelled, then we must move the ring's dequeue pointer past the last TRB
744 * in the TD with a Set Dequeue Pointer Command.
745 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
746 * bit cleared) so that the HW will skip over them.
747 */
748static void handle_stopped_endpoint(struct xhci_hcd *xhci,
Andiry Xube88fe42010-10-14 07:22:57 -0700749 union xhci_trb *trb, struct xhci_event_cmd *event)
Sarah Sharpae636742009-04-29 19:02:31 -0700750{
751 unsigned int slot_id;
752 unsigned int ep_index;
Andiry Xube88fe42010-10-14 07:22:57 -0700753 struct xhci_virt_device *virt_dev;
Sarah Sharpae636742009-04-29 19:02:31 -0700754 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700755 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -0700756 struct list_head *entry;
Randy Dunlap326b4812010-04-19 08:53:50 -0700757 struct xhci_td *cur_td = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700758 struct xhci_td *last_unlinked_td;
759
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700760 struct xhci_dequeue_state deq_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700761
Andiry Xube88fe42010-10-14 07:22:57 -0700762 if (unlikely(TRB_TO_SUSPEND_PORT(
Matt Evans28ccd292011-03-29 13:40:46 +1100763 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])))) {
Andiry Xube88fe42010-10-14 07:22:57 -0700764 slot_id = TRB_TO_SLOT_ID(
Matt Evans28ccd292011-03-29 13:40:46 +1100765 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
Andiry Xube88fe42010-10-14 07:22:57 -0700766 virt_dev = xhci->devs[slot_id];
767 if (virt_dev)
768 handle_cmd_in_cmd_wait_list(xhci, virt_dev,
769 event);
770 else
771 xhci_warn(xhci, "Stop endpoint command "
772 "completion for disabled slot %u\n",
773 slot_id);
774 return;
775 }
776
Sarah Sharpae636742009-04-29 19:02:31 -0700777 memset(&deq_state, 0, sizeof(deq_state));
Matt Evans28ccd292011-03-29 13:40:46 +1100778 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
779 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700780 ep = &xhci->devs[slot_id]->eps[ep_index];
Sarah Sharpae636742009-04-29 19:02:31 -0700781
Sarah Sharp678539c2009-10-27 10:55:52 -0700782 if (list_empty(&ep->cancelled_td_list)) {
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700783 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharp0714a572011-05-24 11:53:29 -0700784 ep->stopped_td = NULL;
785 ep->stopped_trb = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700786 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700787 return;
Sarah Sharp678539c2009-10-27 10:55:52 -0700788 }
Sarah Sharpae636742009-04-29 19:02:31 -0700789
790 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
791 * We have the xHCI lock, so nothing can modify this list until we drop
792 * it. We're also in the event handler, so we can't get re-interrupted
793 * if another Stop Endpoint command completes
794 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700795 list_for_each(entry, &ep->cancelled_td_list) {
Sarah Sharpae636742009-04-29 19:02:31 -0700796 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
Sarah Sharp79688ac2011-12-19 16:56:04 -0800797 xhci_dbg(xhci, "Removing canceled TD starting at 0x%llx (dma).\n",
798 (unsigned long long)xhci_trb_virt_to_dma(
799 cur_td->start_seg, cur_td->first_trb));
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700800 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
801 if (!ep_ring) {
802 /* This shouldn't happen unless a driver is mucking
803 * with the stream ID after submission. This will
804 * leave the TD on the hardware ring, and the hardware
805 * will try to execute it, and may access a buffer
806 * that has already been freed. In the best case, the
807 * hardware will execute it, and the event handler will
808 * ignore the completion event for that TD, since it was
809 * removed from the td_list for that endpoint. In
810 * short, don't muck with the stream ID after
811 * submission.
812 */
813 xhci_warn(xhci, "WARN Cancelled URB %p "
814 "has invalid stream ID %u.\n",
815 cur_td->urb,
816 cur_td->urb->stream_id);
817 goto remove_finished_td;
818 }
Sarah Sharpae636742009-04-29 19:02:31 -0700819 /*
820 * If we stopped on the TD we need to cancel, then we have to
821 * move the xHC endpoint ring dequeue pointer past this TD.
822 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700823 if (cur_td == ep->stopped_td)
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700824 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
825 cur_td->urb->stream_id,
826 cur_td, &deq_state);
Sarah Sharpae636742009-04-29 19:02:31 -0700827 else
Sarah Sharp522989a2011-07-29 12:44:32 -0700828 td_to_noop(xhci, ep_ring, cur_td, false);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700829remove_finished_td:
Sarah Sharpae636742009-04-29 19:02:31 -0700830 /*
831 * The event handler won't see a completion for this TD anymore,
832 * so remove it from the endpoint ring's TD list. Keep it in
833 * the cancelled TD list for URB completion later.
834 */
Sarah Sharp585df1d2011-08-02 15:43:40 -0700835 list_del_init(&cur_td->td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700836 }
837 last_unlinked_td = cur_td;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700838 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharpae636742009-04-29 19:02:31 -0700839
840 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
841 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700842 xhci_queue_new_dequeue_state(xhci,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700843 slot_id, ep_index,
844 ep->stopped_td->urb->stream_id,
845 &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700846 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -0700847 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700848 /* Otherwise ring the doorbell(s) to restart queued transfers */
849 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700850 }
Sarah Sharp1624ae12010-05-06 13:40:08 -0700851 ep->stopped_td = NULL;
852 ep->stopped_trb = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700853
854 /*
855 * Drop the lock and complete the URBs in the cancelled TD list.
856 * New TDs to be cancelled might be added to the end of the list before
857 * we can complete all the URBs for the TDs we already unlinked.
858 * So stop when we've completed the URB for the last TD we unlinked.
859 */
860 do {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700861 cur_td = list_entry(ep->cancelled_td_list.next,
Sarah Sharpae636742009-04-29 19:02:31 -0700862 struct xhci_td, cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700863 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700864
865 /* Clean up the cancelled URB */
Sarah Sharpae636742009-04-29 19:02:31 -0700866 /* Doesn't matter what we pass for status, since the core will
867 * just overwrite it (because the URB has been unlinked).
868 */
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700869 xhci_giveback_urb_in_irq(xhci, cur_td, 0, "cancelled");
Sarah Sharpae636742009-04-29 19:02:31 -0700870
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700871 /* Stop processing the cancelled list if the watchdog timer is
872 * running.
873 */
874 if (xhci->xhc_state & XHCI_STATE_DYING)
875 return;
Sarah Sharpae636742009-04-29 19:02:31 -0700876 } while (cur_td != last_unlinked_td);
877
878 /* Return to the event handler with xhci->lock re-acquired */
879}
880
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700881/* Watchdog timer function for when a stop endpoint command fails to complete.
882 * In this case, we assume the host controller is broken or dying or dead. The
883 * host may still be completing some other events, so we have to be careful to
884 * let the event ring handler and the URB dequeueing/enqueueing functions know
885 * through xhci->state.
886 *
887 * The timer may also fire if the host takes a very long time to respond to the
888 * command, and the stop endpoint command completion handler cannot delete the
889 * timer before the timer function is called. Another endpoint cancellation may
890 * sneak in before the timer function can grab the lock, and that may queue
891 * another stop endpoint command and add the timer back. So we cannot use a
892 * simple flag to say whether there is a pending stop endpoint command for a
893 * particular endpoint.
894 *
895 * Instead we use a combination of that flag and a counter for the number of
896 * pending stop endpoint commands. If the timer is the tail end of the last
897 * stop endpoint command, and the endpoint's command is still pending, we assume
898 * the host is dying.
899 */
900void xhci_stop_endpoint_command_watchdog(unsigned long arg)
901{
902 struct xhci_hcd *xhci;
903 struct xhci_virt_ep *ep;
904 struct xhci_virt_ep *temp_ep;
905 struct xhci_ring *ring;
906 struct xhci_td *cur_td;
907 int ret, i, j;
Don Zickusf43d6232011-10-20 23:52:14 -0400908 unsigned long flags;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700909
910 ep = (struct xhci_virt_ep *) arg;
911 xhci = ep->xhci;
912
Don Zickusf43d6232011-10-20 23:52:14 -0400913 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700914
915 ep->stop_cmds_pending--;
916 if (xhci->xhc_state & XHCI_STATE_DYING) {
917 xhci_dbg(xhci, "Stop EP timer ran, but another timer marked "
918 "xHCI as DYING, exiting.\n");
Don Zickusf43d6232011-10-20 23:52:14 -0400919 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700920 return;
921 }
922 if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
923 xhci_dbg(xhci, "Stop EP timer ran, but no command pending, "
924 "exiting.\n");
Don Zickusf43d6232011-10-20 23:52:14 -0400925 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700926 return;
927 }
928
929 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
930 xhci_warn(xhci, "Assuming host is dying, halting host.\n");
931 /* Oops, HC is dead or dying or at least not responding to the stop
932 * endpoint command.
933 */
934 xhci->xhc_state |= XHCI_STATE_DYING;
935 /* Disable interrupts from the host controller and start halting it */
936 xhci_quiesce(xhci);
Don Zickusf43d6232011-10-20 23:52:14 -0400937 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700938
939 ret = xhci_halt(xhci);
940
Don Zickusf43d6232011-10-20 23:52:14 -0400941 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700942 if (ret < 0) {
943 /* This is bad; the host is not responding to commands and it's
944 * not allowing itself to be halted. At least interrupts are
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800945 * disabled. If we call usb_hc_died(), it will attempt to
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700946 * disconnect all device drivers under this host. Those
947 * disconnect() methods will wait for all URBs to be unlinked,
948 * so we must complete them.
949 */
950 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
951 xhci_warn(xhci, "Completing active URBs anyway.\n");
952 /* We could turn all TDs on the rings to no-ops. This won't
953 * help if the host has cached part of the ring, and is slow if
954 * we want to preserve the cycle bit. Skip it and hope the host
955 * doesn't touch the memory.
956 */
957 }
958 for (i = 0; i < MAX_HC_SLOTS; i++) {
959 if (!xhci->devs[i])
960 continue;
961 for (j = 0; j < 31; j++) {
962 temp_ep = &xhci->devs[i]->eps[j];
963 ring = temp_ep->ring;
964 if (!ring)
965 continue;
966 xhci_dbg(xhci, "Killing URBs for slot ID %u, "
967 "ep index %u\n", i, j);
968 while (!list_empty(&ring->td_list)) {
969 cur_td = list_first_entry(&ring->td_list,
970 struct xhci_td,
971 td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700972 list_del_init(&cur_td->td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700973 if (!list_empty(&cur_td->cancelled_td_list))
Sarah Sharp585df1d2011-08-02 15:43:40 -0700974 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700975 xhci_giveback_urb_in_irq(xhci, cur_td,
976 -ESHUTDOWN, "killed");
977 }
978 while (!list_empty(&temp_ep->cancelled_td_list)) {
979 cur_td = list_first_entry(
980 &temp_ep->cancelled_td_list,
981 struct xhci_td,
982 cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700983 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700984 xhci_giveback_urb_in_irq(xhci, cur_td,
985 -ESHUTDOWN, "killed");
986 }
987 }
988 }
Don Zickusf43d6232011-10-20 23:52:14 -0400989 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700990 xhci_dbg(xhci, "Calling usb_hc_died()\n");
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800991 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700992 xhci_dbg(xhci, "xHCI host controller is dead.\n");
993}
994
Andiry Xub008df62012-03-05 17:49:34 +0800995
996static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
997 struct xhci_virt_device *dev,
998 struct xhci_ring *ep_ring,
999 unsigned int ep_index)
1000{
1001 union xhci_trb *dequeue_temp;
1002 int num_trbs_free_temp;
1003 bool revert = false;
1004
1005 num_trbs_free_temp = ep_ring->num_trbs_free;
1006 dequeue_temp = ep_ring->dequeue;
1007
Sarah Sharp0d9f78a2012-06-21 16:28:30 -07001008 /* If we get two back-to-back stalls, and the first stalled transfer
1009 * ends just before a link TRB, the dequeue pointer will be left on
1010 * the link TRB by the code in the while loop. So we have to update
1011 * the dequeue pointer one segment further, or we'll jump off
1012 * the segment into la-la-land.
1013 */
1014 if (last_trb(xhci, ep_ring, ep_ring->deq_seg, ep_ring->dequeue)) {
1015 ep_ring->deq_seg = ep_ring->deq_seg->next;
1016 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1017 }
1018
Andiry Xub008df62012-03-05 17:49:34 +08001019 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
1020 /* We have more usable TRBs */
1021 ep_ring->num_trbs_free++;
1022 ep_ring->dequeue++;
1023 if (last_trb(xhci, ep_ring, ep_ring->deq_seg,
1024 ep_ring->dequeue)) {
1025 if (ep_ring->dequeue ==
1026 dev->eps[ep_index].queued_deq_ptr)
1027 break;
1028 ep_ring->deq_seg = ep_ring->deq_seg->next;
1029 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1030 }
1031 if (ep_ring->dequeue == dequeue_temp) {
1032 revert = true;
1033 break;
1034 }
1035 }
1036
1037 if (revert) {
1038 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
1039 ep_ring->num_trbs_free = num_trbs_free_temp;
1040 }
1041}
1042
Sarah Sharpae636742009-04-29 19:02:31 -07001043/*
1044 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
1045 * we need to clear the set deq pending flag in the endpoint ring state, so that
1046 * the TD queueing code can ring the doorbell again. We also need to ring the
1047 * endpoint doorbell to restart the ring, but only if there aren't more
1048 * cancellations pending.
1049 */
1050static void handle_set_deq_completion(struct xhci_hcd *xhci,
1051 struct xhci_event_cmd *event,
1052 union xhci_trb *trb)
1053{
1054 unsigned int slot_id;
1055 unsigned int ep_index;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001056 unsigned int stream_id;
Sarah Sharpae636742009-04-29 19:02:31 -07001057 struct xhci_ring *ep_ring;
1058 struct xhci_virt_device *dev;
John Yound115b042009-07-27 12:05:15 -07001059 struct xhci_ep_ctx *ep_ctx;
1060 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpae636742009-04-29 19:02:31 -07001061
Matt Evans28ccd292011-03-29 13:40:46 +11001062 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
1063 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1064 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
Sarah Sharpae636742009-04-29 19:02:31 -07001065 dev = xhci->devs[slot_id];
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001066
1067 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
1068 if (!ep_ring) {
1069 xhci_warn(xhci, "WARN Set TR deq ptr command for "
1070 "freed stream ID %u\n",
1071 stream_id);
1072 /* XXX: Harmless??? */
1073 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
1074 return;
1075 }
1076
John Yound115b042009-07-27 12:05:15 -07001077 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
1078 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
Sarah Sharpae636742009-04-29 19:02:31 -07001079
Matt Evans28ccd292011-03-29 13:40:46 +11001080 if (GET_COMP_CODE(le32_to_cpu(event->status)) != COMP_SUCCESS) {
Sarah Sharpae636742009-04-29 19:02:31 -07001081 unsigned int ep_state;
1082 unsigned int slot_state;
1083
Matt Evans28ccd292011-03-29 13:40:46 +11001084 switch (GET_COMP_CODE(le32_to_cpu(event->status))) {
Sarah Sharpae636742009-04-29 19:02:31 -07001085 case COMP_TRB_ERR:
1086 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because "
1087 "of stream ID configuration\n");
1088 break;
1089 case COMP_CTX_STATE:
1090 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due "
1091 "to incorrect slot or ep state.\n");
Matt Evans28ccd292011-03-29 13:40:46 +11001092 ep_state = le32_to_cpu(ep_ctx->ep_info);
Sarah Sharpae636742009-04-29 19:02:31 -07001093 ep_state &= EP_STATE_MASK;
Matt Evans28ccd292011-03-29 13:40:46 +11001094 slot_state = le32_to_cpu(slot_ctx->dev_state);
Sarah Sharpae636742009-04-29 19:02:31 -07001095 slot_state = GET_SLOT_STATE(slot_state);
1096 xhci_dbg(xhci, "Slot state = %u, EP state = %u\n",
1097 slot_state, ep_state);
1098 break;
1099 case COMP_EBADSLT:
1100 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because "
1101 "slot %u was not enabled.\n", slot_id);
1102 break;
1103 default:
1104 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown "
1105 "completion code of %u.\n",
Matt Evans28ccd292011-03-29 13:40:46 +11001106 GET_COMP_CODE(le32_to_cpu(event->status)));
Sarah Sharpae636742009-04-29 19:02:31 -07001107 break;
1108 }
1109 /* OK what do we do now? The endpoint state is hosed, and we
1110 * should never get to this point if the synchronization between
1111 * queueing, and endpoint state are correct. This might happen
1112 * if the device gets disconnected after we've finished
1113 * cancelling URBs, which might not be an error...
1114 */
1115 } else {
Sarah Sharp8e595a52009-07-27 12:03:31 -07001116 xhci_dbg(xhci, "Successful Set TR Deq Ptr cmd, deq = @%08llx\n",
Matt Evans28ccd292011-03-29 13:40:46 +11001117 le64_to_cpu(ep_ctx->deq));
Sarah Sharpbf161e82011-02-23 15:46:42 -08001118 if (xhci_trb_virt_to_dma(dev->eps[ep_index].queued_deq_seg,
Matt Evans28ccd292011-03-29 13:40:46 +11001119 dev->eps[ep_index].queued_deq_ptr) ==
1120 (le64_to_cpu(ep_ctx->deq) & ~(EP_CTX_CYCLE_MASK))) {
Sarah Sharpbf161e82011-02-23 15:46:42 -08001121 /* Update the ring's dequeue segment and dequeue pointer
1122 * to reflect the new position.
1123 */
Andiry Xub008df62012-03-05 17:49:34 +08001124 update_ring_for_set_deq_completion(xhci, dev,
1125 ep_ring, ep_index);
Sarah Sharpbf161e82011-02-23 15:46:42 -08001126 } else {
1127 xhci_warn(xhci, "Mismatch between completed Set TR Deq "
1128 "Ptr command & xHCI internal state.\n");
1129 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
1130 dev->eps[ep_index].queued_deq_seg,
1131 dev->eps[ep_index].queued_deq_ptr);
1132 }
Sarah Sharpae636742009-04-29 19:02:31 -07001133 }
1134
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001135 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
Sarah Sharpbf161e82011-02-23 15:46:42 -08001136 dev->eps[ep_index].queued_deq_seg = NULL;
1137 dev->eps[ep_index].queued_deq_ptr = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001138 /* Restart any rings with pending URBs */
1139 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -07001140}
1141
Sarah Sharpa1587d92009-07-27 12:03:15 -07001142static void handle_reset_ep_completion(struct xhci_hcd *xhci,
1143 struct xhci_event_cmd *event,
1144 union xhci_trb *trb)
1145{
1146 int slot_id;
1147 unsigned int ep_index;
1148
Matt Evans28ccd292011-03-29 13:40:46 +11001149 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
1150 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharpa1587d92009-07-27 12:03:15 -07001151 /* This command will only fail if the endpoint wasn't halted,
1152 * but we don't care.
1153 */
1154 xhci_dbg(xhci, "Ignoring reset ep completion code of %u\n",
Matt Evansf5960b62011-06-01 10:22:55 +10001155 GET_COMP_CODE(le32_to_cpu(event->status)));
Sarah Sharpa1587d92009-07-27 12:03:15 -07001156
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001157 /* HW with the reset endpoint quirk needs to have a configure endpoint
1158 * command complete before the endpoint can be used. Queue that here
1159 * because the HW can't handle two commands being queued in a row.
1160 */
1161 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03001162 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1163 "Queueing configure endpoint command");
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001164 xhci_queue_configure_endpoint(xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001165 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1166 false);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001167 xhci_ring_cmd_db(xhci);
1168 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001169 /* Clear our internal halted state and restart the ring(s) */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001170 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001171 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001172 }
Sarah Sharpa1587d92009-07-27 12:03:15 -07001173}
Sarah Sharpae636742009-04-29 19:02:31 -07001174
Elric Fub63f4052012-06-27 16:55:43 +08001175/* Complete the command and detele it from the devcie's command queue.
1176 */
1177static void xhci_complete_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1178 struct xhci_command *command, u32 status)
1179{
1180 command->status = status;
1181 list_del(&command->cmd_list);
1182 if (command->completion)
1183 complete(command->completion);
1184 else
1185 xhci_free_command(xhci, command);
1186}
1187
1188
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001189/* Check to see if a command in the device's command queue matches this one.
1190 * Signal the completion or free the command, and return 1. Return 0 if the
1191 * completed command isn't at the head of the command list.
1192 */
1193static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1194 struct xhci_virt_device *virt_dev,
1195 struct xhci_event_cmd *event)
1196{
1197 struct xhci_command *command;
1198
1199 if (list_empty(&virt_dev->cmd_list))
1200 return 0;
1201
1202 command = list_entry(virt_dev->cmd_list.next,
1203 struct xhci_command, cmd_list);
1204 if (xhci->cmd_ring->dequeue != command->command_trb)
1205 return 0;
1206
Elric Fub63f4052012-06-27 16:55:43 +08001207 xhci_complete_cmd_in_cmd_wait_list(xhci, command,
1208 GET_COMP_CODE(le32_to_cpu(event->status)));
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001209 return 1;
1210}
1211
Elric Fub63f4052012-06-27 16:55:43 +08001212/*
1213 * Finding the command trb need to be cancelled and modifying it to
1214 * NO OP command. And if the command is in device's command wait
1215 * list, finishing and freeing it.
1216 *
1217 * If we can't find the command trb, we think it had already been
1218 * executed.
1219 */
1220static void xhci_cmd_to_noop(struct xhci_hcd *xhci, struct xhci_cd *cur_cd)
1221{
1222 struct xhci_segment *cur_seg;
1223 union xhci_trb *cmd_trb;
1224 u32 cycle_state;
1225
1226 if (xhci->cmd_ring->dequeue == xhci->cmd_ring->enqueue)
1227 return;
1228
1229 /* find the current segment of command ring */
1230 cur_seg = find_trb_seg(xhci->cmd_ring->first_seg,
1231 xhci->cmd_ring->dequeue, &cycle_state);
1232
Sarah Sharp43a09f72012-10-16 13:17:43 -07001233 if (!cur_seg) {
1234 xhci_warn(xhci, "Command ring mismatch, dequeue = %p %llx (dma)\n",
1235 xhci->cmd_ring->dequeue,
1236 (unsigned long long)
1237 xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
1238 xhci->cmd_ring->dequeue));
1239 xhci_debug_ring(xhci, xhci->cmd_ring);
1240 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
1241 return;
1242 }
1243
Elric Fub63f4052012-06-27 16:55:43 +08001244 /* find the command trb matched by cd from command ring */
1245 for (cmd_trb = xhci->cmd_ring->dequeue;
1246 cmd_trb != xhci->cmd_ring->enqueue;
1247 next_trb(xhci, xhci->cmd_ring, &cur_seg, &cmd_trb)) {
1248 /* If the trb is link trb, continue */
1249 if (TRB_TYPE_LINK_LE32(cmd_trb->generic.field[3]))
1250 continue;
1251
1252 if (cur_cd->cmd_trb == cmd_trb) {
1253
1254 /* If the command in device's command list, we should
1255 * finish it and free the command structure.
1256 */
1257 if (cur_cd->command)
1258 xhci_complete_cmd_in_cmd_wait_list(xhci,
1259 cur_cd->command, COMP_CMD_STOP);
1260
1261 /* get cycle state from the origin command trb */
1262 cycle_state = le32_to_cpu(cmd_trb->generic.field[3])
1263 & TRB_CYCLE;
1264
1265 /* modify the command trb to NO OP command */
1266 cmd_trb->generic.field[0] = 0;
1267 cmd_trb->generic.field[1] = 0;
1268 cmd_trb->generic.field[2] = 0;
1269 cmd_trb->generic.field[3] = cpu_to_le32(
1270 TRB_TYPE(TRB_CMD_NOOP) | cycle_state);
1271 break;
1272 }
1273 }
1274}
1275
1276static void xhci_cancel_cmd_in_cd_list(struct xhci_hcd *xhci)
1277{
1278 struct xhci_cd *cur_cd, *next_cd;
1279
1280 if (list_empty(&xhci->cancel_cmd_list))
1281 return;
1282
1283 list_for_each_entry_safe(cur_cd, next_cd,
1284 &xhci->cancel_cmd_list, cancel_cmd_list) {
1285 xhci_cmd_to_noop(xhci, cur_cd);
1286 list_del(&cur_cd->cancel_cmd_list);
1287 kfree(cur_cd);
1288 }
1289}
1290
1291/*
1292 * traversing the cancel_cmd_list. If the command descriptor according
1293 * to cmd_trb is found, the function free it and return 1, otherwise
1294 * return 0.
1295 */
1296static int xhci_search_cmd_trb_in_cd_list(struct xhci_hcd *xhci,
1297 union xhci_trb *cmd_trb)
1298{
1299 struct xhci_cd *cur_cd, *next_cd;
1300
1301 if (list_empty(&xhci->cancel_cmd_list))
1302 return 0;
1303
1304 list_for_each_entry_safe(cur_cd, next_cd,
1305 &xhci->cancel_cmd_list, cancel_cmd_list) {
1306 if (cur_cd->cmd_trb == cmd_trb) {
1307 if (cur_cd->command)
1308 xhci_complete_cmd_in_cmd_wait_list(xhci,
1309 cur_cd->command, COMP_CMD_STOP);
1310 list_del(&cur_cd->cancel_cmd_list);
1311 kfree(cur_cd);
1312 return 1;
1313 }
1314 }
1315
1316 return 0;
1317}
1318
1319/*
1320 * If the cmd_trb_comp_code is COMP_CMD_ABORT, we just check whether the
1321 * trb pointed by the command ring dequeue pointer is the trb we want to
1322 * cancel or not. And if the cmd_trb_comp_code is COMP_CMD_STOP, we will
1323 * traverse the cancel_cmd_list to trun the all of the commands according
1324 * to command descriptor to NO-OP trb.
1325 */
1326static int handle_stopped_cmd_ring(struct xhci_hcd *xhci,
1327 int cmd_trb_comp_code)
1328{
1329 int cur_trb_is_good = 0;
1330
1331 /* Searching the cmd trb pointed by the command ring dequeue
1332 * pointer in command descriptor list. If it is found, free it.
1333 */
1334 cur_trb_is_good = xhci_search_cmd_trb_in_cd_list(xhci,
1335 xhci->cmd_ring->dequeue);
1336
1337 if (cmd_trb_comp_code == COMP_CMD_ABORT)
1338 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
1339 else if (cmd_trb_comp_code == COMP_CMD_STOP) {
1340 /* traversing the cancel_cmd_list and canceling
1341 * the command according to command descriptor
1342 */
1343 xhci_cancel_cmd_in_cd_list(xhci);
1344
1345 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
1346 /*
1347 * ring command ring doorbell again to restart the
1348 * command ring
1349 */
1350 if (xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue)
1351 xhci_ring_cmd_db(xhci);
1352 }
1353 return cur_trb_is_good;
1354}
1355
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001356static void handle_cmd_completion(struct xhci_hcd *xhci,
1357 struct xhci_event_cmd *event)
1358{
Matt Evans28ccd292011-03-29 13:40:46 +11001359 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001360 u64 cmd_dma;
1361 dma_addr_t cmd_dequeue_dma;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001362 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp913a8a32009-09-04 10:53:13 -07001363 struct xhci_virt_device *virt_dev;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001364 unsigned int ep_index;
1365 struct xhci_ring *ep_ring;
1366 unsigned int ep_state;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001367
Matt Evans28ccd292011-03-29 13:40:46 +11001368 cmd_dma = le64_to_cpu(event->cmd_trb);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001369 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001370 xhci->cmd_ring->dequeue);
1371 /* Is the command ring deq ptr out of sync with the deq seg ptr? */
1372 if (cmd_dequeue_dma == 0) {
1373 xhci->error_bitmask |= 1 << 4;
1374 return;
1375 }
1376 /* Does the DMA address match our internal dequeue pointer address? */
1377 if (cmd_dma != (u64) cmd_dequeue_dma) {
1378 xhci->error_bitmask |= 1 << 5;
1379 return;
1380 }
Elric Fub63f4052012-06-27 16:55:43 +08001381
1382 if ((GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_CMD_ABORT) ||
1383 (GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_CMD_STOP)) {
1384 /* If the return value is 0, we think the trb pointed by
1385 * command ring dequeue pointer is a good trb. The good
1386 * trb means we don't want to cancel the trb, but it have
1387 * been stopped by host. So we should handle it normally.
1388 * Otherwise, driver should invoke inc_deq() and return.
1389 */
1390 if (handle_stopped_cmd_ring(xhci,
1391 GET_COMP_CODE(le32_to_cpu(event->status)))) {
1392 inc_deq(xhci, xhci->cmd_ring);
1393 return;
1394 }
1395 }
1396
Matt Evans28ccd292011-03-29 13:40:46 +11001397 switch (le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])
1398 & TRB_TYPE_BITMASK) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001399 case TRB_TYPE(TRB_ENABLE_SLOT):
Matt Evans28ccd292011-03-29 13:40:46 +11001400 if (GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_SUCCESS)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001401 xhci->slot_id = slot_id;
1402 else
1403 xhci->slot_id = 0;
1404 complete(&xhci->addr_dev);
1405 break;
1406 case TRB_TYPE(TRB_DISABLE_SLOT):
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001407 if (xhci->devs[slot_id]) {
1408 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1409 /* Delete default control endpoint resources */
1410 xhci_free_device_endpoint_resources(xhci,
1411 xhci->devs[slot_id], true);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001412 xhci_free_virt_device(xhci, slot_id);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001413 }
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001414 break;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001415 case TRB_TYPE(TRB_CONFIG_EP):
Sarah Sharp913a8a32009-09-04 10:53:13 -07001416 virt_dev = xhci->devs[slot_id];
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001417 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
Sarah Sharp913a8a32009-09-04 10:53:13 -07001418 break;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001419 /*
1420 * Configure endpoint commands can come from the USB core
1421 * configuration or alt setting changes, or because the HW
1422 * needed an extra configure endpoint command after a reset
Sarah Sharp8df75f42010-04-02 15:34:16 -07001423 * endpoint command or streams were being configured.
1424 * If the command was for a halted endpoint, the xHCI driver
1425 * is not waiting on the configure endpoint command.
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001426 */
1427 ctrl_ctx = xhci_get_input_control_ctx(xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001428 virt_dev->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001429 if (!ctrl_ctx) {
1430 xhci_warn(xhci, "Could not get input context, bad type.\n");
1431 break;
1432 }
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001433 /* Input ctx add_flags are the endpoint index plus one */
Matt Evans28ccd292011-03-29 13:40:46 +11001434 ep_index = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags)) - 1;
Sarah Sharp06df5722009-12-03 09:44:31 -08001435 /* A usb_set_interface() call directly after clearing a halted
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001436 * condition may race on this quirky hardware. Not worth
1437 * worrying about, since this is prototype hardware. Not sure
1438 * if this will work for streams, but streams support was
1439 * untested on this prototype.
Sarah Sharp06df5722009-12-03 09:44:31 -08001440 */
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001441 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
Sarah Sharp06df5722009-12-03 09:44:31 -08001442 ep_index != (unsigned int) -1 &&
Matt Evans28ccd292011-03-29 13:40:46 +11001443 le32_to_cpu(ctrl_ctx->add_flags) - SLOT_FLAG ==
1444 le32_to_cpu(ctrl_ctx->drop_flags)) {
Sarah Sharp06df5722009-12-03 09:44:31 -08001445 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
1446 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
1447 if (!(ep_state & EP_HALTED))
1448 goto bandwidth_change;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03001449 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1450 "Completed config ep cmd - "
1451 "last ep index = %d, state = %d",
Sarah Sharp06df5722009-12-03 09:44:31 -08001452 ep_index, ep_state);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001453 /* Clear internal halted state and restart ring(s) */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001454 xhci->devs[slot_id]->eps[ep_index].ep_state &=
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001455 ~EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001456 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharp06df5722009-12-03 09:44:31 -08001457 break;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001458 }
Sarah Sharp06df5722009-12-03 09:44:31 -08001459bandwidth_change:
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001460 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1461 "Completed config ep cmd");
Sarah Sharp06df5722009-12-03 09:44:31 -08001462 xhci->devs[slot_id]->cmd_status =
Matt Evans28ccd292011-03-29 13:40:46 +11001463 GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharp06df5722009-12-03 09:44:31 -08001464 complete(&xhci->devs[slot_id]->cmd_completion);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001465 break;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001466 case TRB_TYPE(TRB_EVAL_CONTEXT):
Sarah Sharpac1c1b72009-09-04 10:53:20 -07001467 virt_dev = xhci->devs[slot_id];
1468 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
1469 break;
Matt Evans28ccd292011-03-29 13:40:46 +11001470 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001471 complete(&xhci->devs[slot_id]->cmd_completion);
1472 break;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001473 case TRB_TYPE(TRB_ADDR_DEV):
Matt Evans28ccd292011-03-29 13:40:46 +11001474 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001475 complete(&xhci->addr_dev);
1476 break;
Sarah Sharpae636742009-04-29 19:02:31 -07001477 case TRB_TYPE(TRB_STOP_RING):
Andiry Xube88fe42010-10-14 07:22:57 -07001478 handle_stopped_endpoint(xhci, xhci->cmd_ring->dequeue, event);
Sarah Sharpae636742009-04-29 19:02:31 -07001479 break;
1480 case TRB_TYPE(TRB_SET_DEQ):
1481 handle_set_deq_completion(xhci, event, xhci->cmd_ring->dequeue);
1482 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001483 case TRB_TYPE(TRB_CMD_NOOP):
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001484 break;
Sarah Sharpa1587d92009-07-27 12:03:15 -07001485 case TRB_TYPE(TRB_RESET_EP):
1486 handle_reset_ep_completion(xhci, event, xhci->cmd_ring->dequeue);
1487 break;
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001488 case TRB_TYPE(TRB_RESET_DEV):
1489 xhci_dbg(xhci, "Completed reset device command.\n");
1490 slot_id = TRB_TO_SLOT_ID(
Matt Evans28ccd292011-03-29 13:40:46 +11001491 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001492 virt_dev = xhci->devs[slot_id];
1493 if (virt_dev)
1494 handle_cmd_in_cmd_wait_list(xhci, virt_dev, event);
1495 else
1496 xhci_warn(xhci, "Reset device command completion "
1497 "for disabled slot %u\n", slot_id);
1498 break;
Sarah Sharp02386342010-05-24 13:25:28 -07001499 case TRB_TYPE(TRB_NEC_GET_FW):
1500 if (!(xhci->quirks & XHCI_NEC_HOST)) {
1501 xhci->error_bitmask |= 1 << 6;
1502 break;
1503 }
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03001504 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1505 "NEC firmware version %2x.%02x",
Matt Evans28ccd292011-03-29 13:40:46 +11001506 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1507 NEC_FW_MINOR(le32_to_cpu(event->status)));
Sarah Sharp02386342010-05-24 13:25:28 -07001508 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001509 default:
1510 /* Skip over unknown commands on the event ring */
1511 xhci->error_bitmask |= 1 << 6;
1512 break;
1513 }
Andiry Xu3b72fca2012-03-05 17:49:32 +08001514 inc_deq(xhci, xhci->cmd_ring);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001515}
1516
Sarah Sharp02386342010-05-24 13:25:28 -07001517static void handle_vendor_event(struct xhci_hcd *xhci,
1518 union xhci_trb *event)
1519{
1520 u32 trb_type;
1521
Matt Evans28ccd292011-03-29 13:40:46 +11001522 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
Sarah Sharp02386342010-05-24 13:25:28 -07001523 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1524 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1525 handle_cmd_completion(xhci, &event->event_cmd);
1526}
1527
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001528/* @port_id: the one-based port ID from the hardware (indexed from array of all
1529 * port registers -- USB 3.0 and USB 2.0).
1530 *
1531 * Returns a zero-based port number, which is suitable for indexing into each of
1532 * the split roothubs' port arrays and bus state arrays.
Sarah Sharpd0cd5d42011-11-14 17:51:39 -08001533 * Add one to it in order to call xhci_find_slot_id_by_port.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001534 */
1535static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1536 struct xhci_hcd *xhci, u32 port_id)
1537{
1538 unsigned int i;
1539 unsigned int num_similar_speed_ports = 0;
1540
1541 /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1542 * and usb2_ports are 0-based indexes. Count the number of similar
1543 * speed ports, up to 1 port before this port.
1544 */
1545 for (i = 0; i < (port_id - 1); i++) {
1546 u8 port_speed = xhci->port_array[i];
1547
1548 /*
1549 * Skip ports that don't have known speeds, or have duplicate
1550 * Extended Capabilities port speed entries.
1551 */
Dan Carpenter22e04872011-03-17 22:39:49 +03001552 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001553 continue;
1554
1555 /*
1556 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1557 * 1.1 ports are under the USB 2.0 hub. If the port speed
1558 * matches the device speed, it's a similar speed port.
1559 */
1560 if ((port_speed == 0x03) == (hcd->speed == HCD_USB3))
1561 num_similar_speed_ports++;
1562 }
1563 return num_similar_speed_ports;
1564}
1565
Sarah Sharp623bef92011-11-11 14:57:33 -08001566static void handle_device_notification(struct xhci_hcd *xhci,
1567 union xhci_trb *event)
1568{
1569 u32 slot_id;
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001570 struct usb_device *udev;
Sarah Sharp623bef92011-11-11 14:57:33 -08001571
1572 slot_id = TRB_TO_SLOT_ID(event->generic.field[3]);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001573 if (!xhci->devs[slot_id]) {
Sarah Sharp623bef92011-11-11 14:57:33 -08001574 xhci_warn(xhci, "Device Notification event for "
1575 "unused slot %u\n", slot_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001576 return;
1577 }
1578
1579 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1580 slot_id);
1581 udev = xhci->devs[slot_id]->udev;
1582 if (udev && udev->parent)
1583 usb_wakeup_notification(udev->parent, udev->portnum);
Sarah Sharp623bef92011-11-11 14:57:33 -08001584}
1585
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001586static void handle_port_status(struct xhci_hcd *xhci,
1587 union xhci_trb *event)
1588{
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001589 struct usb_hcd *hcd;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001590 u32 port_id;
Andiry Xu56192532010-10-14 07:23:00 -07001591 u32 temp, temp1;
Sarah Sharp518e8482010-12-15 11:56:29 -08001592 int max_ports;
Andiry Xu56192532010-10-14 07:23:00 -07001593 int slot_id;
Sarah Sharp5308a912010-12-01 11:34:59 -08001594 unsigned int faked_port_index;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001595 u8 major_revision;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001596 struct xhci_bus_state *bus_state;
Matt Evans28ccd292011-03-29 13:40:46 +11001597 __le32 __iomem **port_array;
Sarah Sharp386139d2011-03-24 08:02:58 -07001598 bool bogus_port_status = false;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001599
1600 /* Port status change events always have a successful completion code */
Matt Evans28ccd292011-03-29 13:40:46 +11001601 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001602 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
1603 xhci->error_bitmask |= 1 << 8;
1604 }
Matt Evans28ccd292011-03-29 13:40:46 +11001605 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001606 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1607
Sarah Sharp518e8482010-12-15 11:56:29 -08001608 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1609 if ((port_id <= 0) || (port_id > max_ports)) {
Andiry Xu56192532010-10-14 07:23:00 -07001610 xhci_warn(xhci, "Invalid port id %d\n", port_id);
Peter Chen09ce0c02013-03-20 09:30:00 +08001611 inc_deq(xhci, xhci->event_ring);
1612 return;
Andiry Xu56192532010-10-14 07:23:00 -07001613 }
1614
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001615 /* Figure out which usb_hcd this port is attached to:
1616 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1617 */
1618 major_revision = xhci->port_array[port_id - 1];
Peter Chen09ce0c02013-03-20 09:30:00 +08001619
1620 /* Find the right roothub. */
1621 hcd = xhci_to_hcd(xhci);
1622 if ((major_revision == 0x03) != (hcd->speed == HCD_USB3))
1623 hcd = xhci->shared_hcd;
1624
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001625 if (major_revision == 0) {
1626 xhci_warn(xhci, "Event for port %u not in "
1627 "Extended Capabilities, ignoring.\n",
1628 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001629 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001630 goto cleanup;
1631 }
Dan Carpenter22e04872011-03-17 22:39:49 +03001632 if (major_revision == DUPLICATE_ENTRY) {
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001633 xhci_warn(xhci, "Event for port %u duplicated in"
1634 "Extended Capabilities, ignoring.\n",
1635 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001636 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001637 goto cleanup;
Sarah Sharp5308a912010-12-01 11:34:59 -08001638 }
1639
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001640 /*
1641 * Hardware port IDs reported by a Port Status Change Event include USB
1642 * 3.0 and USB 2.0 ports. We want to check if the port has reported a
1643 * resume event, but we first need to translate the hardware port ID
1644 * into the index into the ports on the correct split roothub, and the
1645 * correct bus_state structure.
1646 */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001647 bus_state = &xhci->bus_state[hcd_index(hcd)];
1648 if (hcd->speed == HCD_USB3)
1649 port_array = xhci->usb3_ports;
1650 else
1651 port_array = xhci->usb2_ports;
1652 /* Find the faked port hub number */
1653 faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1654 port_id);
1655
Sarah Sharp5308a912010-12-01 11:34:59 -08001656 temp = xhci_readl(xhci, port_array[faked_port_index]);
Sarah Sharp7111ebc2010-12-14 13:24:55 -08001657 if (hcd->state == HC_STATE_SUSPENDED) {
Andiry Xu56192532010-10-14 07:23:00 -07001658 xhci_dbg(xhci, "resume root hub\n");
1659 usb_hcd_resume_root_hub(hcd);
1660 }
1661
1662 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1663 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1664
1665 temp1 = xhci_readl(xhci, &xhci->op_regs->command);
1666 if (!(temp1 & CMD_RUN)) {
1667 xhci_warn(xhci, "xHC is not running.\n");
1668 goto cleanup;
1669 }
1670
1671 if (DEV_SUPERSPEED(temp)) {
Sarah Sharpd93814c2012-01-24 16:39:02 -08001672 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001673 /* Set a flag to say the port signaled remote wakeup,
1674 * so we can tell the difference between the end of
1675 * device and host initiated resume.
1676 */
1677 bus_state->port_remote_wakeup |= 1 << faked_port_index;
Sarah Sharpd93814c2012-01-24 16:39:02 -08001678 xhci_test_and_clear_bit(xhci, port_array,
1679 faked_port_index, PORT_PLC);
Andiry Xuc9682df2011-09-23 14:19:48 -07001680 xhci_set_link_state(xhci, port_array, faked_port_index,
1681 XDEV_U0);
Sarah Sharpd93814c2012-01-24 16:39:02 -08001682 /* Need to wait until the next link state change
1683 * indicates the device is actually in U0.
1684 */
1685 bogus_port_status = true;
1686 goto cleanup;
Andiry Xu56192532010-10-14 07:23:00 -07001687 } else {
1688 xhci_dbg(xhci, "resume HS port %d\n", port_id);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001689 bus_state->resume_done[faked_port_index] = jiffies +
Andiry Xu56192532010-10-14 07:23:00 -07001690 msecs_to_jiffies(20);
Andiry Xuf370b992012-04-14 02:54:30 +08001691 set_bit(faked_port_index, &bus_state->resuming_ports);
Andiry Xu56192532010-10-14 07:23:00 -07001692 mod_timer(&hcd->rh_timer,
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001693 bus_state->resume_done[faked_port_index]);
Andiry Xu56192532010-10-14 07:23:00 -07001694 /* Do the rest in GetPortStatus */
1695 }
1696 }
1697
Sarah Sharpd93814c2012-01-24 16:39:02 -08001698 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
1699 DEV_SUPERSPEED(temp)) {
1700 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001701 /* We've just brought the device into U0 through either the
1702 * Resume state after a device remote wakeup, or through the
1703 * U3Exit state after a host-initiated resume. If it's a device
1704 * initiated remote wake, don't pass up the link state change,
1705 * so the roothub behavior is consistent with external
1706 * USB 3.0 hub behavior.
1707 */
Sarah Sharpd93814c2012-01-24 16:39:02 -08001708 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1709 faked_port_index + 1);
1710 if (slot_id && xhci->devs[slot_id])
1711 xhci_ring_device(xhci, slot_id);
Nickolai Zeldovichba7b5c22013-01-07 22:39:31 -05001712 if (bus_state->port_remote_wakeup & (1 << faked_port_index)) {
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001713 bus_state->port_remote_wakeup &=
1714 ~(1 << faked_port_index);
1715 xhci_test_and_clear_bit(xhci, port_array,
1716 faked_port_index, PORT_PLC);
1717 usb_wakeup_notification(hcd->self.root_hub,
1718 faked_port_index + 1);
1719 bogus_port_status = true;
1720 goto cleanup;
1721 }
Sarah Sharpd93814c2012-01-24 16:39:02 -08001722 }
1723
Andiry Xu6fd45622011-09-23 14:19:50 -07001724 if (hcd->speed != HCD_USB3)
1725 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1726 PORT_PLC);
1727
Andiry Xu56192532010-10-14 07:23:00 -07001728cleanup:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001729 /* Update event ring dequeue pointer before dropping the lock */
Andiry Xu3b72fca2012-03-05 17:49:32 +08001730 inc_deq(xhci, xhci->event_ring);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001731
Sarah Sharp386139d2011-03-24 08:02:58 -07001732 /* Don't make the USB core poll the roothub if we got a bad port status
1733 * change event. Besides, at that point we can't tell which roothub
1734 * (USB 2.0 or USB 3.0) to kick.
1735 */
1736 if (bogus_port_status)
1737 return;
1738
Sarah Sharpc52804a2012-11-27 12:30:23 -08001739 /*
1740 * xHCI port-status-change events occur when the "or" of all the
1741 * status-change bits in the portsc register changes from 0 to 1.
1742 * New status changes won't cause an event if any other change
1743 * bits are still set. When an event occurs, switch over to
1744 * polling to avoid losing status changes.
1745 */
1746 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1747 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001748 spin_unlock(&xhci->lock);
1749 /* Pass this up to the core */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001750 usb_hcd_poll_rh_status(hcd);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001751 spin_lock(&xhci->lock);
1752}
1753
1754/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001755 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1756 * at end_trb, which may be in another segment. If the suspect DMA address is a
1757 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1758 * returns 0.
1759 */
Sarah Sharp6648f292009-11-09 13:35:23 -08001760struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001761 union xhci_trb *start_trb,
1762 union xhci_trb *end_trb,
1763 dma_addr_t suspect_dma)
1764{
1765 dma_addr_t start_dma;
1766 dma_addr_t end_seg_dma;
1767 dma_addr_t end_trb_dma;
1768 struct xhci_segment *cur_seg;
1769
Sarah Sharp23e3be12009-04-29 19:05:20 -07001770 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001771 cur_seg = start_seg;
1772
1773 do {
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001774 if (start_dma == 0)
Randy Dunlap326b4812010-04-19 08:53:50 -07001775 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -07001776 /* We may get an event for a Link TRB in the middle of a TD */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001777 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001778 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001779 /* If the end TRB isn't in this segment, this is set to 0 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001780 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001781
1782 if (end_trb_dma > 0) {
1783 /* The end TRB is in this segment, so suspect should be here */
1784 if (start_dma <= end_trb_dma) {
1785 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1786 return cur_seg;
1787 } else {
1788 /* Case for one segment with
1789 * a TD wrapped around to the top
1790 */
1791 if ((suspect_dma >= start_dma &&
1792 suspect_dma <= end_seg_dma) ||
1793 (suspect_dma >= cur_seg->dma &&
1794 suspect_dma <= end_trb_dma))
1795 return cur_seg;
1796 }
Randy Dunlap326b4812010-04-19 08:53:50 -07001797 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001798 } else {
1799 /* Might still be somewhere in this segment */
1800 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1801 return cur_seg;
1802 }
1803 cur_seg = cur_seg->next;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001804 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001805 } while (cur_seg != start_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001806
Randy Dunlap326b4812010-04-19 08:53:50 -07001807 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001808}
1809
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001810static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1811 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001812 unsigned int stream_id,
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001813 struct xhci_td *td, union xhci_trb *event_trb)
1814{
1815 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1816 ep->ep_state |= EP_HALTED;
1817 ep->stopped_td = td;
1818 ep->stopped_trb = event_trb;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001819 ep->stopped_stream = stream_id;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001820
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001821 xhci_queue_reset_ep(xhci, slot_id, ep_index);
1822 xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
Sarah Sharp1624ae12010-05-06 13:40:08 -07001823
1824 ep->stopped_td = NULL;
1825 ep->stopped_trb = NULL;
Sarah Sharp5e5cf6f2010-05-06 13:40:18 -07001826 ep->stopped_stream = 0;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001827
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001828 xhci_ring_cmd_db(xhci);
1829}
1830
1831/* Check if an error has halted the endpoint ring. The class driver will
1832 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1833 * However, a babble and other errors also halt the endpoint ring, and the class
1834 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1835 * Ring Dequeue Pointer command manually.
1836 */
1837static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1838 struct xhci_ep_ctx *ep_ctx,
1839 unsigned int trb_comp_code)
1840{
1841 /* TRB completion codes that may require a manual halt cleanup */
1842 if (trb_comp_code == COMP_TX_ERR ||
1843 trb_comp_code == COMP_BABBLE ||
1844 trb_comp_code == COMP_SPLIT_ERR)
1845 /* The 0.96 spec says a babbling control endpoint
1846 * is not halted. The 0.96 spec says it is. Some HW
1847 * claims to be 0.95 compliant, but it halts the control
1848 * endpoint anyway. Check if a babble halted the
1849 * endpoint.
1850 */
Matt Evansf5960b62011-06-01 10:22:55 +10001851 if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1852 cpu_to_le32(EP_STATE_HALTED))
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001853 return 1;
1854
1855 return 0;
1856}
1857
Sarah Sharpb45b5062009-12-09 15:59:06 -08001858int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1859{
1860 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1861 /* Vendor defined "informational" completion code,
1862 * treat as not-an-error.
1863 */
1864 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1865 trb_comp_code);
1866 xhci_dbg(xhci, "Treating code as success.\n");
1867 return 1;
1868 }
1869 return 0;
1870}
1871
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001872/*
Andiry Xu4422da62010-07-22 15:22:55 -07001873 * Finish the td processing, remove the td from td list;
1874 * Return 1 if the urb can be given back.
1875 */
1876static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1877 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1878 struct xhci_virt_ep *ep, int *status, bool skip)
1879{
1880 struct xhci_virt_device *xdev;
1881 struct xhci_ring *ep_ring;
1882 unsigned int slot_id;
1883 int ep_index;
1884 struct urb *urb = NULL;
1885 struct xhci_ep_ctx *ep_ctx;
1886 int ret = 0;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001887 struct urb_priv *urb_priv;
Andiry Xu4422da62010-07-22 15:22:55 -07001888 u32 trb_comp_code;
1889
Matt Evans28ccd292011-03-29 13:40:46 +11001890 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu4422da62010-07-22 15:22:55 -07001891 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001892 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1893 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu4422da62010-07-22 15:22:55 -07001894 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001895 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu4422da62010-07-22 15:22:55 -07001896
1897 if (skip)
1898 goto td_cleanup;
1899
1900 if (trb_comp_code == COMP_STOP_INVAL ||
1901 trb_comp_code == COMP_STOP) {
1902 /* The Endpoint Stop Command completion will take care of any
1903 * stopped TDs. A stopped TD may be restarted, so don't update
1904 * the ring dequeue pointer or take this TD off any lists yet.
1905 */
1906 ep->stopped_td = td;
1907 ep->stopped_trb = event_trb;
1908 return 0;
1909 } else {
1910 if (trb_comp_code == COMP_STALL) {
1911 /* The transfer is completed from the driver's
1912 * perspective, but we need to issue a set dequeue
1913 * command for this stalled endpoint to move the dequeue
1914 * pointer past the TD. We can't do that here because
1915 * the halt condition must be cleared first. Let the
1916 * USB class driver clear the stall later.
1917 */
1918 ep->stopped_td = td;
1919 ep->stopped_trb = event_trb;
1920 ep->stopped_stream = ep_ring->stream_id;
1921 } else if (xhci_requires_manual_halt_cleanup(xhci,
1922 ep_ctx, trb_comp_code)) {
1923 /* Other types of errors halt the endpoint, but the
1924 * class driver doesn't call usb_reset_endpoint() unless
1925 * the error is -EPIPE. Clear the halted status in the
1926 * xHCI hardware manually.
1927 */
1928 xhci_cleanup_halted_endpoint(xhci,
1929 slot_id, ep_index, ep_ring->stream_id,
1930 td, event_trb);
1931 } else {
1932 /* Update ring dequeue pointer */
1933 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08001934 inc_deq(xhci, ep_ring);
1935 inc_deq(xhci, ep_ring);
Andiry Xu4422da62010-07-22 15:22:55 -07001936 }
1937
1938td_cleanup:
1939 /* Clean up the endpoint's TD list */
1940 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001941 urb_priv = urb->hcpriv;
Andiry Xu4422da62010-07-22 15:22:55 -07001942
1943 /* Do one last check of the actual transfer length.
1944 * If the host controller said we transferred more data than
1945 * the buffer length, urb->actual_length will be a very big
1946 * number (since it's unsigned). Play it safe and say we didn't
1947 * transfer anything.
1948 */
1949 if (urb->actual_length > urb->transfer_buffer_length) {
1950 xhci_warn(xhci, "URB transfer length is wrong, "
1951 "xHC issue? req. len = %u, "
1952 "act. len = %u\n",
1953 urb->transfer_buffer_length,
1954 urb->actual_length);
1955 urb->actual_length = 0;
1956 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1957 *status = -EREMOTEIO;
1958 else
1959 *status = 0;
1960 }
Sarah Sharp585df1d2011-08-02 15:43:40 -07001961 list_del_init(&td->td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07001962 /* Was this TD slated to be cancelled but completed anyway? */
1963 if (!list_empty(&td->cancelled_td_list))
Sarah Sharp585df1d2011-08-02 15:43:40 -07001964 list_del_init(&td->cancelled_td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07001965
Andiry Xu8e51adc2010-07-22 15:23:31 -07001966 urb_priv->td_cnt++;
1967 /* Giveback the urb when all the tds are completed */
Andiry Xuc41136b2011-03-22 17:08:14 +08001968 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xu8e51adc2010-07-22 15:23:31 -07001969 ret = 1;
Andiry Xuc41136b2011-03-22 17:08:14 +08001970 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
1971 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
1972 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs
1973 == 0) {
1974 if (xhci->quirks & XHCI_AMD_PLL_FIX)
1975 usb_amd_quirk_pll_enable();
1976 }
1977 }
1978 }
Andiry Xu4422da62010-07-22 15:22:55 -07001979 }
1980
1981 return ret;
1982}
1983
1984/*
Andiry Xu8af56be2010-07-22 15:23:03 -07001985 * Process control tds, update urb status and actual_length.
1986 */
1987static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
1988 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1989 struct xhci_virt_ep *ep, int *status)
1990{
1991 struct xhci_virt_device *xdev;
1992 struct xhci_ring *ep_ring;
1993 unsigned int slot_id;
1994 int ep_index;
1995 struct xhci_ep_ctx *ep_ctx;
1996 u32 trb_comp_code;
1997
Matt Evans28ccd292011-03-29 13:40:46 +11001998 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu8af56be2010-07-22 15:23:03 -07001999 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11002000 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2001 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu8af56be2010-07-22 15:23:03 -07002002 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11002003 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07002004
Andiry Xu8af56be2010-07-22 15:23:03 -07002005 switch (trb_comp_code) {
2006 case COMP_SUCCESS:
2007 if (event_trb == ep_ring->dequeue) {
2008 xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
2009 "without IOC set??\n");
2010 *status = -ESHUTDOWN;
2011 } else if (event_trb != td->last_trb) {
2012 xhci_warn(xhci, "WARN: Success on ctrl data TRB "
2013 "without IOC set??\n");
2014 *status = -ESHUTDOWN;
2015 } else {
Andiry Xu8af56be2010-07-22 15:23:03 -07002016 *status = 0;
2017 }
2018 break;
2019 case COMP_SHORT_TX:
Andiry Xu8af56be2010-07-22 15:23:03 -07002020 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2021 *status = -EREMOTEIO;
2022 else
2023 *status = 0;
2024 break;
Sarah Sharp3abeca92011-05-05 19:08:09 -07002025 case COMP_STOP_INVAL:
2026 case COMP_STOP:
2027 return finish_td(xhci, td, event_trb, event, ep, status, false);
Andiry Xu8af56be2010-07-22 15:23:03 -07002028 default:
2029 if (!xhci_requires_manual_halt_cleanup(xhci,
2030 ep_ctx, trb_comp_code))
2031 break;
2032 xhci_dbg(xhci, "TRB error code %u, "
2033 "halted endpoint index = %u\n",
2034 trb_comp_code, ep_index);
2035 /* else fall through */
2036 case COMP_STALL:
2037 /* Did we transfer part of the data (middle) phase? */
2038 if (event_trb != ep_ring->dequeue &&
2039 event_trb != td->last_trb)
2040 td->urb->actual_length =
Vivek Gautam1c11a172013-03-21 12:06:48 +05302041 td->urb->transfer_buffer_length -
2042 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07002043 else
2044 td->urb->actual_length = 0;
2045
2046 xhci_cleanup_halted_endpoint(xhci,
2047 slot_id, ep_index, 0, td, event_trb);
2048 return finish_td(xhci, td, event_trb, event, ep, status, true);
2049 }
2050 /*
2051 * Did we transfer any data, despite the errors that might have
2052 * happened? I.e. did we get past the setup stage?
2053 */
2054 if (event_trb != ep_ring->dequeue) {
2055 /* The event was for the status stage */
2056 if (event_trb == td->last_trb) {
2057 if (td->urb->actual_length != 0) {
2058 /* Don't overwrite a previously set error code
2059 */
2060 if ((*status == -EINPROGRESS || *status == 0) &&
2061 (td->urb->transfer_flags
2062 & URB_SHORT_NOT_OK))
2063 /* Did we already see a short data
2064 * stage? */
2065 *status = -EREMOTEIO;
2066 } else {
2067 td->urb->actual_length =
2068 td->urb->transfer_buffer_length;
2069 }
2070 } else {
2071 /* Maybe the event was for the data stage? */
Sarah Sharp3abeca92011-05-05 19:08:09 -07002072 td->urb->actual_length =
2073 td->urb->transfer_buffer_length -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302074 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Sarah Sharp3abeca92011-05-05 19:08:09 -07002075 xhci_dbg(xhci, "Waiting for status "
2076 "stage event\n");
2077 return 0;
Andiry Xu8af56be2010-07-22 15:23:03 -07002078 }
2079 }
2080
2081 return finish_td(xhci, td, event_trb, event, ep, status, false);
2082}
2083
2084/*
Andiry Xu04e51902010-07-22 15:23:39 -07002085 * Process isochronous tds, update urb packet status and actual_length.
2086 */
2087static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2088 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2089 struct xhci_virt_ep *ep, int *status)
2090{
2091 struct xhci_ring *ep_ring;
2092 struct urb_priv *urb_priv;
2093 int idx;
2094 int len = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07002095 union xhci_trb *cur_trb;
2096 struct xhci_segment *cur_seg;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002097 struct usb_iso_packet_descriptor *frame;
Andiry Xu04e51902010-07-22 15:23:39 -07002098 u32 trb_comp_code;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002099 bool skip_td = false;
Andiry Xu04e51902010-07-22 15:23:39 -07002100
Matt Evans28ccd292011-03-29 13:40:46 +11002101 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2102 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07002103 urb_priv = td->urb->hcpriv;
2104 idx = urb_priv->td_cnt;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002105 frame = &td->urb->iso_frame_desc[idx];
Andiry Xu04e51902010-07-22 15:23:39 -07002106
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002107 /* handle completion code */
2108 switch (trb_comp_code) {
2109 case COMP_SUCCESS:
Vivek Gautam1c11a172013-03-21 12:06:48 +05302110 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) {
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002111 frame->status = 0;
2112 break;
2113 }
2114 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2115 trb_comp_code = COMP_SHORT_TX;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002116 case COMP_SHORT_TX:
2117 frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2118 -EREMOTEIO : 0;
2119 break;
2120 case COMP_BW_OVER:
2121 frame->status = -ECOMM;
2122 skip_td = true;
2123 break;
2124 case COMP_BUFF_OVER:
2125 case COMP_BABBLE:
2126 frame->status = -EOVERFLOW;
2127 skip_td = true;
2128 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002129 case COMP_DEV_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002130 case COMP_STALL:
Hans de Goede9c745992012-04-23 15:06:09 +02002131 case COMP_TX_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002132 frame->status = -EPROTO;
2133 skip_td = true;
2134 break;
2135 case COMP_STOP:
2136 case COMP_STOP_INVAL:
2137 break;
2138 default:
2139 frame->status = -1;
2140 break;
Andiry Xu04e51902010-07-22 15:23:39 -07002141 }
2142
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002143 if (trb_comp_code == COMP_SUCCESS || skip_td) {
2144 frame->actual_length = frame->length;
2145 td->urb->actual_length += frame->length;
Andiry Xu04e51902010-07-22 15:23:39 -07002146 } else {
2147 for (cur_trb = ep_ring->dequeue,
2148 cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
2149 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10002150 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2151 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Matt Evans28ccd292011-03-29 13:40:46 +11002152 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu04e51902010-07-22 15:23:39 -07002153 }
Matt Evans28ccd292011-03-29 13:40:46 +11002154 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302155 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07002156
2157 if (trb_comp_code != COMP_STOP_INVAL) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002158 frame->actual_length = len;
Andiry Xu04e51902010-07-22 15:23:39 -07002159 td->urb->actual_length += len;
2160 }
2161 }
2162
Andiry Xu04e51902010-07-22 15:23:39 -07002163 return finish_td(xhci, td, event_trb, event, ep, status, false);
2164}
2165
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002166static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2167 struct xhci_transfer_event *event,
2168 struct xhci_virt_ep *ep, int *status)
2169{
2170 struct xhci_ring *ep_ring;
2171 struct urb_priv *urb_priv;
2172 struct usb_iso_packet_descriptor *frame;
2173 int idx;
2174
Matt Evansf6975312011-06-01 13:01:01 +10002175 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002176 urb_priv = td->urb->hcpriv;
2177 idx = urb_priv->td_cnt;
2178 frame = &td->urb->iso_frame_desc[idx];
2179
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002180 /* The transfer is partly done. */
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002181 frame->status = -EXDEV;
2182
2183 /* calc actual length */
2184 frame->actual_length = 0;
2185
2186 /* Update ring dequeue pointer */
2187 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08002188 inc_deq(xhci, ep_ring);
2189 inc_deq(xhci, ep_ring);
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002190
2191 return finish_td(xhci, td, NULL, event, ep, status, true);
2192}
2193
Andiry Xu04e51902010-07-22 15:23:39 -07002194/*
Andiry Xu22405ed2010-07-22 15:23:08 -07002195 * Process bulk and interrupt tds, update urb status and actual_length.
2196 */
2197static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
2198 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2199 struct xhci_virt_ep *ep, int *status)
2200{
2201 struct xhci_ring *ep_ring;
2202 union xhci_trb *cur_trb;
2203 struct xhci_segment *cur_seg;
2204 u32 trb_comp_code;
2205
Matt Evans28ccd292011-03-29 13:40:46 +11002206 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2207 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002208
2209 switch (trb_comp_code) {
2210 case COMP_SUCCESS:
2211 /* Double check that the HW transferred everything. */
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002212 if (event_trb != td->last_trb ||
Vivek Gautam1c11a172013-03-21 12:06:48 +05302213 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07002214 xhci_warn(xhci, "WARN Successful completion "
2215 "on short TX\n");
2216 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2217 *status = -EREMOTEIO;
2218 else
2219 *status = 0;
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002220 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2221 trb_comp_code = COMP_SHORT_TX;
Andiry Xu22405ed2010-07-22 15:23:08 -07002222 } else {
Andiry Xu22405ed2010-07-22 15:23:08 -07002223 *status = 0;
2224 }
2225 break;
2226 case COMP_SHORT_TX:
2227 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2228 *status = -EREMOTEIO;
2229 else
2230 *status = 0;
2231 break;
2232 default:
2233 /* Others already handled above */
2234 break;
2235 }
Sarah Sharpf444ff22011-04-05 15:53:47 -07002236 if (trb_comp_code == COMP_SHORT_TX)
2237 xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
2238 "%d bytes untransferred\n",
2239 td->urb->ep->desc.bEndpointAddress,
2240 td->urb->transfer_buffer_length,
Vivek Gautam1c11a172013-03-21 12:06:48 +05302241 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07002242 /* Fast path - was this the last TRB in the TD for this URB? */
2243 if (event_trb == td->last_trb) {
Vivek Gautam1c11a172013-03-21 12:06:48 +05302244 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07002245 td->urb->actual_length =
2246 td->urb->transfer_buffer_length -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302247 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002248 if (td->urb->transfer_buffer_length <
2249 td->urb->actual_length) {
2250 xhci_warn(xhci, "HC gave bad length "
2251 "of %d bytes left\n",
Vivek Gautam1c11a172013-03-21 12:06:48 +05302252 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07002253 td->urb->actual_length = 0;
2254 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2255 *status = -EREMOTEIO;
2256 else
2257 *status = 0;
2258 }
2259 /* Don't overwrite a previously set error code */
2260 if (*status == -EINPROGRESS) {
2261 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2262 *status = -EREMOTEIO;
2263 else
2264 *status = 0;
2265 }
2266 } else {
2267 td->urb->actual_length =
2268 td->urb->transfer_buffer_length;
2269 /* Ignore a short packet completion if the
2270 * untransferred length was zero.
2271 */
2272 if (*status == -EREMOTEIO)
2273 *status = 0;
2274 }
2275 } else {
2276 /* Slow path - walk the list, starting from the dequeue
2277 * pointer, to get the actual length transferred.
2278 */
2279 td->urb->actual_length = 0;
2280 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
2281 cur_trb != event_trb;
2282 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10002283 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2284 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Andiry Xu22405ed2010-07-22 15:23:08 -07002285 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11002286 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu22405ed2010-07-22 15:23:08 -07002287 }
2288 /* If the ring didn't stop on a Link or No-op TRB, add
2289 * in the actual bytes transferred from the Normal TRB
2290 */
2291 if (trb_comp_code != COMP_STOP_INVAL)
2292 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11002293 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302294 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002295 }
2296
2297 return finish_td(xhci, td, event_trb, event, ep, status, false);
2298}
2299
2300/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002301 * If this function returns an error condition, it means it got a Transfer
2302 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2303 * At this point, the host controller is probably hosed and should be reset.
2304 */
2305static int handle_tx_event(struct xhci_hcd *xhci,
2306 struct xhci_transfer_event *event)
Felipe Balbied384bd2012-08-07 14:10:03 +03002307 __releases(&xhci->lock)
2308 __acquires(&xhci->lock)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002309{
2310 struct xhci_virt_device *xdev;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002311 struct xhci_virt_ep *ep;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002312 struct xhci_ring *ep_ring;
Sarah Sharp82d10092009-08-07 14:04:52 -07002313 unsigned int slot_id;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002314 int ep_index;
Randy Dunlap326b4812010-04-19 08:53:50 -07002315 struct xhci_td *td = NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002316 dma_addr_t event_dma;
2317 struct xhci_segment *event_seg;
2318 union xhci_trb *event_trb;
Randy Dunlap326b4812010-04-19 08:53:50 -07002319 struct urb *urb = NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002320 int status = -EINPROGRESS;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002321 struct urb_priv *urb_priv;
John Yound115b042009-07-27 12:05:15 -07002322 struct xhci_ep_ctx *ep_ctx;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002323 struct list_head *tmp;
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002324 u32 trb_comp_code;
Andiry Xu4422da62010-07-22 15:22:55 -07002325 int ret = 0;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002326 int td_num = 0;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002327
Matt Evans28ccd292011-03-29 13:40:46 +11002328 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp82d10092009-08-07 14:04:52 -07002329 xdev = xhci->devs[slot_id];
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002330 if (!xdev) {
2331 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002332 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002333 (unsigned long long) xhci_trb_virt_to_dma(
2334 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002335 xhci->event_ring->dequeue),
2336 lower_32_bits(le64_to_cpu(event->buffer)),
2337 upper_32_bits(le64_to_cpu(event->buffer)),
2338 le32_to_cpu(event->transfer_len),
2339 le32_to_cpu(event->flags));
2340 xhci_dbg(xhci, "Event ring:\n");
2341 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002342 return -ENODEV;
2343 }
2344
2345 /* Endpoint ID is 1 based, our index is zero based */
Matt Evans28ccd292011-03-29 13:40:46 +11002346 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002347 ep = &xdev->eps[ep_index];
Matt Evans28ccd292011-03-29 13:40:46 +11002348 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
John Yound115b042009-07-27 12:05:15 -07002349 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002350 if (!ep_ring ||
Matt Evans28ccd292011-03-29 13:40:46 +11002351 (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
2352 EP_STATE_DISABLED) {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002353 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
2354 "or incorrect stream ring\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002355 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002356 (unsigned long long) xhci_trb_virt_to_dma(
2357 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002358 xhci->event_ring->dequeue),
2359 lower_32_bits(le64_to_cpu(event->buffer)),
2360 upper_32_bits(le64_to_cpu(event->buffer)),
2361 le32_to_cpu(event->transfer_len),
2362 le32_to_cpu(event->flags));
2363 xhci_dbg(xhci, "Event ring:\n");
2364 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002365 return -ENODEV;
2366 }
2367
Andiry Xuc2d7b492011-09-19 16:05:12 -07002368 /* Count current td numbers if ep->skip is set */
2369 if (ep->skip) {
2370 list_for_each(tmp, &ep_ring->td_list)
2371 td_num++;
2372 }
2373
Matt Evans28ccd292011-03-29 13:40:46 +11002374 event_dma = le64_to_cpu(event->buffer);
2375 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu986a92d2010-07-22 15:23:20 -07002376 /* Look for common error cases */
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002377 switch (trb_comp_code) {
Sarah Sharpb10de142009-04-27 19:58:50 -07002378 /* Skip codes that require special handling depending on
2379 * transfer type
2380 */
2381 case COMP_SUCCESS:
Vivek Gautam1c11a172013-03-21 12:06:48 +05302382 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002383 break;
2384 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2385 trb_comp_code = COMP_SHORT_TX;
2386 else
Sarah Sharp8202ce22012-07-25 10:52:45 -07002387 xhci_warn_ratelimited(xhci,
2388 "WARN Successful completion on short TX: needs XHCI_TRUST_TX_LENGTH quirk?\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002389 case COMP_SHORT_TX:
2390 break;
Sarah Sharpae636742009-04-29 19:02:31 -07002391 case COMP_STOP:
2392 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
2393 break;
2394 case COMP_STOP_INVAL:
2395 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
2396 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002397 case COMP_STALL:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002398 xhci_dbg(xhci, "Stalled endpoint\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002399 ep->ep_state |= EP_HALTED;
Sarah Sharpb10de142009-04-27 19:58:50 -07002400 status = -EPIPE;
2401 break;
2402 case COMP_TRB_ERR:
2403 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
2404 status = -EILSEQ;
2405 break;
Sarah Sharpec74e402009-11-11 10:28:36 -08002406 case COMP_SPLIT_ERR:
Sarah Sharpb10de142009-04-27 19:58:50 -07002407 case COMP_TX_ERR:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002408 xhci_dbg(xhci, "Transfer error on endpoint\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002409 status = -EPROTO;
2410 break;
Sarah Sharp4a731432009-07-27 12:04:32 -07002411 case COMP_BABBLE:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002412 xhci_dbg(xhci, "Babble error on endpoint\n");
Sarah Sharp4a731432009-07-27 12:04:32 -07002413 status = -EOVERFLOW;
2414 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002415 case COMP_DB_ERR:
2416 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
2417 status = -ENOSR;
2418 break;
Andiry Xu986a92d2010-07-22 15:23:20 -07002419 case COMP_BW_OVER:
2420 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
2421 break;
2422 case COMP_BUFF_OVER:
2423 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
2424 break;
2425 case COMP_UNDERRUN:
2426 /*
2427 * When the Isoch ring is empty, the xHC will generate
2428 * a Ring Overrun Event for IN Isoch endpoint or Ring
2429 * Underrun Event for OUT Isoch endpoint.
2430 */
2431 xhci_dbg(xhci, "underrun event on endpoint\n");
2432 if (!list_empty(&ep_ring->td_list))
2433 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2434 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002435 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2436 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002437 goto cleanup;
2438 case COMP_OVERRUN:
2439 xhci_dbg(xhci, "overrun event on endpoint\n");
2440 if (!list_empty(&ep_ring->td_list))
2441 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2442 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002443 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2444 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002445 goto cleanup;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002446 case COMP_DEV_ERR:
2447 xhci_warn(xhci, "WARN: detect an incompatible device");
2448 status = -EPROTO;
2449 break;
Andiry Xud18240d2010-07-22 15:23:25 -07002450 case COMP_MISSED_INT:
2451 /*
2452 * When encounter missed service error, one or more isoc tds
2453 * may be missed by xHC.
2454 * Set skip flag of the ep_ring; Complete the missed tds as
2455 * short transfer when process the ep_ring next time.
2456 */
2457 ep->skip = true;
2458 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
2459 goto cleanup;
Sarah Sharpb10de142009-04-27 19:58:50 -07002460 default:
Sarah Sharpb45b5062009-12-09 15:59:06 -08002461 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
Sarah Sharp5ad6a522009-11-11 10:28:40 -08002462 status = 0;
2463 break;
2464 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002465 xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
2466 "busted\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002467 goto cleanup;
2468 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002469
Andiry Xud18240d2010-07-22 15:23:25 -07002470 do {
2471 /* This TRB should be in the TD at the head of this ring's
2472 * TD list.
2473 */
2474 if (list_empty(&ep_ring->td_list)) {
Sarah Sharpa83d67552013-03-18 10:19:51 -07002475 /*
2476 * A stopped endpoint may generate an extra completion
2477 * event if the device was suspended. Don't print
2478 * warnings.
2479 */
2480 if (!(trb_comp_code == COMP_STOP ||
2481 trb_comp_code == COMP_STOP_INVAL)) {
2482 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2483 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2484 ep_index);
2485 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
2486 (le32_to_cpu(event->flags) &
2487 TRB_TYPE_BITMASK)>>10);
2488 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2489 }
Andiry Xud18240d2010-07-22 15:23:25 -07002490 if (ep->skip) {
2491 ep->skip = false;
2492 xhci_dbg(xhci, "td_list is empty while skip "
2493 "flag set. Clear skip flag.\n");
2494 }
2495 ret = 0;
2496 goto cleanup;
2497 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002498
Andiry Xuc2d7b492011-09-19 16:05:12 -07002499 /* We've skipped all the TDs on the ep ring when ep->skip set */
2500 if (ep->skip && td_num == 0) {
2501 ep->skip = false;
2502 xhci_dbg(xhci, "All tds on the ep_ring skipped. "
2503 "Clear skip flag.\n");
2504 ret = 0;
2505 goto cleanup;
2506 }
2507
Andiry Xud18240d2010-07-22 15:23:25 -07002508 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
Andiry Xuc2d7b492011-09-19 16:05:12 -07002509 if (ep->skip)
2510 td_num--;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002511
Andiry Xud18240d2010-07-22 15:23:25 -07002512 /* Is this a TRB in the currently executing TD? */
2513 event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
2514 td->last_trb, event_dma);
Alex Hee1cf4862011-06-03 15:58:25 +08002515
2516 /*
2517 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2518 * is not in the current TD pointed by ep_ring->dequeue because
2519 * that the hardware dequeue pointer still at the previous TRB
2520 * of the current TD. The previous TRB maybe a Link TD or the
2521 * last TRB of the previous TD. The command completion handle
2522 * will take care the rest.
2523 */
2524 if (!event_seg && trb_comp_code == COMP_STOP_INVAL) {
2525 ret = 0;
2526 goto cleanup;
2527 }
2528
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002529 if (!event_seg) {
2530 if (!ep->skip ||
2531 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
Sarah Sharpad808332011-05-25 10:43:56 -07002532 /* Some host controllers give a spurious
2533 * successful event after a short transfer.
2534 * Ignore it.
2535 */
2536 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
2537 ep_ring->last_td_was_short) {
2538 ep_ring->last_td_was_short = false;
2539 ret = 0;
2540 goto cleanup;
2541 }
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002542 /* HC is busted, give up! */
2543 xhci_err(xhci,
2544 "ERROR Transfer event TRB DMA ptr not "
2545 "part of current TD\n");
2546 return -ESHUTDOWN;
2547 }
2548
2549 ret = skip_isoc_td(xhci, td, event, ep, &status);
2550 goto cleanup;
2551 }
Sarah Sharpad808332011-05-25 10:43:56 -07002552 if (trb_comp_code == COMP_SHORT_TX)
2553 ep_ring->last_td_was_short = true;
2554 else
2555 ep_ring->last_td_was_short = false;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002556
2557 if (ep->skip) {
Andiry Xud18240d2010-07-22 15:23:25 -07002558 xhci_dbg(xhci, "Found td. Clear skip flag.\n");
2559 ep->skip = false;
2560 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002561
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002562 event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
2563 sizeof(*event_trb)];
2564 /*
2565 * No-op TRB should not trigger interrupts.
2566 * If event_trb is a no-op TRB, it means the
2567 * corresponding TD has been cancelled. Just ignore
2568 * the TD.
2569 */
Matt Evansf5960b62011-06-01 10:22:55 +10002570 if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002571 xhci_dbg(xhci,
2572 "event_trb is a no-op TRB. Skip it\n");
2573 goto cleanup;
Andiry Xud18240d2010-07-22 15:23:25 -07002574 }
2575
2576 /* Now update the urb's actual_length and give back to
2577 * the core
2578 */
2579 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2580 ret = process_ctrl_td(xhci, td, event_trb, event, ep,
2581 &status);
Andiry Xu04e51902010-07-22 15:23:39 -07002582 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2583 ret = process_isoc_td(xhci, td, event_trb, event, ep,
2584 &status);
Andiry Xud18240d2010-07-22 15:23:25 -07002585 else
2586 ret = process_bulk_intr_td(xhci, td, event_trb, event,
2587 ep, &status);
Andiry Xu4422da62010-07-22 15:22:55 -07002588
2589cleanup:
Andiry Xud18240d2010-07-22 15:23:25 -07002590 /*
2591 * Do not update event ring dequeue pointer if ep->skip is set.
2592 * Will roll back to continue process missed tds.
Sarah Sharp82d10092009-08-07 14:04:52 -07002593 */
Andiry Xud18240d2010-07-22 15:23:25 -07002594 if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
Andiry Xu3b72fca2012-03-05 17:49:32 +08002595 inc_deq(xhci, xhci->event_ring);
Andiry Xud18240d2010-07-22 15:23:25 -07002596 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002597
Andiry Xud18240d2010-07-22 15:23:25 -07002598 if (ret) {
2599 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002600 urb_priv = urb->hcpriv;
Andiry Xud18240d2010-07-22 15:23:25 -07002601 /* Leave the TD around for the reset endpoint function
2602 * to use(but only if it's not a control endpoint,
2603 * since we already queued the Set TR dequeue pointer
2604 * command for stalled control endpoints).
2605 */
2606 if (usb_endpoint_xfer_control(&urb->ep->desc) ||
2607 (trb_comp_code != COMP_STALL &&
2608 trb_comp_code != COMP_BABBLE))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002609 xhci_urb_free_priv(xhci, urb_priv);
Alan Stern48c33752013-01-17 10:32:16 -05002610 else
2611 kfree(urb_priv);
Andiry Xud18240d2010-07-22 15:23:25 -07002612
Sarah Sharp214f76f2010-10-26 11:22:02 -07002613 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpf444ff22011-04-05 15:53:47 -07002614 if ((urb->actual_length != urb->transfer_buffer_length &&
2615 (urb->transfer_flags &
2616 URB_SHORT_NOT_OK)) ||
Sarah Sharpfd984d22011-09-02 11:05:56 -07002617 (status != 0 &&
2618 !usb_endpoint_xfer_isoc(&urb->ep->desc)))
Sarah Sharpf444ff22011-04-05 15:53:47 -07002619 xhci_dbg(xhci, "Giveback URB %p, len = %d, "
Alan Stern1949f9e2012-05-07 13:22:52 -04002620 "expected = %d, status = %d\n",
Sarah Sharpf444ff22011-04-05 15:53:47 -07002621 urb, urb->actual_length,
2622 urb->transfer_buffer_length,
2623 status);
Andiry Xud18240d2010-07-22 15:23:25 -07002624 spin_unlock(&xhci->lock);
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002625 /* EHCI, UHCI, and OHCI always unconditionally set the
2626 * urb->status of an isochronous endpoint to 0.
2627 */
2628 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
2629 status = 0;
Sarah Sharp214f76f2010-10-26 11:22:02 -07002630 usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
Andiry Xud18240d2010-07-22 15:23:25 -07002631 spin_lock(&xhci->lock);
2632 }
2633
2634 /*
2635 * If ep->skip is set, it means there are missed tds on the
2636 * endpoint ring need to take care of.
2637 * Process them as short transfer until reach the td pointed by
2638 * the event.
2639 */
2640 } while (ep->skip && trb_comp_code != COMP_MISSED_INT);
2641
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002642 return 0;
2643}
2644
2645/*
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002646 * This function handles all OS-owned events on the event ring. It may drop
2647 * xhci->lock between event processing (e.g. to pass up port status changes).
Matt Evans9dee9a22011-03-29 13:41:02 +11002648 * Returns >0 for "possibly more events to process" (caller should call again),
2649 * otherwise 0 if done. In future, <0 returns should indicate error code.
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002650 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002651static int xhci_handle_event(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002652{
2653 union xhci_trb *event;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002654 int update_ptrs = 1;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002655 int ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002656
2657 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2658 xhci->error_bitmask |= 1 << 1;
Matt Evans9dee9a22011-03-29 13:41:02 +11002659 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002660 }
2661
2662 event = xhci->event_ring->dequeue;
2663 /* Does the HC or OS own the TRB? */
Matt Evans28ccd292011-03-29 13:40:46 +11002664 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2665 xhci->event_ring->cycle_state) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002666 xhci->error_bitmask |= 1 << 2;
Matt Evans9dee9a22011-03-29 13:41:02 +11002667 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002668 }
2669
Matt Evans92a3da42011-03-29 13:40:51 +11002670 /*
2671 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2672 * speculative reads of the event's flags/data below.
2673 */
2674 rmb();
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002675 /* FIXME: Handle more event types. */
Matt Evans28ccd292011-03-29 13:40:46 +11002676 switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002677 case TRB_TYPE(TRB_COMPLETION):
2678 handle_cmd_completion(xhci, &event->event_cmd);
2679 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002680 case TRB_TYPE(TRB_PORT_STATUS):
2681 handle_port_status(xhci, event);
2682 update_ptrs = 0;
2683 break;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002684 case TRB_TYPE(TRB_TRANSFER):
2685 ret = handle_tx_event(xhci, &event->trans_event);
2686 if (ret < 0)
2687 xhci->error_bitmask |= 1 << 9;
2688 else
2689 update_ptrs = 0;
2690 break;
Sarah Sharp623bef92011-11-11 14:57:33 -08002691 case TRB_TYPE(TRB_DEV_NOTE):
2692 handle_device_notification(xhci, event);
2693 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002694 default:
Matt Evans28ccd292011-03-29 13:40:46 +11002695 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2696 TRB_TYPE(48))
Sarah Sharp02386342010-05-24 13:25:28 -07002697 handle_vendor_event(xhci, event);
2698 else
2699 xhci->error_bitmask |= 1 << 3;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002700 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002701 /* Any of the above functions may drop and re-acquire the lock, so check
2702 * to make sure a watchdog timer didn't mark the host as non-responsive.
2703 */
2704 if (xhci->xhc_state & XHCI_STATE_DYING) {
2705 xhci_dbg(xhci, "xHCI host dying, returning from "
2706 "event handler.\n");
Matt Evans9dee9a22011-03-29 13:41:02 +11002707 return 0;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002708 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002709
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002710 if (update_ptrs)
2711 /* Update SW event ring dequeue pointer */
Andiry Xu3b72fca2012-03-05 17:49:32 +08002712 inc_deq(xhci, xhci->event_ring);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002713
Matt Evans9dee9a22011-03-29 13:41:02 +11002714 /* Are there more items on the event ring? Caller will call us again to
2715 * check.
2716 */
2717 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002718}
Sarah Sharp9032cd52010-07-29 22:12:29 -07002719
2720/*
2721 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2722 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2723 * indicators of an event TRB error, but we check the status *first* to be safe.
2724 */
2725irqreturn_t xhci_irq(struct usb_hcd *hcd)
2726{
2727 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002728 u32 status;
Sarah Sharpbda53142010-07-29 22:12:38 -07002729 u64 temp_64;
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002730 union xhci_trb *event_ring_deq;
2731 dma_addr_t deq;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002732
2733 spin_lock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002734 /* Check if the xHC generated the interrupt, or the irq is shared */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002735 status = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002736 if (status == 0xffffffff)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002737 goto hw_died;
2738
Sarah Sharpc21599a2010-07-29 22:13:00 -07002739 if (!(status & STS_EINT)) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002740 spin_unlock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002741 return IRQ_NONE;
2742 }
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002743 if (status & STS_FATAL) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002744 xhci_warn(xhci, "WARNING: Host System Error\n");
2745 xhci_halt(xhci);
2746hw_died:
Sarah Sharp9032cd52010-07-29 22:12:29 -07002747 spin_unlock(&xhci->lock);
2748 return -ESHUTDOWN;
2749 }
2750
Sarah Sharpbda53142010-07-29 22:12:38 -07002751 /*
2752 * Clear the op reg interrupt status first,
2753 * so we can receive interrupts from other MSI-X interrupters.
2754 * Write 1 to clear the interrupt status.
2755 */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002756 status |= STS_EINT;
2757 xhci_writel(xhci, status, &xhci->op_regs->status);
Sarah Sharpbda53142010-07-29 22:12:38 -07002758 /* FIXME when MSI-X is supported and there are multiple vectors */
2759 /* Clear the MSI-X event interrupt status */
2760
Felipe Balbicd704692012-02-29 16:46:23 +02002761 if (hcd->irq) {
Sarah Sharpc21599a2010-07-29 22:13:00 -07002762 u32 irq_pending;
2763 /* Acknowledge the PCI interrupt */
2764 irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
Felipe Balbi4e833c02012-03-15 16:37:08 +02002765 irq_pending |= IMAN_IP;
Sarah Sharpc21599a2010-07-29 22:13:00 -07002766 xhci_writel(xhci, irq_pending, &xhci->ir_set->irq_pending);
2767 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002768
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002769 if (xhci->xhc_state & XHCI_STATE_DYING) {
Sarah Sharpbda53142010-07-29 22:12:38 -07002770 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2771 "Shouldn't IRQs be disabled?\n");
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002772 /* Clear the event handler busy flag (RW1C);
2773 * the event ring should be empty.
Sarah Sharpbda53142010-07-29 22:12:38 -07002774 */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002775 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2776 xhci_write_64(xhci, temp_64 | ERST_EHB,
2777 &xhci->ir_set->erst_dequeue);
2778 spin_unlock(&xhci->lock);
2779
2780 return IRQ_HANDLED;
2781 }
2782
2783 event_ring_deq = xhci->event_ring->dequeue;
2784 /* FIXME this should be a delayed service routine
2785 * that clears the EHB.
2786 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002787 while (xhci_handle_event(xhci) > 0) {}
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002788
2789 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2790 /* If necessary, update the HW's version of the event ring deq ptr. */
2791 if (event_ring_deq != xhci->event_ring->dequeue) {
2792 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2793 xhci->event_ring->dequeue);
2794 if (deq == 0)
2795 xhci_warn(xhci, "WARN something wrong with SW event "
2796 "ring dequeue ptr.\n");
2797 /* Update HC event ring dequeue pointer */
2798 temp_64 &= ERST_PTR_MASK;
2799 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2800 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002801
2802 /* Clear the event handler busy flag (RW1C); event ring is empty. */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002803 temp_64 |= ERST_EHB;
2804 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
2805
Sarah Sharp9032cd52010-07-29 22:12:29 -07002806 spin_unlock(&xhci->lock);
2807
2808 return IRQ_HANDLED;
2809}
2810
Alex Shi851ec162013-05-24 10:54:19 +08002811irqreturn_t xhci_msi_irq(int irq, void *hcd)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002812{
Alan Stern968b8222011-11-03 12:03:38 -04002813 return xhci_irq(hcd);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002814}
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002815
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002816/**** Endpoint Ring Operations ****/
2817
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002818/*
2819 * Generic function for queueing a TRB on a ring.
2820 * The caller must have checked to make sure there's room on the ring.
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002821 *
2822 * @more_trbs_coming: Will you enqueue more TRBs before calling
2823 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002824 */
2825static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002826 bool more_trbs_coming,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002827 u32 field1, u32 field2, u32 field3, u32 field4)
2828{
2829 struct xhci_generic_trb *trb;
2830
2831 trb = &ring->enqueue->generic;
Matt Evans28ccd292011-03-29 13:40:46 +11002832 trb->field[0] = cpu_to_le32(field1);
2833 trb->field[1] = cpu_to_le32(field2);
2834 trb->field[2] = cpu_to_le32(field3);
2835 trb->field[3] = cpu_to_le32(field4);
Andiry Xu3b72fca2012-03-05 17:49:32 +08002836 inc_enq(xhci, ring, more_trbs_coming);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002837}
2838
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002839/*
2840 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2841 * FIXME allocate segments if the ring is full.
2842 */
2843static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002844 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002845{
Andiry Xu8dfec612012-03-05 17:49:37 +08002846 unsigned int num_trbs_needed;
2847
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002848 /* Make sure the endpoint has been added to xHC schedule */
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002849 switch (ep_state) {
2850 case EP_STATE_DISABLED:
2851 /*
2852 * USB core changed config/interfaces without notifying us,
2853 * or hardware is reporting the wrong state.
2854 */
2855 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2856 return -ENOENT;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002857 case EP_STATE_ERROR:
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002858 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002859 /* FIXME event handling code for error needs to clear it */
2860 /* XXX not sure if this should be -ENOENT or not */
2861 return -EINVAL;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002862 case EP_STATE_HALTED:
2863 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002864 case EP_STATE_STOPPED:
2865 case EP_STATE_RUNNING:
2866 break;
2867 default:
2868 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2869 /*
2870 * FIXME issue Configure Endpoint command to try to get the HC
2871 * back into a known state.
2872 */
2873 return -EINVAL;
2874 }
Andiry Xu8dfec612012-03-05 17:49:37 +08002875
2876 while (1) {
2877 if (room_on_ring(xhci, ep_ring, num_trbs))
2878 break;
2879
2880 if (ep_ring == xhci->cmd_ring) {
2881 xhci_err(xhci, "Do not support expand command ring\n");
2882 return -ENOMEM;
2883 }
2884
Andiry Xu8dfec612012-03-05 17:49:37 +08002885 xhci_dbg(xhci, "ERROR no room on ep ring, "
2886 "try ring expansion\n");
2887 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
2888 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
2889 mem_flags)) {
2890 xhci_err(xhci, "Ring expansion failed\n");
2891 return -ENOMEM;
2892 }
Peter Senna Tschudin261fa122012-09-12 19:03:17 +02002893 }
John Youn6c12db92010-05-10 15:33:00 -07002894
2895 if (enqueue_is_link_trb(ep_ring)) {
2896 struct xhci_ring *ring = ep_ring;
2897 union xhci_trb *next;
John Youn6c12db92010-05-10 15:33:00 -07002898
John Youn6c12db92010-05-10 15:33:00 -07002899 next = ring->enqueue;
2900
2901 while (last_trb(xhci, ring, ring->enq_seg, next)) {
Andiry Xu7e393a82011-09-23 14:19:54 -07002902 /* If we're not dealing with 0.95 hardware or isoc rings
2903 * on AMD 0.96 host, clear the chain bit.
John Youn6c12db92010-05-10 15:33:00 -07002904 */
Andiry Xu3b72fca2012-03-05 17:49:32 +08002905 if (!xhci_link_trb_quirk(xhci) &&
2906 !(ring->type == TYPE_ISOC &&
2907 (xhci->quirks & XHCI_AMD_0x96_HOST)))
Matt Evans28ccd292011-03-29 13:40:46 +11002908 next->link.control &= cpu_to_le32(~TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07002909 else
Matt Evans28ccd292011-03-29 13:40:46 +11002910 next->link.control |= cpu_to_le32(TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07002911
2912 wmb();
Matt Evansf5960b62011-06-01 10:22:55 +10002913 next->link.control ^= cpu_to_le32(TRB_CYCLE);
John Youn6c12db92010-05-10 15:33:00 -07002914
2915 /* Toggle the cycle bit after the last ring segment. */
2916 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
2917 ring->cycle_state = (ring->cycle_state ? 0 : 1);
John Youn6c12db92010-05-10 15:33:00 -07002918 }
2919 ring->enq_seg = ring->enq_seg->next;
2920 ring->enqueue = ring->enq_seg->trbs;
2921 next = ring->enqueue;
2922 }
2923 }
2924
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002925 return 0;
2926}
2927
Sarah Sharp23e3be12009-04-29 19:05:20 -07002928static int prepare_transfer(struct xhci_hcd *xhci,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002929 struct xhci_virt_device *xdev,
2930 unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002931 unsigned int stream_id,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002932 unsigned int num_trbs,
2933 struct urb *urb,
Andiry Xu8e51adc2010-07-22 15:23:31 -07002934 unsigned int td_index,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002935 gfp_t mem_flags)
2936{
2937 int ret;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002938 struct urb_priv *urb_priv;
2939 struct xhci_td *td;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002940 struct xhci_ring *ep_ring;
John Yound115b042009-07-27 12:05:15 -07002941 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002942
2943 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
2944 if (!ep_ring) {
2945 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
2946 stream_id);
2947 return -EINVAL;
2948 }
2949
2950 ret = prepare_ring(xhci, ep_ring,
Matt Evans28ccd292011-03-29 13:40:46 +11002951 le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002952 num_trbs, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002953 if (ret)
2954 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002955
Andiry Xu8e51adc2010-07-22 15:23:31 -07002956 urb_priv = urb->hcpriv;
2957 td = urb_priv->td[td_index];
2958
2959 INIT_LIST_HEAD(&td->td_list);
2960 INIT_LIST_HEAD(&td->cancelled_td_list);
2961
2962 if (td_index == 0) {
Sarah Sharp214f76f2010-10-26 11:22:02 -07002963 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07002964 if (unlikely(ret))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002965 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002966 }
2967
Andiry Xu8e51adc2010-07-22 15:23:31 -07002968 td->urb = urb;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002969 /* Add this TD to the tail of the endpoint ring's TD list */
Andiry Xu8e51adc2010-07-22 15:23:31 -07002970 list_add_tail(&td->td_list, &ep_ring->td_list);
2971 td->start_seg = ep_ring->enq_seg;
2972 td->first_trb = ep_ring->enqueue;
2973
2974 urb_priv->td[td_index] = td;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002975
2976 return 0;
2977}
2978
Sarah Sharp23e3be12009-04-29 19:05:20 -07002979static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002980{
2981 int num_sgs, num_trbs, running_total, temp, i;
2982 struct scatterlist *sg;
2983
2984 sg = NULL;
Clemens Ladischbc677d52011-12-03 23:41:31 +01002985 num_sgs = urb->num_mapped_sgs;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002986 temp = urb->transfer_buffer_length;
2987
Sarah Sharp8a96c052009-04-27 19:59:19 -07002988 num_trbs = 0;
Matthew Wilcox910f8d02010-05-01 12:20:01 -06002989 for_each_sg(urb->sg, sg, num_sgs, i) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002990 unsigned int len = sg_dma_len(sg);
2991
2992 /* Scatter gather list entries may cross 64KB boundaries */
2993 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08002994 (sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08002995 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002996 if (running_total != 0)
2997 num_trbs++;
2998
2999 /* How many more 64KB chunks to transfer, how many more TRBs? */
Paul Zimmermanbcd2fde2011-02-12 14:07:57 -08003000 while (running_total < sg_dma_len(sg) && running_total < temp) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003001 num_trbs++;
3002 running_total += TRB_MAX_BUFF_SIZE;
3003 }
Sarah Sharp8a96c052009-04-27 19:59:19 -07003004 len = min_t(int, len, temp);
3005 temp -= len;
3006 if (temp == 0)
3007 break;
3008 }
Sarah Sharp8a96c052009-04-27 19:59:19 -07003009 return num_trbs;
3010}
3011
Sarah Sharp23e3be12009-04-29 19:05:20 -07003012static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003013{
3014 if (num_trbs != 0)
Paul Zimmermana2490182011-02-12 14:06:44 -08003015 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
Sarah Sharp8a96c052009-04-27 19:59:19 -07003016 "TRBs, %d left\n", __func__,
3017 urb->ep->desc.bEndpointAddress, num_trbs);
3018 if (running_total != urb->transfer_buffer_length)
Paul Zimmermana2490182011-02-12 14:06:44 -08003019 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
Sarah Sharp8a96c052009-04-27 19:59:19 -07003020 "queued %#x (%d), asked for %#x (%d)\n",
3021 __func__,
3022 urb->ep->desc.bEndpointAddress,
3023 running_total, running_total,
3024 urb->transfer_buffer_length,
3025 urb->transfer_buffer_length);
3026}
3027
Sarah Sharp23e3be12009-04-29 19:05:20 -07003028static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003029 unsigned int ep_index, unsigned int stream_id, int start_cycle,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003030 struct xhci_generic_trb *start_trb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003031{
Sarah Sharp8a96c052009-04-27 19:59:19 -07003032 /*
3033 * Pass all the TRBs to the hardware at once and make sure this write
3034 * isn't reordered.
3035 */
3036 wmb();
Andiry Xu50f7b522010-12-20 15:09:34 +08003037 if (start_cycle)
Matt Evans28ccd292011-03-29 13:40:46 +11003038 start_trb->field[3] |= cpu_to_le32(start_cycle);
Andiry Xu50f7b522010-12-20 15:09:34 +08003039 else
Matt Evans28ccd292011-03-29 13:40:46 +11003040 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
Andiry Xube88fe42010-10-14 07:22:57 -07003041 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003042}
3043
Sarah Sharp624defa2009-09-02 12:14:28 -07003044/*
3045 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
3046 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
3047 * (comprised of sg list entries) can take several service intervals to
3048 * transmit.
3049 */
3050int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3051 struct urb *urb, int slot_id, unsigned int ep_index)
3052{
3053 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
3054 xhci->devs[slot_id]->out_ctx, ep_index);
3055 int xhci_interval;
3056 int ep_interval;
3057
Matt Evans28ccd292011-03-29 13:40:46 +11003058 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Sarah Sharp624defa2009-09-02 12:14:28 -07003059 ep_interval = urb->interval;
3060 /* Convert to microframes */
3061 if (urb->dev->speed == USB_SPEED_LOW ||
3062 urb->dev->speed == USB_SPEED_FULL)
3063 ep_interval *= 8;
3064 /* FIXME change this to a warning and a suggestion to use the new API
3065 * to set the polling interval (once the API is added).
3066 */
3067 if (xhci_interval != ep_interval) {
Andiry Xu7961acd2010-12-20 17:14:20 +08003068 if (printk_ratelimit())
Sarah Sharp624defa2009-09-02 12:14:28 -07003069 dev_dbg(&urb->dev->dev, "Driver uses different interval"
3070 " (%d microframe%s) than xHCI "
3071 "(%d microframe%s)\n",
3072 ep_interval,
3073 ep_interval == 1 ? "" : "s",
3074 xhci_interval,
3075 xhci_interval == 1 ? "" : "s");
3076 urb->interval = xhci_interval;
3077 /* Convert back to frames for LS/FS devices */
3078 if (urb->dev->speed == USB_SPEED_LOW ||
3079 urb->dev->speed == USB_SPEED_FULL)
3080 urb->interval /= 8;
3081 }
Dan Carpenter3fc82062012-03-28 10:30:26 +03003082 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
Sarah Sharp624defa2009-09-02 12:14:28 -07003083}
3084
Sarah Sharp04dd9502009-11-11 10:28:30 -08003085/*
3086 * The TD size is the number of bytes remaining in the TD (including this TRB),
3087 * right shifted by 10.
3088 * It must fit in bits 21:17, so it can't be bigger than 31.
3089 */
3090static u32 xhci_td_remainder(unsigned int remainder)
3091{
3092 u32 max = (1 << (21 - 17 + 1)) - 1;
3093
3094 if ((remainder >> 10) >= max)
3095 return max << 17;
3096 else
3097 return (remainder >> 10) << 17;
3098}
3099
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003100/*
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003101 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
3102 * packets remaining in the TD (*not* including this TRB).
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003103 *
3104 * Total TD packet count = total_packet_count =
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003105 * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003106 *
3107 * Packets transferred up to and including this TRB = packets_transferred =
3108 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
3109 *
3110 * TD size = total_packet_count - packets_transferred
3111 *
3112 * It must fit in bits 21:17, so it can't be bigger than 31.
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003113 * The last TRB in a TD must have the TD size set to zero.
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003114 */
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003115static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003116 unsigned int total_packet_count, struct urb *urb,
3117 unsigned int num_trbs_left)
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003118{
3119 int packets_transferred;
3120
Sarah Sharp48df4a62011-08-12 10:23:01 -07003121 /* One TRB with a zero-length data packet. */
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003122 if (num_trbs_left == 0 || (running_total == 0 && trb_buff_len == 0))
Sarah Sharp48df4a62011-08-12 10:23:01 -07003123 return 0;
3124
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003125 /* All the TRB queueing functions don't count the current TRB in
3126 * running_total.
3127 */
3128 packets_transferred = (running_total + trb_buff_len) /
Sarah Sharpf18f8ed2013-01-11 13:36:35 -08003129 GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003130
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003131 if ((total_packet_count - packets_transferred) > 31)
3132 return 31 << 17;
3133 return (total_packet_count - packets_transferred) << 17;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003134}
3135
Sarah Sharp23e3be12009-04-29 19:05:20 -07003136static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharp8a96c052009-04-27 19:59:19 -07003137 struct urb *urb, int slot_id, unsigned int ep_index)
3138{
3139 struct xhci_ring *ep_ring;
3140 unsigned int num_trbs;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003141 struct urb_priv *urb_priv;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003142 struct xhci_td *td;
3143 struct scatterlist *sg;
3144 int num_sgs;
3145 int trb_buff_len, this_sg_len, running_total;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003146 unsigned int total_packet_count;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003147 bool first_trb;
3148 u64 addr;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003149 bool more_trbs_coming;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003150
3151 struct xhci_generic_trb *start_trb;
3152 int start_cycle;
3153
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003154 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3155 if (!ep_ring)
3156 return -EINVAL;
3157
Sarah Sharp8a96c052009-04-27 19:59:19 -07003158 num_trbs = count_sg_trbs_needed(xhci, urb);
Clemens Ladischbc677d52011-12-03 23:41:31 +01003159 num_sgs = urb->num_mapped_sgs;
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003160 total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07003161 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003162
Sarah Sharp23e3be12009-04-29 19:05:20 -07003163 trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003164 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003165 num_trbs, urb, 0, mem_flags);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003166 if (trb_buff_len < 0)
3167 return trb_buff_len;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003168
3169 urb_priv = urb->hcpriv;
3170 td = urb_priv->td[0];
3171
Sarah Sharp8a96c052009-04-27 19:59:19 -07003172 /*
3173 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3174 * until we've finished creating all the other TRBs. The ring's cycle
3175 * state may change as we enqueue the other TRBs, so save it too.
3176 */
3177 start_trb = &ep_ring->enqueue->generic;
3178 start_cycle = ep_ring->cycle_state;
3179
3180 running_total = 0;
3181 /*
3182 * How much data is in the first TRB?
3183 *
3184 * There are three forces at work for TRB buffer pointers and lengths:
3185 * 1. We don't want to walk off the end of this sg-list entry buffer.
3186 * 2. The transfer length that the driver requested may be smaller than
3187 * the amount of memory allocated for this scatter-gather list.
3188 * 3. TRBs buffers can't cross 64KB boundaries.
3189 */
Matthew Wilcox910f8d02010-05-01 12:20:01 -06003190 sg = urb->sg;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003191 addr = (u64) sg_dma_address(sg);
3192 this_sg_len = sg_dma_len(sg);
Paul Zimmermana2490182011-02-12 14:06:44 -08003193 trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003194 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3195 if (trb_buff_len > urb->transfer_buffer_length)
3196 trb_buff_len = urb->transfer_buffer_length;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003197
3198 first_trb = true;
3199 /* Queue the first TRB, even if it's zero-length */
3200 do {
3201 u32 field = 0;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003202 u32 length_field = 0;
Sarah Sharp04dd9502009-11-11 10:28:30 -08003203 u32 remainder = 0;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003204
3205 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08003206 if (first_trb) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003207 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08003208 if (start_cycle == 0)
3209 field |= 0x1;
3210 } else
Sarah Sharp8a96c052009-04-27 19:59:19 -07003211 field |= ep_ring->cycle_state;
3212
3213 /* Chain all the TRBs together; clear the chain bit in the last
3214 * TRB to indicate it's the last TRB in the chain.
3215 */
3216 if (num_trbs > 1) {
3217 field |= TRB_CHAIN;
3218 } else {
3219 /* FIXME - add check for ZERO_PACKET flag before this */
3220 td->last_trb = ep_ring->enqueue;
3221 field |= TRB_IOC;
3222 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003223
3224 /* Only set interrupt on short packet for IN endpoints */
3225 if (usb_urb_dir_in(urb))
3226 field |= TRB_ISP;
3227
Sarah Sharp8a96c052009-04-27 19:59:19 -07003228 if (TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003229 (addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003230 xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
3231 xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
3232 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
3233 (unsigned int) addr + trb_buff_len);
3234 }
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003235
3236 /* Set the TRB length, TD size, and interrupter fields. */
3237 if (xhci->hci_version < 0x100) {
3238 remainder = xhci_td_remainder(
3239 urb->transfer_buffer_length -
3240 running_total);
3241 } else {
3242 remainder = xhci_v1_0_td_remainder(running_total,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003243 trb_buff_len, total_packet_count, urb,
3244 num_trbs - 1);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003245 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003246 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003247 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003248 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003249
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003250 if (num_trbs > 1)
3251 more_trbs_coming = true;
3252 else
3253 more_trbs_coming = false;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003254 queue_trb(xhci, ep_ring, more_trbs_coming,
Sarah Sharp8e595a52009-07-27 12:03:31 -07003255 lower_32_bits(addr),
3256 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003257 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003258 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003259 --num_trbs;
3260 running_total += trb_buff_len;
3261
3262 /* Calculate length for next transfer --
3263 * Are we done queueing all the TRBs for this sg entry?
3264 */
3265 this_sg_len -= trb_buff_len;
3266 if (this_sg_len == 0) {
3267 --num_sgs;
3268 if (num_sgs == 0)
3269 break;
3270 sg = sg_next(sg);
3271 addr = (u64) sg_dma_address(sg);
3272 this_sg_len = sg_dma_len(sg);
3273 } else {
3274 addr += trb_buff_len;
3275 }
3276
3277 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003278 (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003279 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3280 if (running_total + trb_buff_len > urb->transfer_buffer_length)
3281 trb_buff_len =
3282 urb->transfer_buffer_length - running_total;
3283 } while (running_total < urb->transfer_buffer_length);
3284
3285 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003286 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003287 start_cycle, start_trb);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003288 return 0;
3289}
3290
Sarah Sharpb10de142009-04-27 19:58:50 -07003291/* This is very similar to what ehci-q.c qtd_fill() does */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003292int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpb10de142009-04-27 19:58:50 -07003293 struct urb *urb, int slot_id, unsigned int ep_index)
3294{
3295 struct xhci_ring *ep_ring;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003296 struct urb_priv *urb_priv;
Sarah Sharpb10de142009-04-27 19:58:50 -07003297 struct xhci_td *td;
3298 int num_trbs;
3299 struct xhci_generic_trb *start_trb;
3300 bool first_trb;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003301 bool more_trbs_coming;
Sarah Sharpb10de142009-04-27 19:58:50 -07003302 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003303 u32 field, length_field;
Sarah Sharpb10de142009-04-27 19:58:50 -07003304
3305 int running_total, trb_buff_len, ret;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003306 unsigned int total_packet_count;
Sarah Sharpb10de142009-04-27 19:58:50 -07003307 u64 addr;
3308
Alan Sternff9c8952010-04-02 13:27:28 -04003309 if (urb->num_sgs)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003310 return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
3311
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003312 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3313 if (!ep_ring)
3314 return -EINVAL;
Sarah Sharpb10de142009-04-27 19:58:50 -07003315
3316 num_trbs = 0;
3317 /* How much data is (potentially) left before the 64KB boundary? */
3318 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003319 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08003320 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharpb10de142009-04-27 19:58:50 -07003321
3322 /* If there's some data on this 64KB chunk, or we have to send a
3323 * zero-length transfer, we need at least one TRB
3324 */
3325 if (running_total != 0 || urb->transfer_buffer_length == 0)
3326 num_trbs++;
3327 /* How many more 64KB chunks to transfer, how many more TRBs? */
3328 while (running_total < urb->transfer_buffer_length) {
3329 num_trbs++;
3330 running_total += TRB_MAX_BUFF_SIZE;
3331 }
3332 /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
3333
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003334 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3335 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003336 num_trbs, urb, 0, mem_flags);
Sarah Sharpb10de142009-04-27 19:58:50 -07003337 if (ret < 0)
3338 return ret;
3339
Andiry Xu8e51adc2010-07-22 15:23:31 -07003340 urb_priv = urb->hcpriv;
3341 td = urb_priv->td[0];
3342
Sarah Sharpb10de142009-04-27 19:58:50 -07003343 /*
3344 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3345 * until we've finished creating all the other TRBs. The ring's cycle
3346 * state may change as we enqueue the other TRBs, so save it too.
3347 */
3348 start_trb = &ep_ring->enqueue->generic;
3349 start_cycle = ep_ring->cycle_state;
3350
3351 running_total = 0;
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003352 total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07003353 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharpb10de142009-04-27 19:58:50 -07003354 /* How much data is in the first TRB? */
3355 addr = (u64) urb->transfer_dma;
3356 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003357 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
3358 if (trb_buff_len > urb->transfer_buffer_length)
Sarah Sharpb10de142009-04-27 19:58:50 -07003359 trb_buff_len = urb->transfer_buffer_length;
3360
3361 first_trb = true;
3362
3363 /* Queue the first TRB, even if it's zero-length */
3364 do {
Sarah Sharp04dd9502009-11-11 10:28:30 -08003365 u32 remainder = 0;
Sarah Sharpb10de142009-04-27 19:58:50 -07003366 field = 0;
3367
3368 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08003369 if (first_trb) {
Sarah Sharpb10de142009-04-27 19:58:50 -07003370 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08003371 if (start_cycle == 0)
3372 field |= 0x1;
3373 } else
Sarah Sharpb10de142009-04-27 19:58:50 -07003374 field |= ep_ring->cycle_state;
3375
3376 /* Chain all the TRBs together; clear the chain bit in the last
3377 * TRB to indicate it's the last TRB in the chain.
3378 */
3379 if (num_trbs > 1) {
3380 field |= TRB_CHAIN;
3381 } else {
3382 /* FIXME - add check for ZERO_PACKET flag before this */
3383 td->last_trb = ep_ring->enqueue;
3384 field |= TRB_IOC;
3385 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003386
3387 /* Only set interrupt on short packet for IN endpoints */
3388 if (usb_urb_dir_in(urb))
3389 field |= TRB_ISP;
3390
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003391 /* Set the TRB length, TD size, and interrupter fields. */
3392 if (xhci->hci_version < 0x100) {
3393 remainder = xhci_td_remainder(
3394 urb->transfer_buffer_length -
3395 running_total);
3396 } else {
3397 remainder = xhci_v1_0_td_remainder(running_total,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003398 trb_buff_len, total_packet_count, urb,
3399 num_trbs - 1);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003400 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003401 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003402 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003403 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003404
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003405 if (num_trbs > 1)
3406 more_trbs_coming = true;
3407 else
3408 more_trbs_coming = false;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003409 queue_trb(xhci, ep_ring, more_trbs_coming,
Sarah Sharp8e595a52009-07-27 12:03:31 -07003410 lower_32_bits(addr),
3411 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003412 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003413 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharpb10de142009-04-27 19:58:50 -07003414 --num_trbs;
3415 running_total += trb_buff_len;
3416
3417 /* Calculate length for next transfer */
3418 addr += trb_buff_len;
3419 trb_buff_len = urb->transfer_buffer_length - running_total;
3420 if (trb_buff_len > TRB_MAX_BUFF_SIZE)
3421 trb_buff_len = TRB_MAX_BUFF_SIZE;
3422 } while (running_total < urb->transfer_buffer_length);
3423
Sarah Sharp8a96c052009-04-27 19:59:19 -07003424 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003425 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003426 start_cycle, start_trb);
Sarah Sharpb10de142009-04-27 19:58:50 -07003427 return 0;
3428}
3429
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003430/* Caller must have locked xhci->lock */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003431int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003432 struct urb *urb, int slot_id, unsigned int ep_index)
3433{
3434 struct xhci_ring *ep_ring;
3435 int num_trbs;
3436 int ret;
3437 struct usb_ctrlrequest *setup;
3438 struct xhci_generic_trb *start_trb;
3439 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003440 u32 field, length_field;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003441 struct urb_priv *urb_priv;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003442 struct xhci_td *td;
3443
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003444 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3445 if (!ep_ring)
3446 return -EINVAL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003447
3448 /*
3449 * Need to copy setup packet into setup TRB, so we can't use the setup
3450 * DMA address.
3451 */
3452 if (!urb->setup_packet)
3453 return -EINVAL;
3454
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003455 /* 1 TRB for setup, 1 for status */
3456 num_trbs = 2;
3457 /*
3458 * Don't need to check if we need additional event data and normal TRBs,
3459 * since data in control transfers will never get bigger than 16MB
3460 * XXX: can we get a buffer that crosses 64KB boundaries?
3461 */
3462 if (urb->transfer_buffer_length > 0)
3463 num_trbs++;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003464 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3465 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003466 num_trbs, urb, 0, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003467 if (ret < 0)
3468 return ret;
3469
Andiry Xu8e51adc2010-07-22 15:23:31 -07003470 urb_priv = urb->hcpriv;
3471 td = urb_priv->td[0];
3472
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003473 /*
3474 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3475 * until we've finished creating all the other TRBs. The ring's cycle
3476 * state may change as we enqueue the other TRBs, so save it too.
3477 */
3478 start_trb = &ep_ring->enqueue->generic;
3479 start_cycle = ep_ring->cycle_state;
3480
3481 /* Queue setup TRB - see section 6.4.1.2.1 */
3482 /* FIXME better way to translate setup_packet into two u32 fields? */
3483 setup = (struct usb_ctrlrequest *) urb->setup_packet;
Andiry Xu50f7b522010-12-20 15:09:34 +08003484 field = 0;
3485 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3486 if (start_cycle == 0)
3487 field |= 0x1;
Andiry Xub83cdc82011-05-05 18:13:56 +08003488
3489 /* xHCI 1.0 6.4.1.2.1: Transfer Type field */
3490 if (xhci->hci_version == 0x100) {
3491 if (urb->transfer_buffer_length > 0) {
3492 if (setup->bRequestType & USB_DIR_IN)
3493 field |= TRB_TX_TYPE(TRB_DATA_IN);
3494 else
3495 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3496 }
3497 }
3498
Andiry Xu3b72fca2012-03-05 17:49:32 +08003499 queue_trb(xhci, ep_ring, true,
Matt Evans28ccd292011-03-29 13:40:46 +11003500 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3501 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3502 TRB_LEN(8) | TRB_INTR_TARGET(0),
3503 /* Immediate data in pointer */
3504 field);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003505
3506 /* If there's data, queue data TRBs */
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003507 /* Only set interrupt on short packet for IN endpoints */
3508 if (usb_urb_dir_in(urb))
3509 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3510 else
3511 field = TRB_TYPE(TRB_DATA);
3512
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003513 length_field = TRB_LEN(urb->transfer_buffer_length) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003514 xhci_td_remainder(urb->transfer_buffer_length) |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003515 TRB_INTR_TARGET(0);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003516 if (urb->transfer_buffer_length > 0) {
3517 if (setup->bRequestType & USB_DIR_IN)
3518 field |= TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003519 queue_trb(xhci, ep_ring, true,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003520 lower_32_bits(urb->transfer_dma),
3521 upper_32_bits(urb->transfer_dma),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003522 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003523 field | ep_ring->cycle_state);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003524 }
3525
3526 /* Save the DMA address of the last TRB in the TD */
3527 td->last_trb = ep_ring->enqueue;
3528
3529 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3530 /* If the device sent data, the status stage is an OUT transfer */
3531 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3532 field = 0;
3533 else
3534 field = TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003535 queue_trb(xhci, ep_ring, false,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003536 0,
3537 0,
3538 TRB_INTR_TARGET(0),
3539 /* Event on completion */
3540 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3541
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003542 giveback_first_trb(xhci, slot_id, ep_index, 0,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003543 start_cycle, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003544 return 0;
3545}
3546
Andiry Xu04e51902010-07-22 15:23:39 -07003547static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
3548 struct urb *urb, int i)
3549{
3550 int num_trbs = 0;
Sarah Sharp48df4a62011-08-12 10:23:01 -07003551 u64 addr, td_len;
Andiry Xu04e51902010-07-22 15:23:39 -07003552
3553 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3554 td_len = urb->iso_frame_desc[i].length;
3555
Sarah Sharp48df4a62011-08-12 10:23:01 -07003556 num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3557 TRB_MAX_BUFF_SIZE);
3558 if (num_trbs == 0)
Andiry Xu04e51902010-07-22 15:23:39 -07003559 num_trbs++;
3560
Andiry Xu04e51902010-07-22 15:23:39 -07003561 return num_trbs;
3562}
3563
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003564/*
3565 * The transfer burst count field of the isochronous TRB defines the number of
3566 * bursts that are required to move all packets in this TD. Only SuperSpeed
3567 * devices can burst up to bMaxBurst number of packets per service interval.
3568 * This field is zero based, meaning a value of zero in the field means one
3569 * burst. Basically, for everything but SuperSpeed devices, this field will be
3570 * zero. Only xHCI 1.0 host controllers support this field.
3571 */
3572static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3573 struct usb_device *udev,
3574 struct urb *urb, unsigned int total_packet_count)
3575{
3576 unsigned int max_burst;
3577
3578 if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER)
3579 return 0;
3580
3581 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3582 return roundup(total_packet_count, max_burst + 1) - 1;
3583}
3584
Sarah Sharpb61d3782011-04-19 17:43:33 -07003585/*
3586 * Returns the number of packets in the last "burst" of packets. This field is
3587 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3588 * the last burst packet count is equal to the total number of packets in the
3589 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3590 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3591 * contain 1 to (bMaxBurst + 1) packets.
3592 */
3593static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3594 struct usb_device *udev,
3595 struct urb *urb, unsigned int total_packet_count)
3596{
3597 unsigned int max_burst;
3598 unsigned int residue;
3599
3600 if (xhci->hci_version < 0x100)
3601 return 0;
3602
3603 switch (udev->speed) {
3604 case USB_SPEED_SUPER:
3605 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3606 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3607 residue = total_packet_count % (max_burst + 1);
3608 /* If residue is zero, the last burst contains (max_burst + 1)
3609 * number of packets, but the TLBPC field is zero-based.
3610 */
3611 if (residue == 0)
3612 return max_burst;
3613 return residue - 1;
3614 default:
3615 if (total_packet_count == 0)
3616 return 0;
3617 return total_packet_count - 1;
3618 }
3619}
3620
Andiry Xu04e51902010-07-22 15:23:39 -07003621/* This is for isoc transfer */
3622static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3623 struct urb *urb, int slot_id, unsigned int ep_index)
3624{
3625 struct xhci_ring *ep_ring;
3626 struct urb_priv *urb_priv;
3627 struct xhci_td *td;
3628 int num_tds, trbs_per_td;
3629 struct xhci_generic_trb *start_trb;
3630 bool first_trb;
3631 int start_cycle;
3632 u32 field, length_field;
3633 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3634 u64 start_addr, addr;
3635 int i, j;
Andiry Xu47cbf692010-12-20 14:49:48 +08003636 bool more_trbs_coming;
Andiry Xu04e51902010-07-22 15:23:39 -07003637
3638 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3639
3640 num_tds = urb->number_of_packets;
3641 if (num_tds < 1) {
3642 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3643 return -EINVAL;
3644 }
3645
Andiry Xu04e51902010-07-22 15:23:39 -07003646 start_addr = (u64) urb->transfer_dma;
3647 start_trb = &ep_ring->enqueue->generic;
3648 start_cycle = ep_ring->cycle_state;
3649
Sarah Sharp522989a2011-07-29 12:44:32 -07003650 urb_priv = urb->hcpriv;
Andiry Xu04e51902010-07-22 15:23:39 -07003651 /* Queue the first TRB, even if it's zero-length */
3652 for (i = 0; i < num_tds; i++) {
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003653 unsigned int total_packet_count;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003654 unsigned int burst_count;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003655 unsigned int residue;
Andiry Xu04e51902010-07-22 15:23:39 -07003656
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003657 first_trb = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003658 running_total = 0;
3659 addr = start_addr + urb->iso_frame_desc[i].offset;
3660 td_len = urb->iso_frame_desc[i].length;
3661 td_remain_len = td_len;
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003662 total_packet_count = DIV_ROUND_UP(td_len,
Sarah Sharpf18f8ed2013-01-11 13:36:35 -08003663 GET_MAX_PACKET(
3664 usb_endpoint_maxp(&urb->ep->desc)));
Sarah Sharp48df4a62011-08-12 10:23:01 -07003665 /* A zero-length transfer still involves at least one packet. */
3666 if (total_packet_count == 0)
3667 total_packet_count++;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003668 burst_count = xhci_get_burst_count(xhci, urb->dev, urb,
3669 total_packet_count);
Sarah Sharpb61d3782011-04-19 17:43:33 -07003670 residue = xhci_get_last_burst_packet_count(xhci,
3671 urb->dev, urb, total_packet_count);
Andiry Xu04e51902010-07-22 15:23:39 -07003672
3673 trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
3674
3675 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003676 urb->stream_id, trbs_per_td, urb, i, mem_flags);
Sarah Sharp522989a2011-07-29 12:44:32 -07003677 if (ret < 0) {
3678 if (i == 0)
3679 return ret;
3680 goto cleanup;
3681 }
Andiry Xu04e51902010-07-22 15:23:39 -07003682
Andiry Xu04e51902010-07-22 15:23:39 -07003683 td = urb_priv->td[i];
Andiry Xu04e51902010-07-22 15:23:39 -07003684 for (j = 0; j < trbs_per_td; j++) {
3685 u32 remainder = 0;
Sarah Sharp760973d2013-01-11 11:19:07 -08003686 field = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07003687
3688 if (first_trb) {
Sarah Sharp760973d2013-01-11 11:19:07 -08003689 field = TRB_TBC(burst_count) |
3690 TRB_TLBPC(residue);
Andiry Xu04e51902010-07-22 15:23:39 -07003691 /* Queue the isoc TRB */
3692 field |= TRB_TYPE(TRB_ISOC);
3693 /* Assume URB_ISO_ASAP is set */
3694 field |= TRB_SIA;
Andiry Xu50f7b522010-12-20 15:09:34 +08003695 if (i == 0) {
3696 if (start_cycle == 0)
3697 field |= 0x1;
3698 } else
Andiry Xu04e51902010-07-22 15:23:39 -07003699 field |= ep_ring->cycle_state;
3700 first_trb = false;
3701 } else {
3702 /* Queue other normal TRBs */
3703 field |= TRB_TYPE(TRB_NORMAL);
3704 field |= ep_ring->cycle_state;
3705 }
3706
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003707 /* Only set interrupt on short packet for IN EPs */
3708 if (usb_urb_dir_in(urb))
3709 field |= TRB_ISP;
3710
Andiry Xu04e51902010-07-22 15:23:39 -07003711 /* Chain all the TRBs together; clear the chain bit in
3712 * the last TRB to indicate it's the last TRB in the
3713 * chain.
3714 */
3715 if (j < trbs_per_td - 1) {
3716 field |= TRB_CHAIN;
Andiry Xu47cbf692010-12-20 14:49:48 +08003717 more_trbs_coming = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003718 } else {
3719 td->last_trb = ep_ring->enqueue;
3720 field |= TRB_IOC;
Sarah Sharp80fab3b2012-09-19 16:27:26 -07003721 if (xhci->hci_version == 0x100 &&
3722 !(xhci->quirks &
3723 XHCI_AVOID_BEI)) {
Andiry Xuad106f22011-05-05 18:14:02 +08003724 /* Set BEI bit except for the last td */
3725 if (i < num_tds - 1)
3726 field |= TRB_BEI;
3727 }
Andiry Xu47cbf692010-12-20 14:49:48 +08003728 more_trbs_coming = false;
Andiry Xu04e51902010-07-22 15:23:39 -07003729 }
3730
3731 /* Calculate TRB length */
3732 trb_buff_len = TRB_MAX_BUFF_SIZE -
3733 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
3734 if (trb_buff_len > td_remain_len)
3735 trb_buff_len = td_remain_len;
3736
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003737 /* Set the TRB length, TD size, & interrupter fields. */
3738 if (xhci->hci_version < 0x100) {
3739 remainder = xhci_td_remainder(
3740 td_len - running_total);
3741 } else {
3742 remainder = xhci_v1_0_td_remainder(
3743 running_total, trb_buff_len,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003744 total_packet_count, urb,
3745 (trbs_per_td - j - 1));
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003746 }
Andiry Xu04e51902010-07-22 15:23:39 -07003747 length_field = TRB_LEN(trb_buff_len) |
3748 remainder |
3749 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003750
Andiry Xu3b72fca2012-03-05 17:49:32 +08003751 queue_trb(xhci, ep_ring, more_trbs_coming,
Andiry Xu04e51902010-07-22 15:23:39 -07003752 lower_32_bits(addr),
3753 upper_32_bits(addr),
3754 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003755 field);
Andiry Xu04e51902010-07-22 15:23:39 -07003756 running_total += trb_buff_len;
3757
3758 addr += trb_buff_len;
3759 td_remain_len -= trb_buff_len;
3760 }
3761
3762 /* Check TD length */
3763 if (running_total != td_len) {
3764 xhci_err(xhci, "ISOC TD length unmatch\n");
Andiry Xucf840552012-01-18 17:47:12 +08003765 ret = -EINVAL;
3766 goto cleanup;
Andiry Xu04e51902010-07-22 15:23:39 -07003767 }
3768 }
3769
Andiry Xuc41136b2011-03-22 17:08:14 +08003770 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3771 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3772 usb_amd_quirk_pll_disable();
3773 }
3774 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3775
Andiry Xue1eab2e2011-01-04 16:30:39 -08003776 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3777 start_cycle, start_trb);
Andiry Xu04e51902010-07-22 15:23:39 -07003778 return 0;
Sarah Sharp522989a2011-07-29 12:44:32 -07003779cleanup:
3780 /* Clean up a partially enqueued isoc transfer. */
3781
3782 for (i--; i >= 0; i--)
Sarah Sharp585df1d2011-08-02 15:43:40 -07003783 list_del_init(&urb_priv->td[i]->td_list);
Sarah Sharp522989a2011-07-29 12:44:32 -07003784
3785 /* Use the first TD as a temporary variable to turn the TDs we've queued
3786 * into No-ops with a software-owned cycle bit. That way the hardware
3787 * won't accidentally start executing bogus TDs when we partially
3788 * overwrite them. td->first_trb and td->start_seg are already set.
3789 */
3790 urb_priv->td[0]->last_trb = ep_ring->enqueue;
3791 /* Every TRB except the first & last will have its cycle bit flipped. */
3792 td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3793
3794 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3795 ep_ring->enqueue = urb_priv->td[0]->first_trb;
3796 ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3797 ep_ring->cycle_state = start_cycle;
Andiry Xub008df62012-03-05 17:49:34 +08003798 ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
Sarah Sharp522989a2011-07-29 12:44:32 -07003799 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3800 return ret;
Andiry Xu04e51902010-07-22 15:23:39 -07003801}
3802
3803/*
3804 * Check transfer ring to guarantee there is enough room for the urb.
3805 * Update ISO URB start_frame and interval.
3806 * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
3807 * update the urb->start_frame by now.
3808 * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
3809 */
3810int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3811 struct urb *urb, int slot_id, unsigned int ep_index)
3812{
3813 struct xhci_virt_device *xdev;
3814 struct xhci_ring *ep_ring;
3815 struct xhci_ep_ctx *ep_ctx;
3816 int start_frame;
3817 int xhci_interval;
3818 int ep_interval;
3819 int num_tds, num_trbs, i;
3820 int ret;
3821
3822 xdev = xhci->devs[slot_id];
3823 ep_ring = xdev->eps[ep_index].ring;
3824 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3825
3826 num_trbs = 0;
3827 num_tds = urb->number_of_packets;
3828 for (i = 0; i < num_tds; i++)
3829 num_trbs += count_isoc_trbs_needed(xhci, urb, i);
3830
3831 /* Check the ring to guarantee there is enough room for the whole urb.
3832 * Do not insert any td of the urb to the ring if the check failed.
3833 */
Matt Evans28ccd292011-03-29 13:40:46 +11003834 ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003835 num_trbs, mem_flags);
Andiry Xu04e51902010-07-22 15:23:39 -07003836 if (ret)
3837 return ret;
3838
3839 start_frame = xhci_readl(xhci, &xhci->run_regs->microframe_index);
3840 start_frame &= 0x3fff;
3841
3842 urb->start_frame = start_frame;
3843 if (urb->dev->speed == USB_SPEED_LOW ||
3844 urb->dev->speed == USB_SPEED_FULL)
3845 urb->start_frame >>= 3;
3846
Matt Evans28ccd292011-03-29 13:40:46 +11003847 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Andiry Xu04e51902010-07-22 15:23:39 -07003848 ep_interval = urb->interval;
3849 /* Convert to microframes */
3850 if (urb->dev->speed == USB_SPEED_LOW ||
3851 urb->dev->speed == USB_SPEED_FULL)
3852 ep_interval *= 8;
3853 /* FIXME change this to a warning and a suggestion to use the new API
3854 * to set the polling interval (once the API is added).
3855 */
3856 if (xhci_interval != ep_interval) {
Andiry Xu7961acd2010-12-20 17:14:20 +08003857 if (printk_ratelimit())
Andiry Xu04e51902010-07-22 15:23:39 -07003858 dev_dbg(&urb->dev->dev, "Driver uses different interval"
3859 " (%d microframe%s) than xHCI "
3860 "(%d microframe%s)\n",
3861 ep_interval,
3862 ep_interval == 1 ? "" : "s",
3863 xhci_interval,
3864 xhci_interval == 1 ? "" : "s");
3865 urb->interval = xhci_interval;
3866 /* Convert back to frames for LS/FS devices */
3867 if (urb->dev->speed == USB_SPEED_LOW ||
3868 urb->dev->speed == USB_SPEED_FULL)
3869 urb->interval /= 8;
3870 }
Andiry Xub008df62012-03-05 17:49:34 +08003871 ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
3872
Dan Carpenter3fc82062012-03-28 10:30:26 +03003873 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
Andiry Xu04e51902010-07-22 15:23:39 -07003874}
3875
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003876/**** Command Ring Operations ****/
3877
Sarah Sharp913a8a32009-09-04 10:53:13 -07003878/* Generic function for queueing a command TRB on the command ring.
3879 * Check to make sure there's room on the command ring for one command TRB.
3880 * Also check that there's room reserved for commands that must not fail.
3881 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3882 * then only check for the number of reserved spots.
3883 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3884 * because the command event handler may want to resubmit a failed command.
3885 */
3886static int queue_command(struct xhci_hcd *xhci, u32 field1, u32 field2,
3887 u32 field3, u32 field4, bool command_must_succeed)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003888{
Sarah Sharp913a8a32009-09-04 10:53:13 -07003889 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003890 int ret;
3891
Sarah Sharp913a8a32009-09-04 10:53:13 -07003892 if (!command_must_succeed)
3893 reserved_trbs++;
3894
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003895 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003896 reserved_trbs, GFP_ATOMIC);
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003897 if (ret < 0) {
3898 xhci_err(xhci, "ERR: No room for command on command ring\n");
Sarah Sharp913a8a32009-09-04 10:53:13 -07003899 if (command_must_succeed)
3900 xhci_err(xhci, "ERR: Reserved TRB counting for "
3901 "unfailable commands failed.\n");
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003902 return ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003903 }
Andiry Xu3b72fca2012-03-05 17:49:32 +08003904 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
3905 field4 | xhci->cmd_ring->cycle_state);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003906 return 0;
3907}
3908
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003909/* Queue a slot enable or disable request on the command ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003910int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003911{
3912 return queue_command(xhci, 0, 0, 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003913 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003914}
3915
3916/* Queue an address device command TRB */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003917int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3918 u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003919{
Sarah Sharp8e595a52009-07-27 12:03:31 -07003920 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3921 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003922 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id),
3923 false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003924}
Sarah Sharpf94e01862009-04-27 19:58:38 -07003925
Sarah Sharp02386342010-05-24 13:25:28 -07003926int xhci_queue_vendor_command(struct xhci_hcd *xhci,
3927 u32 field1, u32 field2, u32 field3, u32 field4)
3928{
3929 return queue_command(xhci, field1, field2, field3, field4, false);
3930}
3931
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003932/* Queue a reset device command TRB */
3933int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id)
3934{
3935 return queue_command(xhci, 0, 0, 0,
3936 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
3937 false);
3938}
3939
Sarah Sharpf94e01862009-04-27 19:58:38 -07003940/* Queue a configure endpoint command TRB */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003941int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003942 u32 slot_id, bool command_must_succeed)
Sarah Sharpf94e01862009-04-27 19:58:38 -07003943{
Sarah Sharp8e595a52009-07-27 12:03:31 -07003944 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3945 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003946 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
3947 command_must_succeed);
Sarah Sharpf94e01862009-04-27 19:58:38 -07003948}
Sarah Sharpae636742009-04-29 19:02:31 -07003949
Sarah Sharpf2217e82009-08-07 14:04:43 -07003950/* Queue an evaluate context command TRB */
3951int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
Sarah Sharp4b266542012-05-07 15:34:26 -07003952 u32 slot_id, bool command_must_succeed)
Sarah Sharpf2217e82009-08-07 14:04:43 -07003953{
3954 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3955 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003956 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
Sarah Sharp4b266542012-05-07 15:34:26 -07003957 command_must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07003958}
3959
Andiry Xube88fe42010-10-14 07:22:57 -07003960/*
3961 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
3962 * activity on an endpoint that is about to be suspended.
3963 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003964int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
Andiry Xube88fe42010-10-14 07:22:57 -07003965 unsigned int ep_index, int suspend)
Sarah Sharpae636742009-04-29 19:02:31 -07003966{
3967 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3968 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3969 u32 type = TRB_TYPE(TRB_STOP_RING);
Andiry Xube88fe42010-10-14 07:22:57 -07003970 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
Sarah Sharpae636742009-04-29 19:02:31 -07003971
3972 return queue_command(xhci, 0, 0, 0,
Andiry Xube88fe42010-10-14 07:22:57 -07003973 trb_slot_id | trb_ep_index | type | trb_suspend, false);
Sarah Sharpae636742009-04-29 19:02:31 -07003974}
3975
3976/* Set Transfer Ring Dequeue Pointer command.
3977 * This should not be used for endpoints that have streams enabled.
3978 */
3979static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003980 unsigned int ep_index, unsigned int stream_id,
3981 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -07003982 union xhci_trb *deq_ptr, u32 cycle_state)
3983{
3984 dma_addr_t addr;
3985 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3986 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003987 u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
Sarah Sharpae636742009-04-29 19:02:31 -07003988 u32 type = TRB_TYPE(TRB_SET_DEQ);
Sarah Sharpbf161e82011-02-23 15:46:42 -08003989 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -07003990
Sarah Sharp23e3be12009-04-29 19:05:20 -07003991 addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003992 if (addr == 0) {
Sarah Sharpae636742009-04-29 19:02:31 -07003993 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07003994 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
3995 deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003996 return 0;
3997 }
Sarah Sharpbf161e82011-02-23 15:46:42 -08003998 ep = &xhci->devs[slot_id]->eps[ep_index];
3999 if ((ep->ep_state & SET_DEQ_PENDING)) {
4000 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
4001 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
4002 return 0;
4003 }
4004 ep->queued_deq_seg = deq_seg;
4005 ep->queued_deq_ptr = deq_ptr;
Sarah Sharp8e595a52009-07-27 12:03:31 -07004006 return queue_command(xhci, lower_32_bits(addr) | cycle_state,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07004007 upper_32_bits(addr), trb_stream_id,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004008 trb_slot_id | trb_ep_index | type, false);
Sarah Sharpae636742009-04-29 19:02:31 -07004009}
Sarah Sharpa1587d92009-07-27 12:03:15 -07004010
4011int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
4012 unsigned int ep_index)
4013{
4014 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4015 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4016 u32 type = TRB_TYPE(TRB_RESET_EP);
4017
Sarah Sharp913a8a32009-09-04 10:53:13 -07004018 return queue_command(xhci, 0, 0, 0, trb_slot_id | trb_ep_index | type,
4019 false);
Sarah Sharpa1587d92009-07-27 12:03:15 -07004020}