blob: 0ce9957e8a7e0180e9d9317cf4ea93db28f4d4fc [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* *********************************************************************
2 * SB1250 Board Support Package
Ralf Baechle42a3b4f2005-09-03 15:56:17 -07003 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Generic Bus Constants File: sb1250_genbus.h
Ralf Baechle42a3b4f2005-09-03 15:56:17 -07005 *
6 * This module contains constants and macros useful for
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * manipulating the SB1250's Generic Bus interface
Ralf Baechle42a3b4f2005-09-03 15:56:17 -07008 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 * SB1250 specification level: User's manual 1/02/02
Ralf Baechle42a3b4f2005-09-03 15:56:17 -070010 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 * Author: Mitch Lichtenberg
Ralf Baechle42a3b4f2005-09-03 15:56:17 -070012 *
13 *********************************************************************
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 *
15 * Copyright 2000,2001,2002,2003
16 * Broadcom Corporation. All rights reserved.
Ralf Baechle42a3b4f2005-09-03 15:56:17 -070017 *
18 * This program is free software; you can redistribute it and/or
19 * modify it under the terms of the GNU General Public License as
20 * published by the Free Software Foundation; either version 2 of
Linus Torvalds1da177e2005-04-16 15:20:36 -070021 * the License, or (at your option) any later version.
22 *
23 * This program is distributed in the hope that it will be useful,
24 * but WITHOUT ANY WARRANTY; without even the implied warranty of
25 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
26 * GNU General Public License for more details.
27 *
28 * You should have received a copy of the GNU General Public License
29 * along with this program; if not, write to the Free Software
Ralf Baechle42a3b4f2005-09-03 15:56:17 -070030 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
Linus Torvalds1da177e2005-04-16 15:20:36 -070031 * MA 02111-1307 USA
32 ********************************************************************* */
33
34
35#ifndef _SB1250_GENBUS_H
36#define _SB1250_GENBUS_H
37
38#include "sb1250_defs.h"
39
40/*
41 * Generic Bus Region Configuration Registers (Table 11-4)
42 */
43
44#define S_IO_RDY_ACTIVE 0
45#define M_IO_RDY_ACTIVE _SB_MAKEMASK1(S_IO_RDY_ACTIVE)
46
47#define S_IO_ENA_RDY 1
48#define M_IO_ENA_RDY _SB_MAKEMASK1(S_IO_ENA_RDY)
49
50#define S_IO_WIDTH_SEL 2
51#define M_IO_WIDTH_SEL _SB_MAKEMASK(2,S_IO_WIDTH_SEL)
52#define K_IO_WIDTH_SEL_1 0
53#define K_IO_WIDTH_SEL_2 1
Andrew Isaacson4cbf2be2005-10-19 23:55:11 -070054#if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1) \
55 || SIBYTE_HDR_FEATURE_CHIP(1480)
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#define K_IO_WIDTH_SEL_1L 2
Andrew Isaacson4cbf2be2005-10-19 23:55:11 -070057#endif /* 1250 PASS2 || 112x PASS1 || 1480 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070058#define K_IO_WIDTH_SEL_4 3
59#define V_IO_WIDTH_SEL(x) _SB_MAKEVALUE(x,S_IO_WIDTH_SEL)
60#define G_IO_WIDTH_SEL(x) _SB_GETVALUE(x,S_IO_WIDTH_SEL,M_IO_WIDTH_SEL)
61
62#define S_IO_PARITY_ENA 4
63#define M_IO_PARITY_ENA _SB_MAKEMASK1(S_IO_PARITY_ENA)
Andrew Isaacson4cbf2be2005-10-19 23:55:11 -070064#if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1) \
65 || SIBYTE_HDR_FEATURE_CHIP(1480)
Linus Torvalds1da177e2005-04-16 15:20:36 -070066#define S_IO_BURST_EN 5
67#define M_IO_BURST_EN _SB_MAKEMASK1(S_IO_BURST_EN)
Andrew Isaacson4cbf2be2005-10-19 23:55:11 -070068#endif /* 1250 PASS2 || 112x PASS1 || 1480 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070069#define S_IO_PARITY_ODD 6
70#define M_IO_PARITY_ODD _SB_MAKEMASK1(S_IO_PARITY_ODD)
71#define S_IO_NONMUX 7
72#define M_IO_NONMUX _SB_MAKEMASK1(S_IO_NONMUX)
73
74#define S_IO_TIMEOUT 8
75#define M_IO_TIMEOUT _SB_MAKEMASK(8,S_IO_TIMEOUT)
76#define V_IO_TIMEOUT(x) _SB_MAKEVALUE(x,S_IO_TIMEOUT)
77#define G_IO_TIMEOUT(x) _SB_GETVALUE(x,S_IO_TIMEOUT,M_IO_TIMEOUT)
78
79/*
80 * Generic Bus Region Size register (Table 11-5)
81 */
82
83#define S_IO_MULT_SIZE 0
84#define M_IO_MULT_SIZE _SB_MAKEMASK(12,S_IO_MULT_SIZE)
85#define V_IO_MULT_SIZE(x) _SB_MAKEVALUE(x,S_IO_MULT_SIZE)
86#define G_IO_MULT_SIZE(x) _SB_GETVALUE(x,S_IO_MULT_SIZE,M_IO_MULT_SIZE)
87
88#define S_IO_REGSIZE 16 /* # bits to shift size for this reg */
89
90/*
91 * Generic Bus Region Address (Table 11-6)
92 */
93
94#define S_IO_START_ADDR 0
95#define M_IO_START_ADDR _SB_MAKEMASK(14,S_IO_START_ADDR)
96#define V_IO_START_ADDR(x) _SB_MAKEVALUE(x,S_IO_START_ADDR)
97#define G_IO_START_ADDR(x) _SB_GETVALUE(x,S_IO_START_ADDR,M_IO_START_ADDR)
98
99#define S_IO_ADDRBASE 16 /* # bits to shift addr for this reg */
100
Andrew Isaacson4cbf2be2005-10-19 23:55:11 -0700101#define M_IO_BLK_CACHE _SB_MAKEMASK1(15)
102
103
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104/*
Andrew Isaacson4cbf2be2005-10-19 23:55:11 -0700105 * Generic Bus Timing 0 Registers (Table 11-7)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106 */
107
108#define S_IO_ALE_WIDTH 0
109#define M_IO_ALE_WIDTH _SB_MAKEMASK(3,S_IO_ALE_WIDTH)
110#define V_IO_ALE_WIDTH(x) _SB_MAKEVALUE(x,S_IO_ALE_WIDTH)
111#define G_IO_ALE_WIDTH(x) _SB_GETVALUE(x,S_IO_ALE_WIDTH,M_IO_ALE_WIDTH)
112
Andrew Isaacson4cbf2be2005-10-19 23:55:11 -0700113#if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1) \
114 || SIBYTE_HDR_FEATURE_CHIP(1480)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115#define M_IO_EARLY_CS _SB_MAKEMASK1(3)
Andrew Isaacson4cbf2be2005-10-19 23:55:11 -0700116#endif /* 1250 PASS2 || 112x PASS1 || 1480 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117
118#define S_IO_ALE_TO_CS 4
119#define M_IO_ALE_TO_CS _SB_MAKEMASK(2,S_IO_ALE_TO_CS)
120#define V_IO_ALE_TO_CS(x) _SB_MAKEVALUE(x,S_IO_ALE_TO_CS)
121#define G_IO_ALE_TO_CS(x) _SB_GETVALUE(x,S_IO_ALE_TO_CS,M_IO_ALE_TO_CS)
122
Andrew Isaacson4cbf2be2005-10-19 23:55:11 -0700123#if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1) \
124 || SIBYTE_HDR_FEATURE_CHIP(1480)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125#define S_IO_BURST_WIDTH _SB_MAKE64(6)
126#define M_IO_BURST_WIDTH _SB_MAKEMASK(2,S_IO_BURST_WIDTH)
127#define V_IO_BURST_WIDTH(x) _SB_MAKEVALUE(x,S_IO_BURST_WIDTH)
128#define G_IO_BURST_WIDTH(x) _SB_GETVALUE(x,S_IO_BURST_WIDTH,M_IO_BURST_WIDTH)
Andrew Isaacson4cbf2be2005-10-19 23:55:11 -0700129#endif /* 1250 PASS2 || 112x PASS1 || 1480 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130
131#define S_IO_CS_WIDTH 8
132#define M_IO_CS_WIDTH _SB_MAKEMASK(5,S_IO_CS_WIDTH)
133#define V_IO_CS_WIDTH(x) _SB_MAKEVALUE(x,S_IO_CS_WIDTH)
134#define G_IO_CS_WIDTH(x) _SB_GETVALUE(x,S_IO_CS_WIDTH,M_IO_CS_WIDTH)
135
136#define S_IO_RDY_SMPLE 13
137#define M_IO_RDY_SMPLE _SB_MAKEMASK(3,S_IO_RDY_SMPLE)
138#define V_IO_RDY_SMPLE(x) _SB_MAKEVALUE(x,S_IO_RDY_SMPLE)
139#define G_IO_RDY_SMPLE(x) _SB_GETVALUE(x,S_IO_RDY_SMPLE,M_IO_RDY_SMPLE)
140
141
142/*
143 * Generic Bus Timing 1 Registers (Table 11-8)
144 */
145
146#define S_IO_ALE_TO_WRITE 0
147#define M_IO_ALE_TO_WRITE _SB_MAKEMASK(3,S_IO_ALE_TO_WRITE)
148#define V_IO_ALE_TO_WRITE(x) _SB_MAKEVALUE(x,S_IO_ALE_TO_WRITE)
149#define G_IO_ALE_TO_WRITE(x) _SB_GETVALUE(x,S_IO_ALE_TO_WRITE,M_IO_ALE_TO_WRITE)
150
Andrew Isaacson4cbf2be2005-10-19 23:55:11 -0700151#if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1) \
152 || SIBYTE_HDR_FEATURE_CHIP(1480)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153#define M_IO_RDY_SYNC _SB_MAKEMASK1(3)
Andrew Isaacson4cbf2be2005-10-19 23:55:11 -0700154#endif /* 1250 PASS2 || 112x PASS1 || 1480 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155
156#define S_IO_WRITE_WIDTH 4
157#define M_IO_WRITE_WIDTH _SB_MAKEMASK(4,S_IO_WRITE_WIDTH)
158#define V_IO_WRITE_WIDTH(x) _SB_MAKEVALUE(x,S_IO_WRITE_WIDTH)
159#define G_IO_WRITE_WIDTH(x) _SB_GETVALUE(x,S_IO_WRITE_WIDTH,M_IO_WRITE_WIDTH)
160
161#define S_IO_IDLE_CYCLE 8
162#define M_IO_IDLE_CYCLE _SB_MAKEMASK(4,S_IO_IDLE_CYCLE)
163#define V_IO_IDLE_CYCLE(x) _SB_MAKEVALUE(x,S_IO_IDLE_CYCLE)
164#define G_IO_IDLE_CYCLE(x) _SB_GETVALUE(x,S_IO_IDLE_CYCLE,M_IO_IDLE_CYCLE)
165
166#define S_IO_OE_TO_CS 12
167#define M_IO_OE_TO_CS _SB_MAKEMASK(2,S_IO_OE_TO_CS)
168#define V_IO_OE_TO_CS(x) _SB_MAKEVALUE(x,S_IO_OE_TO_CS)
169#define G_IO_OE_TO_CS(x) _SB_GETVALUE(x,S_IO_OE_TO_CS,M_IO_OE_TO_CS)
170
171#define S_IO_CS_TO_OE 14
172#define M_IO_CS_TO_OE _SB_MAKEMASK(2,S_IO_CS_TO_OE)
173#define V_IO_CS_TO_OE(x) _SB_MAKEVALUE(x,S_IO_CS_TO_OE)
174#define G_IO_CS_TO_OE(x) _SB_GETVALUE(x,S_IO_CS_TO_OE,M_IO_CS_TO_OE)
175
176/*
177 * Generic Bus Interrupt Status Register (Table 11-9)
178 */
179
180#define M_IO_CS_ERR_INT _SB_MAKEMASK(0,8)
181#define M_IO_CS0_ERR_INT _SB_MAKEMASK1(0)
182#define M_IO_CS1_ERR_INT _SB_MAKEMASK1(1)
183#define M_IO_CS2_ERR_INT _SB_MAKEMASK1(2)
184#define M_IO_CS3_ERR_INT _SB_MAKEMASK1(3)
185#define M_IO_CS4_ERR_INT _SB_MAKEMASK1(4)
186#define M_IO_CS5_ERR_INT _SB_MAKEMASK1(5)
187#define M_IO_CS6_ERR_INT _SB_MAKEMASK1(6)
188#define M_IO_CS7_ERR_INT _SB_MAKEMASK1(7)
189
190#define M_IO_RD_PAR_INT _SB_MAKEMASK1(9)
191#define M_IO_TIMEOUT_INT _SB_MAKEMASK1(10)
192#define M_IO_ILL_ADDR_INT _SB_MAKEMASK1(11)
193#define M_IO_MULT_CS_INT _SB_MAKEMASK1(12)
Andrew Isaacson4cbf2be2005-10-19 23:55:11 -0700194#if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1) || SIBYTE_HDR_FEATURE_CHIP(1480)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195#define M_IO_COH_ERR _SB_MAKEMASK1(14)
Andrew Isaacson4cbf2be2005-10-19 23:55:11 -0700196#endif /* 1250 PASS2 || 112x PASS1 || 1480 */
197
198
199/*
200 * Generic Bus Output Drive Control Register 0 (Table 14-18)
201 */
202
203#define S_IO_SLEW0 0
204#define M_IO_SLEW0 _SB_MAKEMASK(2,S_IO_SLEW0)
205#define V_IO_SLEW0(x) _SB_MAKEVALUE(x,S_IO_SLEW0)
206#define G_IO_SLEW0(x) _SB_GETVALUE(x,S_IO_SLEW0,M_IO_SLEW0)
207
208#define S_IO_DRV_A 2
209#define M_IO_DRV_A _SB_MAKEMASK(2,S_IO_DRV_A)
210#define V_IO_DRV_A(x) _SB_MAKEVALUE(x,S_IO_DRV_A)
211#define G_IO_DRV_A(x) _SB_GETVALUE(x,S_IO_DRV_A,M_IO_DRV_A)
212
213#define S_IO_DRV_B 6
214#define M_IO_DRV_B _SB_MAKEMASK(2,S_IO_DRV_B)
215#define V_IO_DRV_B(x) _SB_MAKEVALUE(x,S_IO_DRV_B)
216#define G_IO_DRV_B(x) _SB_GETVALUE(x,S_IO_DRV_B,M_IO_DRV_B)
217
218#define S_IO_DRV_C 10
219#define M_IO_DRV_C _SB_MAKEMASK(2,S_IO_DRV_C)
220#define V_IO_DRV_C(x) _SB_MAKEVALUE(x,S_IO_DRV_C)
221#define G_IO_DRV_C(x) _SB_GETVALUE(x,S_IO_DRV_C,M_IO_DRV_C)
222
223#define S_IO_DRV_D 14
224#define M_IO_DRV_D _SB_MAKEMASK(2,S_IO_DRV_D)
225#define V_IO_DRV_D(x) _SB_MAKEVALUE(x,S_IO_DRV_D)
226#define G_IO_DRV_D(x) _SB_GETVALUE(x,S_IO_DRV_D,M_IO_DRV_D)
227
228/*
229 * Generic Bus Output Drive Control Register 1 (Table 14-19)
230 */
231
232#define S_IO_DRV_E 2
233#define M_IO_DRV_E _SB_MAKEMASK(2,S_IO_DRV_E)
234#define V_IO_DRV_E(x) _SB_MAKEVALUE(x,S_IO_DRV_E)
235#define G_IO_DRV_E(x) _SB_GETVALUE(x,S_IO_DRV_E,M_IO_DRV_E)
236
237#define S_IO_DRV_F 6
238#define M_IO_DRV_F _SB_MAKEMASK(2,S_IO_DRV_F)
239#define V_IO_DRV_F(x) _SB_MAKEVALUE(x,S_IO_DRV_F)
240#define G_IO_DRV_F(x) _SB_GETVALUE(x,S_IO_DRV_F,M_IO_DRV_F)
241
242#define S_IO_SLEW1 8
243#define M_IO_SLEW1 _SB_MAKEMASK(2,S_IO_SLEW1)
244#define V_IO_SLEW1(x) _SB_MAKEVALUE(x,S_IO_SLEW1)
245#define G_IO_SLEW1(x) _SB_GETVALUE(x,S_IO_SLEW1,M_IO_SLEW1)
246
247#define S_IO_DRV_G 10
248#define M_IO_DRV_G _SB_MAKEMASK(2,S_IO_DRV_G)
249#define V_IO_DRV_G(x) _SB_MAKEVALUE(x,S_IO_DRV_G)
250#define G_IO_DRV_G(x) _SB_GETVALUE(x,S_IO_DRV_G,M_IO_DRV_G)
251
252#define S_IO_SLEW2 12
253#define M_IO_SLEW2 _SB_MAKEMASK(2,S_IO_SLEW2)
254#define V_IO_SLEW2(x) _SB_MAKEVALUE(x,S_IO_SLEW2)
255#define G_IO_SLEW2(x) _SB_GETVALUE(x,S_IO_SLEW2,M_IO_SLEW2)
256
257#define S_IO_DRV_H 14
258#define M_IO_DRV_H _SB_MAKEMASK(2,S_IO_DRV_H)
259#define V_IO_DRV_H(x) _SB_MAKEVALUE(x,S_IO_DRV_H)
260#define G_IO_DRV_H(x) _SB_GETVALUE(x,S_IO_DRV_H,M_IO_DRV_H)
261
262/*
263 * Generic Bus Output Drive Control Register 2 (Table 14-20)
264 */
265
266#define S_IO_DRV_J 2
267#define M_IO_DRV_J _SB_MAKEMASK(2,S_IO_DRV_J)
268#define V_IO_DRV_J(x) _SB_MAKEVALUE(x,S_IO_DRV_J)
269#define G_IO_DRV_J(x) _SB_GETVALUE(x,S_IO_DRV_J,M_IO_DRV_J)
270
271#define S_IO_DRV_K 6
272#define M_IO_DRV_K _SB_MAKEMASK(2,S_IO_DRV_K)
273#define V_IO_DRV_K(x) _SB_MAKEVALUE(x,S_IO_DRV_K)
274#define G_IO_DRV_K(x) _SB_GETVALUE(x,S_IO_DRV_K,M_IO_DRV_K)
275
276#define S_IO_DRV_L 10
277#define M_IO_DRV_L _SB_MAKEMASK(2,S_IO_DRV_L)
278#define V_IO_DRV_L(x) _SB_MAKEVALUE(x,S_IO_DRV_L)
279#define G_IO_DRV_L(x) _SB_GETVALUE(x,S_IO_DRV_L,M_IO_DRV_L)
280
281#define S_IO_DRV_M 14
282#define M_IO_DRV_M _SB_MAKEMASK(2,S_IO_DRV_M)
283#define V_IO_DRV_M(x) _SB_MAKEVALUE(x,S_IO_DRV_M)
284#define G_IO_DRV_M(x) _SB_GETVALUE(x,S_IO_DRV_M,M_IO_DRV_M)
285
286/*
287 * Generic Bus Output Drive Control Register 3 (Table 14-21)
288 */
289
290#define S_IO_SLEW3 0
291#define M_IO_SLEW3 _SB_MAKEMASK(2,S_IO_SLEW3)
292#define V_IO_SLEW3(x) _SB_MAKEVALUE(x,S_IO_SLEW3)
293#define G_IO_SLEW3(x) _SB_GETVALUE(x,S_IO_SLEW3,M_IO_SLEW3)
294
295#define S_IO_DRV_N 2
296#define M_IO_DRV_N _SB_MAKEMASK(2,S_IO_DRV_N)
297#define V_IO_DRV_N(x) _SB_MAKEVALUE(x,S_IO_DRV_N)
298#define G_IO_DRV_N(x) _SB_GETVALUE(x,S_IO_DRV_N,M_IO_DRV_N)
299
300#define S_IO_DRV_P 6
301#define M_IO_DRV_P _SB_MAKEMASK(2,S_IO_DRV_P)
302#define V_IO_DRV_P(x) _SB_MAKEVALUE(x,S_IO_DRV_P)
303#define G_IO_DRV_P(x) _SB_GETVALUE(x,S_IO_DRV_P,M_IO_DRV_P)
304
305#define S_IO_DRV_Q 10
306#define M_IO_DRV_Q _SB_MAKEMASK(2,S_IO_DRV_Q)
307#define V_IO_DRV_Q(x) _SB_MAKEVALUE(x,S_IO_DRV_Q)
308#define G_IO_DRV_Q(x) _SB_GETVALUE(x,S_IO_DRV_Q,M_IO_DRV_Q)
309
310#define S_IO_DRV_R 14
311#define M_IO_DRV_R _SB_MAKEMASK(2,S_IO_DRV_R)
312#define V_IO_DRV_R(x) _SB_MAKEVALUE(x,S_IO_DRV_R)
313#define G_IO_DRV_R(x) _SB_GETVALUE(x,S_IO_DRV_R,M_IO_DRV_R)
314
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315
316/*
317 * PCMCIA configuration register (Table 12-6)
318 */
319
320#define M_PCMCIA_CFG_ATTRMEM _SB_MAKEMASK1(0)
321#define M_PCMCIA_CFG_3VEN _SB_MAKEMASK1(1)
322#define M_PCMCIA_CFG_5VEN _SB_MAKEMASK1(2)
323#define M_PCMCIA_CFG_VPPEN _SB_MAKEMASK1(3)
324#define M_PCMCIA_CFG_RESET _SB_MAKEMASK1(4)
325#define M_PCMCIA_CFG_APWRONEN _SB_MAKEMASK1(5)
326#define M_PCMCIA_CFG_CDMASK _SB_MAKEMASK1(6)
327#define M_PCMCIA_CFG_WPMASK _SB_MAKEMASK1(7)
328#define M_PCMCIA_CFG_RDYMASK _SB_MAKEMASK1(8)
329#define M_PCMCIA_CFG_PWRCTL _SB_MAKEMASK1(9)
330
Andrew Isaacson4cbf2be2005-10-19 23:55:11 -0700331#if SIBYTE_HDR_FEATURE_CHIP(1480)
332#define S_PCMCIA_MODE 16
333#define M_PCMCIA_MODE _SB_MAKEMASK(3,S_PCMCIA_MODE)
334#define V_PCMCIA_MODE(x) _SB_MAKEVALUE(x,S_PCMCIA_MODE)
335#define G_PCMCIA_MODE(x) _SB_GETVALUE(x,S_PCMCIA_MODE,M_PCMCIA_MODE)
336
337#define K_PCMCIA_MODE_PCMA_NOB 0 /* standard PCMCIA "A", no "B" */
338#define K_PCMCIA_MODE_IDEA_NOB 1 /* IDE "A", no "B" */
339#define K_PCMCIA_MODE_PCMIOA_NOB 2 /* PCMCIA with I/O "A", no "B" */
340#define K_PCMCIA_MODE_PCMA_PCMB 4 /* standard PCMCIA "A", standard PCMCIA "B" */
341#define K_PCMCIA_MODE_IDEA_PCMB 5 /* IDE "A", standard PCMCIA "B" */
342#define K_PCMCIA_MODE_PCMA_IDEB 6 /* standard PCMCIA "A", IDE "B" */
343#define K_PCMCIA_MODE_IDEA_IDEB 7 /* IDE "A", IDE "B" */
344#endif
345
346
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347/*
348 * PCMCIA status register (Table 12-7)
349 */
350
351#define M_PCMCIA_STATUS_CD1 _SB_MAKEMASK1(0)
352#define M_PCMCIA_STATUS_CD2 _SB_MAKEMASK1(1)
353#define M_PCMCIA_STATUS_VS1 _SB_MAKEMASK1(2)
354#define M_PCMCIA_STATUS_VS2 _SB_MAKEMASK1(3)
355#define M_PCMCIA_STATUS_WP _SB_MAKEMASK1(4)
356#define M_PCMCIA_STATUS_RDY _SB_MAKEMASK1(5)
357#define M_PCMCIA_STATUS_3VEN _SB_MAKEMASK1(6)
358#define M_PCMCIA_STATUS_5VEN _SB_MAKEMASK1(7)
359#define M_PCMCIA_STATUS_CDCHG _SB_MAKEMASK1(8)
360#define M_PCMCIA_STATUS_WPCHG _SB_MAKEMASK1(9)
361#define M_PCMCIA_STATUS_RDYCHG _SB_MAKEMASK1(10)
362
363/*
364 * GPIO Interrupt Type Register (table 13-3)
365 */
366
367#define K_GPIO_INTR_DISABLE 0
368#define K_GPIO_INTR_EDGE 1
369#define K_GPIO_INTR_LEVEL 2
370#define K_GPIO_INTR_SPLIT 3
371
372#define S_GPIO_INTR_TYPEX(n) (((n)/2)*2)
373#define M_GPIO_INTR_TYPEX(n) _SB_MAKEMASK(2,S_GPIO_INTR_TYPEX(n))
374#define V_GPIO_INTR_TYPEX(n,x) _SB_MAKEVALUE(x,S_GPIO_INTR_TYPEX(n))
375#define G_GPIO_INTR_TYPEX(n,x) _SB_GETVALUE(x,S_GPIO_INTR_TYPEX(n),M_GPIO_INTR_TYPEX(n))
376
377#define S_GPIO_INTR_TYPE0 0
378#define M_GPIO_INTR_TYPE0 _SB_MAKEMASK(2,S_GPIO_INTR_TYPE0)
379#define V_GPIO_INTR_TYPE0(x) _SB_MAKEVALUE(x,S_GPIO_INTR_TYPE0)
380#define G_GPIO_INTR_TYPE0(x) _SB_GETVALUE(x,S_GPIO_INTR_TYPE0,M_GPIO_INTR_TYPE0)
381
382#define S_GPIO_INTR_TYPE2 2
383#define M_GPIO_INTR_TYPE2 _SB_MAKEMASK(2,S_GPIO_INTR_TYPE2)
384#define V_GPIO_INTR_TYPE2(x) _SB_MAKEVALUE(x,S_GPIO_INTR_TYPE2)
385#define G_GPIO_INTR_TYPE2(x) _SB_GETVALUE(x,S_GPIO_INTR_TYPE2,M_GPIO_INTR_TYPE2)
386
387#define S_GPIO_INTR_TYPE4 4
388#define M_GPIO_INTR_TYPE4 _SB_MAKEMASK(2,S_GPIO_INTR_TYPE4)
389#define V_GPIO_INTR_TYPE4(x) _SB_MAKEVALUE(x,S_GPIO_INTR_TYPE4)
390#define G_GPIO_INTR_TYPE4(x) _SB_GETVALUE(x,S_GPIO_INTR_TYPE4,M_GPIO_INTR_TYPE4)
391
392#define S_GPIO_INTR_TYPE6 6
393#define M_GPIO_INTR_TYPE6 _SB_MAKEMASK(2,S_GPIO_INTR_TYPE6)
394#define V_GPIO_INTR_TYPE6(x) _SB_MAKEVALUE(x,S_GPIO_INTR_TYPE6)
395#define G_GPIO_INTR_TYPE6(x) _SB_GETVALUE(x,S_GPIO_INTR_TYPE6,M_GPIO_INTR_TYPE6)
396
397#define S_GPIO_INTR_TYPE8 8
398#define M_GPIO_INTR_TYPE8 _SB_MAKEMASK(2,S_GPIO_INTR_TYPE8)
399#define V_GPIO_INTR_TYPE8(x) _SB_MAKEVALUE(x,S_GPIO_INTR_TYPE8)
400#define G_GPIO_INTR_TYPE8(x) _SB_GETVALUE(x,S_GPIO_INTR_TYPE8,M_GPIO_INTR_TYPE8)
401
402#define S_GPIO_INTR_TYPE10 10
403#define M_GPIO_INTR_TYPE10 _SB_MAKEMASK(2,S_GPIO_INTR_TYPE10)
404#define V_GPIO_INTR_TYPE10(x) _SB_MAKEVALUE(x,S_GPIO_INTR_TYPE10)
405#define G_GPIO_INTR_TYPE10(x) _SB_GETVALUE(x,S_GPIO_INTR_TYPE10,M_GPIO_INTR_TYPE10)
406
407#define S_GPIO_INTR_TYPE12 12
408#define M_GPIO_INTR_TYPE12 _SB_MAKEMASK(2,S_GPIO_INTR_TYPE12)
409#define V_GPIO_INTR_TYPE12(x) _SB_MAKEVALUE(x,S_GPIO_INTR_TYPE12)
410#define G_GPIO_INTR_TYPE12(x) _SB_GETVALUE(x,S_GPIO_INTR_TYPE12,M_GPIO_INTR_TYPE12)
411
412#define S_GPIO_INTR_TYPE14 14
413#define M_GPIO_INTR_TYPE14 _SB_MAKEMASK(2,S_GPIO_INTR_TYPE14)
414#define V_GPIO_INTR_TYPE14(x) _SB_MAKEVALUE(x,S_GPIO_INTR_TYPE14)
415#define G_GPIO_INTR_TYPE14(x) _SB_GETVALUE(x,S_GPIO_INTR_TYPE14,M_GPIO_INTR_TYPE14)
416
Andrew Isaacson4cbf2be2005-10-19 23:55:11 -0700417#if SIBYTE_HDR_FEATURE_CHIP(1480)
418
419/*
420 * GPIO Interrupt Additional Type Register
421 */
422
423#define K_GPIO_INTR_BOTHEDGE 0
424#define K_GPIO_INTR_RISEEDGE 1
425#define K_GPIO_INTR_UNPRED1 2
426#define K_GPIO_INTR_UNPRED2 3
427
428#define S_GPIO_INTR_ATYPEX(n) (((n)/2)*2)
429#define M_GPIO_INTR_ATYPEX(n) _SB_MAKEMASK(2,S_GPIO_INTR_ATYPEX(n))
430#define V_GPIO_INTR_ATYPEX(n,x) _SB_MAKEVALUE(x,S_GPIO_INTR_ATYPEX(n))
431#define G_GPIO_INTR_ATYPEX(n,x) _SB_GETVALUE(x,S_GPIO_INTR_ATYPEX(n),M_GPIO_INTR_ATYPEX(n))
432
433#define S_GPIO_INTR_ATYPE0 0
434#define M_GPIO_INTR_ATYPE0 _SB_MAKEMASK(2,S_GPIO_INTR_ATYPE0)
435#define V_GPIO_INTR_ATYPE0(x) _SB_MAKEVALUE(x,S_GPIO_INTR_ATYPE0)
436#define G_GPIO_INTR_ATYPE0(x) _SB_GETVALUE(x,S_GPIO_INTR_ATYPE0,M_GPIO_INTR_ATYPE0)
437
438#define S_GPIO_INTR_ATYPE2 2
439#define M_GPIO_INTR_ATYPE2 _SB_MAKEMASK(2,S_GPIO_INTR_ATYPE2)
440#define V_GPIO_INTR_ATYPE2(x) _SB_MAKEVALUE(x,S_GPIO_INTR_ATYPE2)
441#define G_GPIO_INTR_ATYPE2(x) _SB_GETVALUE(x,S_GPIO_INTR_ATYPE2,M_GPIO_INTR_ATYPE2)
442
443#define S_GPIO_INTR_ATYPE4 4
444#define M_GPIO_INTR_ATYPE4 _SB_MAKEMASK(2,S_GPIO_INTR_ATYPE4)
445#define V_GPIO_INTR_ATYPE4(x) _SB_MAKEVALUE(x,S_GPIO_INTR_ATYPE4)
446#define G_GPIO_INTR_ATYPE4(x) _SB_GETVALUE(x,S_GPIO_INTR_ATYPE4,M_GPIO_INTR_ATYPE4)
447
448#define S_GPIO_INTR_ATYPE6 6
449#define M_GPIO_INTR_ATYPE6 _SB_MAKEMASK(2,S_GPIO_INTR_ATYPE6)
450#define V_GPIO_INTR_ATYPE6(x) _SB_MAKEVALUE(x,S_GPIO_INTR_ATYPE6)
451#define G_GPIO_INTR_ATYPE6(x) _SB_GETVALUE(x,S_GPIO_INTR_ATYPE6,M_GPIO_INTR_ATYPE6)
452
453#define S_GPIO_INTR_ATYPE8 8
454#define M_GPIO_INTR_ATYPE8 _SB_MAKEMASK(2,S_GPIO_INTR_ATYPE8)
455#define V_GPIO_INTR_ATYPE8(x) _SB_MAKEVALUE(x,S_GPIO_INTR_ATYPE8)
456#define G_GPIO_INTR_ATYPE8(x) _SB_GETVALUE(x,S_GPIO_INTR_ATYPE8,M_GPIO_INTR_ATYPE8)
457
458#define S_GPIO_INTR_ATYPE10 10
459#define M_GPIO_INTR_ATYPE10 _SB_MAKEMASK(2,S_GPIO_INTR_ATYPE10)
460#define V_GPIO_INTR_ATYPE10(x) _SB_MAKEVALUE(x,S_GPIO_INTR_ATYPE10)
461#define G_GPIO_INTR_ATYPE10(x) _SB_GETVALUE(x,S_GPIO_INTR_ATYPE10,M_GPIO_INTR_ATYPE10)
462
463#define S_GPIO_INTR_ATYPE12 12
464#define M_GPIO_INTR_ATYPE12 _SB_MAKEMASK(2,S_GPIO_INTR_ATYPE12)
465#define V_GPIO_INTR_ATYPE12(x) _SB_MAKEVALUE(x,S_GPIO_INTR_ATYPE12)
466#define G_GPIO_INTR_ATYPE12(x) _SB_GETVALUE(x,S_GPIO_INTR_ATYPE12,M_GPIO_INTR_ATYPE12)
467
468#define S_GPIO_INTR_ATYPE14 14
469#define M_GPIO_INTR_ATYPE14 _SB_MAKEMASK(2,S_GPIO_INTR_ATYPE14)
470#define V_GPIO_INTR_ATYPE14(x) _SB_MAKEVALUE(x,S_GPIO_INTR_ATYPE14)
471#define G_GPIO_INTR_ATYPE14(x) _SB_GETVALUE(x,S_GPIO_INTR_ATYPE14,M_GPIO_INTR_ATYPE14)
472#endif
473
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474
475#endif