blob: 5bd23006ff4ace9f21ef2d708b81638906e6a5c9 [file] [log] [blame]
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001/*
2 * Driver for the Synopsys DesignWare DMA Controller (aka DMACA on
3 * AVR32 systems.)
4 *
5 * Copyright (C) 2007-2008 Atmel Corporation
Viresh Kumaraecb7b62011-05-24 14:04:09 +05306 * Copyright (C) 2010-2011 ST Microelectronics
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
Viresh Kumar327e6972012-02-01 16:12:26 +053012#include <linux/bitops.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070013#include <linux/clk.h>
14#include <linux/delay.h>
15#include <linux/dmaengine.h>
16#include <linux/dma-mapping.h>
17#include <linux/init.h>
18#include <linux/interrupt.h>
19#include <linux/io.h>
20#include <linux/mm.h>
21#include <linux/module.h>
22#include <linux/platform_device.h>
23#include <linux/slab.h>
24
25#include "dw_dmac_regs.h"
26
27/*
28 * This supports the Synopsys "DesignWare AHB Central DMA Controller",
29 * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
30 * of which use ARM any more). See the "Databook" from Synopsys for
31 * information beyond what licensees probably provide.
32 *
33 * The driver has currently been tested only with the Atmel AT32AP7000,
34 * which does not support descriptor writeback.
35 */
36
Viresh Kumar327e6972012-02-01 16:12:26 +053037#define DWC_DEFAULT_CTLLO(_chan) ({ \
38 struct dw_dma_slave *__slave = (_chan->private); \
39 struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan); \
40 struct dma_slave_config *_sconfig = &_dwc->dma_sconfig; \
41 int _dms = __slave ? __slave->dst_master : 0; \
42 int _sms = __slave ? __slave->src_master : 1; \
43 u8 _smsize = __slave ? _sconfig->src_maxburst : \
44 DW_DMA_MSIZE_16; \
45 u8 _dmsize = __slave ? _sconfig->dst_maxburst : \
46 DW_DMA_MSIZE_16; \
Jamie Ilesf301c062011-01-21 14:11:53 +000047 \
Viresh Kumar327e6972012-02-01 16:12:26 +053048 (DWC_CTLL_DST_MSIZE(_dmsize) \
49 | DWC_CTLL_SRC_MSIZE(_smsize) \
Jamie Ilesf301c062011-01-21 14:11:53 +000050 | DWC_CTLL_LLP_D_EN \
51 | DWC_CTLL_LLP_S_EN \
Viresh Kumar327e6972012-02-01 16:12:26 +053052 | DWC_CTLL_DMS(_dms) \
53 | DWC_CTLL_SMS(_sms)); \
Jamie Ilesf301c062011-01-21 14:11:53 +000054 })
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070055
56/*
57 * This is configuration-dependent and usually a funny size like 4095.
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070058 *
59 * Note that this is a transfer count, i.e. if we transfer 32-bit
Viresh Kumar418e7402011-03-04 15:42:50 +053060 * words, we can do 16380 bytes per descriptor.
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070061 *
62 * This parameter is also system-specific.
63 */
Viresh Kumar418e7402011-03-04 15:42:50 +053064#define DWC_MAX_COUNT 4095U
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070065
66/*
67 * Number of descriptors to allocate for each channel. This should be
68 * made configurable somehow; preferably, the clients (at least the
69 * ones using slave transfers) should be able to give us a hint.
70 */
71#define NR_DESCS_PER_CHANNEL 64
72
73/*----------------------------------------------------------------------*/
74
75/*
76 * Because we're not relying on writeback from the controller (it may not
77 * even be configured into the core!) we don't need to use dma_pool. These
78 * descriptors -- and associated data -- are cacheable. We do need to make
79 * sure their dcache entries are written back before handing them off to
80 * the controller, though.
81 */
82
Dan Williams41d5e592009-01-06 11:38:21 -070083static struct device *chan2dev(struct dma_chan *chan)
84{
85 return &chan->dev->device;
86}
87static struct device *chan2parent(struct dma_chan *chan)
88{
89 return chan->dev->device.parent;
90}
91
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070092static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
93{
94 return list_entry(dwc->active_list.next, struct dw_desc, desc_node);
95}
96
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070097static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
98{
99 struct dw_desc *desc, *_desc;
100 struct dw_desc *ret = NULL;
101 unsigned int i = 0;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530102 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700103
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530104 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700105 list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
106 if (async_tx_test_ack(&desc->txd)) {
107 list_del(&desc->desc_node);
108 ret = desc;
109 break;
110 }
Dan Williams41d5e592009-01-06 11:38:21 -0700111 dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700112 i++;
113 }
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530114 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700115
Dan Williams41d5e592009-01-06 11:38:21 -0700116 dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700117
118 return ret;
119}
120
121static void dwc_sync_desc_for_cpu(struct dw_dma_chan *dwc, struct dw_desc *desc)
122{
123 struct dw_desc *child;
124
Dan Williamse0bd0f82009-09-08 17:53:02 -0700125 list_for_each_entry(child, &desc->tx_list, desc_node)
Dan Williams41d5e592009-01-06 11:38:21 -0700126 dma_sync_single_for_cpu(chan2parent(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700127 child->txd.phys, sizeof(child->lli),
128 DMA_TO_DEVICE);
Dan Williams41d5e592009-01-06 11:38:21 -0700129 dma_sync_single_for_cpu(chan2parent(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700130 desc->txd.phys, sizeof(desc->lli),
131 DMA_TO_DEVICE);
132}
133
134/*
135 * Move a descriptor, including any children, to the free list.
136 * `desc' must not be on any lists.
137 */
138static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
139{
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530140 unsigned long flags;
141
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700142 if (desc) {
143 struct dw_desc *child;
144
145 dwc_sync_desc_for_cpu(dwc, desc);
146
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530147 spin_lock_irqsave(&dwc->lock, flags);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700148 list_for_each_entry(child, &desc->tx_list, desc_node)
Dan Williams41d5e592009-01-06 11:38:21 -0700149 dev_vdbg(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700150 "moving child desc %p to freelist\n",
151 child);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700152 list_splice_init(&desc->tx_list, &dwc->free_list);
Dan Williams41d5e592009-01-06 11:38:21 -0700153 dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700154 list_add(&desc->desc_node, &dwc->free_list);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530155 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700156 }
157}
158
159/* Called with dwc->lock held and bh disabled */
160static dma_cookie_t
161dwc_assign_cookie(struct dw_dma_chan *dwc, struct dw_desc *desc)
162{
163 dma_cookie_t cookie = dwc->chan.cookie;
164
165 if (++cookie < 0)
166 cookie = 1;
167
168 dwc->chan.cookie = cookie;
169 desc->txd.cookie = cookie;
170
171 return cookie;
172}
173
Viresh Kumar61e183f2011-11-17 16:01:29 +0530174static void dwc_initialize(struct dw_dma_chan *dwc)
175{
176 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
177 struct dw_dma_slave *dws = dwc->chan.private;
178 u32 cfghi = DWC_CFGH_FIFO_MODE;
179 u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);
180
181 if (dwc->initialized == true)
182 return;
183
184 if (dws) {
185 /*
186 * We need controller-specific data to set up slave
187 * transfers.
188 */
189 BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);
190
191 cfghi = dws->cfg_hi;
192 cfglo |= dws->cfg_lo & ~DWC_CFGL_CH_PRIOR_MASK;
193 }
194
195 channel_writel(dwc, CFG_LO, cfglo);
196 channel_writel(dwc, CFG_HI, cfghi);
197
198 /* Enable interrupts */
199 channel_set_bit(dw, MASK.XFER, dwc->mask);
Viresh Kumar61e183f2011-11-17 16:01:29 +0530200 channel_set_bit(dw, MASK.ERROR, dwc->mask);
201
202 dwc->initialized = true;
203}
204
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700205/*----------------------------------------------------------------------*/
206
207/* Called with dwc->lock held and bh disabled */
208static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
209{
210 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
211
212 /* ASSERT: channel is idle */
213 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -0700214 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700215 "BUG: Attempted to start non-idle channel\n");
Dan Williams41d5e592009-01-06 11:38:21 -0700216 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700217 " SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
218 channel_readl(dwc, SAR),
219 channel_readl(dwc, DAR),
220 channel_readl(dwc, LLP),
221 channel_readl(dwc, CTL_HI),
222 channel_readl(dwc, CTL_LO));
223
224 /* The tasklet will hopefully advance the queue... */
225 return;
226 }
227
Viresh Kumar61e183f2011-11-17 16:01:29 +0530228 dwc_initialize(dwc);
229
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700230 channel_writel(dwc, LLP, first->txd.phys);
231 channel_writel(dwc, CTL_LO,
232 DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
233 channel_writel(dwc, CTL_HI, 0);
234 channel_set_bit(dw, CH_EN, dwc->mask);
235}
236
237/*----------------------------------------------------------------------*/
238
239static void
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530240dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
241 bool callback_required)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700242{
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530243 dma_async_tx_callback callback = NULL;
244 void *param = NULL;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700245 struct dma_async_tx_descriptor *txd = &desc->txd;
Viresh Kumare5180762011-03-03 15:47:20 +0530246 struct dw_desc *child;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530247 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700248
Dan Williams41d5e592009-01-06 11:38:21 -0700249 dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700250
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530251 spin_lock_irqsave(&dwc->lock, flags);
Russell King - ARM Linux4d4e58d2012-03-06 22:34:06 +0000252 dwc->chan.completed_cookie = txd->cookie;
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530253 if (callback_required) {
254 callback = txd->callback;
255 param = txd->callback_param;
256 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700257
258 dwc_sync_desc_for_cpu(dwc, desc);
Viresh Kumare5180762011-03-03 15:47:20 +0530259
260 /* async_tx_ack */
261 list_for_each_entry(child, &desc->tx_list, desc_node)
262 async_tx_ack(&child->txd);
263 async_tx_ack(&desc->txd);
264
Dan Williamse0bd0f82009-09-08 17:53:02 -0700265 list_splice_init(&desc->tx_list, &dwc->free_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700266 list_move(&desc->desc_node, &dwc->free_list);
267
Atsushi Nemoto657a77f2009-09-08 17:53:05 -0700268 if (!dwc->chan.private) {
269 struct device *parent = chan2parent(&dwc->chan);
270 if (!(txd->flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
271 if (txd->flags & DMA_COMPL_DEST_UNMAP_SINGLE)
272 dma_unmap_single(parent, desc->lli.dar,
273 desc->len, DMA_FROM_DEVICE);
274 else
275 dma_unmap_page(parent, desc->lli.dar,
276 desc->len, DMA_FROM_DEVICE);
277 }
278 if (!(txd->flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
279 if (txd->flags & DMA_COMPL_SRC_UNMAP_SINGLE)
280 dma_unmap_single(parent, desc->lli.sar,
281 desc->len, DMA_TO_DEVICE);
282 else
283 dma_unmap_page(parent, desc->lli.sar,
284 desc->len, DMA_TO_DEVICE);
285 }
286 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700287
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530288 spin_unlock_irqrestore(&dwc->lock, flags);
289
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530290 if (callback_required && callback)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700291 callback(param);
292}
293
294static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
295{
296 struct dw_desc *desc, *_desc;
297 LIST_HEAD(list);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530298 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700299
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530300 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700301 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -0700302 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700303 "BUG: XFER bit set, but channel not idle!\n");
304
305 /* Try to continue after resetting the channel... */
306 channel_clear_bit(dw, CH_EN, dwc->mask);
307 while (dma_readl(dw, CH_EN) & dwc->mask)
308 cpu_relax();
309 }
310
311 /*
312 * Submit queued descriptors ASAP, i.e. before we go through
313 * the completed ones.
314 */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700315 list_splice_init(&dwc->active_list, &list);
Viresh Kumarf336e422011-03-03 15:47:16 +0530316 if (!list_empty(&dwc->queue)) {
317 list_move(dwc->queue.next, &dwc->active_list);
318 dwc_dostart(dwc, dwc_first_active(dwc));
319 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700320
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530321 spin_unlock_irqrestore(&dwc->lock, flags);
322
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700323 list_for_each_entry_safe(desc, _desc, &list, desc_node)
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530324 dwc_descriptor_complete(dwc, desc, true);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700325}
326
327static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
328{
329 dma_addr_t llp;
330 struct dw_desc *desc, *_desc;
331 struct dw_desc *child;
332 u32 status_xfer;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530333 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700334
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530335 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700336 llp = channel_readl(dwc, LLP);
337 status_xfer = dma_readl(dw, RAW.XFER);
338
339 if (status_xfer & dwc->mask) {
340 /* Everything we've submitted is done */
341 dma_writel(dw, CLEAR.XFER, dwc->mask);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530342 spin_unlock_irqrestore(&dwc->lock, flags);
343
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700344 dwc_complete_all(dw, dwc);
345 return;
346 }
347
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530348 if (list_empty(&dwc->active_list)) {
349 spin_unlock_irqrestore(&dwc->lock, flags);
Jamie Iles087809f2011-01-21 14:11:52 +0000350 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530351 }
Jamie Iles087809f2011-01-21 14:11:52 +0000352
Dan Williams41d5e592009-01-06 11:38:21 -0700353 dev_vdbg(chan2dev(&dwc->chan), "scan_descriptors: llp=0x%x\n", llp);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700354
355 list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
Viresh Kumar84adccf2011-03-24 11:32:15 +0530356 /* check first descriptors addr */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530357 if (desc->txd.phys == llp) {
358 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700359 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530360 }
Viresh Kumar84adccf2011-03-24 11:32:15 +0530361
362 /* check first descriptors llp */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530363 if (desc->lli.llp == llp) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700364 /* This one is currently in progress */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530365 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700366 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530367 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700368
Dan Williamse0bd0f82009-09-08 17:53:02 -0700369 list_for_each_entry(child, &desc->tx_list, desc_node)
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530370 if (child->lli.llp == llp) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700371 /* Currently in progress */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530372 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700373 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530374 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700375
376 /*
377 * No descriptors so far seem to be in progress, i.e.
378 * this one must be done.
379 */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530380 spin_unlock_irqrestore(&dwc->lock, flags);
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530381 dwc_descriptor_complete(dwc, desc, true);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530382 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700383 }
384
Dan Williams41d5e592009-01-06 11:38:21 -0700385 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700386 "BUG: All descriptors done, but channel not idle!\n");
387
388 /* Try to continue after resetting the channel... */
389 channel_clear_bit(dw, CH_EN, dwc->mask);
390 while (dma_readl(dw, CH_EN) & dwc->mask)
391 cpu_relax();
392
393 if (!list_empty(&dwc->queue)) {
Viresh Kumarf336e422011-03-03 15:47:16 +0530394 list_move(dwc->queue.next, &dwc->active_list);
395 dwc_dostart(dwc, dwc_first_active(dwc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700396 }
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530397 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700398}
399
400static void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
401{
Dan Williams41d5e592009-01-06 11:38:21 -0700402 dev_printk(KERN_CRIT, chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700403 " desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
404 lli->sar, lli->dar, lli->llp,
405 lli->ctlhi, lli->ctllo);
406}
407
408static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
409{
410 struct dw_desc *bad_desc;
411 struct dw_desc *child;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530412 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700413
414 dwc_scan_descriptors(dw, dwc);
415
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530416 spin_lock_irqsave(&dwc->lock, flags);
417
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700418 /*
419 * The descriptor currently at the head of the active list is
420 * borked. Since we don't have any way to report errors, we'll
421 * just have to scream loudly and try to carry on.
422 */
423 bad_desc = dwc_first_active(dwc);
424 list_del_init(&bad_desc->desc_node);
Viresh Kumarf336e422011-03-03 15:47:16 +0530425 list_move(dwc->queue.next, dwc->active_list.prev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700426
427 /* Clear the error flag and try to restart the controller */
428 dma_writel(dw, CLEAR.ERROR, dwc->mask);
429 if (!list_empty(&dwc->active_list))
430 dwc_dostart(dwc, dwc_first_active(dwc));
431
432 /*
433 * KERN_CRITICAL may seem harsh, but since this only happens
434 * when someone submits a bad physical address in a
435 * descriptor, we should consider ourselves lucky that the
436 * controller flagged an error instead of scribbling over
437 * random memory locations.
438 */
Dan Williams41d5e592009-01-06 11:38:21 -0700439 dev_printk(KERN_CRIT, chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700440 "Bad descriptor submitted for DMA!\n");
Dan Williams41d5e592009-01-06 11:38:21 -0700441 dev_printk(KERN_CRIT, chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700442 " cookie: %d\n", bad_desc->txd.cookie);
443 dwc_dump_lli(dwc, &bad_desc->lli);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700444 list_for_each_entry(child, &bad_desc->tx_list, desc_node)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700445 dwc_dump_lli(dwc, &child->lli);
446
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530447 spin_unlock_irqrestore(&dwc->lock, flags);
448
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700449 /* Pretend the descriptor completed successfully */
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530450 dwc_descriptor_complete(dwc, bad_desc, true);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700451}
452
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200453/* --------------------- Cyclic DMA API extensions -------------------- */
454
455inline dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
456{
457 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
458 return channel_readl(dwc, SAR);
459}
460EXPORT_SYMBOL(dw_dma_get_src_addr);
461
462inline dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
463{
464 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
465 return channel_readl(dwc, DAR);
466}
467EXPORT_SYMBOL(dw_dma_get_dst_addr);
468
469/* called with dwc->lock held and all DMAC interrupts disabled */
470static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530471 u32 status_err, u32 status_xfer)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200472{
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530473 unsigned long flags;
474
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530475 if (dwc->mask) {
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200476 void (*callback)(void *param);
477 void *callback_param;
478
479 dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
480 channel_readl(dwc, LLP));
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200481
482 callback = dwc->cdesc->period_callback;
483 callback_param = dwc->cdesc->period_callback_param;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530484
485 if (callback)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200486 callback(callback_param);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200487 }
488
489 /*
490 * Error and transfer complete are highly unlikely, and will most
491 * likely be due to a configuration error by the user.
492 */
493 if (unlikely(status_err & dwc->mask) ||
494 unlikely(status_xfer & dwc->mask)) {
495 int i;
496
497 dev_err(chan2dev(&dwc->chan), "cyclic DMA unexpected %s "
498 "interrupt, stopping DMA transfer\n",
499 status_xfer ? "xfer" : "error");
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530500
501 spin_lock_irqsave(&dwc->lock, flags);
502
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200503 dev_err(chan2dev(&dwc->chan),
504 " SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
505 channel_readl(dwc, SAR),
506 channel_readl(dwc, DAR),
507 channel_readl(dwc, LLP),
508 channel_readl(dwc, CTL_HI),
509 channel_readl(dwc, CTL_LO));
510
511 channel_clear_bit(dw, CH_EN, dwc->mask);
512 while (dma_readl(dw, CH_EN) & dwc->mask)
513 cpu_relax();
514
515 /* make sure DMA does not restart by loading a new list */
516 channel_writel(dwc, LLP, 0);
517 channel_writel(dwc, CTL_LO, 0);
518 channel_writel(dwc, CTL_HI, 0);
519
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200520 dma_writel(dw, CLEAR.ERROR, dwc->mask);
521 dma_writel(dw, CLEAR.XFER, dwc->mask);
522
523 for (i = 0; i < dwc->cdesc->periods; i++)
524 dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530525
526 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200527 }
528}
529
530/* ------------------------------------------------------------------------- */
531
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700532static void dw_dma_tasklet(unsigned long data)
533{
534 struct dw_dma *dw = (struct dw_dma *)data;
535 struct dw_dma_chan *dwc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700536 u32 status_xfer;
537 u32 status_err;
538 int i;
539
Haavard Skinnemoen7fe7b2f2008-10-03 15:23:46 -0700540 status_xfer = dma_readl(dw, RAW.XFER);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700541 status_err = dma_readl(dw, RAW.ERROR);
542
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530543 dev_vdbg(dw->dma.dev, "tasklet: status_err=%x\n", status_err);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700544
545 for (i = 0; i < dw->dma.chancnt; i++) {
546 dwc = &dw->chan[i];
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200547 if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530548 dwc_handle_cyclic(dw, dwc, status_err, status_xfer);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200549 else if (status_err & (1 << i))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700550 dwc_handle_error(dw, dwc);
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530551 else if (status_xfer & (1 << i))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700552 dwc_scan_descriptors(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700553 }
554
555 /*
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530556 * Re-enable interrupts.
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700557 */
558 channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700559 channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
560}
561
562static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
563{
564 struct dw_dma *dw = dev_id;
565 u32 status;
566
567 dev_vdbg(dw->dma.dev, "interrupt: status=0x%x\n",
568 dma_readl(dw, STATUS_INT));
569
570 /*
571 * Just disable the interrupts. We'll turn them back on in the
572 * softirq handler.
573 */
574 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700575 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
576
577 status = dma_readl(dw, STATUS_INT);
578 if (status) {
579 dev_err(dw->dma.dev,
580 "BUG: Unexpected interrupts pending: 0x%x\n",
581 status);
582
583 /* Try to recover */
584 channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700585 channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
586 channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
587 channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
588 }
589
590 tasklet_schedule(&dw->tasklet);
591
592 return IRQ_HANDLED;
593}
594
595/*----------------------------------------------------------------------*/
596
597static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
598{
599 struct dw_desc *desc = txd_to_dw_desc(tx);
600 struct dw_dma_chan *dwc = to_dw_dma_chan(tx->chan);
601 dma_cookie_t cookie;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530602 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700603
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530604 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700605 cookie = dwc_assign_cookie(dwc, desc);
606
607 /*
608 * REVISIT: We should attempt to chain as many descriptors as
609 * possible, perhaps even appending to those already submitted
610 * for DMA. But this is hard to do in a race-free manner.
611 */
612 if (list_empty(&dwc->active_list)) {
Dan Williams41d5e592009-01-06 11:38:21 -0700613 dev_vdbg(chan2dev(tx->chan), "tx_submit: started %u\n",
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700614 desc->txd.cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700615 list_add_tail(&desc->desc_node, &dwc->active_list);
Viresh Kumarf336e422011-03-03 15:47:16 +0530616 dwc_dostart(dwc, dwc_first_active(dwc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700617 } else {
Dan Williams41d5e592009-01-06 11:38:21 -0700618 dev_vdbg(chan2dev(tx->chan), "tx_submit: queued %u\n",
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700619 desc->txd.cookie);
620
621 list_add_tail(&desc->desc_node, &dwc->queue);
622 }
623
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530624 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700625
626 return cookie;
627}
628
629static struct dma_async_tx_descriptor *
630dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
631 size_t len, unsigned long flags)
632{
633 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
634 struct dw_desc *desc;
635 struct dw_desc *first;
636 struct dw_desc *prev;
637 size_t xfer_count;
638 size_t offset;
639 unsigned int src_width;
640 unsigned int dst_width;
641 u32 ctllo;
642
Dan Williams41d5e592009-01-06 11:38:21 -0700643 dev_vdbg(chan2dev(chan), "prep_dma_memcpy d0x%x s0x%x l0x%zx f0x%lx\n",
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700644 dest, src, len, flags);
645
646 if (unlikely(!len)) {
Dan Williams41d5e592009-01-06 11:38:21 -0700647 dev_dbg(chan2dev(chan), "prep_dma_memcpy: length is zero!\n");
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700648 return NULL;
649 }
650
651 /*
652 * We can be a lot more clever here, but this should take care
653 * of the most common optimization.
654 */
Viresh Kumara0227452011-03-03 15:47:18 +0530655 if (!((src | dest | len) & 7))
656 src_width = dst_width = 3;
657 else if (!((src | dest | len) & 3))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700658 src_width = dst_width = 2;
659 else if (!((src | dest | len) & 1))
660 src_width = dst_width = 1;
661 else
662 src_width = dst_width = 0;
663
Viresh Kumar327e6972012-02-01 16:12:26 +0530664 ctllo = DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700665 | DWC_CTLL_DST_WIDTH(dst_width)
666 | DWC_CTLL_SRC_WIDTH(src_width)
667 | DWC_CTLL_DST_INC
668 | DWC_CTLL_SRC_INC
669 | DWC_CTLL_FC_M2M;
670 prev = first = NULL;
671
672 for (offset = 0; offset < len; offset += xfer_count << src_width) {
673 xfer_count = min_t(size_t, (len - offset) >> src_width,
674 DWC_MAX_COUNT);
675
676 desc = dwc_desc_get(dwc);
677 if (!desc)
678 goto err_desc_get;
679
680 desc->lli.sar = src + offset;
681 desc->lli.dar = dest + offset;
682 desc->lli.ctllo = ctllo;
683 desc->lli.ctlhi = xfer_count;
684
685 if (!first) {
686 first = desc;
687 } else {
688 prev->lli.llp = desc->txd.phys;
Dan Williams41d5e592009-01-06 11:38:21 -0700689 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700690 prev->txd.phys, sizeof(prev->lli),
691 DMA_TO_DEVICE);
692 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700693 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700694 }
695 prev = desc;
696 }
697
698
699 if (flags & DMA_PREP_INTERRUPT)
700 /* Trigger interrupt after last block */
701 prev->lli.ctllo |= DWC_CTLL_INT_EN;
702
703 prev->lli.llp = 0;
Dan Williams41d5e592009-01-06 11:38:21 -0700704 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700705 prev->txd.phys, sizeof(prev->lli),
706 DMA_TO_DEVICE);
707
708 first->txd.flags = flags;
709 first->len = len;
710
711 return &first->txd;
712
713err_desc_get:
714 dwc_desc_put(dwc, first);
715 return NULL;
716}
717
718static struct dma_async_tx_descriptor *
719dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +0530720 unsigned int sg_len, enum dma_transfer_direction direction,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700721 unsigned long flags)
722{
723 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Dan Williams287d8592009-02-18 14:48:26 -0800724 struct dw_dma_slave *dws = chan->private;
Viresh Kumar327e6972012-02-01 16:12:26 +0530725 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700726 struct dw_desc *prev;
727 struct dw_desc *first;
728 u32 ctllo;
729 dma_addr_t reg;
730 unsigned int reg_width;
731 unsigned int mem_width;
732 unsigned int i;
733 struct scatterlist *sg;
734 size_t total_len = 0;
735
Dan Williams41d5e592009-01-06 11:38:21 -0700736 dev_vdbg(chan2dev(chan), "prep_dma_slave\n");
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700737
738 if (unlikely(!dws || !sg_len))
739 return NULL;
740
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700741 prev = first = NULL;
742
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700743 switch (direction) {
Vinod Kouldb8196d2011-10-13 22:34:23 +0530744 case DMA_MEM_TO_DEV:
Viresh Kumar327e6972012-02-01 16:12:26 +0530745 reg_width = __fls(sconfig->dst_addr_width);
746 reg = sconfig->dst_addr;
747 ctllo = (DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700748 | DWC_CTLL_DST_WIDTH(reg_width)
749 | DWC_CTLL_DST_FIX
Viresh Kumar327e6972012-02-01 16:12:26 +0530750 | DWC_CTLL_SRC_INC);
751
752 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
753 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
754
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700755 for_each_sg(sgl, sg, sg_len, i) {
756 struct dw_desc *desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530757 u32 len, dlen, mem;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700758
759 mem = sg_phys(sg);
760 len = sg_dma_len(sg);
Viresh Kumar6bc711f2012-02-01 16:12:25 +0530761
762 if (!((mem | len) & 7))
763 mem_width = 3;
764 else if (!((mem | len) & 3))
765 mem_width = 2;
766 else if (!((mem | len) & 1))
767 mem_width = 1;
768 else
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700769 mem_width = 0;
770
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530771slave_sg_todev_fill_desc:
772 desc = dwc_desc_get(dwc);
773 if (!desc) {
774 dev_err(chan2dev(chan),
775 "not enough descriptors available\n");
776 goto err_desc_get;
777 }
778
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700779 desc->lli.sar = mem;
780 desc->lli.dar = reg;
781 desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530782 if ((len >> mem_width) > DWC_MAX_COUNT) {
783 dlen = DWC_MAX_COUNT << mem_width;
784 mem += dlen;
785 len -= dlen;
786 } else {
787 dlen = len;
788 len = 0;
789 }
790
791 desc->lli.ctlhi = dlen >> mem_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700792
793 if (!first) {
794 first = desc;
795 } else {
796 prev->lli.llp = desc->txd.phys;
Dan Williams41d5e592009-01-06 11:38:21 -0700797 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700798 prev->txd.phys,
799 sizeof(prev->lli),
800 DMA_TO_DEVICE);
801 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700802 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700803 }
804 prev = desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530805 total_len += dlen;
806
807 if (len)
808 goto slave_sg_todev_fill_desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700809 }
810 break;
Vinod Kouldb8196d2011-10-13 22:34:23 +0530811 case DMA_DEV_TO_MEM:
Viresh Kumar327e6972012-02-01 16:12:26 +0530812 reg_width = __fls(sconfig->src_addr_width);
813 reg = sconfig->src_addr;
814 ctllo = (DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700815 | DWC_CTLL_SRC_WIDTH(reg_width)
816 | DWC_CTLL_DST_INC
Viresh Kumar327e6972012-02-01 16:12:26 +0530817 | DWC_CTLL_SRC_FIX);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700818
Viresh Kumar327e6972012-02-01 16:12:26 +0530819 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
820 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
821
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700822 for_each_sg(sgl, sg, sg_len, i) {
823 struct dw_desc *desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530824 u32 len, dlen, mem;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700825
826 mem = sg_phys(sg);
827 len = sg_dma_len(sg);
Viresh Kumar6bc711f2012-02-01 16:12:25 +0530828
829 if (!((mem | len) & 7))
830 mem_width = 3;
831 else if (!((mem | len) & 3))
832 mem_width = 2;
833 else if (!((mem | len) & 1))
834 mem_width = 1;
835 else
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700836 mem_width = 0;
837
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530838slave_sg_fromdev_fill_desc:
839 desc = dwc_desc_get(dwc);
840 if (!desc) {
841 dev_err(chan2dev(chan),
842 "not enough descriptors available\n");
843 goto err_desc_get;
844 }
845
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700846 desc->lli.sar = reg;
847 desc->lli.dar = mem;
848 desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530849 if ((len >> reg_width) > DWC_MAX_COUNT) {
850 dlen = DWC_MAX_COUNT << reg_width;
851 mem += dlen;
852 len -= dlen;
853 } else {
854 dlen = len;
855 len = 0;
856 }
857 desc->lli.ctlhi = dlen >> reg_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700858
859 if (!first) {
860 first = desc;
861 } else {
862 prev->lli.llp = desc->txd.phys;
Dan Williams41d5e592009-01-06 11:38:21 -0700863 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700864 prev->txd.phys,
865 sizeof(prev->lli),
866 DMA_TO_DEVICE);
867 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700868 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700869 }
870 prev = desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530871 total_len += dlen;
872
873 if (len)
874 goto slave_sg_fromdev_fill_desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700875 }
876 break;
877 default:
878 return NULL;
879 }
880
881 if (flags & DMA_PREP_INTERRUPT)
882 /* Trigger interrupt after last block */
883 prev->lli.ctllo |= DWC_CTLL_INT_EN;
884
885 prev->lli.llp = 0;
Dan Williams41d5e592009-01-06 11:38:21 -0700886 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700887 prev->txd.phys, sizeof(prev->lli),
888 DMA_TO_DEVICE);
889
890 first->len = total_len;
891
892 return &first->txd;
893
894err_desc_get:
895 dwc_desc_put(dwc, first);
896 return NULL;
897}
898
Viresh Kumar327e6972012-02-01 16:12:26 +0530899/*
900 * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
901 * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
902 *
903 * NOTE: burst size 2 is not supported by controller.
904 *
905 * This can be done by finding least significant bit set: n & (n - 1)
906 */
907static inline void convert_burst(u32 *maxburst)
908{
909 if (*maxburst > 1)
910 *maxburst = fls(*maxburst) - 2;
911 else
912 *maxburst = 0;
913}
914
915static int
916set_runtime_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
917{
918 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
919
920 /* Check if it is chan is configured for slave transfers */
921 if (!chan->private)
922 return -EINVAL;
923
924 memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
925
926 convert_burst(&dwc->dma_sconfig.src_maxburst);
927 convert_burst(&dwc->dma_sconfig.dst_maxburst);
928
929 return 0;
930}
931
Linus Walleij05827632010-05-17 16:30:42 -0700932static int dwc_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
933 unsigned long arg)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700934{
935 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
936 struct dw_dma *dw = to_dw_dma(chan->device);
937 struct dw_desc *desc, *_desc;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530938 unsigned long flags;
Linus Walleija7c57cf2011-04-19 08:31:32 +0800939 u32 cfglo;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700940 LIST_HEAD(list);
941
Linus Walleija7c57cf2011-04-19 08:31:32 +0800942 if (cmd == DMA_PAUSE) {
943 spin_lock_irqsave(&dwc->lock, flags);
944
945 cfglo = channel_readl(dwc, CFG_LO);
946 channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
947 while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY))
948 cpu_relax();
949
950 dwc->paused = true;
951 spin_unlock_irqrestore(&dwc->lock, flags);
952 } else if (cmd == DMA_RESUME) {
953 if (!dwc->paused)
954 return 0;
955
956 spin_lock_irqsave(&dwc->lock, flags);
957
958 cfglo = channel_readl(dwc, CFG_LO);
959 channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);
960 dwc->paused = false;
961
962 spin_unlock_irqrestore(&dwc->lock, flags);
963 } else if (cmd == DMA_TERMINATE_ALL) {
964 spin_lock_irqsave(&dwc->lock, flags);
965
966 channel_clear_bit(dw, CH_EN, dwc->mask);
967 while (dma_readl(dw, CH_EN) & dwc->mask)
968 cpu_relax();
969
970 dwc->paused = false;
971
972 /* active_list entries will end up before queued entries */
973 list_splice_init(&dwc->queue, &list);
974 list_splice_init(&dwc->active_list, &list);
975
976 spin_unlock_irqrestore(&dwc->lock, flags);
977
978 /* Flush all pending and queued descriptors */
979 list_for_each_entry_safe(desc, _desc, &list, desc_node)
980 dwc_descriptor_complete(dwc, desc, false);
Viresh Kumar327e6972012-02-01 16:12:26 +0530981 } else if (cmd == DMA_SLAVE_CONFIG) {
982 return set_runtime_config(chan, (struct dma_slave_config *)arg);
983 } else {
Linus Walleijc3635c72010-03-26 16:44:01 -0700984 return -ENXIO;
Viresh Kumar327e6972012-02-01 16:12:26 +0530985 }
Linus Walleijc3635c72010-03-26 16:44:01 -0700986
Linus Walleijc3635c72010-03-26 16:44:01 -0700987 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700988}
989
990static enum dma_status
Linus Walleij07934482010-03-26 16:50:49 -0700991dwc_tx_status(struct dma_chan *chan,
992 dma_cookie_t cookie,
993 struct dma_tx_state *txstate)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700994{
995 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
996 dma_cookie_t last_used;
997 dma_cookie_t last_complete;
998 int ret;
999
Russell King - ARM Linux4d4e58d2012-03-06 22:34:06 +00001000 last_complete = chan->completed_cookie;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001001 last_used = chan->cookie;
1002
1003 ret = dma_async_is_complete(cookie, last_complete, last_used);
1004 if (ret != DMA_SUCCESS) {
1005 dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
1006
Russell King - ARM Linux4d4e58d2012-03-06 22:34:06 +00001007 last_complete = chan->completed_cookie;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001008 last_used = chan->cookie;
1009
1010 ret = dma_async_is_complete(cookie, last_complete, last_used);
1011 }
1012
Viresh Kumarabf53902011-04-15 16:03:35 +05301013 if (ret != DMA_SUCCESS)
1014 dma_set_tx_state(txstate, last_complete, last_used,
1015 dwc_first_active(dwc)->len);
1016 else
1017 dma_set_tx_state(txstate, last_complete, last_used, 0);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001018
Linus Walleija7c57cf2011-04-19 08:31:32 +08001019 if (dwc->paused)
1020 return DMA_PAUSED;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001021
1022 return ret;
1023}
1024
1025static void dwc_issue_pending(struct dma_chan *chan)
1026{
1027 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1028
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001029 if (!list_empty(&dwc->queue))
1030 dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001031}
1032
Dan Williamsaa1e6f12009-01-06 11:38:17 -07001033static int dwc_alloc_chan_resources(struct dma_chan *chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001034{
1035 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1036 struct dw_dma *dw = to_dw_dma(chan->device);
1037 struct dw_desc *desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001038 int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301039 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001040
Dan Williams41d5e592009-01-06 11:38:21 -07001041 dev_vdbg(chan2dev(chan), "alloc_chan_resources\n");
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001042
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001043 /* ASSERT: channel is idle */
1044 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -07001045 dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001046 return -EIO;
1047 }
1048
Russell King - ARM Linux4d4e58d2012-03-06 22:34:06 +00001049 chan->completed_cookie = chan->cookie = 1;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001050
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001051 /*
1052 * NOTE: some controllers may have additional features that we
1053 * need to initialize here, like "scatter-gather" (which
1054 * doesn't mean what you think it means), and status writeback.
1055 */
1056
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301057 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001058 i = dwc->descs_allocated;
1059 while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301060 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001061
1062 desc = kzalloc(sizeof(struct dw_desc), GFP_KERNEL);
1063 if (!desc) {
Dan Williams41d5e592009-01-06 11:38:21 -07001064 dev_info(chan2dev(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001065 "only allocated %d descriptors\n", i);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301066 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001067 break;
1068 }
1069
Dan Williamse0bd0f82009-09-08 17:53:02 -07001070 INIT_LIST_HEAD(&desc->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001071 dma_async_tx_descriptor_init(&desc->txd, chan);
1072 desc->txd.tx_submit = dwc_tx_submit;
1073 desc->txd.flags = DMA_CTRL_ACK;
Dan Williams41d5e592009-01-06 11:38:21 -07001074 desc->txd.phys = dma_map_single(chan2parent(chan), &desc->lli,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001075 sizeof(desc->lli), DMA_TO_DEVICE);
1076 dwc_desc_put(dwc, desc);
1077
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301078 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001079 i = ++dwc->descs_allocated;
1080 }
1081
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301082 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001083
Dan Williams41d5e592009-01-06 11:38:21 -07001084 dev_dbg(chan2dev(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001085 "alloc_chan_resources allocated %d descriptors\n", i);
1086
1087 return i;
1088}
1089
1090static void dwc_free_chan_resources(struct dma_chan *chan)
1091{
1092 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1093 struct dw_dma *dw = to_dw_dma(chan->device);
1094 struct dw_desc *desc, *_desc;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301095 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001096 LIST_HEAD(list);
1097
Dan Williams41d5e592009-01-06 11:38:21 -07001098 dev_dbg(chan2dev(chan), "free_chan_resources (descs allocated=%u)\n",
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001099 dwc->descs_allocated);
1100
1101 /* ASSERT: channel is idle */
1102 BUG_ON(!list_empty(&dwc->active_list));
1103 BUG_ON(!list_empty(&dwc->queue));
1104 BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);
1105
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301106 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001107 list_splice_init(&dwc->free_list, &list);
1108 dwc->descs_allocated = 0;
Viresh Kumar61e183f2011-11-17 16:01:29 +05301109 dwc->initialized = false;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001110
1111 /* Disable interrupts */
1112 channel_clear_bit(dw, MASK.XFER, dwc->mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001113 channel_clear_bit(dw, MASK.ERROR, dwc->mask);
1114
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301115 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001116
1117 list_for_each_entry_safe(desc, _desc, &list, desc_node) {
Dan Williams41d5e592009-01-06 11:38:21 -07001118 dev_vdbg(chan2dev(chan), " freeing descriptor %p\n", desc);
1119 dma_unmap_single(chan2parent(chan), desc->txd.phys,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001120 sizeof(desc->lli), DMA_TO_DEVICE);
1121 kfree(desc);
1122 }
1123
Dan Williams41d5e592009-01-06 11:38:21 -07001124 dev_vdbg(chan2dev(chan), "free_chan_resources done\n");
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001125}
1126
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001127/* --------------------- Cyclic DMA API extensions -------------------- */
1128
1129/**
1130 * dw_dma_cyclic_start - start the cyclic DMA transfer
1131 * @chan: the DMA channel to start
1132 *
1133 * Must be called with soft interrupts disabled. Returns zero on success or
1134 * -errno on failure.
1135 */
1136int dw_dma_cyclic_start(struct dma_chan *chan)
1137{
1138 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1139 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301140 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001141
1142 if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
1143 dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
1144 return -ENODEV;
1145 }
1146
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301147 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001148
1149 /* assert channel is idle */
1150 if (dma_readl(dw, CH_EN) & dwc->mask) {
1151 dev_err(chan2dev(&dwc->chan),
1152 "BUG: Attempted to start non-idle channel\n");
1153 dev_err(chan2dev(&dwc->chan),
1154 " SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
1155 channel_readl(dwc, SAR),
1156 channel_readl(dwc, DAR),
1157 channel_readl(dwc, LLP),
1158 channel_readl(dwc, CTL_HI),
1159 channel_readl(dwc, CTL_LO));
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301160 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001161 return -EBUSY;
1162 }
1163
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001164 dma_writel(dw, CLEAR.ERROR, dwc->mask);
1165 dma_writel(dw, CLEAR.XFER, dwc->mask);
1166
1167 /* setup DMAC channel registers */
1168 channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys);
1169 channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
1170 channel_writel(dwc, CTL_HI, 0);
1171
1172 channel_set_bit(dw, CH_EN, dwc->mask);
1173
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301174 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001175
1176 return 0;
1177}
1178EXPORT_SYMBOL(dw_dma_cyclic_start);
1179
1180/**
1181 * dw_dma_cyclic_stop - stop the cyclic DMA transfer
1182 * @chan: the DMA channel to stop
1183 *
1184 * Must be called with soft interrupts disabled.
1185 */
1186void dw_dma_cyclic_stop(struct dma_chan *chan)
1187{
1188 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1189 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301190 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001191
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301192 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001193
1194 channel_clear_bit(dw, CH_EN, dwc->mask);
1195 while (dma_readl(dw, CH_EN) & dwc->mask)
1196 cpu_relax();
1197
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301198 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001199}
1200EXPORT_SYMBOL(dw_dma_cyclic_stop);
1201
1202/**
1203 * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
1204 * @chan: the DMA channel to prepare
1205 * @buf_addr: physical DMA address where the buffer starts
1206 * @buf_len: total number of bytes for the entire buffer
1207 * @period_len: number of bytes for each period
1208 * @direction: transfer direction, to or from device
1209 *
1210 * Must be called before trying to start the transfer. Returns a valid struct
1211 * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
1212 */
1213struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
1214 dma_addr_t buf_addr, size_t buf_len, size_t period_len,
Vinod Kouldb8196d2011-10-13 22:34:23 +05301215 enum dma_transfer_direction direction)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001216{
1217 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Viresh Kumar327e6972012-02-01 16:12:26 +05301218 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001219 struct dw_cyclic_desc *cdesc;
1220 struct dw_cyclic_desc *retval = NULL;
1221 struct dw_desc *desc;
1222 struct dw_desc *last = NULL;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001223 unsigned long was_cyclic;
1224 unsigned int reg_width;
1225 unsigned int periods;
1226 unsigned int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301227 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001228
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301229 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001230 if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301231 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001232 dev_dbg(chan2dev(&dwc->chan),
1233 "queue and/or active list are not empty\n");
1234 return ERR_PTR(-EBUSY);
1235 }
1236
1237 was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301238 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001239 if (was_cyclic) {
1240 dev_dbg(chan2dev(&dwc->chan),
1241 "channel already prepared for cyclic DMA\n");
1242 return ERR_PTR(-EBUSY);
1243 }
1244
1245 retval = ERR_PTR(-EINVAL);
Viresh Kumar327e6972012-02-01 16:12:26 +05301246
1247 if (direction == DMA_MEM_TO_DEV)
1248 reg_width = __ffs(sconfig->dst_addr_width);
1249 else
1250 reg_width = __ffs(sconfig->src_addr_width);
1251
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001252 periods = buf_len / period_len;
1253
1254 /* Check for too big/unaligned periods and unaligned DMA buffer. */
1255 if (period_len > (DWC_MAX_COUNT << reg_width))
1256 goto out_err;
1257 if (unlikely(period_len & ((1 << reg_width) - 1)))
1258 goto out_err;
1259 if (unlikely(buf_addr & ((1 << reg_width) - 1)))
1260 goto out_err;
Vinod Kouldb8196d2011-10-13 22:34:23 +05301261 if (unlikely(!(direction & (DMA_MEM_TO_DEV | DMA_DEV_TO_MEM))))
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001262 goto out_err;
1263
1264 retval = ERR_PTR(-ENOMEM);
1265
1266 if (periods > NR_DESCS_PER_CHANNEL)
1267 goto out_err;
1268
1269 cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
1270 if (!cdesc)
1271 goto out_err;
1272
1273 cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
1274 if (!cdesc->desc)
1275 goto out_err_alloc;
1276
1277 for (i = 0; i < periods; i++) {
1278 desc = dwc_desc_get(dwc);
1279 if (!desc)
1280 goto out_err_desc_get;
1281
1282 switch (direction) {
Vinod Kouldb8196d2011-10-13 22:34:23 +05301283 case DMA_MEM_TO_DEV:
Viresh Kumar327e6972012-02-01 16:12:26 +05301284 desc->lli.dar = sconfig->dst_addr;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001285 desc->lli.sar = buf_addr + (period_len * i);
Viresh Kumar327e6972012-02-01 16:12:26 +05301286 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001287 | DWC_CTLL_DST_WIDTH(reg_width)
1288 | DWC_CTLL_SRC_WIDTH(reg_width)
1289 | DWC_CTLL_DST_FIX
1290 | DWC_CTLL_SRC_INC
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001291 | DWC_CTLL_INT_EN);
Viresh Kumar327e6972012-02-01 16:12:26 +05301292
1293 desc->lli.ctllo |= sconfig->device_fc ?
1294 DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
1295 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
1296
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001297 break;
Vinod Kouldb8196d2011-10-13 22:34:23 +05301298 case DMA_DEV_TO_MEM:
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001299 desc->lli.dar = buf_addr + (period_len * i);
Viresh Kumar327e6972012-02-01 16:12:26 +05301300 desc->lli.sar = sconfig->src_addr;
1301 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001302 | DWC_CTLL_SRC_WIDTH(reg_width)
1303 | DWC_CTLL_DST_WIDTH(reg_width)
1304 | DWC_CTLL_DST_INC
1305 | DWC_CTLL_SRC_FIX
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001306 | DWC_CTLL_INT_EN);
Viresh Kumar327e6972012-02-01 16:12:26 +05301307
1308 desc->lli.ctllo |= sconfig->device_fc ?
1309 DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
1310 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
1311
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001312 break;
1313 default:
1314 break;
1315 }
1316
1317 desc->lli.ctlhi = (period_len >> reg_width);
1318 cdesc->desc[i] = desc;
1319
1320 if (last) {
1321 last->lli.llp = desc->txd.phys;
1322 dma_sync_single_for_device(chan2parent(chan),
1323 last->txd.phys, sizeof(last->lli),
1324 DMA_TO_DEVICE);
1325 }
1326
1327 last = desc;
1328 }
1329
1330 /* lets make a cyclic list */
1331 last->lli.llp = cdesc->desc[0]->txd.phys;
1332 dma_sync_single_for_device(chan2parent(chan), last->txd.phys,
1333 sizeof(last->lli), DMA_TO_DEVICE);
1334
1335 dev_dbg(chan2dev(&dwc->chan), "cyclic prepared buf 0x%08x len %zu "
1336 "period %zu periods %d\n", buf_addr, buf_len,
1337 period_len, periods);
1338
1339 cdesc->periods = periods;
1340 dwc->cdesc = cdesc;
1341
1342 return cdesc;
1343
1344out_err_desc_get:
1345 while (i--)
1346 dwc_desc_put(dwc, cdesc->desc[i]);
1347out_err_alloc:
1348 kfree(cdesc);
1349out_err:
1350 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1351 return (struct dw_cyclic_desc *)retval;
1352}
1353EXPORT_SYMBOL(dw_dma_cyclic_prep);
1354
1355/**
1356 * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
1357 * @chan: the DMA channel to free
1358 */
1359void dw_dma_cyclic_free(struct dma_chan *chan)
1360{
1361 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1362 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
1363 struct dw_cyclic_desc *cdesc = dwc->cdesc;
1364 int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301365 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001366
1367 dev_dbg(chan2dev(&dwc->chan), "cyclic free\n");
1368
1369 if (!cdesc)
1370 return;
1371
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301372 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001373
1374 channel_clear_bit(dw, CH_EN, dwc->mask);
1375 while (dma_readl(dw, CH_EN) & dwc->mask)
1376 cpu_relax();
1377
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001378 dma_writel(dw, CLEAR.ERROR, dwc->mask);
1379 dma_writel(dw, CLEAR.XFER, dwc->mask);
1380
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301381 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001382
1383 for (i = 0; i < cdesc->periods; i++)
1384 dwc_desc_put(dwc, cdesc->desc[i]);
1385
1386 kfree(cdesc->desc);
1387 kfree(cdesc);
1388
1389 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1390}
1391EXPORT_SYMBOL(dw_dma_cyclic_free);
1392
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001393/*----------------------------------------------------------------------*/
1394
1395static void dw_dma_off(struct dw_dma *dw)
1396{
Viresh Kumar61e183f2011-11-17 16:01:29 +05301397 int i;
1398
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001399 dma_writel(dw, CFG, 0);
1400
1401 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001402 channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
1403 channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
1404 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
1405
1406 while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
1407 cpu_relax();
Viresh Kumar61e183f2011-11-17 16:01:29 +05301408
1409 for (i = 0; i < dw->dma.chancnt; i++)
1410 dw->chan[i].initialized = false;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001411}
1412
1413static int __init dw_probe(struct platform_device *pdev)
1414{
1415 struct dw_dma_platform_data *pdata;
1416 struct resource *io;
1417 struct dw_dma *dw;
1418 size_t size;
1419 int irq;
1420 int err;
1421 int i;
1422
Viresh Kumar6c618c92012-02-01 16:12:22 +05301423 pdata = dev_get_platdata(&pdev->dev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001424 if (!pdata || pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS)
1425 return -EINVAL;
1426
1427 io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1428 if (!io)
1429 return -EINVAL;
1430
1431 irq = platform_get_irq(pdev, 0);
1432 if (irq < 0)
1433 return irq;
1434
1435 size = sizeof(struct dw_dma);
1436 size += pdata->nr_channels * sizeof(struct dw_dma_chan);
1437 dw = kzalloc(size, GFP_KERNEL);
1438 if (!dw)
1439 return -ENOMEM;
1440
1441 if (!request_mem_region(io->start, DW_REGLEN, pdev->dev.driver->name)) {
1442 err = -EBUSY;
1443 goto err_kfree;
1444 }
1445
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001446 dw->regs = ioremap(io->start, DW_REGLEN);
1447 if (!dw->regs) {
1448 err = -ENOMEM;
1449 goto err_release_r;
1450 }
1451
1452 dw->clk = clk_get(&pdev->dev, "hclk");
1453 if (IS_ERR(dw->clk)) {
1454 err = PTR_ERR(dw->clk);
1455 goto err_clk;
1456 }
1457 clk_enable(dw->clk);
1458
1459 /* force dma off, just in case */
1460 dw_dma_off(dw);
1461
1462 err = request_irq(irq, dw_dma_interrupt, 0, "dw_dmac", dw);
1463 if (err)
1464 goto err_irq;
1465
1466 platform_set_drvdata(pdev, dw);
1467
1468 tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);
1469
1470 dw->all_chan_mask = (1 << pdata->nr_channels) - 1;
1471
1472 INIT_LIST_HEAD(&dw->dma.channels);
Barry Song463894702011-09-15 03:06:30 -07001473 for (i = 0; i < pdata->nr_channels; i++) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001474 struct dw_dma_chan *dwc = &dw->chan[i];
1475
1476 dwc->chan.device = &dw->dma;
Russell King - ARM Linux4d4e58d2012-03-06 22:34:06 +00001477 dwc->chan.cookie = dwc->chan.completed_cookie = 1;
Viresh Kumarb0c31302011-03-03 15:47:21 +05301478 if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
1479 list_add_tail(&dwc->chan.device_node,
1480 &dw->dma.channels);
1481 else
1482 list_add(&dwc->chan.device_node, &dw->dma.channels);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001483
Viresh Kumar93317e82011-03-03 15:47:22 +05301484 /* 7 is highest priority & 0 is lowest. */
1485 if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
Viresh Kumare8d9f872012-02-01 16:12:21 +05301486 dwc->priority = pdata->nr_channels - i - 1;
Viresh Kumar93317e82011-03-03 15:47:22 +05301487 else
1488 dwc->priority = i;
1489
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001490 dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
1491 spin_lock_init(&dwc->lock);
1492 dwc->mask = 1 << i;
1493
1494 INIT_LIST_HEAD(&dwc->active_list);
1495 INIT_LIST_HEAD(&dwc->queue);
1496 INIT_LIST_HEAD(&dwc->free_list);
1497
1498 channel_clear_bit(dw, CH_EN, dwc->mask);
1499 }
1500
1501 /* Clear/disable all interrupts on all channels. */
1502 dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001503 dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
1504 dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
1505 dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);
1506
1507 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001508 channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
1509 channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
1510 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
1511
1512 dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
1513 dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
Jamie Iles95ea7592011-01-21 14:11:54 +00001514 if (pdata->is_private)
1515 dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001516 dw->dma.dev = &pdev->dev;
1517 dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
1518 dw->dma.device_free_chan_resources = dwc_free_chan_resources;
1519
1520 dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;
1521
1522 dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
Linus Walleijc3635c72010-03-26 16:44:01 -07001523 dw->dma.device_control = dwc_control;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001524
Linus Walleij07934482010-03-26 16:50:49 -07001525 dw->dma.device_tx_status = dwc_tx_status;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001526 dw->dma.device_issue_pending = dwc_issue_pending;
1527
1528 dma_writel(dw, CFG, DW_CFG_DMA_EN);
1529
1530 printk(KERN_INFO "%s: DesignWare DMA Controller, %d channels\n",
Barry Song463894702011-09-15 03:06:30 -07001531 dev_name(&pdev->dev), pdata->nr_channels);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001532
1533 dma_async_device_register(&dw->dma);
1534
1535 return 0;
1536
1537err_irq:
1538 clk_disable(dw->clk);
1539 clk_put(dw->clk);
1540err_clk:
1541 iounmap(dw->regs);
1542 dw->regs = NULL;
1543err_release_r:
1544 release_resource(io);
1545err_kfree:
1546 kfree(dw);
1547 return err;
1548}
1549
1550static int __exit dw_remove(struct platform_device *pdev)
1551{
1552 struct dw_dma *dw = platform_get_drvdata(pdev);
1553 struct dw_dma_chan *dwc, *_dwc;
1554 struct resource *io;
1555
1556 dw_dma_off(dw);
1557 dma_async_device_unregister(&dw->dma);
1558
1559 free_irq(platform_get_irq(pdev, 0), dw);
1560 tasklet_kill(&dw->tasklet);
1561
1562 list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
1563 chan.device_node) {
1564 list_del(&dwc->chan.device_node);
1565 channel_clear_bit(dw, CH_EN, dwc->mask);
1566 }
1567
1568 clk_disable(dw->clk);
1569 clk_put(dw->clk);
1570
1571 iounmap(dw->regs);
1572 dw->regs = NULL;
1573
1574 io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1575 release_mem_region(io->start, DW_REGLEN);
1576
1577 kfree(dw);
1578
1579 return 0;
1580}
1581
1582static void dw_shutdown(struct platform_device *pdev)
1583{
1584 struct dw_dma *dw = platform_get_drvdata(pdev);
1585
1586 dw_dma_off(platform_get_drvdata(pdev));
1587 clk_disable(dw->clk);
1588}
1589
Magnus Damm4a256b52009-07-08 13:22:18 +02001590static int dw_suspend_noirq(struct device *dev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001591{
Magnus Damm4a256b52009-07-08 13:22:18 +02001592 struct platform_device *pdev = to_platform_device(dev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001593 struct dw_dma *dw = platform_get_drvdata(pdev);
1594
1595 dw_dma_off(platform_get_drvdata(pdev));
1596 clk_disable(dw->clk);
Viresh Kumar61e183f2011-11-17 16:01:29 +05301597
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001598 return 0;
1599}
1600
Magnus Damm4a256b52009-07-08 13:22:18 +02001601static int dw_resume_noirq(struct device *dev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001602{
Magnus Damm4a256b52009-07-08 13:22:18 +02001603 struct platform_device *pdev = to_platform_device(dev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001604 struct dw_dma *dw = platform_get_drvdata(pdev);
1605
1606 clk_enable(dw->clk);
1607 dma_writel(dw, CFG, DW_CFG_DMA_EN);
1608 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001609}
1610
Alexey Dobriyan47145212009-12-14 18:00:08 -08001611static const struct dev_pm_ops dw_dev_pm_ops = {
Magnus Damm4a256b52009-07-08 13:22:18 +02001612 .suspend_noirq = dw_suspend_noirq,
1613 .resume_noirq = dw_resume_noirq,
Rajeev KUMAR7414a1b2012-02-01 16:12:17 +05301614 .freeze_noirq = dw_suspend_noirq,
1615 .thaw_noirq = dw_resume_noirq,
1616 .restore_noirq = dw_resume_noirq,
1617 .poweroff_noirq = dw_suspend_noirq,
Magnus Damm4a256b52009-07-08 13:22:18 +02001618};
1619
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001620static struct platform_driver dw_driver = {
1621 .remove = __exit_p(dw_remove),
1622 .shutdown = dw_shutdown,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001623 .driver = {
1624 .name = "dw_dmac",
Magnus Damm4a256b52009-07-08 13:22:18 +02001625 .pm = &dw_dev_pm_ops,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001626 },
1627};
1628
1629static int __init dw_init(void)
1630{
1631 return platform_driver_probe(&dw_driver, dw_probe);
1632}
Viresh Kumarcb689a72011-03-03 15:47:15 +05301633subsys_initcall(dw_init);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001634
1635static void __exit dw_exit(void)
1636{
1637 platform_driver_unregister(&dw_driver);
1638}
1639module_exit(dw_exit);
1640
1641MODULE_LICENSE("GPL v2");
1642MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller driver");
Jean Delvaree05503e2011-05-18 16:49:24 +02001643MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
Viresh Kumaraecb7b62011-05-24 14:04:09 +05301644MODULE_AUTHOR("Viresh Kumar <viresh.kumar@st.com>");