blob: 46fe5a40a25e9cf731b55d1d5dede67743a9e569 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/include/asm-arm/arch-omap/dma.h
3 *
4 * Copyright (C) 2003 Nokia Corporation
John Anthony Kazos Jr121e70b2007-05-09 08:30:57 +02005 * Author: Juha Yrjölä <juha.yrjola@nokia.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
20 */
21#ifndef __ASM_ARCH_DMA_H
22#define __ASM_ARCH_DMA_H
23
Tony Lindgren9ad58972005-11-10 14:26:53 +000024/* Hardware registers for omap1 */
25#define OMAP_DMA_BASE (0xfffed800)
26#define OMAP_DMA_GCR (OMAP_DMA_BASE + 0x400)
27#define OMAP_DMA_GSCR (OMAP_DMA_BASE + 0x404)
28#define OMAP_DMA_GRST (OMAP_DMA_BASE + 0x408)
29#define OMAP_DMA_HW_ID (OMAP_DMA_BASE + 0x442)
30#define OMAP_DMA_PCH2_ID (OMAP_DMA_BASE + 0x444)
31#define OMAP_DMA_PCH0_ID (OMAP_DMA_BASE + 0x446)
32#define OMAP_DMA_PCH1_ID (OMAP_DMA_BASE + 0x448)
33#define OMAP_DMA_PCHG_ID (OMAP_DMA_BASE + 0x44a)
34#define OMAP_DMA_PCHD_ID (OMAP_DMA_BASE + 0x44c)
35#define OMAP_DMA_CAPS_0_U (OMAP_DMA_BASE + 0x44e)
36#define OMAP_DMA_CAPS_0_L (OMAP_DMA_BASE + 0x450)
37#define OMAP_DMA_CAPS_1_U (OMAP_DMA_BASE + 0x452)
38#define OMAP_DMA_CAPS_1_L (OMAP_DMA_BASE + 0x454)
39#define OMAP_DMA_CAPS_2 (OMAP_DMA_BASE + 0x456)
40#define OMAP_DMA_CAPS_3 (OMAP_DMA_BASE + 0x458)
41#define OMAP_DMA_CAPS_4 (OMAP_DMA_BASE + 0x45a)
42#define OMAP_DMA_PCH2_SR (OMAP_DMA_BASE + 0x460)
43#define OMAP_DMA_PCH0_SR (OMAP_DMA_BASE + 0x480)
44#define OMAP_DMA_PCH1_SR (OMAP_DMA_BASE + 0x482)
45#define OMAP_DMA_PCHD_SR (OMAP_DMA_BASE + 0x4c0)
46
47/* Hardware registers for omap2 */
Anand Gadiyarf8151e52007-12-01 12:14:11 -080048#if defined(CONFIG_ARCH_OMAP3)
49#define OMAP_DMA4_BASE (L4_34XX_BASE + 0x56000)
50#else /* CONFIG_ARCH_OMAP2 */
51#define OMAP_DMA4_BASE (L4_24XX_BASE + 0x56000)
52#endif
53
54#define OMAP_DMA4_REVISION (OMAP_DMA4_BASE + 0x00)
55#define OMAP_DMA4_GCR_REG (OMAP_DMA4_BASE + 0x78)
56#define OMAP_DMA4_IRQSTATUS_L0 (OMAP_DMA4_BASE + 0x08)
57#define OMAP_DMA4_IRQSTATUS_L1 (OMAP_DMA4_BASE + 0x0c)
58#define OMAP_DMA4_IRQSTATUS_L2 (OMAP_DMA4_BASE + 0x10)
59#define OMAP_DMA4_IRQSTATUS_L3 (OMAP_DMA4_BASE + 0x14)
60#define OMAP_DMA4_IRQENABLE_L0 (OMAP_DMA4_BASE + 0x18)
61#define OMAP_DMA4_IRQENABLE_L1 (OMAP_DMA4_BASE + 0x1c)
62#define OMAP_DMA4_IRQENABLE_L2 (OMAP_DMA4_BASE + 0x20)
63#define OMAP_DMA4_IRQENABLE_L3 (OMAP_DMA4_BASE + 0x24)
64#define OMAP_DMA4_SYSSTATUS (OMAP_DMA4_BASE + 0x28)
65#define OMAP_DMA4_OCP_SYSCONFIG (OMAP_DMA4_BASE + 0x2c)
66#define OMAP_DMA4_CAPS_0 (OMAP_DMA4_BASE + 0x64)
67#define OMAP_DMA4_CAPS_2 (OMAP_DMA4_BASE + 0x6c)
68#define OMAP_DMA4_CAPS_3 (OMAP_DMA4_BASE + 0x70)
69#define OMAP_DMA4_CAPS_4 (OMAP_DMA4_BASE + 0x74)
Tony Lindgren9ad58972005-11-10 14:26:53 +000070
Tony Lindgren4d963722008-07-03 12:24:31 +030071#define OMAP1_LOGICAL_DMA_CH_COUNT 17
72#define OMAP_DMA4_LOGICAL_DMA_CH_COUNT 32 /* REVISIT: Is this 32 + 2? */
Linus Torvalds1da177e2005-04-16 15:20:36 -070073
Tony Lindgren4d963722008-07-03 12:24:31 +030074#ifdef CONFIG_ARCH_OMAP1
Linus Torvalds1da177e2005-04-16 15:20:36 -070075
Tony Lindgren9ad58972005-11-10 14:26:53 +000076/* Common channel specific registers for omap1 */
77#define OMAP_DMA_CSDP_REG(n) __REG16(OMAP_DMA_BASE + 0x40 * (n) + 0x00)
78#define OMAP_DMA_CCR_REG(n) __REG16(OMAP_DMA_BASE + 0x40 * (n) + 0x02)
79#define OMAP_DMA_CICR_REG(n) __REG16(OMAP_DMA_BASE + 0x40 * (n) + 0x04)
80#define OMAP_DMA_CSR_REG(n) __REG16(OMAP_DMA_BASE + 0x40 * (n) + 0x06)
81#define OMAP_DMA_CEN_REG(n) __REG16(OMAP_DMA_BASE + 0x40 * (n) + 0x10)
82#define OMAP_DMA_CFN_REG(n) __REG16(OMAP_DMA_BASE + 0x40 * (n) + 0x12)
83#define OMAP_DMA_CSFI_REG(n) __REG16(OMAP_DMA_BASE + 0x40 * (n) + 0x14)
84#define OMAP_DMA_CSEI_REG(n) __REG16(OMAP_DMA_BASE + 0x40 * (n) + 0x16)
85#define OMAP_DMA_CSAC_REG(n) __REG16(OMAP_DMA_BASE + 0x40 * (n) + 0x18)
86#define OMAP_DMA_CDAC_REG(n) __REG16(OMAP_DMA_BASE + 0x40 * (n) + 0x1a)
87#define OMAP_DMA_CDEI_REG(n) __REG16(OMAP_DMA_BASE + 0x40 * (n) + 0x1c)
88#define OMAP_DMA_CDFI_REG(n) __REG16(OMAP_DMA_BASE + 0x40 * (n) + 0x1e)
89#define OMAP_DMA_CLNK_CTRL_REG(n) __REG16(OMAP_DMA_BASE + 0x40 * (n) + 0x28)
90
91#else
92
Tony Lindgren9ad58972005-11-10 14:26:53 +000093/* Common channel specific registers for omap2 */
Anand Gadiyarf8151e52007-12-01 12:14:11 -080094#define OMAP_DMA_CCR_REG(n) __REG32(OMAP_DMA4_BASE + 0x60 * (n) + 0x80)
95#define OMAP_DMA_CLNK_CTRL_REG(n) __REG32(OMAP_DMA4_BASE + 0x60 * (n) + 0x84)
96#define OMAP_DMA_CICR_REG(n) __REG32(OMAP_DMA4_BASE + 0x60 * (n) + 0x88)
97#define OMAP_DMA_CSR_REG(n) __REG32(OMAP_DMA4_BASE + 0x60 * (n) + 0x8c)
98#define OMAP_DMA_CSDP_REG(n) __REG32(OMAP_DMA4_BASE + 0x60 * (n) + 0x90)
99#define OMAP_DMA_CEN_REG(n) __REG32(OMAP_DMA4_BASE + 0x60 * (n) + 0x94)
100#define OMAP_DMA_CFN_REG(n) __REG32(OMAP_DMA4_BASE + 0x60 * (n) + 0x98)
101#define OMAP_DMA_CSEI_REG(n) __REG32(OMAP_DMA4_BASE + 0x60 * (n) + 0xa4)
102#define OMAP_DMA_CSFI_REG(n) __REG32(OMAP_DMA4_BASE + 0x60 * (n) + 0xa8)
103#define OMAP_DMA_CDEI_REG(n) __REG32(OMAP_DMA4_BASE + 0x60 * (n) + 0xac)
104#define OMAP_DMA_CDFI_REG(n) __REG32(OMAP_DMA4_BASE + 0x60 * (n) + 0xb0)
105#define OMAP_DMA_CSAC_REG(n) __REG32(OMAP_DMA4_BASE + 0x60 * (n) + 0xb4)
106#define OMAP_DMA_CDAC_REG(n) __REG32(OMAP_DMA4_BASE + 0x60 * (n) + 0xb8)
Tony Lindgren9ad58972005-11-10 14:26:53 +0000107
108#endif
109
110/* Channel specific registers only on omap1 */
111#define OMAP1_DMA_CSSA_L_REG(n) __REG16(OMAP_DMA_BASE + 0x40 * (n) + 0x08)
112#define OMAP1_DMA_CSSA_U_REG(n) __REG16(OMAP_DMA_BASE + 0x40 * (n) + 0x0a)
113#define OMAP1_DMA_CDSA_L_REG(n) __REG16(OMAP_DMA_BASE + 0x40 * (n) + 0x0c)
114#define OMAP1_DMA_CDSA_U_REG(n) __REG16(OMAP_DMA_BASE + 0x40 * (n) + 0x0e)
115#define OMAP1_DMA_COLOR_L_REG(n) __REG16(OMAP_DMA_BASE + 0x40 * (n) + 0x20)
116#define OMAP1_DMA_CCR2_REG(n) __REG16(OMAP_DMA_BASE + 0x40 * (n) + 0x24)
117#define OMAP1_DMA_COLOR_U_REG(n) __REG16(OMAP_DMA_BASE + 0x40 * (n) + 0x22)
118#define OMAP1_DMA_LCH_CTRL_REG(n) __REG16(OMAP_DMA_BASE + 0x40 * (n) + 0x2a)
119
120/* Channel specific registers only on omap2 */
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800121#define OMAP2_DMA_CSSA_REG(n) __REG32(OMAP_DMA4_BASE + 0x60 * (n) + 0x9c)
122#define OMAP2_DMA_CDSA_REG(n) __REG32(OMAP_DMA4_BASE + 0x60 * (n) + 0xa0)
123#define OMAP2_DMA_CCEN_REG(n) __REG32(OMAP_DMA4_BASE + 0x60 * (n) + 0xbc)
124#define OMAP2_DMA_CCFN_REG(n) __REG32(OMAP_DMA4_BASE + 0x60 * (n) + 0xc0)
125#define OMAP2_DMA_COLOR_REG(n) __REG32(OMAP_DMA4_BASE + 0x60 * (n) + 0xc4)
Tony Lindgren9ad58972005-11-10 14:26:53 +0000126
127/*----------------------------------------------------------------------------*/
128
129/* DMA channels for omap1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130#define OMAP_DMA_NO_DEVICE 0
131#define OMAP_DMA_MCSI1_TX 1
132#define OMAP_DMA_MCSI1_RX 2
133#define OMAP_DMA_I2C_RX 3
134#define OMAP_DMA_I2C_TX 4
135#define OMAP_DMA_EXT_NDMA_REQ 5
136#define OMAP_DMA_EXT_NDMA_REQ2 6
137#define OMAP_DMA_UWIRE_TX 7
138#define OMAP_DMA_MCBSP1_TX 8
139#define OMAP_DMA_MCBSP1_RX 9
140#define OMAP_DMA_MCBSP3_TX 10
141#define OMAP_DMA_MCBSP3_RX 11
142#define OMAP_DMA_UART1_TX 12
143#define OMAP_DMA_UART1_RX 13
144#define OMAP_DMA_UART2_TX 14
145#define OMAP_DMA_UART2_RX 15
146#define OMAP_DMA_MCBSP2_TX 16
147#define OMAP_DMA_MCBSP2_RX 17
148#define OMAP_DMA_UART3_TX 18
149#define OMAP_DMA_UART3_RX 19
150#define OMAP_DMA_CAMERA_IF_RX 20
151#define OMAP_DMA_MMC_TX 21
152#define OMAP_DMA_MMC_RX 22
153#define OMAP_DMA_NAND 23
154#define OMAP_DMA_IRQ_LCD_LINE 24
155#define OMAP_DMA_MEMORY_STICK 25
156#define OMAP_DMA_USB_W2FC_RX0 26
157#define OMAP_DMA_USB_W2FC_RX1 27
158#define OMAP_DMA_USB_W2FC_RX2 28
159#define OMAP_DMA_USB_W2FC_TX0 29
160#define OMAP_DMA_USB_W2FC_TX1 30
161#define OMAP_DMA_USB_W2FC_TX2 31
162
163/* These are only for 1610 */
164#define OMAP_DMA_CRYPTO_DES_IN 32
165#define OMAP_DMA_SPI_TX 33
166#define OMAP_DMA_SPI_RX 34
167#define OMAP_DMA_CRYPTO_HASH 35
168#define OMAP_DMA_CCP_ATTN 36
169#define OMAP_DMA_CCP_FIFO_NOT_EMPTY 37
170#define OMAP_DMA_CMT_APE_TX_CHAN_0 38
171#define OMAP_DMA_CMT_APE_RV_CHAN_0 39
172#define OMAP_DMA_CMT_APE_TX_CHAN_1 40
173#define OMAP_DMA_CMT_APE_RV_CHAN_1 41
174#define OMAP_DMA_CMT_APE_TX_CHAN_2 42
175#define OMAP_DMA_CMT_APE_RV_CHAN_2 43
176#define OMAP_DMA_CMT_APE_TX_CHAN_3 44
177#define OMAP_DMA_CMT_APE_RV_CHAN_3 45
178#define OMAP_DMA_CMT_APE_TX_CHAN_4 46
179#define OMAP_DMA_CMT_APE_RV_CHAN_4 47
180#define OMAP_DMA_CMT_APE_TX_CHAN_5 48
181#define OMAP_DMA_CMT_APE_RV_CHAN_5 49
182#define OMAP_DMA_CMT_APE_TX_CHAN_6 50
183#define OMAP_DMA_CMT_APE_RV_CHAN_6 51
184#define OMAP_DMA_CMT_APE_TX_CHAN_7 52
185#define OMAP_DMA_CMT_APE_RV_CHAN_7 53
186#define OMAP_DMA_MMC2_TX 54
187#define OMAP_DMA_MMC2_RX 55
188#define OMAP_DMA_CRYPTO_DES_OUT 56
189
Tony Lindgren9ad58972005-11-10 14:26:53 +0000190/* DMA channels for 24xx */
191#define OMAP24XX_DMA_NO_DEVICE 0
192#define OMAP24XX_DMA_XTI_DMA 1 /* S_DMA_0 */
Tony Lindgren7ff879d2006-06-26 16:16:15 -0700193#define OMAP24XX_DMA_EXT_DMAREQ0 2 /* S_DMA_1 */
194#define OMAP24XX_DMA_EXT_DMAREQ1 3 /* S_DMA_2 */
Tony Lindgren9ad58972005-11-10 14:26:53 +0000195#define OMAP24XX_DMA_GPMC 4 /* S_DMA_3 */
196#define OMAP24XX_DMA_GFX 5 /* S_DMA_4 */
197#define OMAP24XX_DMA_DSS 6 /* S_DMA_5 */
198#define OMAP24XX_DMA_VLYNQ_TX 7 /* S_DMA_6 */
199#define OMAP24XX_DMA_CWT 8 /* S_DMA_7 */
200#define OMAP24XX_DMA_AES_TX 9 /* S_DMA_8 */
201#define OMAP24XX_DMA_AES_RX 10 /* S_DMA_9 */
202#define OMAP24XX_DMA_DES_TX 11 /* S_DMA_10 */
203#define OMAP24XX_DMA_DES_RX 12 /* S_DMA_11 */
204#define OMAP24XX_DMA_SHA1MD5_RX 13 /* S_DMA_12 */
Tony Lindgren7ff879d2006-06-26 16:16:15 -0700205#define OMAP24XX_DMA_EXT_DMAREQ2 14 /* S_DMA_13 */
206#define OMAP24XX_DMA_EXT_DMAREQ3 15 /* S_DMA_14 */
207#define OMAP24XX_DMA_EXT_DMAREQ4 16 /* S_DMA_15 */
Tony Lindgren9ad58972005-11-10 14:26:53 +0000208#define OMAP24XX_DMA_EAC_AC_RD 17 /* S_DMA_16 */
209#define OMAP24XX_DMA_EAC_AC_WR 18 /* S_DMA_17 */
210#define OMAP24XX_DMA_EAC_MD_UL_RD 19 /* S_DMA_18 */
211#define OMAP24XX_DMA_EAC_MD_UL_WR 20 /* S_DMA_19 */
212#define OMAP24XX_DMA_EAC_MD_DL_RD 21 /* S_DMA_20 */
213#define OMAP24XX_DMA_EAC_MD_DL_WR 22 /* S_DMA_21 */
214#define OMAP24XX_DMA_EAC_BT_UL_RD 23 /* S_DMA_22 */
215#define OMAP24XX_DMA_EAC_BT_UL_WR 24 /* S_DMA_23 */
216#define OMAP24XX_DMA_EAC_BT_DL_RD 25 /* S_DMA_24 */
217#define OMAP24XX_DMA_EAC_BT_DL_WR 26 /* S_DMA_25 */
218#define OMAP24XX_DMA_I2C1_TX 27 /* S_DMA_26 */
219#define OMAP24XX_DMA_I2C1_RX 28 /* S_DMA_27 */
220#define OMAP24XX_DMA_I2C2_TX 29 /* S_DMA_28 */
221#define OMAP24XX_DMA_I2C2_RX 30 /* S_DMA_29 */
222#define OMAP24XX_DMA_MCBSP1_TX 31 /* SDMA_30 */
223#define OMAP24XX_DMA_MCBSP1_RX 32 /* SDMA_31 */
224#define OMAP24XX_DMA_MCBSP2_TX 33 /* SDMA_32 */
225#define OMAP24XX_DMA_MCBSP2_RX 34 /* SDMA_33 */
226#define OMAP24XX_DMA_SPI1_TX0 35 /* SDMA_34 */
227#define OMAP24XX_DMA_SPI1_RX0 36 /* SDMA_35 */
228#define OMAP24XX_DMA_SPI1_TX1 37 /* SDMA_36 */
229#define OMAP24XX_DMA_SPI1_RX1 38 /* SDMA_37 */
230#define OMAP24XX_DMA_SPI1_TX2 39 /* SDMA_38 */
231#define OMAP24XX_DMA_SPI1_RX2 40 /* SDMA_39 */
232#define OMAP24XX_DMA_SPI1_TX3 41 /* SDMA_40 */
233#define OMAP24XX_DMA_SPI1_RX3 42 /* SDMA_41 */
234#define OMAP24XX_DMA_SPI2_TX0 43 /* SDMA_42 */
235#define OMAP24XX_DMA_SPI2_RX0 44 /* SDMA_43 */
236#define OMAP24XX_DMA_SPI2_TX1 45 /* SDMA_44 */
237#define OMAP24XX_DMA_SPI2_RX1 46 /* SDMA_45 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238
Tony Lindgren9ad58972005-11-10 14:26:53 +0000239#define OMAP24XX_DMA_UART1_TX 49 /* SDMA_48 */
240#define OMAP24XX_DMA_UART1_RX 50 /* SDMA_49 */
241#define OMAP24XX_DMA_UART2_TX 51 /* SDMA_50 */
242#define OMAP24XX_DMA_UART2_RX 52 /* SDMA_51 */
243#define OMAP24XX_DMA_UART3_TX 53 /* SDMA_52 */
244#define OMAP24XX_DMA_UART3_RX 54 /* SDMA_53 */
245#define OMAP24XX_DMA_USB_W2FC_TX0 55 /* SDMA_54 */
246#define OMAP24XX_DMA_USB_W2FC_RX0 56 /* SDMA_55 */
247#define OMAP24XX_DMA_USB_W2FC_TX1 57 /* SDMA_56 */
248#define OMAP24XX_DMA_USB_W2FC_RX1 58 /* SDMA_57 */
249#define OMAP24XX_DMA_USB_W2FC_TX2 59 /* SDMA_58 */
250#define OMAP24XX_DMA_USB_W2FC_RX2 60 /* SDMA_59 */
251#define OMAP24XX_DMA_MMC1_TX 61 /* SDMA_60 */
252#define OMAP24XX_DMA_MMC1_RX 62 /* SDMA_61 */
253#define OMAP24XX_DMA_MS 63 /* SDMA_62 */
Tony Lindgren7ff879d2006-06-26 16:16:15 -0700254#define OMAP24XX_DMA_EXT_DMAREQ5 64 /* S_DMA_63 */
Tony Lindgren9ad58972005-11-10 14:26:53 +0000255
256/*----------------------------------------------------------------------------*/
257
258/* Hardware registers for LCD DMA */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259#define OMAP1510_DMA_LCD_BASE (0xfffedb00)
260#define OMAP1510_DMA_LCD_CTRL (OMAP1510_DMA_LCD_BASE + 0x00)
261#define OMAP1510_DMA_LCD_TOP_F1_L (OMAP1510_DMA_LCD_BASE + 0x02)
262#define OMAP1510_DMA_LCD_TOP_F1_U (OMAP1510_DMA_LCD_BASE + 0x04)
263#define OMAP1510_DMA_LCD_BOT_F1_L (OMAP1510_DMA_LCD_BASE + 0x06)
264#define OMAP1510_DMA_LCD_BOT_F1_U (OMAP1510_DMA_LCD_BASE + 0x08)
265
266#define OMAP1610_DMA_LCD_BASE (0xfffee300)
Tony Lindgren9ad58972005-11-10 14:26:53 +0000267#define OMAP1610_DMA_LCD_CSDP (OMAP1610_DMA_LCD_BASE + 0xc0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268#define OMAP1610_DMA_LCD_CCR (OMAP1610_DMA_LCD_BASE + 0xc2)
269#define OMAP1610_DMA_LCD_CTRL (OMAP1610_DMA_LCD_BASE + 0xc4)
270#define OMAP1610_DMA_LCD_TOP_B1_L (OMAP1610_DMA_LCD_BASE + 0xc8)
271#define OMAP1610_DMA_LCD_TOP_B1_U (OMAP1610_DMA_LCD_BASE + 0xca)
272#define OMAP1610_DMA_LCD_BOT_B1_L (OMAP1610_DMA_LCD_BASE + 0xcc)
273#define OMAP1610_DMA_LCD_BOT_B1_U (OMAP1610_DMA_LCD_BASE + 0xce)
274#define OMAP1610_DMA_LCD_TOP_B2_L (OMAP1610_DMA_LCD_BASE + 0xd0)
275#define OMAP1610_DMA_LCD_TOP_B2_U (OMAP1610_DMA_LCD_BASE + 0xd2)
276#define OMAP1610_DMA_LCD_BOT_B2_L (OMAP1610_DMA_LCD_BASE + 0xd4)
277#define OMAP1610_DMA_LCD_BOT_B2_U (OMAP1610_DMA_LCD_BASE + 0xd6)
278#define OMAP1610_DMA_LCD_SRC_EI_B1 (OMAP1610_DMA_LCD_BASE + 0xd8)
279#define OMAP1610_DMA_LCD_SRC_FI_B1_L (OMAP1610_DMA_LCD_BASE + 0xda)
280#define OMAP1610_DMA_LCD_SRC_EN_B1 (OMAP1610_DMA_LCD_BASE + 0xe0)
281#define OMAP1610_DMA_LCD_SRC_FN_B1 (OMAP1610_DMA_LCD_BASE + 0xe4)
282#define OMAP1610_DMA_LCD_LCH_CTRL (OMAP1610_DMA_LCD_BASE + 0xea)
283#define OMAP1610_DMA_LCD_SRC_FI_B1_U (OMAP1610_DMA_LCD_BASE + 0xf4)
284
Tony Lindgren7ff879d2006-06-26 16:16:15 -0700285#define OMAP1_DMA_TOUT_IRQ (1 << 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286#define OMAP_DMA_DROP_IRQ (1 << 1)
287#define OMAP_DMA_HALF_IRQ (1 << 2)
288#define OMAP_DMA_FRAME_IRQ (1 << 3)
289#define OMAP_DMA_LAST_IRQ (1 << 4)
290#define OMAP_DMA_BLOCK_IRQ (1 << 5)
Tony Lindgren9ad58972005-11-10 14:26:53 +0000291#define OMAP1_DMA_SYNC_IRQ (1 << 6)
292#define OMAP2_DMA_PKT_IRQ (1 << 7)
293#define OMAP2_DMA_TRANS_ERR_IRQ (1 << 8)
294#define OMAP2_DMA_SECURE_ERR_IRQ (1 << 9)
295#define OMAP2_DMA_SUPERVISOR_ERR_IRQ (1 << 10)
296#define OMAP2_DMA_MISALIGNED_ERR_IRQ (1 << 11)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
298#define OMAP_DMA_DATA_TYPE_S8 0x00
299#define OMAP_DMA_DATA_TYPE_S16 0x01
300#define OMAP_DMA_DATA_TYPE_S32 0x02
301
302#define OMAP_DMA_SYNC_ELEMENT 0x00
303#define OMAP_DMA_SYNC_FRAME 0x01
304#define OMAP_DMA_SYNC_BLOCK 0x02
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800305#define OMAP_DMA_SYNC_PACKET 0x03
306
307#define OMAP_DMA_SRC_SYNC 0x01
308#define OMAP_DMA_DST_SYNC 0x00
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309
310#define OMAP_DMA_PORT_EMIFF 0x00
311#define OMAP_DMA_PORT_EMIFS 0x01
312#define OMAP_DMA_PORT_OCP_T1 0x02
313#define OMAP_DMA_PORT_TIPB 0x03
314#define OMAP_DMA_PORT_OCP_T2 0x04
315#define OMAP_DMA_PORT_MPUI 0x05
316
317#define OMAP_DMA_AMODE_CONSTANT 0x00
318#define OMAP_DMA_AMODE_POST_INC 0x01
319#define OMAP_DMA_AMODE_SINGLE_IDX 0x02
320#define OMAP_DMA_AMODE_DOUBLE_IDX 0x03
321
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800322#define DMA_DEFAULT_FIFO_DEPTH 0x10
323#define DMA_DEFAULT_ARB_RATE 0x01
324/* Pass THREAD_RESERVE ORed with THREAD_FIFO for tparams */
325#define DMA_THREAD_RESERVE_NORM (0x00 << 12) /* Def */
326#define DMA_THREAD_RESERVE_ONET (0x01 << 12)
327#define DMA_THREAD_RESERVE_TWOT (0x02 << 12)
328#define DMA_THREAD_RESERVE_THREET (0x03 << 12)
329#define DMA_THREAD_FIFO_NONE (0x00 << 14) /* Def */
330#define DMA_THREAD_FIFO_75 (0x01 << 14)
331#define DMA_THREAD_FIFO_25 (0x02 << 14)
332#define DMA_THREAD_FIFO_50 (0x03 << 14)
333
334/* Chaining modes*/
335#ifndef CONFIG_ARCH_OMAP1
336#define OMAP_DMA_STATIC_CHAIN 0x1
337#define OMAP_DMA_DYNAMIC_CHAIN 0x2
338#define OMAP_DMA_CHAIN_ACTIVE 0x1
339#define OMAP_DMA_CHAIN_INACTIVE 0x0
340#endif
341
342#define DMA_CH_PRIO_HIGH 0x1
343#define DMA_CH_PRIO_LOW 0x0 /* Def */
344
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345/* LCD DMA block numbers */
346enum {
347 OMAP_LCD_DMA_B1_TOP,
348 OMAP_LCD_DMA_B1_BOTTOM,
349 OMAP_LCD_DMA_B2_TOP,
350 OMAP_LCD_DMA_B2_BOTTOM
351};
352
353enum omap_dma_burst_mode {
354 OMAP_DMA_DATA_BURST_DIS = 0,
355 OMAP_DMA_DATA_BURST_4,
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700356 OMAP_DMA_DATA_BURST_8,
357 OMAP_DMA_DATA_BURST_16,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358};
359
360enum omap_dma_color_mode {
361 OMAP_DMA_COLOR_DIS = 0,
362 OMAP_DMA_CONSTANT_FILL,
363 OMAP_DMA_TRANSPARENT_COPY
364};
365
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300366enum omap_dma_write_mode {
367 OMAP_DMA_WRITE_NON_POSTED = 0,
368 OMAP_DMA_WRITE_POSTED,
369 OMAP_DMA_WRITE_LAST_NON_POSTED
370};
371
Tony Lindgren9ad58972005-11-10 14:26:53 +0000372struct omap_dma_channel_params {
373 int data_type; /* data type 8,16,32 */
374 int elem_count; /* number of elements in a frame */
375 int frame_count; /* number of frames in a element */
376
377 int src_port; /* Only on OMAP1 REVISIT: Is this needed? */
378 int src_amode; /* constant , post increment, indexed , double indexed */
Tony Lindgren123e9a52006-09-25 12:41:34 +0300379 unsigned long src_start; /* source address : physical */
Tony Lindgren9ad58972005-11-10 14:26:53 +0000380 int src_ei; /* source element index */
381 int src_fi; /* source frame index */
382
383 int dst_port; /* Only on OMAP1 REVISIT: Is this needed? */
384 int dst_amode; /* constant , post increment, indexed , double indexed */
Tony Lindgren123e9a52006-09-25 12:41:34 +0300385 unsigned long dst_start; /* source address : physical */
Tony Lindgren9ad58972005-11-10 14:26:53 +0000386 int dst_ei; /* source element index */
387 int dst_fi; /* source frame index */
388
389 int trigger; /* trigger attached if the channel is synchronized */
390 int sync_mode; /* sycn on element, frame , block or packet */
391 int src_or_dst_synch; /* source synch(1) or destination synch(0) */
392
393 int ie; /* interrupt enabled */
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800394
395 unsigned char read_prio;/* read priority */
396 unsigned char write_prio;/* write priority */
397
398#ifndef CONFIG_ARCH_OMAP1
399 enum omap_dma_burst_mode burst_mode; /* Burst mode 4/8/16 words */
400#endif
Tony Lindgren9ad58972005-11-10 14:26:53 +0000401};
402
403
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300404extern void omap_set_dma_priority(int lch, int dst_port, int priority);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405extern int omap_request_dma(int dev_id, const char *dev_name,
406 void (* callback)(int lch, u16 ch_status, void *data),
407 void *data, int *dma_ch);
408extern void omap_enable_dma_irq(int ch, u16 irq_bits);
409extern void omap_disable_dma_irq(int ch, u16 irq_bits);
410extern void omap_free_dma(int ch);
411extern void omap_start_dma(int lch);
412extern void omap_stop_dma(int lch);
413extern void omap_set_dma_transfer_params(int lch, int data_type,
414 int elem_count, int frame_count,
Tony Lindgren9ad58972005-11-10 14:26:53 +0000415 int sync_mode,
416 int dma_trigger, int src_or_dst_synch);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417extern void omap_set_dma_color_mode(int lch, enum omap_dma_color_mode mode,
418 u32 color);
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300419extern void omap_set_dma_write_mode(int lch, enum omap_dma_write_mode mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420
421extern void omap_set_dma_src_params(int lch, int src_port, int src_amode,
Tony Lindgren9ad58972005-11-10 14:26:53 +0000422 unsigned long src_start,
423 int src_ei, int src_fi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424extern void omap_set_dma_src_index(int lch, int eidx, int fidx);
425extern void omap_set_dma_src_data_pack(int lch, int enable);
426extern void omap_set_dma_src_burst_mode(int lch,
427 enum omap_dma_burst_mode burst_mode);
428
429extern void omap_set_dma_dest_params(int lch, int dest_port, int dest_amode,
Tony Lindgren9ad58972005-11-10 14:26:53 +0000430 unsigned long dest_start,
431 int dst_ei, int dst_fi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432extern void omap_set_dma_dest_index(int lch, int eidx, int fidx);
433extern void omap_set_dma_dest_data_pack(int lch, int enable);
434extern void omap_set_dma_dest_burst_mode(int lch,
435 enum omap_dma_burst_mode burst_mode);
436
Tony Lindgren9ad58972005-11-10 14:26:53 +0000437extern void omap_set_dma_params(int lch,
438 struct omap_dma_channel_params * params);
439
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440extern void omap_dma_link_lch (int lch_head, int lch_queue);
441extern void omap_dma_unlink_lch (int lch_head, int lch_queue);
442
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300443extern int omap_set_dma_callback(int lch,
444 void (* callback)(int lch, u16 ch_status, void *data),
445 void *data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446extern dma_addr_t omap_get_dma_src_pos(int lch);
447extern dma_addr_t omap_get_dma_dst_pos(int lch);
Tony Lindgren9839c6b2005-09-07 17:20:27 +0100448extern int omap_get_dma_src_addr_counter(int lch);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449extern void omap_clear_dma(int lch);
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +0100450extern int omap_dma_running(void);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800451extern void omap_dma_set_global_params(int arb_rate, int max_fifo_depth,
452 int tparams);
453extern int omap_dma_set_prio_lch(int lch, unsigned char read_prio,
454 unsigned char write_prio);
455
456/* Chaining APIs */
457#ifndef CONFIG_ARCH_OMAP1
458extern int omap_request_dma_chain(int dev_id, const char *dev_name,
459 void (*callback) (int chain_id, u16 ch_status,
460 void *data),
461 int *chain_id, int no_of_chans,
462 int chain_mode,
463 struct omap_dma_channel_params params);
464extern int omap_free_dma_chain(int chain_id);
465extern int omap_dma_chain_a_transfer(int chain_id, int src_start,
466 int dest_start, int elem_count,
467 int frame_count, void *callbk_data);
468extern int omap_start_dma_chain_transfers(int chain_id);
469extern int omap_stop_dma_chain_transfers(int chain_id);
470extern int omap_get_dma_chain_index(int chain_id, int *ei, int *fi);
471extern int omap_get_dma_chain_dst_pos(int chain_id);
472extern int omap_get_dma_chain_src_pos(int chain_id);
473
474extern int omap_modify_dma_chain_params(int chain_id,
475 struct omap_dma_channel_params params);
476extern int omap_dma_chain_status(int chain_id);
477#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479/* LCD DMA functions */
480extern int omap_request_lcd_dma(void (* callback)(u16 status, void *data),
481 void *data);
482extern void omap_free_lcd_dma(void);
483extern void omap_setup_lcd_dma(void);
484extern void omap_enable_lcd_dma(void);
485extern void omap_stop_lcd_dma(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486extern void omap_set_lcd_dma_ext_controller(int external);
487extern void omap_set_lcd_dma_single_transfer(int single);
488extern void omap_set_lcd_dma_b1(unsigned long addr, u16 fb_xres, u16 fb_yres,
489 int data_type);
490extern void omap_set_lcd_dma_b1_rotation(int rotate);
491extern void omap_set_lcd_dma_b1_vxres(unsigned long vxres);
492extern void omap_set_lcd_dma_b1_mirror(int mirror);
493extern void omap_set_lcd_dma_b1_scale(unsigned int xscale, unsigned int yscale);
494
495#endif /* __ASM_ARCH_DMA_H */