Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * I/O SAPIC support. |
| 3 | * |
| 4 | * Copyright (C) 1999 Intel Corp. |
| 5 | * Copyright (C) 1999 Asit Mallick <asit.k.mallick@intel.com> |
| 6 | * Copyright (C) 2000-2002 J.I. Lee <jung-ik.lee@intel.com> |
| 7 | * Copyright (C) 1999-2000, 2002-2003 Hewlett-Packard Co. |
| 8 | * David Mosberger-Tang <davidm@hpl.hp.com> |
| 9 | * Copyright (C) 1999 VA Linux Systems |
| 10 | * Copyright (C) 1999,2000 Walt Drummond <drummond@valinux.com> |
| 11 | * |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 12 | * 00/04/19 D. Mosberger Rewritten to mirror more closely the x86 I/O |
| 13 | * APIC code. In particular, we now have separate |
| 14 | * handlers for edge and level triggered |
| 15 | * interrupts. |
| 16 | * 00/10/27 Asit Mallick, Goutham Rao <goutham.rao@intel.com> IRQ vector |
| 17 | * allocation PCI to vector mapping, shared PCI |
| 18 | * interrupts. |
| 19 | * 00/10/27 D. Mosberger Document things a bit more to make them more |
| 20 | * understandable. Clean up much of the old |
| 21 | * IOSAPIC cruft. |
| 22 | * 01/07/27 J.I. Lee PCI irq routing, Platform/Legacy interrupts |
| 23 | * and fixes for ACPI S5(SoftOff) support. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 24 | * 02/01/23 J.I. Lee iosapic pgm fixes for PCI irq routing from _PRT |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 25 | * 02/01/07 E. Focht <efocht@ess.nec.de> Redirectable interrupt |
| 26 | * vectors in iosapic_set_affinity(), |
| 27 | * initializations for /proc/irq/#/smp_affinity |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 28 | * 02/04/02 P. Diefenbaugh Cleaned up ACPI PCI IRQ routing. |
| 29 | * 02/04/18 J.I. Lee bug fix in iosapic_init_pci_irq |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 30 | * 02/04/30 J.I. Lee bug fix in find_iosapic to fix ACPI PCI IRQ to |
| 31 | * IOSAPIC mapping error |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 32 | * 02/07/29 T. Kochi Allocate interrupt vectors dynamically |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 33 | * 02/08/04 T. Kochi Cleaned up terminology (irq, global system |
| 34 | * interrupt, vector, etc.) |
| 35 | * 02/09/20 D. Mosberger Simplified by taking advantage of ACPI's |
| 36 | * pci_irq code. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 37 | * 03/02/19 B. Helgaas Make pcat_compat system-wide, not per-IOSAPIC. |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 38 | * Remove iosapic_address & gsi_base from |
| 39 | * external interfaces. Rationalize |
| 40 | * __init/__devinit attributes. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 41 | * 04/12/04 Ashok Raj <ashok.raj@intel.com> Intel Corporation 2004 |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 42 | * Updated to work with irq migration necessary |
| 43 | * for CPU Hotplug |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 44 | */ |
| 45 | /* |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 46 | * Here is what the interrupt logic between a PCI device and the kernel looks |
| 47 | * like: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 48 | * |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 49 | * (1) A PCI device raises one of the four interrupt pins (INTA, INTB, INTC, |
| 50 | * INTD). The device is uniquely identified by its bus-, and slot-number |
| 51 | * (the function number does not matter here because all functions share |
| 52 | * the same interrupt lines). |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 53 | * |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 54 | * (2) The motherboard routes the interrupt line to a pin on a IOSAPIC |
| 55 | * controller. Multiple interrupt lines may have to share the same |
| 56 | * IOSAPIC pin (if they're level triggered and use the same polarity). |
| 57 | * Each interrupt line has a unique Global System Interrupt (GSI) number |
| 58 | * which can be calculated as the sum of the controller's base GSI number |
| 59 | * and the IOSAPIC pin number to which the line connects. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 60 | * |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 61 | * (3) The IOSAPIC uses an internal routing table entries (RTEs) to map the |
| 62 | * IOSAPIC pin into the IA-64 interrupt vector. This interrupt vector is then |
| 63 | * sent to the CPU. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 64 | * |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 65 | * (4) The kernel recognizes an interrupt as an IRQ. The IRQ interface is |
| 66 | * used as architecture-independent interrupt handling mechanism in Linux. |
| 67 | * As an IRQ is a number, we have to have |
| 68 | * IA-64 interrupt vector number <-> IRQ number mapping. On smaller |
| 69 | * systems, we use one-to-one mapping between IA-64 vector and IRQ. A |
| 70 | * platform can implement platform_irq_to_vector(irq) and |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 71 | * platform_local_vector_to_irq(vector) APIs to differentiate the mapping. |
Tony Luck | 7f30491 | 2008-08-01 10:13:32 -0700 | [diff] [blame] | 72 | * Please see also arch/ia64/include/asm/hw_irq.h for those APIs. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 73 | * |
| 74 | * To sum up, there are three levels of mappings involved: |
| 75 | * |
| 76 | * PCI pin -> global system interrupt (GSI) -> IA-64 vector <-> IRQ |
| 77 | * |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 78 | * Note: The term "IRQ" is loosely used everywhere in Linux kernel to |
| 79 | * describeinterrupts. Now we use "IRQ" only for Linux IRQ's. ISA IRQ |
| 80 | * (isa_irq) is the only exception in this source code. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 81 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 82 | |
| 83 | #include <linux/acpi.h> |
| 84 | #include <linux/init.h> |
| 85 | #include <linux/irq.h> |
| 86 | #include <linux/kernel.h> |
| 87 | #include <linux/list.h> |
| 88 | #include <linux/pci.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 89 | #include <linux/slab.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 90 | #include <linux/smp.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 91 | #include <linux/string.h> |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 92 | #include <linux/bootmem.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 93 | |
| 94 | #include <asm/delay.h> |
| 95 | #include <asm/hw_irq.h> |
| 96 | #include <asm/io.h> |
| 97 | #include <asm/iosapic.h> |
| 98 | #include <asm/machvec.h> |
| 99 | #include <asm/processor.h> |
| 100 | #include <asm/ptrace.h> |
| 101 | #include <asm/system.h> |
| 102 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 103 | #undef DEBUG_INTERRUPT_ROUTING |
| 104 | |
| 105 | #ifdef DEBUG_INTERRUPT_ROUTING |
| 106 | #define DBG(fmt...) printk(fmt) |
| 107 | #else |
| 108 | #define DBG(fmt...) |
| 109 | #endif |
| 110 | |
| 111 | static DEFINE_SPINLOCK(iosapic_lock); |
| 112 | |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 113 | /* |
| 114 | * These tables map IA-64 vectors to the IOSAPIC pin that generates this |
| 115 | * vector. |
| 116 | */ |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 117 | |
| 118 | #define NO_REF_RTE 0 |
| 119 | |
Yasuaki Ishimatsu | c5e3f9e | 2007-07-17 21:20:42 +0900 | [diff] [blame] | 120 | static struct iosapic { |
| 121 | char __iomem *addr; /* base address of IOSAPIC */ |
| 122 | unsigned int gsi_base; /* GSI base */ |
| 123 | unsigned short num_rte; /* # of RTEs on this IOSAPIC */ |
| 124 | int rtes_inuse; /* # of RTEs in use on this IOSAPIC */ |
| 125 | #ifdef CONFIG_NUMA |
| 126 | unsigned short node; /* numa node association via pxm */ |
| 127 | #endif |
Yasuaki Ishimatsu | c1726d6 | 2007-07-17 21:21:26 +0900 | [diff] [blame] | 128 | spinlock_t lock; /* lock for indirect reg access */ |
Yasuaki Ishimatsu | c5e3f9e | 2007-07-17 21:20:42 +0900 | [diff] [blame] | 129 | } iosapic_lists[NR_IOSAPICS]; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 130 | |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 131 | struct iosapic_rte_info { |
Yasuaki Ishimatsu | c5e3f9e | 2007-07-17 21:20:42 +0900 | [diff] [blame] | 132 | struct list_head rte_list; /* RTEs sharing the same vector */ |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 133 | char rte_index; /* IOSAPIC RTE index */ |
| 134 | int refcnt; /* reference counter */ |
Yasuaki Ishimatsu | c5e3f9e | 2007-07-17 21:20:42 +0900 | [diff] [blame] | 135 | struct iosapic *iosapic; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 136 | } ____cacheline_aligned; |
| 137 | |
| 138 | static struct iosapic_intr_info { |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 139 | struct list_head rtes; /* RTEs using this vector (empty => |
| 140 | * not an IOSAPIC interrupt) */ |
Kenji Kaneshige | c4c376f | 2007-07-30 11:54:41 +0900 | [diff] [blame] | 141 | int count; /* # of registered RTEs */ |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 142 | u32 low32; /* current value of low word of |
| 143 | * Redirection table entry */ |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 144 | unsigned int dest; /* destination CPU physical ID */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 145 | unsigned char dmode : 3; /* delivery mode (see iosapic.h) */ |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 146 | unsigned char polarity: 1; /* interrupt polarity |
| 147 | * (see iosapic.h) */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 148 | unsigned char trigger : 1; /* trigger mode (see iosapic.h) */ |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 149 | } iosapic_intr_info[NR_IRQS]; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 150 | |
Kenji Kaneshige | 0e888ad | 2005-04-28 00:25:58 -0700 | [diff] [blame] | 151 | static unsigned char pcat_compat __devinitdata; /* 8259 compatibility flag */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 152 | |
Yasuaki Ishimatsu | c1726d6 | 2007-07-17 21:21:26 +0900 | [diff] [blame] | 153 | static inline void |
| 154 | iosapic_write(struct iosapic *iosapic, unsigned int reg, u32 val) |
| 155 | { |
| 156 | unsigned long flags; |
| 157 | |
| 158 | spin_lock_irqsave(&iosapic->lock, flags); |
| 159 | __iosapic_write(iosapic->addr, reg, val); |
| 160 | spin_unlock_irqrestore(&iosapic->lock, flags); |
| 161 | } |
| 162 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 163 | /* |
| 164 | * Find an IOSAPIC associated with a GSI |
| 165 | */ |
| 166 | static inline int |
| 167 | find_iosapic (unsigned int gsi) |
| 168 | { |
| 169 | int i; |
| 170 | |
Kenji Kaneshige | 0e888ad | 2005-04-28 00:25:58 -0700 | [diff] [blame] | 171 | for (i = 0; i < NR_IOSAPICS; i++) { |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 172 | if ((unsigned) (gsi - iosapic_lists[i].gsi_base) < |
| 173 | iosapic_lists[i].num_rte) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 174 | return i; |
| 175 | } |
| 176 | |
| 177 | return -1; |
| 178 | } |
| 179 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 180 | static inline int __gsi_to_irq(unsigned int gsi) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 181 | { |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 182 | int irq; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 183 | struct iosapic_intr_info *info; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 184 | struct iosapic_rte_info *rte; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 185 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 186 | for (irq = 0; irq < NR_IRQS; irq++) { |
| 187 | info = &iosapic_intr_info[irq]; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 188 | list_for_each_entry(rte, &info->rtes, rte_list) |
Yasuaki Ishimatsu | c5e3f9e | 2007-07-17 21:20:42 +0900 | [diff] [blame] | 189 | if (rte->iosapic->gsi_base + rte->rte_index == gsi) |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 190 | return irq; |
| 191 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 192 | return -1; |
| 193 | } |
| 194 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 195 | int |
| 196 | gsi_to_irq (unsigned int gsi) |
| 197 | { |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 198 | unsigned long flags; |
| 199 | int irq; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 200 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 201 | spin_lock_irqsave(&iosapic_lock, flags); |
| 202 | irq = __gsi_to_irq(gsi); |
| 203 | spin_unlock_irqrestore(&iosapic_lock, flags); |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 204 | return irq; |
| 205 | } |
| 206 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 207 | static struct iosapic_rte_info *find_rte(unsigned int irq, unsigned int gsi) |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 208 | { |
| 209 | struct iosapic_rte_info *rte; |
| 210 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 211 | list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) |
Yasuaki Ishimatsu | c5e3f9e | 2007-07-17 21:20:42 +0900 | [diff] [blame] | 212 | if (rte->iosapic->gsi_base + rte->rte_index == gsi) |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 213 | return rte; |
| 214 | return NULL; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 215 | } |
| 216 | |
| 217 | static void |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 218 | set_rte (unsigned int gsi, unsigned int irq, unsigned int dest, int mask) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 219 | { |
| 220 | unsigned long pol, trigger, dmode; |
| 221 | u32 low32, high32; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 222 | int rte_index; |
| 223 | char redir; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 224 | struct iosapic_rte_info *rte; |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 225 | ia64_vector vector = irq_to_vector(irq); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 226 | |
| 227 | DBG(KERN_DEBUG"IOSAPIC: routing vector %d to 0x%x\n", vector, dest); |
| 228 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 229 | rte = find_rte(irq, gsi); |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 230 | if (!rte) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 231 | return; /* not an IOSAPIC interrupt */ |
| 232 | |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 233 | rte_index = rte->rte_index; |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 234 | pol = iosapic_intr_info[irq].polarity; |
| 235 | trigger = iosapic_intr_info[irq].trigger; |
| 236 | dmode = iosapic_intr_info[irq].dmode; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 237 | |
| 238 | redir = (dmode == IOSAPIC_LOWEST_PRIORITY) ? 1 : 0; |
| 239 | |
| 240 | #ifdef CONFIG_SMP |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 241 | set_irq_affinity_info(irq, (int)(dest & 0xffff), redir); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 242 | #endif |
| 243 | |
| 244 | low32 = ((pol << IOSAPIC_POLARITY_SHIFT) | |
| 245 | (trigger << IOSAPIC_TRIGGER_SHIFT) | |
| 246 | (dmode << IOSAPIC_DELIVERY_SHIFT) | |
| 247 | ((mask ? 1 : 0) << IOSAPIC_MASK_SHIFT) | |
| 248 | vector); |
| 249 | |
| 250 | /* dest contains both id and eid */ |
| 251 | high32 = (dest << IOSAPIC_DEST_SHIFT); |
| 252 | |
Yasuaki Ishimatsu | c1726d6 | 2007-07-17 21:21:26 +0900 | [diff] [blame] | 253 | iosapic_write(rte->iosapic, IOSAPIC_RTE_HIGH(rte_index), high32); |
| 254 | iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32); |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 255 | iosapic_intr_info[irq].low32 = low32; |
| 256 | iosapic_intr_info[irq].dest = dest; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 257 | } |
| 258 | |
| 259 | static void |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 260 | nop (unsigned int irq) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 261 | { |
| 262 | /* do nothing... */ |
| 263 | } |
| 264 | |
Zou Nan hai | a7956113 | 2006-12-07 09:51:35 -0800 | [diff] [blame] | 265 | |
| 266 | #ifdef CONFIG_KEXEC |
| 267 | void |
| 268 | kexec_disable_iosapic(void) |
| 269 | { |
| 270 | struct iosapic_intr_info *info; |
| 271 | struct iosapic_rte_info *rte; |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 272 | ia64_vector vec; |
| 273 | int irq; |
| 274 | |
| 275 | for (irq = 0; irq < NR_IRQS; irq++) { |
| 276 | info = &iosapic_intr_info[irq]; |
| 277 | vec = irq_to_vector(irq); |
Zou Nan hai | a7956113 | 2006-12-07 09:51:35 -0800 | [diff] [blame] | 278 | list_for_each_entry(rte, &info->rtes, |
| 279 | rte_list) { |
Yasuaki Ishimatsu | c1726d6 | 2007-07-17 21:21:26 +0900 | [diff] [blame] | 280 | iosapic_write(rte->iosapic, |
Zou Nan hai | a7956113 | 2006-12-07 09:51:35 -0800 | [diff] [blame] | 281 | IOSAPIC_RTE_LOW(rte->rte_index), |
| 282 | IOSAPIC_MASK|vec); |
Yasuaki Ishimatsu | c5e3f9e | 2007-07-17 21:20:42 +0900 | [diff] [blame] | 283 | iosapic_eoi(rte->iosapic->addr, vec); |
Zou Nan hai | a7956113 | 2006-12-07 09:51:35 -0800 | [diff] [blame] | 284 | } |
| 285 | } |
| 286 | } |
| 287 | #endif |
| 288 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 289 | static void |
| 290 | mask_irq (unsigned int irq) |
| 291 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 292 | u32 low32; |
| 293 | int rte_index; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 294 | struct iosapic_rte_info *rte; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 295 | |
Kenji Kaneshige | c4c376f | 2007-07-30 11:54:41 +0900 | [diff] [blame] | 296 | if (!iosapic_intr_info[irq].count) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 297 | return; /* not an IOSAPIC interrupt! */ |
| 298 | |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 299 | /* set only the mask bit */ |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 300 | low32 = iosapic_intr_info[irq].low32 |= IOSAPIC_MASK; |
| 301 | list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) { |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 302 | rte_index = rte->rte_index; |
Yasuaki Ishimatsu | c1726d6 | 2007-07-17 21:21:26 +0900 | [diff] [blame] | 303 | iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 304 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 305 | } |
| 306 | |
| 307 | static void |
| 308 | unmask_irq (unsigned int irq) |
| 309 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 310 | u32 low32; |
| 311 | int rte_index; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 312 | struct iosapic_rte_info *rte; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 313 | |
Kenji Kaneshige | c4c376f | 2007-07-30 11:54:41 +0900 | [diff] [blame] | 314 | if (!iosapic_intr_info[irq].count) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 315 | return; /* not an IOSAPIC interrupt! */ |
| 316 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 317 | low32 = iosapic_intr_info[irq].low32 &= ~IOSAPIC_MASK; |
| 318 | list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) { |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 319 | rte_index = rte->rte_index; |
Yasuaki Ishimatsu | c1726d6 | 2007-07-17 21:21:26 +0900 | [diff] [blame] | 320 | iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 321 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 322 | } |
| 323 | |
| 324 | |
Yinghai Lu | d5dedd4 | 2009-04-27 17:59:21 -0700 | [diff] [blame] | 325 | static int |
Rusty Russell | 0de2652 | 2008-12-13 21:20:26 +1030 | [diff] [blame] | 326 | iosapic_set_affinity(unsigned int irq, const struct cpumask *mask) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 327 | { |
| 328 | #ifdef CONFIG_SMP |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 329 | u32 high32, low32; |
Rusty Russell | 0de2652 | 2008-12-13 21:20:26 +1030 | [diff] [blame] | 330 | int cpu, dest, rte_index; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 331 | int redir = (irq & IA64_IRQ_REDIRECTED) ? 1 : 0; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 332 | struct iosapic_rte_info *rte; |
Yasuaki Ishimatsu | c1726d6 | 2007-07-17 21:21:26 +0900 | [diff] [blame] | 333 | struct iosapic *iosapic; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 334 | |
| 335 | irq &= (~IA64_IRQ_REDIRECTED); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 336 | |
Rusty Russell | 0de2652 | 2008-12-13 21:20:26 +1030 | [diff] [blame] | 337 | cpu = cpumask_first_and(cpu_online_mask, mask); |
| 338 | if (cpu >= nr_cpu_ids) |
Yinghai Lu | d5dedd4 | 2009-04-27 17:59:21 -0700 | [diff] [blame] | 339 | return -1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 340 | |
Rusty Russell | 0de2652 | 2008-12-13 21:20:26 +1030 | [diff] [blame] | 341 | if (irq_prepare_move(irq, cpu)) |
Yinghai Lu | d5dedd4 | 2009-04-27 17:59:21 -0700 | [diff] [blame] | 342 | return -1; |
Yasuaki Ishimatsu | cd378f1 | 2007-07-17 21:22:48 +0900 | [diff] [blame] | 343 | |
Rusty Russell | 0de2652 | 2008-12-13 21:20:26 +1030 | [diff] [blame] | 344 | dest = cpu_physical_id(cpu); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 345 | |
Kenji Kaneshige | c4c376f | 2007-07-30 11:54:41 +0900 | [diff] [blame] | 346 | if (!iosapic_intr_info[irq].count) |
Yinghai Lu | d5dedd4 | 2009-04-27 17:59:21 -0700 | [diff] [blame] | 347 | return -1; /* not an IOSAPIC interrupt */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 348 | |
| 349 | set_irq_affinity_info(irq, dest, redir); |
| 350 | |
| 351 | /* dest contains both id and eid */ |
| 352 | high32 = dest << IOSAPIC_DEST_SHIFT; |
| 353 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 354 | low32 = iosapic_intr_info[irq].low32 & ~(7 << IOSAPIC_DELIVERY_SHIFT); |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 355 | if (redir) |
| 356 | /* change delivery mode to lowest priority */ |
| 357 | low32 |= (IOSAPIC_LOWEST_PRIORITY << IOSAPIC_DELIVERY_SHIFT); |
| 358 | else |
| 359 | /* change delivery mode to fixed */ |
| 360 | low32 |= (IOSAPIC_FIXED << IOSAPIC_DELIVERY_SHIFT); |
Yasuaki Ishimatsu | cd378f1 | 2007-07-17 21:22:48 +0900 | [diff] [blame] | 361 | low32 &= IOSAPIC_VECTOR_MASK; |
| 362 | low32 |= irq_to_vector(irq); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 363 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 364 | iosapic_intr_info[irq].low32 = low32; |
| 365 | iosapic_intr_info[irq].dest = dest; |
| 366 | list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) { |
Yasuaki Ishimatsu | c1726d6 | 2007-07-17 21:21:26 +0900 | [diff] [blame] | 367 | iosapic = rte->iosapic; |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 368 | rte_index = rte->rte_index; |
Yasuaki Ishimatsu | c1726d6 | 2007-07-17 21:21:26 +0900 | [diff] [blame] | 369 | iosapic_write(iosapic, IOSAPIC_RTE_HIGH(rte_index), high32); |
| 370 | iosapic_write(iosapic, IOSAPIC_RTE_LOW(rte_index), low32); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 371 | } |
Yinghai Lu | d5dedd4 | 2009-04-27 17:59:21 -0700 | [diff] [blame] | 372 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 373 | #endif |
Yinghai Lu | d5dedd4 | 2009-04-27 17:59:21 -0700 | [diff] [blame] | 374 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 375 | } |
| 376 | |
| 377 | /* |
| 378 | * Handlers for level-triggered interrupts. |
| 379 | */ |
| 380 | |
| 381 | static unsigned int |
| 382 | iosapic_startup_level_irq (unsigned int irq) |
| 383 | { |
| 384 | unmask_irq(irq); |
| 385 | return 0; |
| 386 | } |
| 387 | |
| 388 | static void |
| 389 | iosapic_end_level_irq (unsigned int irq) |
| 390 | { |
| 391 | ia64_vector vec = irq_to_vector(irq); |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 392 | struct iosapic_rte_info *rte; |
Yasuaki Ishimatsu | cd378f1 | 2007-07-17 21:22:48 +0900 | [diff] [blame] | 393 | int do_unmask_irq = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 394 | |
Kenji Kaneshige | a6cd6322 | 2008-02-25 14:32:22 +0900 | [diff] [blame] | 395 | irq_complete_move(irq); |
Yasuaki Ishimatsu | cd378f1 | 2007-07-17 21:22:48 +0900 | [diff] [blame] | 396 | if (unlikely(irq_desc[irq].status & IRQ_MOVE_PENDING)) { |
| 397 | do_unmask_irq = 1; |
| 398 | mask_irq(irq); |
| 399 | } |
| 400 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 401 | list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) |
Yasuaki Ishimatsu | c5e3f9e | 2007-07-17 21:20:42 +0900 | [diff] [blame] | 402 | iosapic_eoi(rte->iosapic->addr, vec); |
Yasuaki Ishimatsu | cd378f1 | 2007-07-17 21:22:48 +0900 | [diff] [blame] | 403 | |
| 404 | if (unlikely(do_unmask_irq)) { |
| 405 | move_masked_irq(irq); |
| 406 | unmask_irq(irq); |
| 407 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 408 | } |
| 409 | |
| 410 | #define iosapic_shutdown_level_irq mask_irq |
| 411 | #define iosapic_enable_level_irq unmask_irq |
| 412 | #define iosapic_disable_level_irq mask_irq |
| 413 | #define iosapic_ack_level_irq nop |
| 414 | |
Simon Horman | 9e004eb | 2007-12-07 14:44:05 -0800 | [diff] [blame] | 415 | static struct irq_chip irq_type_iosapic_level = { |
Ingo Molnar | 06344db | 2006-11-16 00:43:02 -0800 | [diff] [blame] | 416 | .name = "IO-SAPIC-level", |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 417 | .startup = iosapic_startup_level_irq, |
| 418 | .shutdown = iosapic_shutdown_level_irq, |
| 419 | .enable = iosapic_enable_level_irq, |
| 420 | .disable = iosapic_disable_level_irq, |
| 421 | .ack = iosapic_ack_level_irq, |
| 422 | .end = iosapic_end_level_irq, |
KAMEZAWA Hiroyuki | e253eb0 | 2007-03-07 14:57:35 -0800 | [diff] [blame] | 423 | .mask = mask_irq, |
| 424 | .unmask = unmask_irq, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 425 | .set_affinity = iosapic_set_affinity |
| 426 | }; |
| 427 | |
| 428 | /* |
| 429 | * Handlers for edge-triggered interrupts. |
| 430 | */ |
| 431 | |
| 432 | static unsigned int |
| 433 | iosapic_startup_edge_irq (unsigned int irq) |
| 434 | { |
| 435 | unmask_irq(irq); |
| 436 | /* |
| 437 | * IOSAPIC simply drops interrupts pended while the |
| 438 | * corresponding pin was masked, so we can't know if an |
| 439 | * interrupt is pending already. Let's hope not... |
| 440 | */ |
| 441 | return 0; |
| 442 | } |
| 443 | |
| 444 | static void |
| 445 | iosapic_ack_edge_irq (unsigned int irq) |
| 446 | { |
Thomas Gleixner | 86bc3df | 2009-06-10 12:45:00 -0700 | [diff] [blame] | 447 | struct irq_desc *idesc = irq_desc + irq; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 448 | |
Kenji Kaneshige | a6cd6322 | 2008-02-25 14:32:22 +0900 | [diff] [blame] | 449 | irq_complete_move(irq); |
Chen, Kenneth W | 41503de | 2006-05-16 16:29:00 -0700 | [diff] [blame] | 450 | move_native_irq(irq); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 451 | /* |
| 452 | * Once we have recorded IRQ_PENDING already, we can mask the |
| 453 | * interrupt for real. This prevents IRQ storms from unhandled |
| 454 | * devices. |
| 455 | */ |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 456 | if ((idesc->status & (IRQ_PENDING|IRQ_DISABLED)) == |
| 457 | (IRQ_PENDING|IRQ_DISABLED)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 458 | mask_irq(irq); |
| 459 | } |
| 460 | |
| 461 | #define iosapic_enable_edge_irq unmask_irq |
| 462 | #define iosapic_disable_edge_irq nop |
| 463 | #define iosapic_end_edge_irq nop |
| 464 | |
Simon Horman | 9e004eb | 2007-12-07 14:44:05 -0800 | [diff] [blame] | 465 | static struct irq_chip irq_type_iosapic_edge = { |
Ingo Molnar | 06344db | 2006-11-16 00:43:02 -0800 | [diff] [blame] | 466 | .name = "IO-SAPIC-edge", |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 467 | .startup = iosapic_startup_edge_irq, |
| 468 | .shutdown = iosapic_disable_edge_irq, |
| 469 | .enable = iosapic_enable_edge_irq, |
| 470 | .disable = iosapic_disable_edge_irq, |
| 471 | .ack = iosapic_ack_edge_irq, |
| 472 | .end = iosapic_end_edge_irq, |
KAMEZAWA Hiroyuki | e253eb0 | 2007-03-07 14:57:35 -0800 | [diff] [blame] | 473 | .mask = mask_irq, |
| 474 | .unmask = unmask_irq, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 475 | .set_affinity = iosapic_set_affinity |
| 476 | }; |
| 477 | |
Simon Horman | 9e004eb | 2007-12-07 14:44:05 -0800 | [diff] [blame] | 478 | static unsigned int |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 479 | iosapic_version (char __iomem *addr) |
| 480 | { |
| 481 | /* |
| 482 | * IOSAPIC Version Register return 32 bit structure like: |
| 483 | * { |
| 484 | * unsigned int version : 8; |
| 485 | * unsigned int reserved1 : 8; |
| 486 | * unsigned int max_redir : 8; |
| 487 | * unsigned int reserved2 : 8; |
| 488 | * } |
| 489 | */ |
Yasuaki Ishimatsu | c1726d6 | 2007-07-17 21:21:26 +0900 | [diff] [blame] | 490 | return __iosapic_read(addr, IOSAPIC_VERSION); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 491 | } |
| 492 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 493 | static int iosapic_find_sharable_irq(unsigned long trigger, unsigned long pol) |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 494 | { |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 495 | int i, irq = -ENOSPC, min_count = -1; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 496 | struct iosapic_intr_info *info; |
| 497 | |
| 498 | /* |
| 499 | * shared vectors for edge-triggered interrupts are not |
| 500 | * supported yet |
| 501 | */ |
| 502 | if (trigger == IOSAPIC_EDGE) |
Yasuaki Ishimatsu | 40598cb | 2007-07-17 21:20:54 +0900 | [diff] [blame] | 503 | return -EINVAL; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 504 | |
Roel Kluin | 5b59239 | 2009-02-21 23:40:27 +0100 | [diff] [blame] | 505 | for (i = 0; i < NR_IRQS; i++) { |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 506 | info = &iosapic_intr_info[i]; |
| 507 | if (info->trigger == trigger && info->polarity == pol && |
Yasuaki Ishimatsu | f8c087f | 2007-07-17 21:22:14 +0900 | [diff] [blame] | 508 | (info->dmode == IOSAPIC_FIXED || |
| 509 | info->dmode == IOSAPIC_LOWEST_PRIORITY) && |
| 510 | can_request_irq(i, IRQF_SHARED)) { |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 511 | if (min_count == -1 || info->count < min_count) { |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 512 | irq = i; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 513 | min_count = info->count; |
| 514 | } |
| 515 | } |
| 516 | } |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 517 | return irq; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 518 | } |
| 519 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 520 | /* |
| 521 | * if the given vector is already owned by other, |
| 522 | * assign a new vector for the other and make the vector available |
| 523 | */ |
| 524 | static void __init |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 525 | iosapic_reassign_vector (int irq) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 526 | { |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 527 | int new_irq; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 528 | |
Kenji Kaneshige | c4c376f | 2007-07-30 11:54:41 +0900 | [diff] [blame] | 529 | if (iosapic_intr_info[irq].count) { |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 530 | new_irq = create_irq(); |
| 531 | if (new_irq < 0) |
Harvey Harrison | d4ed808 | 2008-03-04 15:15:00 -0800 | [diff] [blame] | 532 | panic("%s: out of interrupt vectors!\n", __func__); |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 533 | printk(KERN_INFO "Reassigning vector %d to %d\n", |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 534 | irq_to_vector(irq), irq_to_vector(new_irq)); |
| 535 | memcpy(&iosapic_intr_info[new_irq], &iosapic_intr_info[irq], |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 536 | sizeof(struct iosapic_intr_info)); |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 537 | INIT_LIST_HEAD(&iosapic_intr_info[new_irq].rtes); |
| 538 | list_move(iosapic_intr_info[irq].rtes.next, |
| 539 | &iosapic_intr_info[new_irq].rtes); |
| 540 | memset(&iosapic_intr_info[irq], 0, |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 541 | sizeof(struct iosapic_intr_info)); |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 542 | iosapic_intr_info[irq].low32 = IOSAPIC_MASK; |
| 543 | INIT_LIST_HEAD(&iosapic_intr_info[irq].rtes); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 544 | } |
| 545 | } |
| 546 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 547 | static inline int irq_is_shared (int irq) |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 548 | { |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 549 | return (iosapic_intr_info[irq].count > 1); |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 550 | } |
| 551 | |
Isaku Yamahata | 33b39e8 | 2008-05-19 22:13:42 +0900 | [diff] [blame] | 552 | struct irq_chip* |
| 553 | ia64_native_iosapic_get_irq_chip(unsigned long trigger) |
| 554 | { |
| 555 | if (trigger == IOSAPIC_EDGE) |
| 556 | return &irq_type_iosapic_edge; |
| 557 | else |
| 558 | return &irq_type_iosapic_level; |
| 559 | } |
| 560 | |
Kenji Kaneshige | 14454a1 | 2005-07-28 14:42:00 -0400 | [diff] [blame] | 561 | static int |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 562 | register_intr (unsigned int gsi, int irq, unsigned char delivery, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 563 | unsigned long polarity, unsigned long trigger) |
| 564 | { |
Thomas Gleixner | 86bc3df | 2009-06-10 12:45:00 -0700 | [diff] [blame] | 565 | struct irq_desc *idesc; |
Thomas Gleixner | fb824f4 | 2009-06-10 12:45:00 -0700 | [diff] [blame] | 566 | struct irq_chip *irq_type; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 567 | int index; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 568 | struct iosapic_rte_info *rte; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 569 | |
| 570 | index = find_iosapic(gsi); |
| 571 | if (index < 0) { |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 572 | printk(KERN_WARNING "%s: No IOSAPIC for GSI %u\n", |
Harvey Harrison | d4ed808 | 2008-03-04 15:15:00 -0800 | [diff] [blame] | 573 | __func__, gsi); |
Kenji Kaneshige | 14454a1 | 2005-07-28 14:42:00 -0400 | [diff] [blame] | 574 | return -ENODEV; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 575 | } |
| 576 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 577 | rte = find_rte(irq, gsi); |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 578 | if (!rte) { |
Tony Luck | 4de0a75 | 2010-10-05 15:41:25 -0700 | [diff] [blame^] | 579 | rte = kzalloc(sizeof (*rte), GFP_ATOMIC); |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 580 | if (!rte) { |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 581 | printk(KERN_WARNING "%s: cannot allocate memory\n", |
Harvey Harrison | d4ed808 | 2008-03-04 15:15:00 -0800 | [diff] [blame] | 582 | __func__); |
Kenji Kaneshige | 14454a1 | 2005-07-28 14:42:00 -0400 | [diff] [blame] | 583 | return -ENOMEM; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 584 | } |
| 585 | |
Yasuaki Ishimatsu | c5e3f9e | 2007-07-17 21:20:42 +0900 | [diff] [blame] | 586 | rte->iosapic = &iosapic_lists[index]; |
| 587 | rte->rte_index = gsi - rte->iosapic->gsi_base; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 588 | rte->refcnt++; |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 589 | list_add_tail(&rte->rte_list, &iosapic_intr_info[irq].rtes); |
| 590 | iosapic_intr_info[irq].count++; |
Kenji Kaneshige | 0e888ad | 2005-04-28 00:25:58 -0700 | [diff] [blame] | 591 | iosapic_lists[index].rtes_inuse++; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 592 | } |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 593 | else if (rte->refcnt == NO_REF_RTE) { |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 594 | struct iosapic_intr_info *info = &iosapic_intr_info[irq]; |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 595 | if (info->count > 0 && |
| 596 | (info->trigger != trigger || info->polarity != polarity)){ |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 597 | printk (KERN_WARNING |
| 598 | "%s: cannot override the interrupt\n", |
Harvey Harrison | d4ed808 | 2008-03-04 15:15:00 -0800 | [diff] [blame] | 599 | __func__); |
Kenji Kaneshige | 14454a1 | 2005-07-28 14:42:00 -0400 | [diff] [blame] | 600 | return -EINVAL; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 601 | } |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 602 | rte->refcnt++; |
| 603 | iosapic_intr_info[irq].count++; |
| 604 | iosapic_lists[index].rtes_inuse++; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 605 | } |
| 606 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 607 | iosapic_intr_info[irq].polarity = polarity; |
| 608 | iosapic_intr_info[irq].dmode = delivery; |
| 609 | iosapic_intr_info[irq].trigger = trigger; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 610 | |
Isaku Yamahata | 33b39e8 | 2008-05-19 22:13:42 +0900 | [diff] [blame] | 611 | irq_type = iosapic_get_irq_chip(trigger); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 612 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 613 | idesc = irq_desc + irq; |
Isaku Yamahata | 33b39e8 | 2008-05-19 22:13:42 +0900 | [diff] [blame] | 614 | if (irq_type != NULL && idesc->chip != irq_type) { |
Thomas Gleixner | 8a7c3cd | 2009-06-10 12:44:59 -0700 | [diff] [blame] | 615 | if (idesc->chip != &no_irq_chip) |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 616 | printk(KERN_WARNING |
| 617 | "%s: changing vector %d from %s to %s\n", |
Harvey Harrison | d4ed808 | 2008-03-04 15:15:00 -0800 | [diff] [blame] | 618 | __func__, irq_to_vector(irq), |
Andrew Morton | 351a583 | 2006-11-16 00:42:58 -0800 | [diff] [blame] | 619 | idesc->chip->name, irq_type->name); |
Ingo Molnar | d1bef4e | 2006-06-29 02:24:36 -0700 | [diff] [blame] | 620 | idesc->chip = irq_type; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 621 | } |
Kenji Kaneshige | 14454a1 | 2005-07-28 14:42:00 -0400 | [diff] [blame] | 622 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 623 | } |
| 624 | |
| 625 | static unsigned int |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 626 | get_target_cpu (unsigned int gsi, int irq) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 627 | { |
| 628 | #ifdef CONFIG_SMP |
| 629 | static int cpu = -1; |
Ashok Raj | ff74190 | 2005-11-11 14:32:40 -0800 | [diff] [blame] | 630 | extern int cpe_vector; |
Yasuaki Ishimatsu | 4994be1 | 2007-07-17 21:22:33 +0900 | [diff] [blame] | 631 | cpumask_t domain = irq_to_domain(irq); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 632 | |
| 633 | /* |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 634 | * In case of vector shared by multiple RTEs, all RTEs that |
| 635 | * share the vector need to use the same destination CPU. |
| 636 | */ |
Kenji Kaneshige | c4c376f | 2007-07-30 11:54:41 +0900 | [diff] [blame] | 637 | if (iosapic_intr_info[irq].count) |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 638 | return iosapic_intr_info[irq].dest; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 639 | |
| 640 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 641 | * If the platform supports redirection via XTP, let it |
| 642 | * distribute interrupts. |
| 643 | */ |
| 644 | if (smp_int_redirect & SMP_IRQ_REDIRECTION) |
| 645 | return cpu_physical_id(smp_processor_id()); |
| 646 | |
| 647 | /* |
| 648 | * Some interrupts (ACPI SCI, for instance) are registered |
| 649 | * before the BSP is marked as online. |
| 650 | */ |
| 651 | if (!cpu_online(smp_processor_id())) |
| 652 | return cpu_physical_id(smp_processor_id()); |
| 653 | |
Ashok Raj | ff74190 | 2005-11-11 14:32:40 -0800 | [diff] [blame] | 654 | #ifdef CONFIG_ACPI |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 655 | if (cpe_vector > 0 && irq_to_vector(irq) == IA64_CPEP_VECTOR) |
Ashok Raj | b88e926 | 2006-01-19 16:18:47 -0800 | [diff] [blame] | 656 | return get_cpei_target_cpu(); |
Ashok Raj | ff74190 | 2005-11-11 14:32:40 -0800 | [diff] [blame] | 657 | #endif |
| 658 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 659 | #ifdef CONFIG_NUMA |
| 660 | { |
| 661 | int num_cpus, cpu_index, iosapic_index, numa_cpu, i = 0; |
Rusty Russell | fbb776c | 2008-12-26 22:23:40 +1030 | [diff] [blame] | 662 | const struct cpumask *cpu_mask; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 663 | |
| 664 | iosapic_index = find_iosapic(gsi); |
| 665 | if (iosapic_index < 0 || |
| 666 | iosapic_lists[iosapic_index].node == MAX_NUMNODES) |
| 667 | goto skip_numa_setup; |
| 668 | |
Rusty Russell | fbb776c | 2008-12-26 22:23:40 +1030 | [diff] [blame] | 669 | cpu_mask = cpumask_of_node(iosapic_lists[iosapic_index].node); |
| 670 | num_cpus = 0; |
| 671 | for_each_cpu_and(numa_cpu, cpu_mask, &domain) { |
| 672 | if (cpu_online(numa_cpu)) |
| 673 | num_cpus++; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 674 | } |
| 675 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 676 | if (!num_cpus) |
| 677 | goto skip_numa_setup; |
| 678 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 679 | /* Use irq assignment to distribute across cpus in node */ |
| 680 | cpu_index = irq % num_cpus; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 681 | |
Rusty Russell | fbb776c | 2008-12-26 22:23:40 +1030 | [diff] [blame] | 682 | for_each_cpu_and(numa_cpu, cpu_mask, &domain) |
| 683 | if (cpu_online(numa_cpu) && i++ >= cpu_index) |
| 684 | break; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 685 | |
Rusty Russell | fbb776c | 2008-12-26 22:23:40 +1030 | [diff] [blame] | 686 | if (numa_cpu < nr_cpu_ids) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 687 | return cpu_physical_id(numa_cpu); |
| 688 | } |
| 689 | skip_numa_setup: |
| 690 | #endif |
| 691 | /* |
| 692 | * Otherwise, round-robin interrupt vectors across all the |
| 693 | * processors. (It'd be nice if we could be smarter in the |
| 694 | * case of NUMA.) |
| 695 | */ |
| 696 | do { |
Rusty Russell | fbb776c | 2008-12-26 22:23:40 +1030 | [diff] [blame] | 697 | if (++cpu >= nr_cpu_ids) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 698 | cpu = 0; |
Yasuaki Ishimatsu | 4994be1 | 2007-07-17 21:22:33 +0900 | [diff] [blame] | 699 | } while (!cpu_online(cpu) || !cpu_isset(cpu, domain)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 700 | |
| 701 | return cpu_physical_id(cpu); |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 702 | #else /* CONFIG_SMP */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 703 | return cpu_physical_id(smp_processor_id()); |
| 704 | #endif |
| 705 | } |
| 706 | |
Kenji Kaneshige | c9d059d | 2007-11-07 15:38:30 +0900 | [diff] [blame] | 707 | static inline unsigned char choose_dmode(void) |
| 708 | { |
| 709 | #ifdef CONFIG_SMP |
| 710 | if (smp_int_redirect & SMP_IRQ_REDIRECTION) |
| 711 | return IOSAPIC_LOWEST_PRIORITY; |
| 712 | #endif |
| 713 | return IOSAPIC_FIXED; |
| 714 | } |
| 715 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 716 | /* |
| 717 | * ACPI can describe IOSAPIC interrupts via static tables and namespace |
| 718 | * methods. This provides an interface to register those interrupts and |
| 719 | * program the IOSAPIC RTE. |
| 720 | */ |
| 721 | int |
| 722 | iosapic_register_intr (unsigned int gsi, |
| 723 | unsigned long polarity, unsigned long trigger) |
| 724 | { |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 725 | int irq, mask = 1, err; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 726 | unsigned int dest; |
| 727 | unsigned long flags; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 728 | struct iosapic_rte_info *rte; |
| 729 | u32 low32; |
Kenji Kaneshige | c9d059d | 2007-11-07 15:38:30 +0900 | [diff] [blame] | 730 | unsigned char dmode; |
Yasuaki Ishimatsu | 40598cb | 2007-07-17 21:20:54 +0900 | [diff] [blame] | 731 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 732 | /* |
| 733 | * If this GSI has already been registered (i.e., it's a |
| 734 | * shared interrupt, or we lost a race to register it), |
| 735 | * don't touch the RTE. |
| 736 | */ |
| 737 | spin_lock_irqsave(&iosapic_lock, flags); |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 738 | irq = __gsi_to_irq(gsi); |
| 739 | if (irq > 0) { |
| 740 | rte = find_rte(irq, gsi); |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 741 | if(iosapic_intr_info[irq].count == 0) { |
| 742 | assign_irq_vector(irq); |
| 743 | dynamic_irq_init(irq); |
| 744 | } else if (rte->refcnt != NO_REF_RTE) { |
| 745 | rte->refcnt++; |
| 746 | goto unlock_iosapic_lock; |
| 747 | } |
| 748 | } else |
| 749 | irq = create_irq(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 750 | |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 751 | /* If vector is running out, we try to find a sharable vector */ |
Yasuaki Ishimatsu | eb21ab2 | 2007-07-17 21:21:48 +0900 | [diff] [blame] | 752 | if (irq < 0) { |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 753 | irq = iosapic_find_sharable_irq(trigger, polarity); |
| 754 | if (irq < 0) |
Yasuaki Ishimatsu | 40598cb | 2007-07-17 21:20:54 +0900 | [diff] [blame] | 755 | goto unlock_iosapic_lock; |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 756 | } |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 757 | |
Thomas Gleixner | 239007b | 2009-11-17 16:46:45 +0100 | [diff] [blame] | 758 | raw_spin_lock(&irq_desc[irq].lock); |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 759 | dest = get_target_cpu(gsi, irq); |
Kenji Kaneshige | c9d059d | 2007-11-07 15:38:30 +0900 | [diff] [blame] | 760 | dmode = choose_dmode(); |
| 761 | err = register_intr(gsi, irq, dmode, polarity, trigger); |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 762 | if (err < 0) { |
Thomas Gleixner | 239007b | 2009-11-17 16:46:45 +0100 | [diff] [blame] | 763 | raw_spin_unlock(&irq_desc[irq].lock); |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 764 | irq = err; |
Kenji Kaneshige | 224685c | 2007-08-01 21:18:44 +0900 | [diff] [blame] | 765 | goto unlock_iosapic_lock; |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 766 | } |
| 767 | |
| 768 | /* |
| 769 | * If the vector is shared and already unmasked for other |
| 770 | * interrupt sources, don't mask it. |
| 771 | */ |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 772 | low32 = iosapic_intr_info[irq].low32; |
| 773 | if (irq_is_shared(irq) && !(low32 & IOSAPIC_MASK)) |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 774 | mask = 0; |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 775 | set_rte(gsi, irq, dest, mask); |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 776 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 777 | printk(KERN_INFO "GSI %u (%s, %s) -> CPU %d (0x%04x) vector %d\n", |
| 778 | gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"), |
| 779 | (polarity == IOSAPIC_POL_HIGH ? "high" : "low"), |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 780 | cpu_logical_id(dest), dest, irq_to_vector(irq)); |
Kenji Kaneshige | 224685c | 2007-08-01 21:18:44 +0900 | [diff] [blame] | 781 | |
Thomas Gleixner | 239007b | 2009-11-17 16:46:45 +0100 | [diff] [blame] | 782 | raw_spin_unlock(&irq_desc[irq].lock); |
Yasuaki Ishimatsu | 40598cb | 2007-07-17 21:20:54 +0900 | [diff] [blame] | 783 | unlock_iosapic_lock: |
| 784 | spin_unlock_irqrestore(&iosapic_lock, flags); |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 785 | return irq; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 786 | } |
| 787 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 788 | void |
| 789 | iosapic_unregister_intr (unsigned int gsi) |
| 790 | { |
| 791 | unsigned long flags; |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 792 | int irq, index; |
Thomas Gleixner | 86bc3df | 2009-06-10 12:45:00 -0700 | [diff] [blame] | 793 | struct irq_desc *idesc; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 794 | u32 low32; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 795 | unsigned long trigger, polarity; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 796 | unsigned int dest; |
| 797 | struct iosapic_rte_info *rte; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 798 | |
| 799 | /* |
| 800 | * If the irq associated with the gsi is not found, |
| 801 | * iosapic_unregister_intr() is unbalanced. We need to check |
| 802 | * this again after getting locks. |
| 803 | */ |
| 804 | irq = gsi_to_irq(gsi); |
| 805 | if (irq < 0) { |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 806 | printk(KERN_ERR "iosapic_unregister_intr(%u) unbalanced\n", |
| 807 | gsi); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 808 | WARN_ON(1); |
| 809 | return; |
| 810 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 811 | |
Yasuaki Ishimatsu | 40598cb | 2007-07-17 21:20:54 +0900 | [diff] [blame] | 812 | spin_lock_irqsave(&iosapic_lock, flags); |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 813 | if ((rte = find_rte(irq, gsi)) == NULL) { |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 814 | printk(KERN_ERR "iosapic_unregister_intr(%u) unbalanced\n", |
| 815 | gsi); |
| 816 | WARN_ON(1); |
| 817 | goto out; |
| 818 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 819 | |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 820 | if (--rte->refcnt > 0) |
| 821 | goto out; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 822 | |
Yasuaki Ishimatsu | 40598cb | 2007-07-17 21:20:54 +0900 | [diff] [blame] | 823 | idesc = irq_desc + irq; |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 824 | rte->refcnt = NO_REF_RTE; |
Yasuaki Ishimatsu | 40598cb | 2007-07-17 21:20:54 +0900 | [diff] [blame] | 825 | |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 826 | /* Mask the interrupt */ |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 827 | low32 = iosapic_intr_info[irq].low32 | IOSAPIC_MASK; |
Yasuaki Ishimatsu | c1726d6 | 2007-07-17 21:21:26 +0900 | [diff] [blame] | 828 | iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte->rte_index), low32); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 829 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 830 | iosapic_intr_info[irq].count--; |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 831 | index = find_iosapic(gsi); |
| 832 | iosapic_lists[index].rtes_inuse--; |
| 833 | WARN_ON(iosapic_lists[index].rtes_inuse < 0); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 834 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 835 | trigger = iosapic_intr_info[irq].trigger; |
| 836 | polarity = iosapic_intr_info[irq].polarity; |
| 837 | dest = iosapic_intr_info[irq].dest; |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 838 | printk(KERN_INFO |
| 839 | "GSI %u (%s, %s) -> CPU %d (0x%04x) vector %d unregistered\n", |
| 840 | gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"), |
| 841 | (polarity == IOSAPIC_POL_HIGH ? "high" : "low"), |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 842 | cpu_logical_id(dest), dest, irq_to_vector(irq)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 843 | |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 844 | if (iosapic_intr_info[irq].count == 0) { |
Alex Williamson | 451fe00 | 2007-01-24 22:48:04 -0700 | [diff] [blame] | 845 | #ifdef CONFIG_SMP |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 846 | /* Clear affinity */ |
Mike Travis | e65e49d | 2009-01-12 15:27:13 -0800 | [diff] [blame] | 847 | cpumask_setall(idesc->affinity); |
Alex Williamson | 451fe00 | 2007-01-24 22:48:04 -0700 | [diff] [blame] | 848 | #endif |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 849 | /* Clear the interrupt information */ |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 850 | iosapic_intr_info[irq].dest = 0; |
| 851 | iosapic_intr_info[irq].dmode = 0; |
| 852 | iosapic_intr_info[irq].polarity = 0; |
| 853 | iosapic_intr_info[irq].trigger = 0; |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 854 | iosapic_intr_info[irq].low32 |= IOSAPIC_MASK; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 855 | |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 856 | /* Destroy and reserve IRQ */ |
| 857 | destroy_and_reserve_irq(irq); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 858 | } |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 859 | out: |
Yasuaki Ishimatsu | 40598cb | 2007-07-17 21:20:54 +0900 | [diff] [blame] | 860 | spin_unlock_irqrestore(&iosapic_lock, flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 861 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 862 | |
| 863 | /* |
| 864 | * ACPI calls this when it finds an entry for a platform interrupt. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 865 | */ |
| 866 | int __init |
| 867 | iosapic_register_platform_intr (u32 int_type, unsigned int gsi, |
| 868 | int iosapic_vector, u16 eid, u16 id, |
| 869 | unsigned long polarity, unsigned long trigger) |
| 870 | { |
| 871 | static const char * const name[] = {"unknown", "PMI", "INIT", "CPEI"}; |
| 872 | unsigned char delivery; |
Yasuaki Ishimatsu | eb21ab2 | 2007-07-17 21:21:48 +0900 | [diff] [blame] | 873 | int irq, vector, mask = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 874 | unsigned int dest = ((id << 8) | eid) & 0xffff; |
| 875 | |
| 876 | switch (int_type) { |
| 877 | case ACPI_INTERRUPT_PMI: |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 878 | irq = vector = iosapic_vector; |
Yasuaki Ishimatsu | 4994be1 | 2007-07-17 21:22:33 +0900 | [diff] [blame] | 879 | bind_irq_vector(irq, vector, CPU_MASK_ALL); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 880 | /* |
| 881 | * since PMI vector is alloc'd by FW(ACPI) not by kernel, |
| 882 | * we need to make sure the vector is available |
| 883 | */ |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 884 | iosapic_reassign_vector(irq); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 885 | delivery = IOSAPIC_PMI; |
| 886 | break; |
| 887 | case ACPI_INTERRUPT_INIT: |
Yasuaki Ishimatsu | eb21ab2 | 2007-07-17 21:21:48 +0900 | [diff] [blame] | 888 | irq = create_irq(); |
| 889 | if (irq < 0) |
Harvey Harrison | d4ed808 | 2008-03-04 15:15:00 -0800 | [diff] [blame] | 890 | panic("%s: out of interrupt vectors!\n", __func__); |
Yasuaki Ishimatsu | eb21ab2 | 2007-07-17 21:21:48 +0900 | [diff] [blame] | 891 | vector = irq_to_vector(irq); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 892 | delivery = IOSAPIC_INIT; |
| 893 | break; |
| 894 | case ACPI_INTERRUPT_CPEI: |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 895 | irq = vector = IA64_CPE_VECTOR; |
Yasuaki Ishimatsu | 4994be1 | 2007-07-17 21:22:33 +0900 | [diff] [blame] | 896 | BUG_ON(bind_irq_vector(irq, vector, CPU_MASK_ALL)); |
Kenji Kaneshige | aa0ebec | 2007-11-09 10:51:01 +0900 | [diff] [blame] | 897 | delivery = IOSAPIC_FIXED; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 898 | mask = 1; |
| 899 | break; |
| 900 | default: |
Harvey Harrison | d4ed808 | 2008-03-04 15:15:00 -0800 | [diff] [blame] | 901 | printk(KERN_ERR "%s: invalid int type 0x%x\n", __func__, |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 902 | int_type); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 903 | return -1; |
| 904 | } |
| 905 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 906 | register_intr(gsi, irq, delivery, polarity, trigger); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 907 | |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 908 | printk(KERN_INFO |
| 909 | "PLATFORM int %s (0x%x): GSI %u (%s, %s) -> CPU %d (0x%04x)" |
| 910 | " vector %d\n", |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 911 | int_type < ARRAY_SIZE(name) ? name[int_type] : "unknown", |
| 912 | int_type, gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"), |
| 913 | (polarity == IOSAPIC_POL_HIGH ? "high" : "low"), |
| 914 | cpu_logical_id(dest), dest, vector); |
| 915 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 916 | set_rte(gsi, irq, dest, mask); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 917 | return vector; |
| 918 | } |
| 919 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 920 | /* |
| 921 | * ACPI calls this when it finds an entry for a legacy ISA IRQ override. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 922 | */ |
Tony Luck | 0f7ac29 | 2007-05-07 13:17:00 -0700 | [diff] [blame] | 923 | void __devinit |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 924 | iosapic_override_isa_irq (unsigned int isa_irq, unsigned int gsi, |
| 925 | unsigned long polarity, |
| 926 | unsigned long trigger) |
| 927 | { |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 928 | int vector, irq; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 929 | unsigned int dest = cpu_physical_id(smp_processor_id()); |
Kenji Kaneshige | c9d059d | 2007-11-07 15:38:30 +0900 | [diff] [blame] | 930 | unsigned char dmode; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 931 | |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 932 | irq = vector = isa_irq_to_vector(isa_irq); |
Yasuaki Ishimatsu | 4994be1 | 2007-07-17 21:22:33 +0900 | [diff] [blame] | 933 | BUG_ON(bind_irq_vector(irq, vector, CPU_MASK_ALL)); |
Kenji Kaneshige | c9d059d | 2007-11-07 15:38:30 +0900 | [diff] [blame] | 934 | dmode = choose_dmode(); |
| 935 | register_intr(gsi, irq, dmode, polarity, trigger); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 936 | |
| 937 | DBG("ISA: IRQ %u -> GSI %u (%s,%s) -> CPU %d (0x%04x) vector %d\n", |
| 938 | isa_irq, gsi, trigger == IOSAPIC_EDGE ? "edge" : "level", |
| 939 | polarity == IOSAPIC_POL_HIGH ? "high" : "low", |
| 940 | cpu_logical_id(dest), dest, vector); |
| 941 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 942 | set_rte(gsi, irq, dest, 1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 943 | } |
| 944 | |
| 945 | void __init |
Isaku Yamahata | 33b39e8 | 2008-05-19 22:13:42 +0900 | [diff] [blame] | 946 | ia64_native_iosapic_pcat_compat_init(void) |
| 947 | { |
| 948 | if (pcat_compat) { |
| 949 | /* |
| 950 | * Disable the compatibility mode interrupts (8259 style), |
| 951 | * needs IN/OUT support enabled. |
| 952 | */ |
| 953 | printk(KERN_INFO |
| 954 | "%s: Disabling PC-AT compatible 8259 interrupts\n", |
| 955 | __func__); |
| 956 | outb(0xff, 0xA1); |
| 957 | outb(0xff, 0x21); |
| 958 | } |
| 959 | } |
| 960 | |
| 961 | void __init |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 962 | iosapic_system_init (int system_pcat_compat) |
| 963 | { |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 964 | int irq; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 965 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 966 | for (irq = 0; irq < NR_IRQS; ++irq) { |
| 967 | iosapic_intr_info[irq].low32 = IOSAPIC_MASK; |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 968 | /* mark as unused */ |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 969 | INIT_LIST_HEAD(&iosapic_intr_info[irq].rtes); |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 970 | |
| 971 | iosapic_intr_info[irq].count = 0; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 972 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 973 | |
| 974 | pcat_compat = system_pcat_compat; |
Isaku Yamahata | 33b39e8 | 2008-05-19 22:13:42 +0900 | [diff] [blame] | 975 | if (pcat_compat) |
| 976 | iosapic_pcat_compat_init(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 977 | } |
| 978 | |
Kenji Kaneshige | 0e888ad | 2005-04-28 00:25:58 -0700 | [diff] [blame] | 979 | static inline int |
| 980 | iosapic_alloc (void) |
| 981 | { |
| 982 | int index; |
| 983 | |
| 984 | for (index = 0; index < NR_IOSAPICS; index++) |
| 985 | if (!iosapic_lists[index].addr) |
| 986 | return index; |
| 987 | |
Harvey Harrison | d4ed808 | 2008-03-04 15:15:00 -0800 | [diff] [blame] | 988 | printk(KERN_WARNING "%s: failed to allocate iosapic\n", __func__); |
Kenji Kaneshige | 0e888ad | 2005-04-28 00:25:58 -0700 | [diff] [blame] | 989 | return -1; |
| 990 | } |
| 991 | |
| 992 | static inline void |
| 993 | iosapic_free (int index) |
| 994 | { |
| 995 | memset(&iosapic_lists[index], 0, sizeof(iosapic_lists[0])); |
| 996 | } |
| 997 | |
| 998 | static inline int |
| 999 | iosapic_check_gsi_range (unsigned int gsi_base, unsigned int ver) |
| 1000 | { |
| 1001 | int index; |
| 1002 | unsigned int gsi_end, base, end; |
| 1003 | |
| 1004 | /* check gsi range */ |
| 1005 | gsi_end = gsi_base + ((ver >> 16) & 0xff); |
| 1006 | for (index = 0; index < NR_IOSAPICS; index++) { |
| 1007 | if (!iosapic_lists[index].addr) |
| 1008 | continue; |
| 1009 | |
| 1010 | base = iosapic_lists[index].gsi_base; |
| 1011 | end = base + iosapic_lists[index].num_rte - 1; |
| 1012 | |
Satoru Takeuchi | e6d1ba5 | 2006-03-27 17:13:46 +0900 | [diff] [blame] | 1013 | if (gsi_end < base || end < gsi_base) |
Kenji Kaneshige | 0e888ad | 2005-04-28 00:25:58 -0700 | [diff] [blame] | 1014 | continue; /* OK */ |
| 1015 | |
| 1016 | return -EBUSY; |
| 1017 | } |
| 1018 | return 0; |
| 1019 | } |
| 1020 | |
| 1021 | int __devinit |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1022 | iosapic_init (unsigned long phys_addr, unsigned int gsi_base) |
| 1023 | { |
Kenji Kaneshige | 0e888ad | 2005-04-28 00:25:58 -0700 | [diff] [blame] | 1024 | int num_rte, err, index; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1025 | unsigned int isa_irq, ver; |
| 1026 | char __iomem *addr; |
Kenji Kaneshige | 0e888ad | 2005-04-28 00:25:58 -0700 | [diff] [blame] | 1027 | unsigned long flags; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1028 | |
Kenji Kaneshige | 0e888ad | 2005-04-28 00:25:58 -0700 | [diff] [blame] | 1029 | spin_lock_irqsave(&iosapic_lock, flags); |
Yasuaki Ishimatsu | c1726d6 | 2007-07-17 21:21:26 +0900 | [diff] [blame] | 1030 | index = find_iosapic(gsi_base); |
| 1031 | if (index >= 0) { |
| 1032 | spin_unlock_irqrestore(&iosapic_lock, flags); |
| 1033 | return -EBUSY; |
| 1034 | } |
| 1035 | |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 1036 | addr = ioremap(phys_addr, 0); |
Roel Kluin | e7369e0 | 2009-08-11 14:52:11 -0700 | [diff] [blame] | 1037 | if (addr == NULL) { |
| 1038 | spin_unlock_irqrestore(&iosapic_lock, flags); |
| 1039 | return -ENOMEM; |
| 1040 | } |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 1041 | ver = iosapic_version(addr); |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 1042 | if ((err = iosapic_check_gsi_range(gsi_base, ver))) { |
| 1043 | iounmap(addr); |
| 1044 | spin_unlock_irqrestore(&iosapic_lock, flags); |
| 1045 | return err; |
Kenji Kaneshige | 0e888ad | 2005-04-28 00:25:58 -0700 | [diff] [blame] | 1046 | } |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 1047 | |
| 1048 | /* |
| 1049 | * The MAX_REDIR register holds the highest input pin number |
| 1050 | * (starting from 0). We add 1 so that we can use it for |
| 1051 | * number of pins (= RTEs) |
| 1052 | */ |
| 1053 | num_rte = ((ver >> 16) & 0xff) + 1; |
| 1054 | |
| 1055 | index = iosapic_alloc(); |
| 1056 | iosapic_lists[index].addr = addr; |
| 1057 | iosapic_lists[index].gsi_base = gsi_base; |
| 1058 | iosapic_lists[index].num_rte = num_rte; |
| 1059 | #ifdef CONFIG_NUMA |
| 1060 | iosapic_lists[index].node = MAX_NUMNODES; |
| 1061 | #endif |
Yasuaki Ishimatsu | c1726d6 | 2007-07-17 21:21:26 +0900 | [diff] [blame] | 1062 | spin_lock_init(&iosapic_lists[index].lock); |
Kenji Kaneshige | 0e888ad | 2005-04-28 00:25:58 -0700 | [diff] [blame] | 1063 | spin_unlock_irqrestore(&iosapic_lock, flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1064 | |
| 1065 | if ((gsi_base == 0) && pcat_compat) { |
| 1066 | /* |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 1067 | * Map the legacy ISA devices into the IOSAPIC data. Some of |
| 1068 | * these may get reprogrammed later on with data from the ACPI |
| 1069 | * Interrupt Source Override table. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1070 | */ |
| 1071 | for (isa_irq = 0; isa_irq < 16; ++isa_irq) |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 1072 | iosapic_override_isa_irq(isa_irq, isa_irq, |
| 1073 | IOSAPIC_POL_HIGH, |
| 1074 | IOSAPIC_EDGE); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1075 | } |
Kenji Kaneshige | 0e888ad | 2005-04-28 00:25:58 -0700 | [diff] [blame] | 1076 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1077 | } |
| 1078 | |
Kenji Kaneshige | 0e888ad | 2005-04-28 00:25:58 -0700 | [diff] [blame] | 1079 | #ifdef CONFIG_HOTPLUG |
| 1080 | int |
| 1081 | iosapic_remove (unsigned int gsi_base) |
| 1082 | { |
| 1083 | int index, err = 0; |
| 1084 | unsigned long flags; |
| 1085 | |
| 1086 | spin_lock_irqsave(&iosapic_lock, flags); |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 1087 | index = find_iosapic(gsi_base); |
| 1088 | if (index < 0) { |
| 1089 | printk(KERN_WARNING "%s: No IOSAPIC for GSI base %u\n", |
Harvey Harrison | d4ed808 | 2008-03-04 15:15:00 -0800 | [diff] [blame] | 1090 | __func__, gsi_base); |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 1091 | goto out; |
Kenji Kaneshige | 0e888ad | 2005-04-28 00:25:58 -0700 | [diff] [blame] | 1092 | } |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 1093 | |
| 1094 | if (iosapic_lists[index].rtes_inuse) { |
| 1095 | err = -EBUSY; |
| 1096 | printk(KERN_WARNING "%s: IOSAPIC for GSI base %u is busy\n", |
Harvey Harrison | d4ed808 | 2008-03-04 15:15:00 -0800 | [diff] [blame] | 1097 | __func__, gsi_base); |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 1098 | goto out; |
| 1099 | } |
| 1100 | |
| 1101 | iounmap(iosapic_lists[index].addr); |
| 1102 | iosapic_free(index); |
Kenji Kaneshige | 0e888ad | 2005-04-28 00:25:58 -0700 | [diff] [blame] | 1103 | out: |
| 1104 | spin_unlock_irqrestore(&iosapic_lock, flags); |
| 1105 | return err; |
| 1106 | } |
| 1107 | #endif /* CONFIG_HOTPLUG */ |
| 1108 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1109 | #ifdef CONFIG_NUMA |
Kenji Kaneshige | 0e888ad | 2005-04-28 00:25:58 -0700 | [diff] [blame] | 1110 | void __devinit |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1111 | map_iosapic_to_node(unsigned int gsi_base, int node) |
| 1112 | { |
| 1113 | int index; |
| 1114 | |
| 1115 | index = find_iosapic(gsi_base); |
| 1116 | if (index < 0) { |
| 1117 | printk(KERN_WARNING "%s: No IOSAPIC for GSI %u\n", |
Harvey Harrison | d4ed808 | 2008-03-04 15:15:00 -0800 | [diff] [blame] | 1118 | __func__, gsi_base); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1119 | return; |
| 1120 | } |
| 1121 | iosapic_lists[index].node = node; |
| 1122 | return; |
| 1123 | } |
| 1124 | #endif |