blob: 66ec07806ad9db030e4d16c5ae7b41905a88f9ec [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * I/O SAPIC support.
3 *
4 * Copyright (C) 1999 Intel Corp.
5 * Copyright (C) 1999 Asit Mallick <asit.k.mallick@intel.com>
6 * Copyright (C) 2000-2002 J.I. Lee <jung-ik.lee@intel.com>
7 * Copyright (C) 1999-2000, 2002-2003 Hewlett-Packard Co.
8 * David Mosberger-Tang <davidm@hpl.hp.com>
9 * Copyright (C) 1999 VA Linux Systems
10 * Copyright (C) 1999,2000 Walt Drummond <drummond@valinux.com>
11 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090012 * 00/04/19 D. Mosberger Rewritten to mirror more closely the x86 I/O
13 * APIC code. In particular, we now have separate
14 * handlers for edge and level triggered
15 * interrupts.
16 * 00/10/27 Asit Mallick, Goutham Rao <goutham.rao@intel.com> IRQ vector
17 * allocation PCI to vector mapping, shared PCI
18 * interrupts.
19 * 00/10/27 D. Mosberger Document things a bit more to make them more
20 * understandable. Clean up much of the old
21 * IOSAPIC cruft.
22 * 01/07/27 J.I. Lee PCI irq routing, Platform/Legacy interrupts
23 * and fixes for ACPI S5(SoftOff) support.
Linus Torvalds1da177e2005-04-16 15:20:36 -070024 * 02/01/23 J.I. Lee iosapic pgm fixes for PCI irq routing from _PRT
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090025 * 02/01/07 E. Focht <efocht@ess.nec.de> Redirectable interrupt
26 * vectors in iosapic_set_affinity(),
27 * initializations for /proc/irq/#/smp_affinity
Linus Torvalds1da177e2005-04-16 15:20:36 -070028 * 02/04/02 P. Diefenbaugh Cleaned up ACPI PCI IRQ routing.
29 * 02/04/18 J.I. Lee bug fix in iosapic_init_pci_irq
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090030 * 02/04/30 J.I. Lee bug fix in find_iosapic to fix ACPI PCI IRQ to
31 * IOSAPIC mapping error
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 * 02/07/29 T. Kochi Allocate interrupt vectors dynamically
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090033 * 02/08/04 T. Kochi Cleaned up terminology (irq, global system
34 * interrupt, vector, etc.)
35 * 02/09/20 D. Mosberger Simplified by taking advantage of ACPI's
36 * pci_irq code.
Linus Torvalds1da177e2005-04-16 15:20:36 -070037 * 03/02/19 B. Helgaas Make pcat_compat system-wide, not per-IOSAPIC.
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090038 * Remove iosapic_address & gsi_base from
39 * external interfaces. Rationalize
40 * __init/__devinit attributes.
Linus Torvalds1da177e2005-04-16 15:20:36 -070041 * 04/12/04 Ashok Raj <ashok.raj@intel.com> Intel Corporation 2004
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090042 * Updated to work with irq migration necessary
43 * for CPU Hotplug
Linus Torvalds1da177e2005-04-16 15:20:36 -070044 */
45/*
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090046 * Here is what the interrupt logic between a PCI device and the kernel looks
47 * like:
Linus Torvalds1da177e2005-04-16 15:20:36 -070048 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090049 * (1) A PCI device raises one of the four interrupt pins (INTA, INTB, INTC,
50 * INTD). The device is uniquely identified by its bus-, and slot-number
51 * (the function number does not matter here because all functions share
52 * the same interrupt lines).
Linus Torvalds1da177e2005-04-16 15:20:36 -070053 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090054 * (2) The motherboard routes the interrupt line to a pin on a IOSAPIC
55 * controller. Multiple interrupt lines may have to share the same
56 * IOSAPIC pin (if they're level triggered and use the same polarity).
57 * Each interrupt line has a unique Global System Interrupt (GSI) number
58 * which can be calculated as the sum of the controller's base GSI number
59 * and the IOSAPIC pin number to which the line connects.
Linus Torvalds1da177e2005-04-16 15:20:36 -070060 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090061 * (3) The IOSAPIC uses an internal routing table entries (RTEs) to map the
62 * IOSAPIC pin into the IA-64 interrupt vector. This interrupt vector is then
63 * sent to the CPU.
Linus Torvalds1da177e2005-04-16 15:20:36 -070064 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090065 * (4) The kernel recognizes an interrupt as an IRQ. The IRQ interface is
66 * used as architecture-independent interrupt handling mechanism in Linux.
67 * As an IRQ is a number, we have to have
68 * IA-64 interrupt vector number <-> IRQ number mapping. On smaller
69 * systems, we use one-to-one mapping between IA-64 vector and IRQ. A
70 * platform can implement platform_irq_to_vector(irq) and
Linus Torvalds1da177e2005-04-16 15:20:36 -070071 * platform_local_vector_to_irq(vector) APIs to differentiate the mapping.
Tony Luck7f304912008-08-01 10:13:32 -070072 * Please see also arch/ia64/include/asm/hw_irq.h for those APIs.
Linus Torvalds1da177e2005-04-16 15:20:36 -070073 *
74 * To sum up, there are three levels of mappings involved:
75 *
76 * PCI pin -> global system interrupt (GSI) -> IA-64 vector <-> IRQ
77 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090078 * Note: The term "IRQ" is loosely used everywhere in Linux kernel to
79 * describeinterrupts. Now we use "IRQ" only for Linux IRQ's. ISA IRQ
80 * (isa_irq) is the only exception in this source code.
Linus Torvalds1da177e2005-04-16 15:20:36 -070081 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
83#include <linux/acpi.h>
84#include <linux/init.h>
85#include <linux/irq.h>
86#include <linux/kernel.h>
87#include <linux/list.h>
88#include <linux/pci.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090089#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070090#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070091#include <linux/string.h>
Kenji Kaneshige24eeb562005-04-25 13:26:23 -070092#include <linux/bootmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070093
94#include <asm/delay.h>
95#include <asm/hw_irq.h>
96#include <asm/io.h>
97#include <asm/iosapic.h>
98#include <asm/machvec.h>
99#include <asm/processor.h>
100#include <asm/ptrace.h>
101#include <asm/system.h>
102
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103#undef DEBUG_INTERRUPT_ROUTING
104
105#ifdef DEBUG_INTERRUPT_ROUTING
106#define DBG(fmt...) printk(fmt)
107#else
108#define DBG(fmt...)
109#endif
110
111static DEFINE_SPINLOCK(iosapic_lock);
112
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900113/*
114 * These tables map IA-64 vectors to the IOSAPIC pin that generates this
115 * vector.
116 */
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900117
118#define NO_REF_RTE 0
119
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900120static struct iosapic {
121 char __iomem *addr; /* base address of IOSAPIC */
122 unsigned int gsi_base; /* GSI base */
123 unsigned short num_rte; /* # of RTEs on this IOSAPIC */
124 int rtes_inuse; /* # of RTEs in use on this IOSAPIC */
125#ifdef CONFIG_NUMA
126 unsigned short node; /* numa node association via pxm */
127#endif
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900128 spinlock_t lock; /* lock for indirect reg access */
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900129} iosapic_lists[NR_IOSAPICS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700131struct iosapic_rte_info {
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900132 struct list_head rte_list; /* RTEs sharing the same vector */
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700133 char rte_index; /* IOSAPIC RTE index */
134 int refcnt; /* reference counter */
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900135 struct iosapic *iosapic;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700136} ____cacheline_aligned;
137
138static struct iosapic_intr_info {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900139 struct list_head rtes; /* RTEs using this vector (empty =>
140 * not an IOSAPIC interrupt) */
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900141 int count; /* # of registered RTEs */
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900142 u32 low32; /* current value of low word of
143 * Redirection table entry */
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700144 unsigned int dest; /* destination CPU physical ID */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145 unsigned char dmode : 3; /* delivery mode (see iosapic.h) */
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900146 unsigned char polarity: 1; /* interrupt polarity
147 * (see iosapic.h) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148 unsigned char trigger : 1; /* trigger mode (see iosapic.h) */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900149} iosapic_intr_info[NR_IRQS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -0700151static unsigned char pcat_compat __devinitdata; /* 8259 compatibility flag */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900153static inline void
154iosapic_write(struct iosapic *iosapic, unsigned int reg, u32 val)
155{
156 unsigned long flags;
157
158 spin_lock_irqsave(&iosapic->lock, flags);
159 __iosapic_write(iosapic->addr, reg, val);
160 spin_unlock_irqrestore(&iosapic->lock, flags);
161}
162
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163/*
164 * Find an IOSAPIC associated with a GSI
165 */
166static inline int
167find_iosapic (unsigned int gsi)
168{
169 int i;
170
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -0700171 for (i = 0; i < NR_IOSAPICS; i++) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900172 if ((unsigned) (gsi - iosapic_lists[i].gsi_base) <
173 iosapic_lists[i].num_rte)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 return i;
175 }
176
177 return -1;
178}
179
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900180static inline int __gsi_to_irq(unsigned int gsi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900182 int irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 struct iosapic_intr_info *info;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700184 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900186 for (irq = 0; irq < NR_IRQS; irq++) {
187 info = &iosapic_intr_info[irq];
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700188 list_for_each_entry(rte, &info->rtes, rte_list)
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900189 if (rte->iosapic->gsi_base + rte->rte_index == gsi)
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900190 return irq;
191 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 return -1;
193}
194
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195int
196gsi_to_irq (unsigned int gsi)
197{
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700198 unsigned long flags;
199 int irq;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700200
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900201 spin_lock_irqsave(&iosapic_lock, flags);
202 irq = __gsi_to_irq(gsi);
203 spin_unlock_irqrestore(&iosapic_lock, flags);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700204 return irq;
205}
206
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900207static struct iosapic_rte_info *find_rte(unsigned int irq, unsigned int gsi)
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700208{
209 struct iosapic_rte_info *rte;
210
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900211 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list)
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900212 if (rte->iosapic->gsi_base + rte->rte_index == gsi)
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700213 return rte;
214 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215}
216
217static void
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900218set_rte (unsigned int gsi, unsigned int irq, unsigned int dest, int mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219{
220 unsigned long pol, trigger, dmode;
221 u32 low32, high32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222 int rte_index;
223 char redir;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700224 struct iosapic_rte_info *rte;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900225 ia64_vector vector = irq_to_vector(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226
227 DBG(KERN_DEBUG"IOSAPIC: routing vector %d to 0x%x\n", vector, dest);
228
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900229 rte = find_rte(irq, gsi);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700230 if (!rte)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231 return; /* not an IOSAPIC interrupt */
232
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700233 rte_index = rte->rte_index;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900234 pol = iosapic_intr_info[irq].polarity;
235 trigger = iosapic_intr_info[irq].trigger;
236 dmode = iosapic_intr_info[irq].dmode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237
238 redir = (dmode == IOSAPIC_LOWEST_PRIORITY) ? 1 : 0;
239
240#ifdef CONFIG_SMP
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900241 set_irq_affinity_info(irq, (int)(dest & 0xffff), redir);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242#endif
243
244 low32 = ((pol << IOSAPIC_POLARITY_SHIFT) |
245 (trigger << IOSAPIC_TRIGGER_SHIFT) |
246 (dmode << IOSAPIC_DELIVERY_SHIFT) |
247 ((mask ? 1 : 0) << IOSAPIC_MASK_SHIFT) |
248 vector);
249
250 /* dest contains both id and eid */
251 high32 = (dest << IOSAPIC_DEST_SHIFT);
252
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900253 iosapic_write(rte->iosapic, IOSAPIC_RTE_HIGH(rte_index), high32);
254 iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900255 iosapic_intr_info[irq].low32 = low32;
256 iosapic_intr_info[irq].dest = dest;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257}
258
259static void
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900260nop (unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261{
262 /* do nothing... */
263}
264
Zou Nan haia79561132006-12-07 09:51:35 -0800265
266#ifdef CONFIG_KEXEC
267void
268kexec_disable_iosapic(void)
269{
270 struct iosapic_intr_info *info;
271 struct iosapic_rte_info *rte;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900272 ia64_vector vec;
273 int irq;
274
275 for (irq = 0; irq < NR_IRQS; irq++) {
276 info = &iosapic_intr_info[irq];
277 vec = irq_to_vector(irq);
Zou Nan haia79561132006-12-07 09:51:35 -0800278 list_for_each_entry(rte, &info->rtes,
279 rte_list) {
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900280 iosapic_write(rte->iosapic,
Zou Nan haia79561132006-12-07 09:51:35 -0800281 IOSAPIC_RTE_LOW(rte->rte_index),
282 IOSAPIC_MASK|vec);
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900283 iosapic_eoi(rte->iosapic->addr, vec);
Zou Nan haia79561132006-12-07 09:51:35 -0800284 }
285 }
286}
287#endif
288
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289static void
290mask_irq (unsigned int irq)
291{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292 u32 low32;
293 int rte_index;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700294 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900296 if (!iosapic_intr_info[irq].count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297 return; /* not an IOSAPIC interrupt! */
298
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900299 /* set only the mask bit */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900300 low32 = iosapic_intr_info[irq].low32 |= IOSAPIC_MASK;
301 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) {
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900302 rte_index = rte->rte_index;
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900303 iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305}
306
307static void
308unmask_irq (unsigned int irq)
309{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310 u32 low32;
311 int rte_index;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700312 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900314 if (!iosapic_intr_info[irq].count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315 return; /* not an IOSAPIC interrupt! */
316
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900317 low32 = iosapic_intr_info[irq].low32 &= ~IOSAPIC_MASK;
318 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) {
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900319 rte_index = rte->rte_index;
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900320 iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322}
323
324
Yinghai Lud5dedd42009-04-27 17:59:21 -0700325static int
Rusty Russell0de26522008-12-13 21:20:26 +1030326iosapic_set_affinity(unsigned int irq, const struct cpumask *mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327{
328#ifdef CONFIG_SMP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 u32 high32, low32;
Rusty Russell0de26522008-12-13 21:20:26 +1030330 int cpu, dest, rte_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 int redir = (irq & IA64_IRQ_REDIRECTED) ? 1 : 0;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700332 struct iosapic_rte_info *rte;
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900333 struct iosapic *iosapic;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334
335 irq &= (~IA64_IRQ_REDIRECTED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336
Rusty Russell0de26522008-12-13 21:20:26 +1030337 cpu = cpumask_first_and(cpu_online_mask, mask);
338 if (cpu >= nr_cpu_ids)
Yinghai Lud5dedd42009-04-27 17:59:21 -0700339 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340
Rusty Russell0de26522008-12-13 21:20:26 +1030341 if (irq_prepare_move(irq, cpu))
Yinghai Lud5dedd42009-04-27 17:59:21 -0700342 return -1;
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900343
Rusty Russell0de26522008-12-13 21:20:26 +1030344 dest = cpu_physical_id(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900346 if (!iosapic_intr_info[irq].count)
Yinghai Lud5dedd42009-04-27 17:59:21 -0700347 return -1; /* not an IOSAPIC interrupt */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348
349 set_irq_affinity_info(irq, dest, redir);
350
351 /* dest contains both id and eid */
352 high32 = dest << IOSAPIC_DEST_SHIFT;
353
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900354 low32 = iosapic_intr_info[irq].low32 & ~(7 << IOSAPIC_DELIVERY_SHIFT);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900355 if (redir)
356 /* change delivery mode to lowest priority */
357 low32 |= (IOSAPIC_LOWEST_PRIORITY << IOSAPIC_DELIVERY_SHIFT);
358 else
359 /* change delivery mode to fixed */
360 low32 |= (IOSAPIC_FIXED << IOSAPIC_DELIVERY_SHIFT);
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900361 low32 &= IOSAPIC_VECTOR_MASK;
362 low32 |= irq_to_vector(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900364 iosapic_intr_info[irq].low32 = low32;
365 iosapic_intr_info[irq].dest = dest;
366 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) {
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900367 iosapic = rte->iosapic;
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900368 rte_index = rte->rte_index;
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900369 iosapic_write(iosapic, IOSAPIC_RTE_HIGH(rte_index), high32);
370 iosapic_write(iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371 }
Yinghai Lud5dedd42009-04-27 17:59:21 -0700372
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373#endif
Yinghai Lud5dedd42009-04-27 17:59:21 -0700374 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375}
376
377/*
378 * Handlers for level-triggered interrupts.
379 */
380
381static unsigned int
382iosapic_startup_level_irq (unsigned int irq)
383{
384 unmask_irq(irq);
385 return 0;
386}
387
388static void
389iosapic_end_level_irq (unsigned int irq)
390{
391 ia64_vector vec = irq_to_vector(irq);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700392 struct iosapic_rte_info *rte;
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900393 int do_unmask_irq = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394
Kenji Kaneshigea6cd63222008-02-25 14:32:22 +0900395 irq_complete_move(irq);
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900396 if (unlikely(irq_desc[irq].status & IRQ_MOVE_PENDING)) {
397 do_unmask_irq = 1;
398 mask_irq(irq);
399 }
400
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900401 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list)
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900402 iosapic_eoi(rte->iosapic->addr, vec);
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900403
404 if (unlikely(do_unmask_irq)) {
405 move_masked_irq(irq);
406 unmask_irq(irq);
407 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408}
409
410#define iosapic_shutdown_level_irq mask_irq
411#define iosapic_enable_level_irq unmask_irq
412#define iosapic_disable_level_irq mask_irq
413#define iosapic_ack_level_irq nop
414
Simon Horman9e004eb2007-12-07 14:44:05 -0800415static struct irq_chip irq_type_iosapic_level = {
Ingo Molnar06344db2006-11-16 00:43:02 -0800416 .name = "IO-SAPIC-level",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417 .startup = iosapic_startup_level_irq,
418 .shutdown = iosapic_shutdown_level_irq,
419 .enable = iosapic_enable_level_irq,
420 .disable = iosapic_disable_level_irq,
421 .ack = iosapic_ack_level_irq,
422 .end = iosapic_end_level_irq,
KAMEZAWA Hiroyukie253eb02007-03-07 14:57:35 -0800423 .mask = mask_irq,
424 .unmask = unmask_irq,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 .set_affinity = iosapic_set_affinity
426};
427
428/*
429 * Handlers for edge-triggered interrupts.
430 */
431
432static unsigned int
433iosapic_startup_edge_irq (unsigned int irq)
434{
435 unmask_irq(irq);
436 /*
437 * IOSAPIC simply drops interrupts pended while the
438 * corresponding pin was masked, so we can't know if an
439 * interrupt is pending already. Let's hope not...
440 */
441 return 0;
442}
443
444static void
445iosapic_ack_edge_irq (unsigned int irq)
446{
Thomas Gleixner86bc3df2009-06-10 12:45:00 -0700447 struct irq_desc *idesc = irq_desc + irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448
Kenji Kaneshigea6cd63222008-02-25 14:32:22 +0900449 irq_complete_move(irq);
Chen, Kenneth W41503de2006-05-16 16:29:00 -0700450 move_native_irq(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 /*
452 * Once we have recorded IRQ_PENDING already, we can mask the
453 * interrupt for real. This prevents IRQ storms from unhandled
454 * devices.
455 */
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900456 if ((idesc->status & (IRQ_PENDING|IRQ_DISABLED)) ==
457 (IRQ_PENDING|IRQ_DISABLED))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458 mask_irq(irq);
459}
460
461#define iosapic_enable_edge_irq unmask_irq
462#define iosapic_disable_edge_irq nop
463#define iosapic_end_edge_irq nop
464
Simon Horman9e004eb2007-12-07 14:44:05 -0800465static struct irq_chip irq_type_iosapic_edge = {
Ingo Molnar06344db2006-11-16 00:43:02 -0800466 .name = "IO-SAPIC-edge",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467 .startup = iosapic_startup_edge_irq,
468 .shutdown = iosapic_disable_edge_irq,
469 .enable = iosapic_enable_edge_irq,
470 .disable = iosapic_disable_edge_irq,
471 .ack = iosapic_ack_edge_irq,
472 .end = iosapic_end_edge_irq,
KAMEZAWA Hiroyukie253eb02007-03-07 14:57:35 -0800473 .mask = mask_irq,
474 .unmask = unmask_irq,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475 .set_affinity = iosapic_set_affinity
476};
477
Simon Horman9e004eb2007-12-07 14:44:05 -0800478static unsigned int
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479iosapic_version (char __iomem *addr)
480{
481 /*
482 * IOSAPIC Version Register return 32 bit structure like:
483 * {
484 * unsigned int version : 8;
485 * unsigned int reserved1 : 8;
486 * unsigned int max_redir : 8;
487 * unsigned int reserved2 : 8;
488 * }
489 */
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900490 return __iosapic_read(addr, IOSAPIC_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491}
492
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900493static int iosapic_find_sharable_irq(unsigned long trigger, unsigned long pol)
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700494{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900495 int i, irq = -ENOSPC, min_count = -1;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700496 struct iosapic_intr_info *info;
497
498 /*
499 * shared vectors for edge-triggered interrupts are not
500 * supported yet
501 */
502 if (trigger == IOSAPIC_EDGE)
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900503 return -EINVAL;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700504
Roel Kluin5b592392009-02-21 23:40:27 +0100505 for (i = 0; i < NR_IRQS; i++) {
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700506 info = &iosapic_intr_info[i];
507 if (info->trigger == trigger && info->polarity == pol &&
Yasuaki Ishimatsuf8c087f2007-07-17 21:22:14 +0900508 (info->dmode == IOSAPIC_FIXED ||
509 info->dmode == IOSAPIC_LOWEST_PRIORITY) &&
510 can_request_irq(i, IRQF_SHARED)) {
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700511 if (min_count == -1 || info->count < min_count) {
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900512 irq = i;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700513 min_count = info->count;
514 }
515 }
516 }
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900517 return irq;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700518}
519
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520/*
521 * if the given vector is already owned by other,
522 * assign a new vector for the other and make the vector available
523 */
524static void __init
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900525iosapic_reassign_vector (int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900527 int new_irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900529 if (iosapic_intr_info[irq].count) {
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900530 new_irq = create_irq();
531 if (new_irq < 0)
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800532 panic("%s: out of interrupt vectors!\n", __func__);
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900533 printk(KERN_INFO "Reassigning vector %d to %d\n",
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900534 irq_to_vector(irq), irq_to_vector(new_irq));
535 memcpy(&iosapic_intr_info[new_irq], &iosapic_intr_info[irq],
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536 sizeof(struct iosapic_intr_info));
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900537 INIT_LIST_HEAD(&iosapic_intr_info[new_irq].rtes);
538 list_move(iosapic_intr_info[irq].rtes.next,
539 &iosapic_intr_info[new_irq].rtes);
540 memset(&iosapic_intr_info[irq], 0,
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900541 sizeof(struct iosapic_intr_info));
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900542 iosapic_intr_info[irq].low32 = IOSAPIC_MASK;
543 INIT_LIST_HEAD(&iosapic_intr_info[irq].rtes);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544 }
545}
546
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900547static inline int irq_is_shared (int irq)
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700548{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900549 return (iosapic_intr_info[irq].count > 1);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700550}
551
Isaku Yamahata33b39e82008-05-19 22:13:42 +0900552struct irq_chip*
553ia64_native_iosapic_get_irq_chip(unsigned long trigger)
554{
555 if (trigger == IOSAPIC_EDGE)
556 return &irq_type_iosapic_edge;
557 else
558 return &irq_type_iosapic_level;
559}
560
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400561static int
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900562register_intr (unsigned int gsi, int irq, unsigned char delivery,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563 unsigned long polarity, unsigned long trigger)
564{
Thomas Gleixner86bc3df2009-06-10 12:45:00 -0700565 struct irq_desc *idesc;
Thomas Gleixnerfb824f42009-06-10 12:45:00 -0700566 struct irq_chip *irq_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567 int index;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700568 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569
570 index = find_iosapic(gsi);
571 if (index < 0) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900572 printk(KERN_WARNING "%s: No IOSAPIC for GSI %u\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800573 __func__, gsi);
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400574 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575 }
576
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900577 rte = find_rte(irq, gsi);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700578 if (!rte) {
Tony Luck4de0a752010-10-05 15:41:25 -0700579 rte = kzalloc(sizeof (*rte), GFP_ATOMIC);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700580 if (!rte) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900581 printk(KERN_WARNING "%s: cannot allocate memory\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800582 __func__);
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400583 return -ENOMEM;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700584 }
585
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900586 rte->iosapic = &iosapic_lists[index];
587 rte->rte_index = gsi - rte->iosapic->gsi_base;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700588 rte->refcnt++;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900589 list_add_tail(&rte->rte_list, &iosapic_intr_info[irq].rtes);
590 iosapic_intr_info[irq].count++;
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -0700591 iosapic_lists[index].rtes_inuse++;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700592 }
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900593 else if (rte->refcnt == NO_REF_RTE) {
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900594 struct iosapic_intr_info *info = &iosapic_intr_info[irq];
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900595 if (info->count > 0 &&
596 (info->trigger != trigger || info->polarity != polarity)){
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900597 printk (KERN_WARNING
598 "%s: cannot override the interrupt\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800599 __func__);
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400600 return -EINVAL;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700601 }
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900602 rte->refcnt++;
603 iosapic_intr_info[irq].count++;
604 iosapic_lists[index].rtes_inuse++;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700605 }
606
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900607 iosapic_intr_info[irq].polarity = polarity;
608 iosapic_intr_info[irq].dmode = delivery;
609 iosapic_intr_info[irq].trigger = trigger;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610
Isaku Yamahata33b39e82008-05-19 22:13:42 +0900611 irq_type = iosapic_get_irq_chip(trigger);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900613 idesc = irq_desc + irq;
Isaku Yamahata33b39e82008-05-19 22:13:42 +0900614 if (irq_type != NULL && idesc->chip != irq_type) {
Thomas Gleixner8a7c3cd2009-06-10 12:44:59 -0700615 if (idesc->chip != &no_irq_chip)
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900616 printk(KERN_WARNING
617 "%s: changing vector %d from %s to %s\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800618 __func__, irq_to_vector(irq),
Andrew Morton351a5832006-11-16 00:42:58 -0800619 idesc->chip->name, irq_type->name);
Ingo Molnard1bef4e2006-06-29 02:24:36 -0700620 idesc->chip = irq_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621 }
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400622 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623}
624
625static unsigned int
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900626get_target_cpu (unsigned int gsi, int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627{
628#ifdef CONFIG_SMP
629 static int cpu = -1;
Ashok Rajff741902005-11-11 14:32:40 -0800630 extern int cpe_vector;
Yasuaki Ishimatsu4994be12007-07-17 21:22:33 +0900631 cpumask_t domain = irq_to_domain(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632
633 /*
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700634 * In case of vector shared by multiple RTEs, all RTEs that
635 * share the vector need to use the same destination CPU.
636 */
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900637 if (iosapic_intr_info[irq].count)
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900638 return iosapic_intr_info[irq].dest;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700639
640 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 * If the platform supports redirection via XTP, let it
642 * distribute interrupts.
643 */
644 if (smp_int_redirect & SMP_IRQ_REDIRECTION)
645 return cpu_physical_id(smp_processor_id());
646
647 /*
648 * Some interrupts (ACPI SCI, for instance) are registered
649 * before the BSP is marked as online.
650 */
651 if (!cpu_online(smp_processor_id()))
652 return cpu_physical_id(smp_processor_id());
653
Ashok Rajff741902005-11-11 14:32:40 -0800654#ifdef CONFIG_ACPI
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900655 if (cpe_vector > 0 && irq_to_vector(irq) == IA64_CPEP_VECTOR)
Ashok Rajb88e9262006-01-19 16:18:47 -0800656 return get_cpei_target_cpu();
Ashok Rajff741902005-11-11 14:32:40 -0800657#endif
658
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659#ifdef CONFIG_NUMA
660 {
661 int num_cpus, cpu_index, iosapic_index, numa_cpu, i = 0;
Rusty Russellfbb776c2008-12-26 22:23:40 +1030662 const struct cpumask *cpu_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663
664 iosapic_index = find_iosapic(gsi);
665 if (iosapic_index < 0 ||
666 iosapic_lists[iosapic_index].node == MAX_NUMNODES)
667 goto skip_numa_setup;
668
Rusty Russellfbb776c2008-12-26 22:23:40 +1030669 cpu_mask = cpumask_of_node(iosapic_lists[iosapic_index].node);
670 num_cpus = 0;
671 for_each_cpu_and(numa_cpu, cpu_mask, &domain) {
672 if (cpu_online(numa_cpu))
673 num_cpus++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 }
675
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 if (!num_cpus)
677 goto skip_numa_setup;
678
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900679 /* Use irq assignment to distribute across cpus in node */
680 cpu_index = irq % num_cpus;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681
Rusty Russellfbb776c2008-12-26 22:23:40 +1030682 for_each_cpu_and(numa_cpu, cpu_mask, &domain)
683 if (cpu_online(numa_cpu) && i++ >= cpu_index)
684 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685
Rusty Russellfbb776c2008-12-26 22:23:40 +1030686 if (numa_cpu < nr_cpu_ids)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687 return cpu_physical_id(numa_cpu);
688 }
689skip_numa_setup:
690#endif
691 /*
692 * Otherwise, round-robin interrupt vectors across all the
693 * processors. (It'd be nice if we could be smarter in the
694 * case of NUMA.)
695 */
696 do {
Rusty Russellfbb776c2008-12-26 22:23:40 +1030697 if (++cpu >= nr_cpu_ids)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 cpu = 0;
Yasuaki Ishimatsu4994be12007-07-17 21:22:33 +0900699 } while (!cpu_online(cpu) || !cpu_isset(cpu, domain));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700
701 return cpu_physical_id(cpu);
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900702#else /* CONFIG_SMP */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 return cpu_physical_id(smp_processor_id());
704#endif
705}
706
Kenji Kaneshigec9d059d2007-11-07 15:38:30 +0900707static inline unsigned char choose_dmode(void)
708{
709#ifdef CONFIG_SMP
710 if (smp_int_redirect & SMP_IRQ_REDIRECTION)
711 return IOSAPIC_LOWEST_PRIORITY;
712#endif
713 return IOSAPIC_FIXED;
714}
715
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716/*
717 * ACPI can describe IOSAPIC interrupts via static tables and namespace
718 * methods. This provides an interface to register those interrupts and
719 * program the IOSAPIC RTE.
720 */
721int
722iosapic_register_intr (unsigned int gsi,
723 unsigned long polarity, unsigned long trigger)
724{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900725 int irq, mask = 1, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 unsigned int dest;
727 unsigned long flags;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700728 struct iosapic_rte_info *rte;
729 u32 low32;
Kenji Kaneshigec9d059d2007-11-07 15:38:30 +0900730 unsigned char dmode;
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900731
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 /*
733 * If this GSI has already been registered (i.e., it's a
734 * shared interrupt, or we lost a race to register it),
735 * don't touch the RTE.
736 */
737 spin_lock_irqsave(&iosapic_lock, flags);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900738 irq = __gsi_to_irq(gsi);
739 if (irq > 0) {
740 rte = find_rte(irq, gsi);
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900741 if(iosapic_intr_info[irq].count == 0) {
742 assign_irq_vector(irq);
743 dynamic_irq_init(irq);
744 } else if (rte->refcnt != NO_REF_RTE) {
745 rte->refcnt++;
746 goto unlock_iosapic_lock;
747 }
748 } else
749 irq = create_irq();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700751 /* If vector is running out, we try to find a sharable vector */
Yasuaki Ishimatsueb21ab22007-07-17 21:21:48 +0900752 if (irq < 0) {
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900753 irq = iosapic_find_sharable_irq(trigger, polarity);
754 if (irq < 0)
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900755 goto unlock_iosapic_lock;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900756 }
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700757
Thomas Gleixner239007b2009-11-17 16:46:45 +0100758 raw_spin_lock(&irq_desc[irq].lock);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900759 dest = get_target_cpu(gsi, irq);
Kenji Kaneshigec9d059d2007-11-07 15:38:30 +0900760 dmode = choose_dmode();
761 err = register_intr(gsi, irq, dmode, polarity, trigger);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900762 if (err < 0) {
Thomas Gleixner239007b2009-11-17 16:46:45 +0100763 raw_spin_unlock(&irq_desc[irq].lock);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900764 irq = err;
Kenji Kaneshige224685c2007-08-01 21:18:44 +0900765 goto unlock_iosapic_lock;
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900766 }
767
768 /*
769 * If the vector is shared and already unmasked for other
770 * interrupt sources, don't mask it.
771 */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900772 low32 = iosapic_intr_info[irq].low32;
773 if (irq_is_shared(irq) && !(low32 & IOSAPIC_MASK))
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900774 mask = 0;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900775 set_rte(gsi, irq, dest, mask);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700776
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 printk(KERN_INFO "GSI %u (%s, %s) -> CPU %d (0x%04x) vector %d\n",
778 gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
779 (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900780 cpu_logical_id(dest), dest, irq_to_vector(irq));
Kenji Kaneshige224685c2007-08-01 21:18:44 +0900781
Thomas Gleixner239007b2009-11-17 16:46:45 +0100782 raw_spin_unlock(&irq_desc[irq].lock);
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900783 unlock_iosapic_lock:
784 spin_unlock_irqrestore(&iosapic_lock, flags);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900785 return irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786}
787
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788void
789iosapic_unregister_intr (unsigned int gsi)
790{
791 unsigned long flags;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900792 int irq, index;
Thomas Gleixner86bc3df2009-06-10 12:45:00 -0700793 struct irq_desc *idesc;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700794 u32 low32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795 unsigned long trigger, polarity;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700796 unsigned int dest;
797 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798
799 /*
800 * If the irq associated with the gsi is not found,
801 * iosapic_unregister_intr() is unbalanced. We need to check
802 * this again after getting locks.
803 */
804 irq = gsi_to_irq(gsi);
805 if (irq < 0) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900806 printk(KERN_ERR "iosapic_unregister_intr(%u) unbalanced\n",
807 gsi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808 WARN_ON(1);
809 return;
810 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900812 spin_lock_irqsave(&iosapic_lock, flags);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900813 if ((rte = find_rte(irq, gsi)) == NULL) {
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900814 printk(KERN_ERR "iosapic_unregister_intr(%u) unbalanced\n",
815 gsi);
816 WARN_ON(1);
817 goto out;
818 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900820 if (--rte->refcnt > 0)
821 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900823 idesc = irq_desc + irq;
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900824 rte->refcnt = NO_REF_RTE;
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900825
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900826 /* Mask the interrupt */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900827 low32 = iosapic_intr_info[irq].low32 | IOSAPIC_MASK;
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900828 iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte->rte_index), low32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900830 iosapic_intr_info[irq].count--;
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900831 index = find_iosapic(gsi);
832 iosapic_lists[index].rtes_inuse--;
833 WARN_ON(iosapic_lists[index].rtes_inuse < 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900835 trigger = iosapic_intr_info[irq].trigger;
836 polarity = iosapic_intr_info[irq].polarity;
837 dest = iosapic_intr_info[irq].dest;
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900838 printk(KERN_INFO
839 "GSI %u (%s, %s) -> CPU %d (0x%04x) vector %d unregistered\n",
840 gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
841 (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900842 cpu_logical_id(dest), dest, irq_to_vector(irq));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900844 if (iosapic_intr_info[irq].count == 0) {
Alex Williamson451fe002007-01-24 22:48:04 -0700845#ifdef CONFIG_SMP
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900846 /* Clear affinity */
Mike Travise65e49d2009-01-12 15:27:13 -0800847 cpumask_setall(idesc->affinity);
Alex Williamson451fe002007-01-24 22:48:04 -0700848#endif
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900849 /* Clear the interrupt information */
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900850 iosapic_intr_info[irq].dest = 0;
851 iosapic_intr_info[irq].dmode = 0;
852 iosapic_intr_info[irq].polarity = 0;
853 iosapic_intr_info[irq].trigger = 0;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900854 iosapic_intr_info[irq].low32 |= IOSAPIC_MASK;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700855
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900856 /* Destroy and reserve IRQ */
857 destroy_and_reserve_irq(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858 }
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700859 out:
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900860 spin_unlock_irqrestore(&iosapic_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862
863/*
864 * ACPI calls this when it finds an entry for a platform interrupt.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865 */
866int __init
867iosapic_register_platform_intr (u32 int_type, unsigned int gsi,
868 int iosapic_vector, u16 eid, u16 id,
869 unsigned long polarity, unsigned long trigger)
870{
871 static const char * const name[] = {"unknown", "PMI", "INIT", "CPEI"};
872 unsigned char delivery;
Yasuaki Ishimatsueb21ab22007-07-17 21:21:48 +0900873 int irq, vector, mask = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874 unsigned int dest = ((id << 8) | eid) & 0xffff;
875
876 switch (int_type) {
877 case ACPI_INTERRUPT_PMI:
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900878 irq = vector = iosapic_vector;
Yasuaki Ishimatsu4994be12007-07-17 21:22:33 +0900879 bind_irq_vector(irq, vector, CPU_MASK_ALL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880 /*
881 * since PMI vector is alloc'd by FW(ACPI) not by kernel,
882 * we need to make sure the vector is available
883 */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900884 iosapic_reassign_vector(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885 delivery = IOSAPIC_PMI;
886 break;
887 case ACPI_INTERRUPT_INIT:
Yasuaki Ishimatsueb21ab22007-07-17 21:21:48 +0900888 irq = create_irq();
889 if (irq < 0)
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800890 panic("%s: out of interrupt vectors!\n", __func__);
Yasuaki Ishimatsueb21ab22007-07-17 21:21:48 +0900891 vector = irq_to_vector(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892 delivery = IOSAPIC_INIT;
893 break;
894 case ACPI_INTERRUPT_CPEI:
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900895 irq = vector = IA64_CPE_VECTOR;
Yasuaki Ishimatsu4994be12007-07-17 21:22:33 +0900896 BUG_ON(bind_irq_vector(irq, vector, CPU_MASK_ALL));
Kenji Kaneshigeaa0ebec2007-11-09 10:51:01 +0900897 delivery = IOSAPIC_FIXED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898 mask = 1;
899 break;
900 default:
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800901 printk(KERN_ERR "%s: invalid int type 0x%x\n", __func__,
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900902 int_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903 return -1;
904 }
905
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900906 register_intr(gsi, irq, delivery, polarity, trigger);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900908 printk(KERN_INFO
909 "PLATFORM int %s (0x%x): GSI %u (%s, %s) -> CPU %d (0x%04x)"
910 " vector %d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 int_type < ARRAY_SIZE(name) ? name[int_type] : "unknown",
912 int_type, gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
913 (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
914 cpu_logical_id(dest), dest, vector);
915
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900916 set_rte(gsi, irq, dest, mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917 return vector;
918}
919
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920/*
921 * ACPI calls this when it finds an entry for a legacy ISA IRQ override.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922 */
Tony Luck0f7ac292007-05-07 13:17:00 -0700923void __devinit
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924iosapic_override_isa_irq (unsigned int isa_irq, unsigned int gsi,
925 unsigned long polarity,
926 unsigned long trigger)
927{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900928 int vector, irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929 unsigned int dest = cpu_physical_id(smp_processor_id());
Kenji Kaneshigec9d059d2007-11-07 15:38:30 +0900930 unsigned char dmode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900932 irq = vector = isa_irq_to_vector(isa_irq);
Yasuaki Ishimatsu4994be12007-07-17 21:22:33 +0900933 BUG_ON(bind_irq_vector(irq, vector, CPU_MASK_ALL));
Kenji Kaneshigec9d059d2007-11-07 15:38:30 +0900934 dmode = choose_dmode();
935 register_intr(gsi, irq, dmode, polarity, trigger);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936
937 DBG("ISA: IRQ %u -> GSI %u (%s,%s) -> CPU %d (0x%04x) vector %d\n",
938 isa_irq, gsi, trigger == IOSAPIC_EDGE ? "edge" : "level",
939 polarity == IOSAPIC_POL_HIGH ? "high" : "low",
940 cpu_logical_id(dest), dest, vector);
941
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900942 set_rte(gsi, irq, dest, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943}
944
945void __init
Isaku Yamahata33b39e82008-05-19 22:13:42 +0900946ia64_native_iosapic_pcat_compat_init(void)
947{
948 if (pcat_compat) {
949 /*
950 * Disable the compatibility mode interrupts (8259 style),
951 * needs IN/OUT support enabled.
952 */
953 printk(KERN_INFO
954 "%s: Disabling PC-AT compatible 8259 interrupts\n",
955 __func__);
956 outb(0xff, 0xA1);
957 outb(0xff, 0x21);
958 }
959}
960
961void __init
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962iosapic_system_init (int system_pcat_compat)
963{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900964 int irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900966 for (irq = 0; irq < NR_IRQS; ++irq) {
967 iosapic_intr_info[irq].low32 = IOSAPIC_MASK;
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900968 /* mark as unused */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900969 INIT_LIST_HEAD(&iosapic_intr_info[irq].rtes);
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900970
971 iosapic_intr_info[irq].count = 0;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700972 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973
974 pcat_compat = system_pcat_compat;
Isaku Yamahata33b39e82008-05-19 22:13:42 +0900975 if (pcat_compat)
976 iosapic_pcat_compat_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977}
978
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -0700979static inline int
980iosapic_alloc (void)
981{
982 int index;
983
984 for (index = 0; index < NR_IOSAPICS; index++)
985 if (!iosapic_lists[index].addr)
986 return index;
987
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800988 printk(KERN_WARNING "%s: failed to allocate iosapic\n", __func__);
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -0700989 return -1;
990}
991
992static inline void
993iosapic_free (int index)
994{
995 memset(&iosapic_lists[index], 0, sizeof(iosapic_lists[0]));
996}
997
998static inline int
999iosapic_check_gsi_range (unsigned int gsi_base, unsigned int ver)
1000{
1001 int index;
1002 unsigned int gsi_end, base, end;
1003
1004 /* check gsi range */
1005 gsi_end = gsi_base + ((ver >> 16) & 0xff);
1006 for (index = 0; index < NR_IOSAPICS; index++) {
1007 if (!iosapic_lists[index].addr)
1008 continue;
1009
1010 base = iosapic_lists[index].gsi_base;
1011 end = base + iosapic_lists[index].num_rte - 1;
1012
Satoru Takeuchie6d1ba52006-03-27 17:13:46 +09001013 if (gsi_end < base || end < gsi_base)
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001014 continue; /* OK */
1015
1016 return -EBUSY;
1017 }
1018 return 0;
1019}
1020
1021int __devinit
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022iosapic_init (unsigned long phys_addr, unsigned int gsi_base)
1023{
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001024 int num_rte, err, index;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025 unsigned int isa_irq, ver;
1026 char __iomem *addr;
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001027 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001029 spin_lock_irqsave(&iosapic_lock, flags);
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +09001030 index = find_iosapic(gsi_base);
1031 if (index >= 0) {
1032 spin_unlock_irqrestore(&iosapic_lock, flags);
1033 return -EBUSY;
1034 }
1035
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001036 addr = ioremap(phys_addr, 0);
Roel Kluine7369e02009-08-11 14:52:11 -07001037 if (addr == NULL) {
1038 spin_unlock_irqrestore(&iosapic_lock, flags);
1039 return -ENOMEM;
1040 }
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001041 ver = iosapic_version(addr);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001042 if ((err = iosapic_check_gsi_range(gsi_base, ver))) {
1043 iounmap(addr);
1044 spin_unlock_irqrestore(&iosapic_lock, flags);
1045 return err;
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001046 }
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001047
1048 /*
1049 * The MAX_REDIR register holds the highest input pin number
1050 * (starting from 0). We add 1 so that we can use it for
1051 * number of pins (= RTEs)
1052 */
1053 num_rte = ((ver >> 16) & 0xff) + 1;
1054
1055 index = iosapic_alloc();
1056 iosapic_lists[index].addr = addr;
1057 iosapic_lists[index].gsi_base = gsi_base;
1058 iosapic_lists[index].num_rte = num_rte;
1059#ifdef CONFIG_NUMA
1060 iosapic_lists[index].node = MAX_NUMNODES;
1061#endif
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +09001062 spin_lock_init(&iosapic_lists[index].lock);
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001063 spin_unlock_irqrestore(&iosapic_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064
1065 if ((gsi_base == 0) && pcat_compat) {
1066 /*
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +09001067 * Map the legacy ISA devices into the IOSAPIC data. Some of
1068 * these may get reprogrammed later on with data from the ACPI
1069 * Interrupt Source Override table.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070 */
1071 for (isa_irq = 0; isa_irq < 16; ++isa_irq)
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +09001072 iosapic_override_isa_irq(isa_irq, isa_irq,
1073 IOSAPIC_POL_HIGH,
1074 IOSAPIC_EDGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075 }
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001076 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077}
1078
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001079#ifdef CONFIG_HOTPLUG
1080int
1081iosapic_remove (unsigned int gsi_base)
1082{
1083 int index, err = 0;
1084 unsigned long flags;
1085
1086 spin_lock_irqsave(&iosapic_lock, flags);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001087 index = find_iosapic(gsi_base);
1088 if (index < 0) {
1089 printk(KERN_WARNING "%s: No IOSAPIC for GSI base %u\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -08001090 __func__, gsi_base);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001091 goto out;
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001092 }
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001093
1094 if (iosapic_lists[index].rtes_inuse) {
1095 err = -EBUSY;
1096 printk(KERN_WARNING "%s: IOSAPIC for GSI base %u is busy\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -08001097 __func__, gsi_base);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001098 goto out;
1099 }
1100
1101 iounmap(iosapic_lists[index].addr);
1102 iosapic_free(index);
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001103 out:
1104 spin_unlock_irqrestore(&iosapic_lock, flags);
1105 return err;
1106}
1107#endif /* CONFIG_HOTPLUG */
1108
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109#ifdef CONFIG_NUMA
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001110void __devinit
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111map_iosapic_to_node(unsigned int gsi_base, int node)
1112{
1113 int index;
1114
1115 index = find_iosapic(gsi_base);
1116 if (index < 0) {
1117 printk(KERN_WARNING "%s: No IOSAPIC for GSI %u\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -08001118 __func__, gsi_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119 return;
1120 }
1121 iosapic_lists[index].node = node;
1122 return;
1123}
1124#endif