blob: 10ba72302fc924231ad971fec373325e6ea33bf4 [file] [log] [blame]
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001/*
2 * Copyright (C) 2009 - QLogic Corporation.
3 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful, but
11 * WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
18 * MA 02111-1307, USA.
19 *
20 * The full GNU General Public License is included in this distribution
21 * in the file called "COPYING".
22 *
23 */
24
25#include "qlcnic.h"
26
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +000028#include <net/ip.h>
29
30#define MASK(n) ((1ULL<<(n))-1)
31#define OCM_WIN_P3P(addr) (addr & 0xffc0000)
32
33#define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
34
35#define CRB_BLK(off) ((off >> 20) & 0x3f)
36#define CRB_SUBBLK(off) ((off >> 16) & 0xf)
37#define CRB_WINDOW_2M (0x130060)
38#define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
39#define CRB_INDIRECT_2M (0x1e0000UL)
40
41
42#ifndef readq
43static inline u64 readq(void __iomem *addr)
44{
45 return readl(addr) | (((u64) readl(addr + 4)) << 32LL);
46}
47#endif
48
49#ifndef writeq
50static inline void writeq(u64 val, void __iomem *addr)
51{
52 writel(((u32) (val)), (addr));
53 writel(((u32) (val >> 32)), (addr + 4));
54}
55#endif
56
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +000057static const struct crb_128M_2M_block_map
58crb_128M_2M_map[64] __cacheline_aligned_in_smp = {
59 {{{0, 0, 0, 0} } }, /* 0: PCI */
60 {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
61 {1, 0x0110000, 0x0120000, 0x130000},
62 {1, 0x0120000, 0x0122000, 0x124000},
63 {1, 0x0130000, 0x0132000, 0x126000},
64 {1, 0x0140000, 0x0142000, 0x128000},
65 {1, 0x0150000, 0x0152000, 0x12a000},
66 {1, 0x0160000, 0x0170000, 0x110000},
67 {1, 0x0170000, 0x0172000, 0x12e000},
68 {0, 0x0000000, 0x0000000, 0x000000},
69 {0, 0x0000000, 0x0000000, 0x000000},
70 {0, 0x0000000, 0x0000000, 0x000000},
71 {0, 0x0000000, 0x0000000, 0x000000},
72 {0, 0x0000000, 0x0000000, 0x000000},
73 {0, 0x0000000, 0x0000000, 0x000000},
74 {1, 0x01e0000, 0x01e0800, 0x122000},
75 {0, 0x0000000, 0x0000000, 0x000000} } },
76 {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
77 {{{0, 0, 0, 0} } }, /* 3: */
78 {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
79 {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
80 {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
81 {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
82 {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
83 {0, 0x0000000, 0x0000000, 0x000000},
84 {0, 0x0000000, 0x0000000, 0x000000},
85 {0, 0x0000000, 0x0000000, 0x000000},
86 {0, 0x0000000, 0x0000000, 0x000000},
87 {0, 0x0000000, 0x0000000, 0x000000},
88 {0, 0x0000000, 0x0000000, 0x000000},
89 {0, 0x0000000, 0x0000000, 0x000000},
90 {0, 0x0000000, 0x0000000, 0x000000},
91 {0, 0x0000000, 0x0000000, 0x000000},
92 {0, 0x0000000, 0x0000000, 0x000000},
93 {0, 0x0000000, 0x0000000, 0x000000},
94 {0, 0x0000000, 0x0000000, 0x000000},
95 {0, 0x0000000, 0x0000000, 0x000000},
96 {0, 0x0000000, 0x0000000, 0x000000},
97 {1, 0x08f0000, 0x08f2000, 0x172000} } },
98 {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
99 {0, 0x0000000, 0x0000000, 0x000000},
100 {0, 0x0000000, 0x0000000, 0x000000},
101 {0, 0x0000000, 0x0000000, 0x000000},
102 {0, 0x0000000, 0x0000000, 0x000000},
103 {0, 0x0000000, 0x0000000, 0x000000},
104 {0, 0x0000000, 0x0000000, 0x000000},
105 {0, 0x0000000, 0x0000000, 0x000000},
106 {0, 0x0000000, 0x0000000, 0x000000},
107 {0, 0x0000000, 0x0000000, 0x000000},
108 {0, 0x0000000, 0x0000000, 0x000000},
109 {0, 0x0000000, 0x0000000, 0x000000},
110 {0, 0x0000000, 0x0000000, 0x000000},
111 {0, 0x0000000, 0x0000000, 0x000000},
112 {0, 0x0000000, 0x0000000, 0x000000},
113 {1, 0x09f0000, 0x09f2000, 0x176000} } },
114 {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
115 {0, 0x0000000, 0x0000000, 0x000000},
116 {0, 0x0000000, 0x0000000, 0x000000},
117 {0, 0x0000000, 0x0000000, 0x000000},
118 {0, 0x0000000, 0x0000000, 0x000000},
119 {0, 0x0000000, 0x0000000, 0x000000},
120 {0, 0x0000000, 0x0000000, 0x000000},
121 {0, 0x0000000, 0x0000000, 0x000000},
122 {0, 0x0000000, 0x0000000, 0x000000},
123 {0, 0x0000000, 0x0000000, 0x000000},
124 {0, 0x0000000, 0x0000000, 0x000000},
125 {0, 0x0000000, 0x0000000, 0x000000},
126 {0, 0x0000000, 0x0000000, 0x000000},
127 {0, 0x0000000, 0x0000000, 0x000000},
128 {0, 0x0000000, 0x0000000, 0x000000},
129 {1, 0x0af0000, 0x0af2000, 0x17a000} } },
130 {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
131 {0, 0x0000000, 0x0000000, 0x000000},
132 {0, 0x0000000, 0x0000000, 0x000000},
133 {0, 0x0000000, 0x0000000, 0x000000},
134 {0, 0x0000000, 0x0000000, 0x000000},
135 {0, 0x0000000, 0x0000000, 0x000000},
136 {0, 0x0000000, 0x0000000, 0x000000},
137 {0, 0x0000000, 0x0000000, 0x000000},
138 {0, 0x0000000, 0x0000000, 0x000000},
139 {0, 0x0000000, 0x0000000, 0x000000},
140 {0, 0x0000000, 0x0000000, 0x000000},
141 {0, 0x0000000, 0x0000000, 0x000000},
142 {0, 0x0000000, 0x0000000, 0x000000},
143 {0, 0x0000000, 0x0000000, 0x000000},
144 {0, 0x0000000, 0x0000000, 0x000000},
145 {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
146 {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
147 {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
148 {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
149 {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
150 {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
151 {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
152 {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
153 {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
154 {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
155 {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
156 {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
157 {{{0, 0, 0, 0} } }, /* 23: */
158 {{{0, 0, 0, 0} } }, /* 24: */
159 {{{0, 0, 0, 0} } }, /* 25: */
160 {{{0, 0, 0, 0} } }, /* 26: */
161 {{{0, 0, 0, 0} } }, /* 27: */
162 {{{0, 0, 0, 0} } }, /* 28: */
163 {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
164 {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
165 {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
166 {{{0} } }, /* 32: PCI */
167 {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
168 {1, 0x2110000, 0x2120000, 0x130000},
169 {1, 0x2120000, 0x2122000, 0x124000},
170 {1, 0x2130000, 0x2132000, 0x126000},
171 {1, 0x2140000, 0x2142000, 0x128000},
172 {1, 0x2150000, 0x2152000, 0x12a000},
173 {1, 0x2160000, 0x2170000, 0x110000},
174 {1, 0x2170000, 0x2172000, 0x12e000},
175 {0, 0x0000000, 0x0000000, 0x000000},
176 {0, 0x0000000, 0x0000000, 0x000000},
177 {0, 0x0000000, 0x0000000, 0x000000},
178 {0, 0x0000000, 0x0000000, 0x000000},
179 {0, 0x0000000, 0x0000000, 0x000000},
180 {0, 0x0000000, 0x0000000, 0x000000},
181 {0, 0x0000000, 0x0000000, 0x000000},
182 {0, 0x0000000, 0x0000000, 0x000000} } },
183 {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
184 {{{0} } }, /* 35: */
185 {{{0} } }, /* 36: */
186 {{{0} } }, /* 37: */
187 {{{0} } }, /* 38: */
188 {{{0} } }, /* 39: */
189 {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
190 {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
191 {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
192 {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
193 {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
194 {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
195 {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
196 {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
197 {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
198 {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
199 {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
200 {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
201 {{{0} } }, /* 52: */
202 {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
203 {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
204 {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
205 {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
206 {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
207 {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
208 {{{0} } }, /* 59: I2C0 */
209 {{{0} } }, /* 60: I2C1 */
210 {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
211 {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
212 {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
213};
214
215/*
216 * top 12 bits of crb internal address (hub, agent)
217 */
218static const unsigned crb_hub_agt[64] = {
219 0,
220 QLCNIC_HW_CRB_HUB_AGT_ADR_PS,
221 QLCNIC_HW_CRB_HUB_AGT_ADR_MN,
222 QLCNIC_HW_CRB_HUB_AGT_ADR_MS,
223 0,
224 QLCNIC_HW_CRB_HUB_AGT_ADR_SRE,
225 QLCNIC_HW_CRB_HUB_AGT_ADR_NIU,
226 QLCNIC_HW_CRB_HUB_AGT_ADR_QMN,
227 QLCNIC_HW_CRB_HUB_AGT_ADR_SQN0,
228 QLCNIC_HW_CRB_HUB_AGT_ADR_SQN1,
229 QLCNIC_HW_CRB_HUB_AGT_ADR_SQN2,
230 QLCNIC_HW_CRB_HUB_AGT_ADR_SQN3,
231 QLCNIC_HW_CRB_HUB_AGT_ADR_I2Q,
232 QLCNIC_HW_CRB_HUB_AGT_ADR_TIMR,
233 QLCNIC_HW_CRB_HUB_AGT_ADR_ROMUSB,
234 QLCNIC_HW_CRB_HUB_AGT_ADR_PGN4,
235 QLCNIC_HW_CRB_HUB_AGT_ADR_XDMA,
236 QLCNIC_HW_CRB_HUB_AGT_ADR_PGN0,
237 QLCNIC_HW_CRB_HUB_AGT_ADR_PGN1,
238 QLCNIC_HW_CRB_HUB_AGT_ADR_PGN2,
239 QLCNIC_HW_CRB_HUB_AGT_ADR_PGN3,
240 QLCNIC_HW_CRB_HUB_AGT_ADR_PGND,
241 QLCNIC_HW_CRB_HUB_AGT_ADR_PGNI,
242 QLCNIC_HW_CRB_HUB_AGT_ADR_PGS0,
243 QLCNIC_HW_CRB_HUB_AGT_ADR_PGS1,
244 QLCNIC_HW_CRB_HUB_AGT_ADR_PGS2,
245 QLCNIC_HW_CRB_HUB_AGT_ADR_PGS3,
246 0,
247 QLCNIC_HW_CRB_HUB_AGT_ADR_PGSI,
248 QLCNIC_HW_CRB_HUB_AGT_ADR_SN,
249 0,
250 QLCNIC_HW_CRB_HUB_AGT_ADR_EG,
251 0,
252 QLCNIC_HW_CRB_HUB_AGT_ADR_PS,
253 QLCNIC_HW_CRB_HUB_AGT_ADR_CAM,
254 0,
255 0,
256 0,
257 0,
258 0,
259 QLCNIC_HW_CRB_HUB_AGT_ADR_TIMR,
260 0,
261 QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX1,
262 QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX2,
263 QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX3,
264 QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX4,
265 QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX5,
266 QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX6,
267 QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX7,
268 QLCNIC_HW_CRB_HUB_AGT_ADR_XDMA,
269 QLCNIC_HW_CRB_HUB_AGT_ADR_I2Q,
270 QLCNIC_HW_CRB_HUB_AGT_ADR_ROMUSB,
271 0,
272 QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX0,
273 QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX8,
274 QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX9,
275 QLCNIC_HW_CRB_HUB_AGT_ADR_OCM0,
276 0,
277 QLCNIC_HW_CRB_HUB_AGT_ADR_SMB,
278 QLCNIC_HW_CRB_HUB_AGT_ADR_I2C0,
279 QLCNIC_HW_CRB_HUB_AGT_ADR_I2C1,
280 0,
281 QLCNIC_HW_CRB_HUB_AGT_ADR_PGNC,
282 0,
283};
284
285/* PCI Windowing for DDR regions. */
286
287#define QLCNIC_PCIE_SEM_TIMEOUT 10000
288
289int
290qlcnic_pcie_sem_lock(struct qlcnic_adapter *adapter, int sem, u32 id_reg)
291{
292 int done = 0, timeout = 0;
293
294 while (!done) {
295 done = QLCRD32(adapter, QLCNIC_PCIE_REG(PCIE_SEM_LOCK(sem)));
296 if (done == 1)
297 break;
Amit Kumar Salecha65b5b422010-04-01 19:01:33 +0000298 if (++timeout >= QLCNIC_PCIE_SEM_TIMEOUT) {
299 dev_err(&adapter->pdev->dev,
300 "Failed to acquire sem=%d lock;reg_id=%d\n",
301 sem, id_reg);
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000302 return -EIO;
Amit Kumar Salecha65b5b422010-04-01 19:01:33 +0000303 }
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000304 msleep(1);
305 }
306
307 if (id_reg)
308 QLCWR32(adapter, id_reg, adapter->portnum);
309
310 return 0;
311}
312
313void
314qlcnic_pcie_sem_unlock(struct qlcnic_adapter *adapter, int sem)
315{
316 QLCRD32(adapter, QLCNIC_PCIE_REG(PCIE_SEM_UNLOCK(sem)));
317}
318
319static int
320qlcnic_send_cmd_descs(struct qlcnic_adapter *adapter,
321 struct cmd_desc_type0 *cmd_desc_arr, int nr_desc)
322{
323 u32 i, producer, consumer;
324 struct qlcnic_cmd_buffer *pbuf;
325 struct cmd_desc_type0 *cmd_desc;
326 struct qlcnic_host_tx_ring *tx_ring;
327
328 i = 0;
329
330 if (adapter->is_up != QLCNIC_ADAPTER_UP_MAGIC)
331 return -EIO;
332
333 tx_ring = adapter->tx_ring;
334 __netif_tx_lock_bh(tx_ring->txq);
335
336 producer = tx_ring->producer;
337 consumer = tx_ring->sw_consumer;
338
339 if (nr_desc >= qlcnic_tx_avail(tx_ring)) {
340 netif_tx_stop_queue(tx_ring->txq);
Rajesh K Borundiaef71ff82010-06-17 02:56:41 +0000341 smp_mb();
342 if (qlcnic_tx_avail(tx_ring) > nr_desc) {
343 if (qlcnic_tx_avail(tx_ring) > TX_STOP_THRESH)
344 netif_tx_wake_queue(tx_ring->txq);
345 } else {
346 adapter->stats.xmit_off++;
347 __netif_tx_unlock_bh(tx_ring->txq);
348 return -EBUSY;
349 }
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000350 }
351
352 do {
353 cmd_desc = &cmd_desc_arr[i];
354
355 pbuf = &tx_ring->cmd_buf_arr[producer];
356 pbuf->skb = NULL;
357 pbuf->frag_count = 0;
358
359 memcpy(&tx_ring->desc_head[producer],
360 &cmd_desc_arr[i], sizeof(struct cmd_desc_type0));
361
362 producer = get_next_index(producer, tx_ring->num_desc);
363 i++;
364
365 } while (i != nr_desc);
366
367 tx_ring->producer = producer;
368
369 qlcnic_update_cmd_producer(adapter, tx_ring);
370
371 __netif_tx_unlock_bh(tx_ring->txq);
372
373 return 0;
374}
375
376static int
377qlcnic_sre_macaddr_change(struct qlcnic_adapter *adapter, u8 *addr,
378 unsigned op)
379{
380 struct qlcnic_nic_req req;
381 struct qlcnic_mac_req *mac_req;
382 u64 word;
383
384 memset(&req, 0, sizeof(struct qlcnic_nic_req));
385 req.qhdr = cpu_to_le64(QLCNIC_REQUEST << 23);
386
387 word = QLCNIC_MAC_EVENT | ((u64)adapter->portnum << 16);
388 req.req_hdr = cpu_to_le64(word);
389
390 mac_req = (struct qlcnic_mac_req *)&req.words[0];
391 mac_req->op = op;
392 memcpy(mac_req->mac_addr, addr, 6);
393
394 return qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
395}
396
Sucheta Chakraborty9ab17b32010-03-08 00:14:47 +0000397static int qlcnic_nic_add_mac(struct qlcnic_adapter *adapter, u8 *addr)
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000398{
399 struct list_head *head;
400 struct qlcnic_mac_list_s *cur;
401
402 /* look up if already exists */
Sucheta Chakraborty9ab17b32010-03-08 00:14:47 +0000403 list_for_each(head, &adapter->mac_list) {
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000404 cur = list_entry(head, struct qlcnic_mac_list_s, list);
Sucheta Chakraborty9ab17b32010-03-08 00:14:47 +0000405 if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0)
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000406 return 0;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000407 }
408
409 cur = kzalloc(sizeof(struct qlcnic_mac_list_s), GFP_ATOMIC);
410 if (cur == NULL) {
411 dev_err(&adapter->netdev->dev,
412 "failed to add mac address filter\n");
413 return -ENOMEM;
414 }
415 memcpy(cur->mac_addr, addr, ETH_ALEN);
416 list_add_tail(&cur->list, &adapter->mac_list);
417
418 return qlcnic_sre_macaddr_change(adapter,
419 cur->mac_addr, QLCNIC_MAC_ADD);
420}
421
422void qlcnic_set_multi(struct net_device *netdev)
423{
424 struct qlcnic_adapter *adapter = netdev_priv(netdev);
Jiri Pirko22bedad2010-04-01 21:22:57 +0000425 struct netdev_hw_addr *ha;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000426 u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
427 u32 mode = VPORT_MISS_MODE_DROP;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000428
Amit Kumar Salechaa55cb182010-04-07 16:51:49 -0700429 if (adapter->is_up != QLCNIC_ADAPTER_UP_MAGIC)
430 return;
431
Sucheta Chakraborty9ab17b32010-03-08 00:14:47 +0000432 qlcnic_nic_add_mac(adapter, adapter->mac_addr);
433 qlcnic_nic_add_mac(adapter, bcast_addr);
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000434
435 if (netdev->flags & IFF_PROMISC) {
436 mode = VPORT_MISS_MODE_ACCEPT_ALL;
437 goto send_fw_cmd;
438 }
439
440 if ((netdev->flags & IFF_ALLMULTI) ||
Jiri Pirko4cd24ea2010-02-08 04:30:35 +0000441 (netdev_mc_count(netdev) > adapter->max_mc_count)) {
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000442 mode = VPORT_MISS_MODE_ACCEPT_MULTI;
443 goto send_fw_cmd;
444 }
445
Jiri Pirko4cd24ea2010-02-08 04:30:35 +0000446 if (!netdev_mc_empty(netdev)) {
Jiri Pirko22bedad2010-04-01 21:22:57 +0000447 netdev_for_each_mc_addr(ha, netdev) {
448 qlcnic_nic_add_mac(adapter, ha->addr);
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000449 }
450 }
451
452send_fw_cmd:
453 qlcnic_nic_set_promisc(adapter, mode);
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000454}
455
456int qlcnic_nic_set_promisc(struct qlcnic_adapter *adapter, u32 mode)
457{
458 struct qlcnic_nic_req req;
459 u64 word;
460
461 memset(&req, 0, sizeof(struct qlcnic_nic_req));
462
463 req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
464
465 word = QLCNIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE |
466 ((u64)adapter->portnum << 16);
467 req.req_hdr = cpu_to_le64(word);
468
469 req.words[0] = cpu_to_le64(mode);
470
471 return qlcnic_send_cmd_descs(adapter,
472 (struct cmd_desc_type0 *)&req, 1);
473}
474
475void qlcnic_free_mac_list(struct qlcnic_adapter *adapter)
476{
477 struct qlcnic_mac_list_s *cur;
478 struct list_head *head = &adapter->mac_list;
479
480 while (!list_empty(head)) {
481 cur = list_entry(head->next, struct qlcnic_mac_list_s, list);
482 qlcnic_sre_macaddr_change(adapter,
483 cur->mac_addr, QLCNIC_MAC_DEL);
484 list_del(&cur->list);
485 kfree(cur);
486 }
487}
488
489#define QLCNIC_CONFIG_INTR_COALESCE 3
490
491/*
492 * Send the interrupt coalescing parameter set by ethtool to the card.
493 */
494int qlcnic_config_intr_coalesce(struct qlcnic_adapter *adapter)
495{
496 struct qlcnic_nic_req req;
497 u64 word[6];
498 int rv, i;
499
500 memset(&req, 0, sizeof(struct qlcnic_nic_req));
501
502 req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
503
504 word[0] = QLCNIC_CONFIG_INTR_COALESCE | ((u64)adapter->portnum << 16);
505 req.req_hdr = cpu_to_le64(word[0]);
506
507 memcpy(&word[0], &adapter->coal, sizeof(adapter->coal));
508 for (i = 0; i < 6; i++)
509 req.words[i] = cpu_to_le64(word[i]);
510
511 rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
512 if (rv != 0)
513 dev_err(&adapter->netdev->dev,
514 "Could not send interrupt coalescing parameters\n");
515
516 return rv;
517}
518
519int qlcnic_config_hw_lro(struct qlcnic_adapter *adapter, int enable)
520{
521 struct qlcnic_nic_req req;
522 u64 word;
523 int rv;
524
525 if ((adapter->flags & QLCNIC_LRO_ENABLED) == enable)
526 return 0;
527
528 memset(&req, 0, sizeof(struct qlcnic_nic_req));
529
530 req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
531
532 word = QLCNIC_H2C_OPCODE_CONFIG_HW_LRO | ((u64)adapter->portnum << 16);
533 req.req_hdr = cpu_to_le64(word);
534
535 req.words[0] = cpu_to_le64(enable);
536
537 rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
538 if (rv != 0)
539 dev_err(&adapter->netdev->dev,
540 "Could not send configure hw lro request\n");
541
542 adapter->flags ^= QLCNIC_LRO_ENABLED;
543
544 return rv;
545}
546
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +0000547int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, u32 enable)
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000548{
549 struct qlcnic_nic_req req;
550 u64 word;
551 int rv;
552
553 if (!!(adapter->flags & QLCNIC_BRIDGE_ENABLED) == enable)
554 return 0;
555
556 memset(&req, 0, sizeof(struct qlcnic_nic_req));
557
558 req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
559
560 word = QLCNIC_H2C_OPCODE_CONFIG_BRIDGING |
561 ((u64)adapter->portnum << 16);
562 req.req_hdr = cpu_to_le64(word);
563
564 req.words[0] = cpu_to_le64(enable);
565
566 rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
567 if (rv != 0)
568 dev_err(&adapter->netdev->dev,
569 "Could not send configure bridge mode request\n");
570
571 adapter->flags ^= QLCNIC_BRIDGE_ENABLED;
572
573 return rv;
574}
575
576
577#define RSS_HASHTYPE_IP_TCP 0x3
578
579int qlcnic_config_rss(struct qlcnic_adapter *adapter, int enable)
580{
581 struct qlcnic_nic_req req;
582 u64 word;
583 int i, rv;
584
585 const u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
586 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
587 0x255b0ec26d5a56daULL };
588
589
590 memset(&req, 0, sizeof(struct qlcnic_nic_req));
591 req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
592
593 word = QLCNIC_H2C_OPCODE_CONFIG_RSS | ((u64)adapter->portnum << 16);
594 req.req_hdr = cpu_to_le64(word);
595
596 /*
597 * RSS request:
598 * bits 3-0: hash_method
599 * 5-4: hash_type_ipv4
600 * 7-6: hash_type_ipv6
601 * 8: enable
602 * 9: use indirection table
603 * 47-10: reserved
604 * 63-48: indirection table mask
605 */
606 word = ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
607 ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
608 ((u64)(enable & 0x1) << 8) |
609 ((0x7ULL) << 48);
610 req.words[0] = cpu_to_le64(word);
611 for (i = 0; i < 5; i++)
612 req.words[i+1] = cpu_to_le64(key[i]);
613
614 rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
615 if (rv != 0)
616 dev_err(&adapter->netdev->dev, "could not configure RSS\n");
617
618 return rv;
619}
620
621int qlcnic_config_ipaddr(struct qlcnic_adapter *adapter, u32 ip, int cmd)
622{
623 struct qlcnic_nic_req req;
624 u64 word;
625 int rv;
626
627 memset(&req, 0, sizeof(struct qlcnic_nic_req));
628 req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
629
630 word = QLCNIC_H2C_OPCODE_CONFIG_IPADDR | ((u64)adapter->portnum << 16);
631 req.req_hdr = cpu_to_le64(word);
632
633 req.words[0] = cpu_to_le64(cmd);
634 req.words[1] = cpu_to_le64(ip);
635
636 rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
637 if (rv != 0)
638 dev_err(&adapter->netdev->dev,
639 "could not notify %s IP 0x%x reuqest\n",
640 (cmd == QLCNIC_IP_UP) ? "Add" : "Remove", ip);
641
642 return rv;
643}
644
645int qlcnic_linkevent_request(struct qlcnic_adapter *adapter, int enable)
646{
647 struct qlcnic_nic_req req;
648 u64 word;
649 int rv;
650
651 memset(&req, 0, sizeof(struct qlcnic_nic_req));
652 req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
653
654 word = QLCNIC_H2C_OPCODE_GET_LINKEVENT | ((u64)adapter->portnum << 16);
655 req.req_hdr = cpu_to_le64(word);
656 req.words[0] = cpu_to_le64(enable | (enable << 8));
657
658 rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
659 if (rv != 0)
660 dev_err(&adapter->netdev->dev,
661 "could not configure link notification\n");
662
663 return rv;
664}
665
666int qlcnic_send_lro_cleanup(struct qlcnic_adapter *adapter)
667{
668 struct qlcnic_nic_req req;
669 u64 word;
670 int rv;
671
672 memset(&req, 0, sizeof(struct qlcnic_nic_req));
673 req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
674
675 word = QLCNIC_H2C_OPCODE_LRO_REQUEST |
676 ((u64)adapter->portnum << 16) |
677 ((u64)QLCNIC_LRO_REQUEST_CLEANUP << 56) ;
678
679 req.req_hdr = cpu_to_le64(word);
680
681 rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
682 if (rv != 0)
683 dev_err(&adapter->netdev->dev,
684 "could not cleanup lro flows\n");
685
686 return rv;
687}
688
689/*
690 * qlcnic_change_mtu - Change the Maximum Transfer Unit
691 * @returns 0 on success, negative on failure
692 */
693
694int qlcnic_change_mtu(struct net_device *netdev, int mtu)
695{
696 struct qlcnic_adapter *adapter = netdev_priv(netdev);
697 int rc = 0;
698
699 if (mtu > P3_MAX_MTU) {
700 dev_err(&adapter->netdev->dev, "mtu > %d bytes unsupported\n",
701 P3_MAX_MTU);
702 return -EINVAL;
703 }
704
705 rc = qlcnic_fw_cmd_set_mtu(adapter, mtu);
706
707 if (!rc)
708 netdev->mtu = mtu;
709
710 return rc;
711}
712
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +0000713int qlcnic_get_mac_addr(struct qlcnic_adapter *adapter, u8 *mac)
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000714{
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +0000715 u32 crbaddr;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000716 int pci_func = adapter->ahw.pci_func;
717
718 crbaddr = CRB_MAC_BLOCK_START +
719 (4 * ((pci_func/2) * 3)) + (4 * (pci_func & 1));
720
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +0000721 qlcnic_fetch_mac(adapter, crbaddr, crbaddr+4, pci_func & 1, mac);
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000722
723 return 0;
724}
725
726/*
727 * Changes the CRB window to the specified window.
728 */
729 /* Returns < 0 if off is not valid,
730 * 1 if window access is needed. 'off' is set to offset from
731 * CRB space in 128M pci map
732 * 0 if no window access is needed. 'off' is set to 2M addr
733 * In: 'off' is offset from base in 128M pci map
734 */
735static int
736qlcnic_pci_get_crb_addr_2M(struct qlcnic_adapter *adapter,
737 ulong off, void __iomem **addr)
738{
739 const struct crb_128M_2M_sub_block_map *m;
740
741 if ((off >= QLCNIC_CRB_MAX) || (off < QLCNIC_PCI_CRBSPACE))
742 return -EINVAL;
743
744 off -= QLCNIC_PCI_CRBSPACE;
745
746 /*
747 * Try direct map
748 */
749 m = &crb_128M_2M_map[CRB_BLK(off)].sub_block[CRB_SUBBLK(off)];
750
751 if (m->valid && (m->start_128M <= off) && (m->end_128M > off)) {
752 *addr = adapter->ahw.pci_base0 + m->start_2M +
753 (off - m->start_128M);
754 return 0;
755 }
756
757 /*
758 * Not in direct map, use crb window
759 */
760 *addr = adapter->ahw.pci_base0 + CRB_INDIRECT_2M + (off & MASK(16));
761 return 1;
762}
763
764/*
765 * In: 'off' is offset from CRB space in 128M pci map
766 * Out: 'off' is 2M pci map addr
767 * side effect: lock crb window
768 */
Amit Kumar Salecha4de57822010-06-17 02:56:42 +0000769static int
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000770qlcnic_pci_set_crbwindow_2M(struct qlcnic_adapter *adapter, ulong off)
771{
772 u32 window;
773 void __iomem *addr = adapter->ahw.pci_base0 + CRB_WINDOW_2M;
774
775 off -= QLCNIC_PCI_CRBSPACE;
776
777 window = CRB_HI(off);
Amit Kumar Salecha4de57822010-06-17 02:56:42 +0000778 if (window == 0) {
779 dev_err(&adapter->pdev->dev, "Invalid offset 0x%lx\n", off);
780 return -EIO;
781 }
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000782
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000783 writel(window, addr);
784 if (readl(addr) != window) {
785 if (printk_ratelimit())
786 dev_warn(&adapter->pdev->dev,
787 "failed to set CRB window to %d off 0x%lx\n",
788 window, off);
Amit Kumar Salecha4de57822010-06-17 02:56:42 +0000789 return -EIO;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000790 }
Amit Kumar Salecha4de57822010-06-17 02:56:42 +0000791 return 0;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000792}
793
794int
795qlcnic_hw_write_wx_2M(struct qlcnic_adapter *adapter, ulong off, u32 data)
796{
797 unsigned long flags;
798 int rv;
799 void __iomem *addr = NULL;
800
801 rv = qlcnic_pci_get_crb_addr_2M(adapter, off, &addr);
802
803 if (rv == 0) {
804 writel(data, addr);
805 return 0;
806 }
807
808 if (rv > 0) {
809 /* indirect access */
810 write_lock_irqsave(&adapter->ahw.crb_lock, flags);
811 crb_win_lock(adapter);
Amit Kumar Salecha4de57822010-06-17 02:56:42 +0000812 rv = qlcnic_pci_set_crbwindow_2M(adapter, off);
813 if (!rv)
814 writel(data, addr);
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000815 crb_win_unlock(adapter);
816 write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
Amit Kumar Salecha4de57822010-06-17 02:56:42 +0000817 return rv;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000818 }
819
820 dev_err(&adapter->pdev->dev,
821 "%s: invalid offset: 0x%016lx\n", __func__, off);
822 dump_stack();
823 return -EIO;
824}
825
826u32
827qlcnic_hw_read_wx_2M(struct qlcnic_adapter *adapter, ulong off)
828{
829 unsigned long flags;
830 int rv;
Amit Kumar Salecha4de57822010-06-17 02:56:42 +0000831 u32 data = -1;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000832 void __iomem *addr = NULL;
833
834 rv = qlcnic_pci_get_crb_addr_2M(adapter, off, &addr);
835
836 if (rv == 0)
837 return readl(addr);
838
839 if (rv > 0) {
840 /* indirect access */
841 write_lock_irqsave(&adapter->ahw.crb_lock, flags);
842 crb_win_lock(adapter);
Amit Kumar Salecha4de57822010-06-17 02:56:42 +0000843 if (!qlcnic_pci_set_crbwindow_2M(adapter, off))
844 data = readl(addr);
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000845 crb_win_unlock(adapter);
846 write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
847 return data;
848 }
849
850 dev_err(&adapter->pdev->dev,
851 "%s: invalid offset: 0x%016lx\n", __func__, off);
852 dump_stack();
853 return -1;
854}
855
856
857void __iomem *
858qlcnic_get_ioaddr(struct qlcnic_adapter *adapter, u32 offset)
859{
860 void __iomem *addr = NULL;
861
862 WARN_ON(qlcnic_pci_get_crb_addr_2M(adapter, offset, &addr));
863
864 return addr;
865}
866
867
868static int
869qlcnic_pci_set_window_2M(struct qlcnic_adapter *adapter,
870 u64 addr, u32 *start)
871{
872 u32 window;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000873
874 window = OCM_WIN_P3P(addr);
875
876 writel(window, adapter->ahw.ocm_win_crb);
877 /* read back to flush */
878 readl(adapter->ahw.ocm_win_crb);
879
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000880 *start = QLCNIC_PCI_OCM0_2M + GET_MEM_OFFS_2M(addr);
881 return 0;
882}
883
884static int
885qlcnic_pci_mem_access_direct(struct qlcnic_adapter *adapter, u64 off,
886 u64 *data, int op)
887{
Dhananjay Phadke0c39aa42010-04-01 19:01:31 +0000888 void __iomem *addr;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000889 int ret;
890 u32 start;
891
892 mutex_lock(&adapter->ahw.mem_lock);
893
894 ret = qlcnic_pci_set_window_2M(adapter, off, &start);
895 if (ret != 0)
896 goto unlock;
897
Dhananjay Phadke0c39aa42010-04-01 19:01:31 +0000898 addr = adapter->ahw.pci_base0 + start;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000899
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000900 if (op == 0) /* read */
901 *data = readq(addr);
902 else /* write */
903 writeq(*data, addr);
904
905unlock:
906 mutex_unlock(&adapter->ahw.mem_lock);
907
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000908 return ret;
909}
910
Dhananjay Phadke897e8c72010-04-01 19:01:29 +0000911void
912qlcnic_pci_camqm_read_2M(struct qlcnic_adapter *adapter, u64 off, u64 *data)
913{
914 void __iomem *addr = adapter->ahw.pci_base0 +
915 QLCNIC_PCI_CAMQM_2M_BASE + (off - QLCNIC_PCI_CAMQM);
916
917 mutex_lock(&adapter->ahw.mem_lock);
918 *data = readq(addr);
919 mutex_unlock(&adapter->ahw.mem_lock);
920}
921
922void
923qlcnic_pci_camqm_write_2M(struct qlcnic_adapter *adapter, u64 off, u64 data)
924{
925 void __iomem *addr = adapter->ahw.pci_base0 +
926 QLCNIC_PCI_CAMQM_2M_BASE + (off - QLCNIC_PCI_CAMQM);
927
928 mutex_lock(&adapter->ahw.mem_lock);
929 writeq(data, addr);
930 mutex_unlock(&adapter->ahw.mem_lock);
931}
932
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000933#define MAX_CTL_CHECK 1000
934
935int
936qlcnic_pci_mem_write_2M(struct qlcnic_adapter *adapter,
937 u64 off, u64 data)
938{
939 int i, j, ret;
940 u32 temp, off8;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000941 void __iomem *mem_crb;
942
943 /* Only 64-bit aligned access */
944 if (off & 7)
945 return -EIO;
946
947 /* P3 onward, test agent base for MIU and SIU is same */
948 if (ADDR_IN_RANGE(off, QLCNIC_ADDR_QDR_NET,
Dhananjay Phadkeb47acac2010-04-01 19:01:30 +0000949 QLCNIC_ADDR_QDR_NET_MAX)) {
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000950 mem_crb = qlcnic_get_ioaddr(adapter,
951 QLCNIC_CRB_QDR_NET+MIU_TEST_AGT_BASE);
952 goto correct;
953 }
954
955 if (ADDR_IN_RANGE(off, QLCNIC_ADDR_DDR_NET, QLCNIC_ADDR_DDR_NET_MAX)) {
956 mem_crb = qlcnic_get_ioaddr(adapter,
957 QLCNIC_CRB_DDR_NET+MIU_TEST_AGT_BASE);
958 goto correct;
959 }
960
961 if (ADDR_IN_RANGE(off, QLCNIC_ADDR_OCM0, QLCNIC_ADDR_OCM0_MAX))
962 return qlcnic_pci_mem_access_direct(adapter, off, &data, 1);
963
964 return -EIO;
965
966correct:
Dhananjay Phadkeb47acac2010-04-01 19:01:30 +0000967 off8 = off & ~0xf;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000968
969 mutex_lock(&adapter->ahw.mem_lock);
970
971 writel(off8, (mem_crb + MIU_TEST_AGT_ADDR_LO));
972 writel(0, (mem_crb + MIU_TEST_AGT_ADDR_HI));
973
974 i = 0;
Dhananjay Phadkeb47acac2010-04-01 19:01:30 +0000975 writel(TA_CTL_ENABLE, (mem_crb + TEST_AGT_CTRL));
976 writel((TA_CTL_START | TA_CTL_ENABLE),
977 (mem_crb + TEST_AGT_CTRL));
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000978
Dhananjay Phadkeb47acac2010-04-01 19:01:30 +0000979 for (j = 0; j < MAX_CTL_CHECK; j++) {
980 temp = readl(mem_crb + TEST_AGT_CTRL);
981 if ((temp & TA_CTL_BUSY) == 0)
982 break;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000983 }
984
Dhananjay Phadkeb47acac2010-04-01 19:01:30 +0000985 if (j >= MAX_CTL_CHECK) {
986 ret = -EIO;
987 goto done;
988 }
989
990 i = (off & 0xf) ? 0 : 2;
991 writel(readl(mem_crb + MIU_TEST_AGT_RDDATA(i)),
992 mem_crb + MIU_TEST_AGT_WRDATA(i));
993 writel(readl(mem_crb + MIU_TEST_AGT_RDDATA(i+1)),
994 mem_crb + MIU_TEST_AGT_WRDATA(i+1));
995 i = (off & 0xf) ? 2 : 0;
996
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000997 writel(data & 0xffffffff,
998 mem_crb + MIU_TEST_AGT_WRDATA(i));
999 writel((data >> 32) & 0xffffffff,
1000 mem_crb + MIU_TEST_AGT_WRDATA(i+1));
1001
1002 writel((TA_CTL_ENABLE | TA_CTL_WRITE), (mem_crb + TEST_AGT_CTRL));
1003 writel((TA_CTL_START | TA_CTL_ENABLE | TA_CTL_WRITE),
1004 (mem_crb + TEST_AGT_CTRL));
1005
1006 for (j = 0; j < MAX_CTL_CHECK; j++) {
1007 temp = readl(mem_crb + TEST_AGT_CTRL);
1008 if ((temp & TA_CTL_BUSY) == 0)
1009 break;
1010 }
1011
1012 if (j >= MAX_CTL_CHECK) {
1013 if (printk_ratelimit())
1014 dev_err(&adapter->pdev->dev,
1015 "failed to write through agent\n");
1016 ret = -EIO;
1017 } else
1018 ret = 0;
1019
1020done:
1021 mutex_unlock(&adapter->ahw.mem_lock);
1022
1023 return ret;
1024}
1025
1026int
1027qlcnic_pci_mem_read_2M(struct qlcnic_adapter *adapter,
1028 u64 off, u64 *data)
1029{
1030 int j, ret;
1031 u32 temp, off8;
Dhananjay Phadkeb47acac2010-04-01 19:01:30 +00001032 u64 val;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001033 void __iomem *mem_crb;
1034
1035 /* Only 64-bit aligned access */
1036 if (off & 7)
1037 return -EIO;
1038
1039 /* P3 onward, test agent base for MIU and SIU is same */
1040 if (ADDR_IN_RANGE(off, QLCNIC_ADDR_QDR_NET,
Dhananjay Phadkeb47acac2010-04-01 19:01:30 +00001041 QLCNIC_ADDR_QDR_NET_MAX)) {
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001042 mem_crb = qlcnic_get_ioaddr(adapter,
1043 QLCNIC_CRB_QDR_NET+MIU_TEST_AGT_BASE);
1044 goto correct;
1045 }
1046
1047 if (ADDR_IN_RANGE(off, QLCNIC_ADDR_DDR_NET, QLCNIC_ADDR_DDR_NET_MAX)) {
1048 mem_crb = qlcnic_get_ioaddr(adapter,
1049 QLCNIC_CRB_DDR_NET+MIU_TEST_AGT_BASE);
1050 goto correct;
1051 }
1052
1053 if (ADDR_IN_RANGE(off, QLCNIC_ADDR_OCM0, QLCNIC_ADDR_OCM0_MAX)) {
1054 return qlcnic_pci_mem_access_direct(adapter,
1055 off, data, 0);
1056 }
1057
1058 return -EIO;
1059
1060correct:
Dhananjay Phadkeb47acac2010-04-01 19:01:30 +00001061 off8 = off & ~0xf;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001062
1063 mutex_lock(&adapter->ahw.mem_lock);
1064
1065 writel(off8, (mem_crb + MIU_TEST_AGT_ADDR_LO));
1066 writel(0, (mem_crb + MIU_TEST_AGT_ADDR_HI));
1067 writel(TA_CTL_ENABLE, (mem_crb + TEST_AGT_CTRL));
1068 writel((TA_CTL_START | TA_CTL_ENABLE), (mem_crb + TEST_AGT_CTRL));
1069
1070 for (j = 0; j < MAX_CTL_CHECK; j++) {
1071 temp = readl(mem_crb + TEST_AGT_CTRL);
1072 if ((temp & TA_CTL_BUSY) == 0)
1073 break;
1074 }
1075
1076 if (j >= MAX_CTL_CHECK) {
1077 if (printk_ratelimit())
1078 dev_err(&adapter->pdev->dev,
1079 "failed to read through agent\n");
1080 ret = -EIO;
1081 } else {
1082 off8 = MIU_TEST_AGT_RDDATA_LO;
Dhananjay Phadkeb47acac2010-04-01 19:01:30 +00001083 if (off & 0xf)
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001084 off8 = MIU_TEST_AGT_RDDATA_UPPER_LO;
1085
1086 temp = readl(mem_crb + off8 + 4);
1087 val = (u64)temp << 32;
1088 val |= readl(mem_crb + off8);
1089 *data = val;
1090 ret = 0;
1091 }
1092
1093 mutex_unlock(&adapter->ahw.mem_lock);
1094
1095 return ret;
1096}
1097
1098int qlcnic_get_board_info(struct qlcnic_adapter *adapter)
1099{
1100 int offset, board_type, magic;
1101 struct pci_dev *pdev = adapter->pdev;
1102
1103 offset = QLCNIC_FW_MAGIC_OFFSET;
1104 if (qlcnic_rom_fast_read(adapter, offset, &magic))
1105 return -EIO;
1106
1107 if (magic != QLCNIC_BDINFO_MAGIC) {
1108 dev_err(&pdev->dev, "invalid board config, magic=%08x\n",
1109 magic);
1110 return -EIO;
1111 }
1112
1113 offset = QLCNIC_BRDTYPE_OFFSET;
1114 if (qlcnic_rom_fast_read(adapter, offset, &board_type))
1115 return -EIO;
1116
1117 adapter->ahw.board_type = board_type;
1118
1119 if (board_type == QLCNIC_BRDTYPE_P3_4_GB_MM) {
1120 u32 gpio = QLCRD32(adapter, QLCNIC_ROMUSB_GLB_PAD_GPIO_I);
1121 if ((gpio & 0x8000) == 0)
1122 board_type = QLCNIC_BRDTYPE_P3_10G_TP;
1123 }
1124
1125 switch (board_type) {
1126 case QLCNIC_BRDTYPE_P3_HMEZ:
1127 case QLCNIC_BRDTYPE_P3_XG_LOM:
1128 case QLCNIC_BRDTYPE_P3_10G_CX4:
1129 case QLCNIC_BRDTYPE_P3_10G_CX4_LP:
1130 case QLCNIC_BRDTYPE_P3_IMEZ:
1131 case QLCNIC_BRDTYPE_P3_10G_SFP_PLUS:
1132 case QLCNIC_BRDTYPE_P3_10G_SFP_CT:
1133 case QLCNIC_BRDTYPE_P3_10G_SFP_QT:
1134 case QLCNIC_BRDTYPE_P3_10G_XFP:
1135 case QLCNIC_BRDTYPE_P3_10000_BASE_T:
1136 adapter->ahw.port_type = QLCNIC_XGBE;
1137 break;
1138 case QLCNIC_BRDTYPE_P3_REF_QG:
1139 case QLCNIC_BRDTYPE_P3_4_GB:
1140 case QLCNIC_BRDTYPE_P3_4_GB_MM:
1141 adapter->ahw.port_type = QLCNIC_GBE;
1142 break;
1143 case QLCNIC_BRDTYPE_P3_10G_TP:
1144 adapter->ahw.port_type = (adapter->portnum < 2) ?
1145 QLCNIC_XGBE : QLCNIC_GBE;
1146 break;
1147 default:
1148 dev_err(&pdev->dev, "unknown board type %x\n", board_type);
1149 adapter->ahw.port_type = QLCNIC_XGBE;
1150 break;
1151 }
1152
1153 return 0;
1154}
1155
1156int
1157qlcnic_wol_supported(struct qlcnic_adapter *adapter)
1158{
1159 u32 wol_cfg;
1160
1161 wol_cfg = QLCRD32(adapter, QLCNIC_WOL_CONFIG_NV);
1162 if (wol_cfg & (1UL << adapter->portnum)) {
1163 wol_cfg = QLCRD32(adapter, QLCNIC_WOL_CONFIG);
1164 if (wol_cfg & (1 << adapter->portnum))
1165 return 1;
1166 }
1167
1168 return 0;
1169}
Sucheta Chakraborty897d3592010-02-01 05:24:58 +00001170
1171int qlcnic_config_led(struct qlcnic_adapter *adapter, u32 state, u32 rate)
1172{
1173 struct qlcnic_nic_req req;
1174 int rv;
1175 u64 word;
1176
1177 memset(&req, 0, sizeof(struct qlcnic_nic_req));
1178 req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
1179
1180 word = QLCNIC_H2C_OPCODE_CONFIG_LED | ((u64)adapter->portnum << 16);
1181 req.req_hdr = cpu_to_le64(word);
1182
1183 req.words[0] = cpu_to_le64((u64)rate << 32);
1184 req.words[1] = cpu_to_le64(state);
1185
1186 rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
1187 if (rv)
1188 dev_err(&adapter->pdev->dev, "LED configuration failed.\n");
1189
1190 return rv;
1191}
Amit Kumar Salechacdaff182010-02-01 05:25:00 +00001192
1193static int qlcnic_set_fw_loopback(struct qlcnic_adapter *adapter, u32 flag)
1194{
1195 struct qlcnic_nic_req req;
1196 int rv;
1197 u64 word;
1198
1199 memset(&req, 0, sizeof(struct qlcnic_nic_req));
1200 req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
1201
1202 word = QLCNIC_H2C_OPCODE_CONFIG_LOOPBACK |
1203 ((u64)adapter->portnum << 16);
1204 req.req_hdr = cpu_to_le64(word);
1205 req.words[0] = cpu_to_le64(flag);
1206
1207 rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
1208 if (rv)
1209 dev_err(&adapter->pdev->dev,
1210 "%sting loopback mode failed.\n",
1211 flag ? "Set" : "Reset");
1212 return rv;
1213}
1214
1215int qlcnic_set_ilb_mode(struct qlcnic_adapter *adapter)
1216{
1217 if (qlcnic_set_fw_loopback(adapter, 1))
1218 return -EIO;
1219
1220 if (qlcnic_nic_set_promisc(adapter,
1221 VPORT_MISS_MODE_ACCEPT_ALL)) {
1222 qlcnic_set_fw_loopback(adapter, 0);
1223 return -EIO;
1224 }
1225
1226 msleep(1000);
1227 return 0;
1228}
1229
1230void qlcnic_clear_ilb_mode(struct qlcnic_adapter *adapter)
1231{
1232 int mode = VPORT_MISS_MODE_DROP;
1233 struct net_device *netdev = adapter->netdev;
1234
1235 qlcnic_set_fw_loopback(adapter, 0);
1236
1237 if (netdev->flags & IFF_PROMISC)
1238 mode = VPORT_MISS_MODE_ACCEPT_ALL;
1239 else if (netdev->flags & IFF_ALLMULTI)
1240 mode = VPORT_MISS_MODE_ACCEPT_MULTI;
1241
1242 qlcnic_nic_set_promisc(adapter, mode);
1243}