blob: ca8ce03510f4ee460da84d12596c6f54ca1e5522 [file] [log] [blame]
Mark Browna2342ae2009-07-29 21:21:49 +01001/*
2 * wm_hubs.c -- WM8993/4 common code
3 *
4 * Copyright 2009 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/module.h>
15#include <linux/moduleparam.h>
16#include <linux/init.h>
17#include <linux/delay.h>
18#include <linux/pm.h>
19#include <linux/i2c.h>
20#include <linux/platform_device.h>
Mark Brown79ef0ab2011-08-01 13:02:17 +090021#include <linux/mfd/wm8994/registers.h>
Mark Browna2342ae2009-07-29 21:21:49 +010022#include <sound/core.h>
23#include <sound/pcm.h>
24#include <sound/pcm_params.h>
25#include <sound/soc.h>
Mark Browna2342ae2009-07-29 21:21:49 +010026#include <sound/initval.h>
27#include <sound/tlv.h>
28
29#include "wm8993.h"
30#include "wm_hubs.h"
31
32const DECLARE_TLV_DB_SCALE(wm_hubs_spkmix_tlv, -300, 300, 0);
33EXPORT_SYMBOL_GPL(wm_hubs_spkmix_tlv);
34
35static const DECLARE_TLV_DB_SCALE(inpga_tlv, -1650, 150, 0);
36static const DECLARE_TLV_DB_SCALE(inmix_sw_tlv, 0, 3000, 0);
37static const DECLARE_TLV_DB_SCALE(inmix_tlv, -1500, 300, 1);
38static const DECLARE_TLV_DB_SCALE(earpiece_tlv, -600, 600, 0);
39static const DECLARE_TLV_DB_SCALE(outmix_tlv, -2100, 300, 0);
40static const DECLARE_TLV_DB_SCALE(spkmixout_tlv, -1800, 600, 1);
41static const DECLARE_TLV_DB_SCALE(outpga_tlv, -5700, 100, 0);
42static const unsigned int spkboost_tlv[] = {
43 TLV_DB_RANGE_HEAD(7),
44 0, 6, TLV_DB_SCALE_ITEM(0, 150, 0),
45 7, 7, TLV_DB_SCALE_ITEM(1200, 0, 0),
46};
47static const DECLARE_TLV_DB_SCALE(line_tlv, -600, 600, 0);
48
49static const char *speaker_ref_text[] = {
50 "SPKVDD/2",
51 "VMID",
52};
53
54static const struct soc_enum speaker_ref =
55 SOC_ENUM_SINGLE(WM8993_SPEAKER_MIXER, 8, 2, speaker_ref_text);
56
57static const char *speaker_mode_text[] = {
58 "Class D",
59 "Class AB",
60};
61
62static const struct soc_enum speaker_mode =
63 SOC_ENUM_SINGLE(WM8993_SPKMIXR_ATTENUATION, 8, 2, speaker_mode_text);
64
Mark Brown4dcc93d2010-03-29 17:18:41 +010065static void wait_for_dc_servo(struct snd_soc_codec *codec, unsigned int op)
Mark Browna2342ae2009-07-29 21:21:49 +010066{
Mark Brownd96ca3c2011-07-12 15:25:03 +090067 struct wm_hubs_data *hubs = snd_soc_codec_get_drvdata(codec);
Mark Browna2342ae2009-07-29 21:21:49 +010068 unsigned int reg;
69 int count = 0;
Mark Brown1479c3f2011-07-15 17:33:26 +090070 int timeout;
Mark Brown4dcc93d2010-03-29 17:18:41 +010071 unsigned int val;
72
73 val = op | WM8993_DCS_ENA_CHAN_0 | WM8993_DCS_ENA_CHAN_1;
74
75 /* Trigger the command */
76 snd_soc_write(codec, WM8993_DC_SERVO_0, val);
Mark Browna2342ae2009-07-29 21:21:49 +010077
78 dev_dbg(codec->dev, "Waiting for DC servo...\n");
Mark Brown3ed70742010-01-20 17:39:45 +000079
Mark Brown1479c3f2011-07-15 17:33:26 +090080 if (hubs->dcs_done_irq)
81 timeout = 4;
82 else
83 timeout = 400;
84
85 do {
86 count++;
87
88 if (hubs->dcs_done_irq)
89 wait_for_completion_timeout(&hubs->dcs_done,
90 msecs_to_jiffies(250));
91 else
92 msleep(1);
Mark Brownd96ca3c2011-07-12 15:25:03 +090093
Mark Brown4dcc93d2010-03-29 17:18:41 +010094 reg = snd_soc_read(codec, WM8993_DC_SERVO_0);
Mark Brown1479c3f2011-07-15 17:33:26 +090095 dev_dbg(codec->dev, "DC servo: %x\n", reg);
96 } while (reg & op && count < timeout);
Mark Browna2342ae2009-07-29 21:21:49 +010097
Mark Brown4dcc93d2010-03-29 17:18:41 +010098 if (reg & op)
Mark Brown5a9f91c2011-02-17 12:05:46 -080099 dev_err(codec->dev, "Timed out waiting for DC Servo %x\n",
100 op);
Mark Browna2342ae2009-07-29 21:21:49 +0100101}
102
Mark Brownd96ca3c2011-07-12 15:25:03 +0900103irqreturn_t wm_hubs_dcs_done(int irq, void *data)
104{
105 struct wm_hubs_data *hubs = data;
106
107 complete(&hubs->dcs_done);
108
109 return IRQ_HANDLED;
110}
111EXPORT_SYMBOL_GPL(wm_hubs_dcs_done);
112
Mark Browna2342ae2009-07-29 21:21:49 +0100113/*
Mark Brown3ed70742010-01-20 17:39:45 +0000114 * Startup calibration of the DC servo
115 */
116static void calibrate_dc_servo(struct snd_soc_codec *codec)
117{
Mark Brownb2c812e2010-04-14 15:35:19 +0900118 struct wm_hubs_data *hubs = snd_soc_codec_get_drvdata(codec);
Mark Brown20a4e7f2011-01-21 12:47:33 +0000119 s8 offset;
Mark Brown79ef0ab2011-08-01 13:02:17 +0900120 u16 reg, reg_l, reg_r, dcs_cfg, dcs_reg;
121
122 switch (hubs->dcs_readback_mode) {
123 case 2:
124 dcs_reg = WM8994_DC_SERVO_4E;
125 break;
126 default:
127 dcs_reg = WM8993_DC_SERVO_3;
128 break;
129 }
Mark Brown3ed70742010-01-20 17:39:45 +0000130
Mark Brownfec6dd82010-10-27 13:48:36 -0700131 /* If we're using a digital only path and have a previously
132 * callibrated DC servo offset stored then use that. */
133 if (hubs->class_w && hubs->class_w_dcs) {
134 dev_dbg(codec->dev, "Using cached DC servo offset %x\n",
135 hubs->class_w_dcs);
Mark Brown79ef0ab2011-08-01 13:02:17 +0900136 snd_soc_write(codec, dcs_reg, hubs->class_w_dcs);
Mark Brownfec6dd82010-10-27 13:48:36 -0700137 wait_for_dc_servo(codec,
138 WM8993_DCS_TRIG_DAC_WR_0 |
139 WM8993_DCS_TRIG_DAC_WR_1);
140 return;
141 }
142
Mark Brownf9acf9f2011-06-07 23:23:52 +0100143 if (hubs->series_startup) {
Mark Brown11cef5f2010-11-26 17:23:44 +0000144 /* Set for 32 series updates */
145 snd_soc_update_bits(codec, WM8993_DC_SERVO_1,
146 WM8993_DCS_SERIES_NO_01_MASK,
147 32 << WM8993_DCS_SERIES_NO_01_SHIFT);
148 wait_for_dc_servo(codec,
149 WM8993_DCS_TRIG_SERIES_0 |
150 WM8993_DCS_TRIG_SERIES_1);
151 } else {
152 wait_for_dc_servo(codec,
153 WM8993_DCS_TRIG_STARTUP_0 |
154 WM8993_DCS_TRIG_STARTUP_1);
155 }
Mark Brown3ed70742010-01-20 17:39:45 +0000156
Mark Brownfec6dd82010-10-27 13:48:36 -0700157 /* Different chips in the family support different readback
158 * methods.
159 */
160 switch (hubs->dcs_readback_mode) {
161 case 0:
162 reg_l = snd_soc_read(codec, WM8993_DC_SERVO_READBACK_1)
Joe Perchesef995e32010-11-15 09:09:17 -0800163 & WM8993_DCS_INTEG_CHAN_0_MASK;
Mark Brownfec6dd82010-10-27 13:48:36 -0700164 reg_r = snd_soc_read(codec, WM8993_DC_SERVO_READBACK_2)
165 & WM8993_DCS_INTEG_CHAN_1_MASK;
166 break;
Mark Brown79ef0ab2011-08-01 13:02:17 +0900167 case 2:
Mark Brownfec6dd82010-10-27 13:48:36 -0700168 case 1:
Mark Brown79ef0ab2011-08-01 13:02:17 +0900169 reg = snd_soc_read(codec, dcs_reg);
Mark Brownd5b040c2011-06-07 23:28:45 +0100170 reg_r = (reg & WM8993_DCS_DAC_WR_VAL_1_MASK)
Mark Brownfec6dd82010-10-27 13:48:36 -0700171 >> WM8993_DCS_DAC_WR_VAL_1_SHIFT;
Mark Brownd5b040c2011-06-07 23:28:45 +0100172 reg_l = reg & WM8993_DCS_DAC_WR_VAL_0_MASK;
Mark Brownfec6dd82010-10-27 13:48:36 -0700173 break;
174 default:
Mark Brown9e3be1e2010-11-02 09:58:49 -0400175 WARN(1, "Unknown DCS readback method\n");
Mark Brownfec6dd82010-10-27 13:48:36 -0700176 break;
177 }
178
179 dev_dbg(codec->dev, "DCS input: %x %x\n", reg_l, reg_r);
180
Mark Brown3ed70742010-01-20 17:39:45 +0000181 /* Apply correction to DC servo result */
Mark Brown4537c4e2011-08-01 13:10:16 +0900182 if (hubs->dcs_codes_l || hubs->dcs_codes_r) {
183 dev_dbg(codec->dev,
184 "Applying %d/%d code DC servo correction\n",
185 hubs->dcs_codes_l, hubs->dcs_codes_r);
Mark Brown3ed70742010-01-20 17:39:45 +0000186
Mark Brownd5b040c2011-06-07 23:28:45 +0100187 /* HPOUT1R */
188 offset = reg_r;
Mark Brown4537c4e2011-08-01 13:10:16 +0900189 offset += hubs->dcs_codes_r;
Mark Brown20a4e7f2011-01-21 12:47:33 +0000190 dcs_cfg = (u8)offset << WM8993_DCS_DAC_WR_VAL_1_SHIFT;
Mark Brown3ed70742010-01-20 17:39:45 +0000191
Mark Brownd5b040c2011-06-07 23:28:45 +0100192 /* HPOUT1L */
193 offset = reg_l;
Mark Brown4537c4e2011-08-01 13:10:16 +0900194 offset += hubs->dcs_codes_l;
Mark Brown20a4e7f2011-01-21 12:47:33 +0000195 dcs_cfg |= (u8)offset;
Mark Brown3ed70742010-01-20 17:39:45 +0000196
Mark Brown3254d282010-05-10 14:56:03 +0100197 dev_dbg(codec->dev, "DCS result: %x\n", dcs_cfg);
198
Mark Brown3ed70742010-01-20 17:39:45 +0000199 /* Do it */
Mark Brown79ef0ab2011-08-01 13:02:17 +0900200 snd_soc_write(codec, dcs_reg, dcs_cfg);
Mark Brown4dcc93d2010-03-29 17:18:41 +0100201 wait_for_dc_servo(codec,
202 WM8993_DCS_TRIG_DAC_WR_0 |
203 WM8993_DCS_TRIG_DAC_WR_1);
Mark Brownfec6dd82010-10-27 13:48:36 -0700204 } else {
Mark Brownd5b040c2011-06-07 23:28:45 +0100205 dcs_cfg = reg_r << WM8993_DCS_DAC_WR_VAL_1_SHIFT;
206 dcs_cfg |= reg_l;
Mark Brown3ed70742010-01-20 17:39:45 +0000207 }
Mark Brownfec6dd82010-10-27 13:48:36 -0700208
209 /* Save the callibrated offset if we're in class W mode and
210 * therefore don't have any analogue signal mixed in. */
211 if (hubs->class_w)
212 hubs->class_w_dcs = dcs_cfg;
Mark Brown3ed70742010-01-20 17:39:45 +0000213}
214
215/*
Mark Browna2342ae2009-07-29 21:21:49 +0100216 * Update the DC servo calibration on gain changes
217 */
218static int wm8993_put_dc_servo(struct snd_kcontrol *kcontrol,
Mark Brown3ed70742010-01-20 17:39:45 +0000219 struct snd_ctl_elem_value *ucontrol)
Mark Browna2342ae2009-07-29 21:21:49 +0100220{
221 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brownb2c812e2010-04-14 15:35:19 +0900222 struct wm_hubs_data *hubs = snd_soc_codec_get_drvdata(codec);
Mark Browna2342ae2009-07-29 21:21:49 +0100223 int ret;
224
225 ret = snd_soc_put_volsw_2r(kcontrol, ucontrol);
226
Mark Brownfec6dd82010-10-27 13:48:36 -0700227 /* Updating the analogue gains invalidates the DC servo cache */
228 hubs->class_w_dcs = 0;
229
Mark Brownae9d8602010-03-29 16:34:42 +0100230 /* If we're applying an offset correction then updating the
231 * callibration would be likely to introduce further offsets. */
Mark Brown4537c4e2011-08-01 13:10:16 +0900232 if (hubs->dcs_codes_l || hubs->dcs_codes_r || hubs->no_series_update)
Mark Brownae9d8602010-03-29 16:34:42 +0100233 return ret;
234
Mark Browna2342ae2009-07-29 21:21:49 +0100235 /* Only need to do this if the outputs are active */
236 if (snd_soc_read(codec, WM8993_POWER_MANAGEMENT_1)
237 & (WM8993_HPOUT1L_ENA | WM8993_HPOUT1R_ENA))
238 snd_soc_update_bits(codec,
239 WM8993_DC_SERVO_0,
240 WM8993_DCS_TRIG_SINGLE_0 |
241 WM8993_DCS_TRIG_SINGLE_1,
242 WM8993_DCS_TRIG_SINGLE_0 |
243 WM8993_DCS_TRIG_SINGLE_1);
244
245 return ret;
246}
247
248static const struct snd_kcontrol_new analogue_snd_controls[] = {
249SOC_SINGLE_TLV("IN1L Volume", WM8993_LEFT_LINE_INPUT_1_2_VOLUME, 0, 31, 0,
250 inpga_tlv),
251SOC_SINGLE("IN1L Switch", WM8993_LEFT_LINE_INPUT_1_2_VOLUME, 7, 1, 1),
Mark Brownea02c632011-05-27 21:56:16 +0800252SOC_SINGLE("IN1L ZC Switch", WM8993_LEFT_LINE_INPUT_1_2_VOLUME, 6, 1, 0),
Mark Browna2342ae2009-07-29 21:21:49 +0100253
254SOC_SINGLE_TLV("IN1R Volume", WM8993_RIGHT_LINE_INPUT_1_2_VOLUME, 0, 31, 0,
255 inpga_tlv),
256SOC_SINGLE("IN1R Switch", WM8993_RIGHT_LINE_INPUT_1_2_VOLUME, 7, 1, 1),
Mark Brownea02c632011-05-27 21:56:16 +0800257SOC_SINGLE("IN1R ZC Switch", WM8993_RIGHT_LINE_INPUT_1_2_VOLUME, 6, 1, 0),
Mark Browna2342ae2009-07-29 21:21:49 +0100258
259
260SOC_SINGLE_TLV("IN2L Volume", WM8993_LEFT_LINE_INPUT_3_4_VOLUME, 0, 31, 0,
261 inpga_tlv),
262SOC_SINGLE("IN2L Switch", WM8993_LEFT_LINE_INPUT_3_4_VOLUME, 7, 1, 1),
Mark Brownea02c632011-05-27 21:56:16 +0800263SOC_SINGLE("IN2L ZC Switch", WM8993_LEFT_LINE_INPUT_3_4_VOLUME, 6, 1, 0),
Mark Browna2342ae2009-07-29 21:21:49 +0100264
265SOC_SINGLE_TLV("IN2R Volume", WM8993_RIGHT_LINE_INPUT_3_4_VOLUME, 0, 31, 0,
266 inpga_tlv),
267SOC_SINGLE("IN2R Switch", WM8993_RIGHT_LINE_INPUT_3_4_VOLUME, 7, 1, 1),
Mark Brownea02c632011-05-27 21:56:16 +0800268SOC_SINGLE("IN2R ZC Switch", WM8993_RIGHT_LINE_INPUT_3_4_VOLUME, 6, 1, 0),
Mark Browna2342ae2009-07-29 21:21:49 +0100269
270SOC_SINGLE_TLV("MIXINL IN2L Volume", WM8993_INPUT_MIXER3, 7, 1, 0,
271 inmix_sw_tlv),
272SOC_SINGLE_TLV("MIXINL IN1L Volume", WM8993_INPUT_MIXER3, 4, 1, 0,
273 inmix_sw_tlv),
274SOC_SINGLE_TLV("MIXINL Output Record Volume", WM8993_INPUT_MIXER3, 0, 7, 0,
275 inmix_tlv),
276SOC_SINGLE_TLV("MIXINL IN1LP Volume", WM8993_INPUT_MIXER5, 6, 7, 0, inmix_tlv),
277SOC_SINGLE_TLV("MIXINL Direct Voice Volume", WM8993_INPUT_MIXER5, 0, 6, 0,
278 inmix_tlv),
279
280SOC_SINGLE_TLV("MIXINR IN2R Volume", WM8993_INPUT_MIXER4, 7, 1, 0,
281 inmix_sw_tlv),
282SOC_SINGLE_TLV("MIXINR IN1R Volume", WM8993_INPUT_MIXER4, 4, 1, 0,
283 inmix_sw_tlv),
284SOC_SINGLE_TLV("MIXINR Output Record Volume", WM8993_INPUT_MIXER4, 0, 7, 0,
285 inmix_tlv),
286SOC_SINGLE_TLV("MIXINR IN1RP Volume", WM8993_INPUT_MIXER6, 6, 7, 0, inmix_tlv),
287SOC_SINGLE_TLV("MIXINR Direct Voice Volume", WM8993_INPUT_MIXER6, 0, 6, 0,
288 inmix_tlv),
289
290SOC_SINGLE_TLV("Left Output Mixer IN2RN Volume", WM8993_OUTPUT_MIXER5, 6, 7, 1,
291 outmix_tlv),
292SOC_SINGLE_TLV("Left Output Mixer IN2LN Volume", WM8993_OUTPUT_MIXER3, 6, 7, 1,
293 outmix_tlv),
294SOC_SINGLE_TLV("Left Output Mixer IN2LP Volume", WM8993_OUTPUT_MIXER3, 9, 7, 1,
295 outmix_tlv),
296SOC_SINGLE_TLV("Left Output Mixer IN1L Volume", WM8993_OUTPUT_MIXER3, 0, 7, 1,
297 outmix_tlv),
298SOC_SINGLE_TLV("Left Output Mixer IN1R Volume", WM8993_OUTPUT_MIXER3, 3, 7, 1,
299 outmix_tlv),
300SOC_SINGLE_TLV("Left Output Mixer Right Input Volume",
301 WM8993_OUTPUT_MIXER5, 3, 7, 1, outmix_tlv),
302SOC_SINGLE_TLV("Left Output Mixer Left Input Volume",
303 WM8993_OUTPUT_MIXER5, 0, 7, 1, outmix_tlv),
304SOC_SINGLE_TLV("Left Output Mixer DAC Volume", WM8993_OUTPUT_MIXER5, 9, 7, 1,
305 outmix_tlv),
306
307SOC_SINGLE_TLV("Right Output Mixer IN2LN Volume",
308 WM8993_OUTPUT_MIXER6, 6, 7, 1, outmix_tlv),
309SOC_SINGLE_TLV("Right Output Mixer IN2RN Volume",
310 WM8993_OUTPUT_MIXER4, 6, 7, 1, outmix_tlv),
311SOC_SINGLE_TLV("Right Output Mixer IN1L Volume",
312 WM8993_OUTPUT_MIXER4, 3, 7, 1, outmix_tlv),
313SOC_SINGLE_TLV("Right Output Mixer IN1R Volume",
314 WM8993_OUTPUT_MIXER4, 0, 7, 1, outmix_tlv),
315SOC_SINGLE_TLV("Right Output Mixer IN2RP Volume",
316 WM8993_OUTPUT_MIXER4, 9, 7, 1, outmix_tlv),
317SOC_SINGLE_TLV("Right Output Mixer Left Input Volume",
318 WM8993_OUTPUT_MIXER6, 3, 7, 1, outmix_tlv),
319SOC_SINGLE_TLV("Right Output Mixer Right Input Volume",
320 WM8993_OUTPUT_MIXER6, 6, 7, 1, outmix_tlv),
321SOC_SINGLE_TLV("Right Output Mixer DAC Volume",
322 WM8993_OUTPUT_MIXER6, 9, 7, 1, outmix_tlv),
323
324SOC_DOUBLE_R_TLV("Output Volume", WM8993_LEFT_OPGA_VOLUME,
325 WM8993_RIGHT_OPGA_VOLUME, 0, 63, 0, outpga_tlv),
326SOC_DOUBLE_R("Output Switch", WM8993_LEFT_OPGA_VOLUME,
327 WM8993_RIGHT_OPGA_VOLUME, 6, 1, 0),
328SOC_DOUBLE_R("Output ZC Switch", WM8993_LEFT_OPGA_VOLUME,
329 WM8993_RIGHT_OPGA_VOLUME, 7, 1, 0),
330
331SOC_SINGLE("Earpiece Switch", WM8993_HPOUT2_VOLUME, 5, 1, 1),
332SOC_SINGLE_TLV("Earpiece Volume", WM8993_HPOUT2_VOLUME, 4, 1, 1, earpiece_tlv),
333
334SOC_SINGLE_TLV("SPKL Input Volume", WM8993_SPKMIXL_ATTENUATION,
335 5, 1, 1, wm_hubs_spkmix_tlv),
336SOC_SINGLE_TLV("SPKL IN1LP Volume", WM8993_SPKMIXL_ATTENUATION,
337 4, 1, 1, wm_hubs_spkmix_tlv),
338SOC_SINGLE_TLV("SPKL Output Volume", WM8993_SPKMIXL_ATTENUATION,
339 3, 1, 1, wm_hubs_spkmix_tlv),
340
341SOC_SINGLE_TLV("SPKR Input Volume", WM8993_SPKMIXR_ATTENUATION,
342 5, 1, 1, wm_hubs_spkmix_tlv),
343SOC_SINGLE_TLV("SPKR IN1RP Volume", WM8993_SPKMIXR_ATTENUATION,
344 4, 1, 1, wm_hubs_spkmix_tlv),
345SOC_SINGLE_TLV("SPKR Output Volume", WM8993_SPKMIXR_ATTENUATION,
346 3, 1, 1, wm_hubs_spkmix_tlv),
347
348SOC_DOUBLE_R_TLV("Speaker Mixer Volume",
349 WM8993_SPKMIXL_ATTENUATION, WM8993_SPKMIXR_ATTENUATION,
350 0, 3, 1, spkmixout_tlv),
351SOC_DOUBLE_R_TLV("Speaker Volume",
352 WM8993_SPEAKER_VOLUME_LEFT, WM8993_SPEAKER_VOLUME_RIGHT,
353 0, 63, 0, outpga_tlv),
354SOC_DOUBLE_R("Speaker Switch",
355 WM8993_SPEAKER_VOLUME_LEFT, WM8993_SPEAKER_VOLUME_RIGHT,
356 6, 1, 0),
357SOC_DOUBLE_R("Speaker ZC Switch",
358 WM8993_SPEAKER_VOLUME_LEFT, WM8993_SPEAKER_VOLUME_RIGHT,
359 7, 1, 0),
Uk Kimed8cc472010-12-05 17:26:07 +0900360SOC_DOUBLE_TLV("Speaker Boost Volume", WM8993_SPKOUT_BOOST, 3, 0, 7, 0,
Mark Browna2342ae2009-07-29 21:21:49 +0100361 spkboost_tlv),
362SOC_ENUM("Speaker Reference", speaker_ref),
363SOC_ENUM("Speaker Mode", speaker_mode),
364
365{
366 .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = "Headphone Volume",
367 .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |
368 SNDRV_CTL_ELEM_ACCESS_READWRITE,
369 .tlv.p = outpga_tlv,
370 .info = snd_soc_info_volsw_2r,
371 .get = snd_soc_get_volsw_2r, .put = wm8993_put_dc_servo,
372 .private_value = (unsigned long)&(struct soc_mixer_control) {
373 .reg = WM8993_LEFT_OUTPUT_VOLUME,
374 .rreg = WM8993_RIGHT_OUTPUT_VOLUME,
375 .shift = 0, .max = 63
376 },
377},
378SOC_DOUBLE_R("Headphone Switch", WM8993_LEFT_OUTPUT_VOLUME,
379 WM8993_RIGHT_OUTPUT_VOLUME, 6, 1, 0),
380SOC_DOUBLE_R("Headphone ZC Switch", WM8993_LEFT_OUTPUT_VOLUME,
381 WM8993_RIGHT_OUTPUT_VOLUME, 7, 1, 0),
382
383SOC_SINGLE("LINEOUT1N Switch", WM8993_LINE_OUTPUTS_VOLUME, 6, 1, 1),
384SOC_SINGLE("LINEOUT1P Switch", WM8993_LINE_OUTPUTS_VOLUME, 5, 1, 1),
385SOC_SINGLE_TLV("LINEOUT1 Volume", WM8993_LINE_OUTPUTS_VOLUME, 4, 1, 1,
386 line_tlv),
387
388SOC_SINGLE("LINEOUT2N Switch", WM8993_LINE_OUTPUTS_VOLUME, 2, 1, 1),
389SOC_SINGLE("LINEOUT2P Switch", WM8993_LINE_OUTPUTS_VOLUME, 1, 1, 1),
390SOC_SINGLE_TLV("LINEOUT2 Volume", WM8993_LINE_OUTPUTS_VOLUME, 0, 1, 1,
391 line_tlv),
392};
393
Mark Brown3ed70742010-01-20 17:39:45 +0000394static int hp_supply_event(struct snd_soc_dapm_widget *w,
395 struct snd_kcontrol *kcontrol, int event)
396{
397 struct snd_soc_codec *codec = w->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +0900398 struct wm_hubs_data *hubs = snd_soc_codec_get_drvdata(codec);
Mark Brown3ed70742010-01-20 17:39:45 +0000399
400 switch (event) {
401 case SND_SOC_DAPM_PRE_PMU:
402 switch (hubs->hp_startup_mode) {
403 case 0:
404 break;
405 case 1:
406 /* Enable the headphone amp */
407 snd_soc_update_bits(codec, WM8993_POWER_MANAGEMENT_1,
408 WM8993_HPOUT1L_ENA |
409 WM8993_HPOUT1R_ENA,
410 WM8993_HPOUT1L_ENA |
411 WM8993_HPOUT1R_ENA);
412
413 /* Enable the second stage */
414 snd_soc_update_bits(codec, WM8993_ANALOGUE_HP_0,
415 WM8993_HPOUT1L_DLY |
416 WM8993_HPOUT1R_DLY,
417 WM8993_HPOUT1L_DLY |
418 WM8993_HPOUT1R_DLY);
419 break;
420 default:
421 dev_err(codec->dev, "Unknown HP startup mode %d\n",
422 hubs->hp_startup_mode);
423 break;
424 }
425
426 case SND_SOC_DAPM_PRE_PMD:
427 snd_soc_update_bits(codec, WM8993_CHARGE_PUMP_1,
428 WM8993_CP_ENA, 0);
429 break;
430 }
431
432 return 0;
433}
434
Mark Browna2342ae2009-07-29 21:21:49 +0100435static int hp_event(struct snd_soc_dapm_widget *w,
436 struct snd_kcontrol *kcontrol, int event)
437{
438 struct snd_soc_codec *codec = w->codec;
439 unsigned int reg = snd_soc_read(codec, WM8993_ANALOGUE_HP_0);
440
441 switch (event) {
442 case SND_SOC_DAPM_POST_PMU:
443 snd_soc_update_bits(codec, WM8993_CHARGE_PUMP_1,
444 WM8993_CP_ENA, WM8993_CP_ENA);
445
446 msleep(5);
447
448 snd_soc_update_bits(codec, WM8993_POWER_MANAGEMENT_1,
449 WM8993_HPOUT1L_ENA | WM8993_HPOUT1R_ENA,
450 WM8993_HPOUT1L_ENA | WM8993_HPOUT1R_ENA);
451
452 reg |= WM8993_HPOUT1L_DLY | WM8993_HPOUT1R_DLY;
453 snd_soc_write(codec, WM8993_ANALOGUE_HP_0, reg);
454
Mark Brown3ed70742010-01-20 17:39:45 +0000455 snd_soc_update_bits(codec, WM8993_DC_SERVO_1,
Mark Brownf9925d42011-07-28 12:44:44 +0100456 WM8993_DCS_TIMER_PERIOD_01_MASK, 0);
Mark Brown3ed70742010-01-20 17:39:45 +0000457
458 calibrate_dc_servo(codec);
Mark Browna2342ae2009-07-29 21:21:49 +0100459
460 reg |= WM8993_HPOUT1R_OUTP | WM8993_HPOUT1R_RMV_SHORT |
461 WM8993_HPOUT1L_OUTP | WM8993_HPOUT1L_RMV_SHORT;
462 snd_soc_write(codec, WM8993_ANALOGUE_HP_0, reg);
463 break;
464
465 case SND_SOC_DAPM_PRE_PMD:
Mark Brown3ed70742010-01-20 17:39:45 +0000466 snd_soc_update_bits(codec, WM8993_ANALOGUE_HP_0,
Mark Brown6adb26b2010-05-10 16:13:11 +0100467 WM8993_HPOUT1L_OUTP |
468 WM8993_HPOUT1R_OUTP |
Mark Brown3ed70742010-01-20 17:39:45 +0000469 WM8993_HPOUT1L_RMV_SHORT |
470 WM8993_HPOUT1R_RMV_SHORT, 0);
Mark Browna2342ae2009-07-29 21:21:49 +0100471
Mark Brown3ed70742010-01-20 17:39:45 +0000472 snd_soc_update_bits(codec, WM8993_ANALOGUE_HP_0,
Mark Brown6adb26b2010-05-10 16:13:11 +0100473 WM8993_HPOUT1L_DLY |
474 WM8993_HPOUT1R_DLY, 0);
Mark Browna2342ae2009-07-29 21:21:49 +0100475
Mark Brown395e4b72010-05-10 21:06:14 +0100476 snd_soc_write(codec, WM8993_DC_SERVO_0, 0);
477
Mark Browna2342ae2009-07-29 21:21:49 +0100478 snd_soc_update_bits(codec, WM8993_POWER_MANAGEMENT_1,
479 WM8993_HPOUT1L_ENA | WM8993_HPOUT1R_ENA,
480 0);
Mark Browna2342ae2009-07-29 21:21:49 +0100481 break;
482 }
483
484 return 0;
485}
486
487static int earpiece_event(struct snd_soc_dapm_widget *w,
488 struct snd_kcontrol *control, int event)
489{
490 struct snd_soc_codec *codec = w->codec;
491 u16 reg = snd_soc_read(codec, WM8993_ANTIPOP1) & ~WM8993_HPOUT2_IN_ENA;
492
493 switch (event) {
494 case SND_SOC_DAPM_PRE_PMU:
495 reg |= WM8993_HPOUT2_IN_ENA;
496 snd_soc_write(codec, WM8993_ANTIPOP1, reg);
497 udelay(50);
498 break;
499
500 case SND_SOC_DAPM_POST_PMD:
501 snd_soc_write(codec, WM8993_ANTIPOP1, reg);
502 break;
503
504 default:
505 BUG();
506 break;
507 }
508
509 return 0;
510}
511
512static const struct snd_kcontrol_new in1l_pga[] = {
513SOC_DAPM_SINGLE("IN1LP Switch", WM8993_INPUT_MIXER2, 5, 1, 0),
514SOC_DAPM_SINGLE("IN1LN Switch", WM8993_INPUT_MIXER2, 4, 1, 0),
515};
516
517static const struct snd_kcontrol_new in1r_pga[] = {
518SOC_DAPM_SINGLE("IN1RP Switch", WM8993_INPUT_MIXER2, 1, 1, 0),
519SOC_DAPM_SINGLE("IN1RN Switch", WM8993_INPUT_MIXER2, 0, 1, 0),
520};
521
522static const struct snd_kcontrol_new in2l_pga[] = {
523SOC_DAPM_SINGLE("IN2LP Switch", WM8993_INPUT_MIXER2, 7, 1, 0),
524SOC_DAPM_SINGLE("IN2LN Switch", WM8993_INPUT_MIXER2, 6, 1, 0),
525};
526
527static const struct snd_kcontrol_new in2r_pga[] = {
528SOC_DAPM_SINGLE("IN2RP Switch", WM8993_INPUT_MIXER2, 3, 1, 0),
529SOC_DAPM_SINGLE("IN2RN Switch", WM8993_INPUT_MIXER2, 2, 1, 0),
530};
531
532static const struct snd_kcontrol_new mixinl[] = {
533SOC_DAPM_SINGLE("IN2L Switch", WM8993_INPUT_MIXER3, 8, 1, 0),
534SOC_DAPM_SINGLE("IN1L Switch", WM8993_INPUT_MIXER3, 5, 1, 0),
535};
536
537static const struct snd_kcontrol_new mixinr[] = {
538SOC_DAPM_SINGLE("IN2R Switch", WM8993_INPUT_MIXER4, 8, 1, 0),
539SOC_DAPM_SINGLE("IN1R Switch", WM8993_INPUT_MIXER4, 5, 1, 0),
540};
541
542static const struct snd_kcontrol_new left_output_mixer[] = {
543SOC_DAPM_SINGLE("Right Input Switch", WM8993_OUTPUT_MIXER1, 7, 1, 0),
544SOC_DAPM_SINGLE("Left Input Switch", WM8993_OUTPUT_MIXER1, 6, 1, 0),
545SOC_DAPM_SINGLE("IN2RN Switch", WM8993_OUTPUT_MIXER1, 5, 1, 0),
546SOC_DAPM_SINGLE("IN2LN Switch", WM8993_OUTPUT_MIXER1, 4, 1, 0),
547SOC_DAPM_SINGLE("IN2LP Switch", WM8993_OUTPUT_MIXER1, 1, 1, 0),
548SOC_DAPM_SINGLE("IN1R Switch", WM8993_OUTPUT_MIXER1, 3, 1, 0),
549SOC_DAPM_SINGLE("IN1L Switch", WM8993_OUTPUT_MIXER1, 2, 1, 0),
550SOC_DAPM_SINGLE("DAC Switch", WM8993_OUTPUT_MIXER1, 0, 1, 0),
551};
552
553static const struct snd_kcontrol_new right_output_mixer[] = {
554SOC_DAPM_SINGLE("Left Input Switch", WM8993_OUTPUT_MIXER2, 7, 1, 0),
555SOC_DAPM_SINGLE("Right Input Switch", WM8993_OUTPUT_MIXER2, 6, 1, 0),
556SOC_DAPM_SINGLE("IN2LN Switch", WM8993_OUTPUT_MIXER2, 5, 1, 0),
557SOC_DAPM_SINGLE("IN2RN Switch", WM8993_OUTPUT_MIXER2, 4, 1, 0),
558SOC_DAPM_SINGLE("IN1L Switch", WM8993_OUTPUT_MIXER2, 3, 1, 0),
559SOC_DAPM_SINGLE("IN1R Switch", WM8993_OUTPUT_MIXER2, 2, 1, 0),
560SOC_DAPM_SINGLE("IN2RP Switch", WM8993_OUTPUT_MIXER2, 1, 1, 0),
561SOC_DAPM_SINGLE("DAC Switch", WM8993_OUTPUT_MIXER2, 0, 1, 0),
562};
563
564static const struct snd_kcontrol_new earpiece_mixer[] = {
565SOC_DAPM_SINGLE("Direct Voice Switch", WM8993_HPOUT2_MIXER, 5, 1, 0),
566SOC_DAPM_SINGLE("Left Output Switch", WM8993_HPOUT2_MIXER, 4, 1, 0),
567SOC_DAPM_SINGLE("Right Output Switch", WM8993_HPOUT2_MIXER, 3, 1, 0),
568};
569
570static const struct snd_kcontrol_new left_speaker_boost[] = {
571SOC_DAPM_SINGLE("Direct Voice Switch", WM8993_SPKOUT_MIXERS, 5, 1, 0),
572SOC_DAPM_SINGLE("SPKL Switch", WM8993_SPKOUT_MIXERS, 4, 1, 0),
573SOC_DAPM_SINGLE("SPKR Switch", WM8993_SPKOUT_MIXERS, 3, 1, 0),
574};
575
576static const struct snd_kcontrol_new right_speaker_boost[] = {
577SOC_DAPM_SINGLE("Direct Voice Switch", WM8993_SPKOUT_MIXERS, 2, 1, 0),
578SOC_DAPM_SINGLE("SPKL Switch", WM8993_SPKOUT_MIXERS, 1, 1, 0),
579SOC_DAPM_SINGLE("SPKR Switch", WM8993_SPKOUT_MIXERS, 0, 1, 0),
580};
581
582static const struct snd_kcontrol_new line1_mix[] = {
583SOC_DAPM_SINGLE("IN1R Switch", WM8993_LINE_MIXER1, 2, 1, 0),
584SOC_DAPM_SINGLE("IN1L Switch", WM8993_LINE_MIXER1, 1, 1, 0),
585SOC_DAPM_SINGLE("Output Switch", WM8993_LINE_MIXER1, 0, 1, 0),
586};
587
588static const struct snd_kcontrol_new line1n_mix[] = {
589SOC_DAPM_SINGLE("Left Output Switch", WM8993_LINE_MIXER1, 6, 1, 0),
590SOC_DAPM_SINGLE("Right Output Switch", WM8993_LINE_MIXER1, 5, 1, 0),
591};
592
593static const struct snd_kcontrol_new line1p_mix[] = {
594SOC_DAPM_SINGLE("Left Output Switch", WM8993_LINE_MIXER1, 0, 1, 0),
595};
596
597static const struct snd_kcontrol_new line2_mix[] = {
598SOC_DAPM_SINGLE("IN2R Switch", WM8993_LINE_MIXER2, 2, 1, 0),
599SOC_DAPM_SINGLE("IN2L Switch", WM8993_LINE_MIXER2, 1, 1, 0),
600SOC_DAPM_SINGLE("Output Switch", WM8993_LINE_MIXER2, 0, 1, 0),
601};
602
603static const struct snd_kcontrol_new line2n_mix[] = {
604SOC_DAPM_SINGLE("Left Output Switch", WM8993_LINE_MIXER2, 6, 1, 0),
605SOC_DAPM_SINGLE("Right Output Switch", WM8993_LINE_MIXER2, 5, 1, 0),
606};
607
608static const struct snd_kcontrol_new line2p_mix[] = {
609SOC_DAPM_SINGLE("Right Output Switch", WM8993_LINE_MIXER2, 0, 1, 0),
610};
611
612static const struct snd_soc_dapm_widget analogue_dapm_widgets[] = {
613SND_SOC_DAPM_INPUT("IN1LN"),
614SND_SOC_DAPM_INPUT("IN1LP"),
615SND_SOC_DAPM_INPUT("IN2LN"),
Joonyoung Shim34825942009-12-04 15:12:10 +0900616SND_SOC_DAPM_INPUT("IN2LP:VXRN"),
Mark Browna2342ae2009-07-29 21:21:49 +0100617SND_SOC_DAPM_INPUT("IN1RN"),
618SND_SOC_DAPM_INPUT("IN1RP"),
619SND_SOC_DAPM_INPUT("IN2RN"),
Joonyoung Shim34825942009-12-04 15:12:10 +0900620SND_SOC_DAPM_INPUT("IN2RP:VXRP"),
Mark Browna2342ae2009-07-29 21:21:49 +0100621
622SND_SOC_DAPM_MICBIAS("MICBIAS2", WM8993_POWER_MANAGEMENT_1, 5, 0),
623SND_SOC_DAPM_MICBIAS("MICBIAS1", WM8993_POWER_MANAGEMENT_1, 4, 0),
624
625SND_SOC_DAPM_MIXER("IN1L PGA", WM8993_POWER_MANAGEMENT_2, 6, 0,
626 in1l_pga, ARRAY_SIZE(in1l_pga)),
627SND_SOC_DAPM_MIXER("IN1R PGA", WM8993_POWER_MANAGEMENT_2, 4, 0,
628 in1r_pga, ARRAY_SIZE(in1r_pga)),
629
630SND_SOC_DAPM_MIXER("IN2L PGA", WM8993_POWER_MANAGEMENT_2, 7, 0,
631 in2l_pga, ARRAY_SIZE(in2l_pga)),
632SND_SOC_DAPM_MIXER("IN2R PGA", WM8993_POWER_MANAGEMENT_2, 5, 0,
633 in2r_pga, ARRAY_SIZE(in2r_pga)),
634
Mark Browna2342ae2009-07-29 21:21:49 +0100635SND_SOC_DAPM_MIXER("MIXINL", WM8993_POWER_MANAGEMENT_2, 9, 0,
636 mixinl, ARRAY_SIZE(mixinl)),
637SND_SOC_DAPM_MIXER("MIXINR", WM8993_POWER_MANAGEMENT_2, 8, 0,
638 mixinr, ARRAY_SIZE(mixinr)),
639
Mark Browna2342ae2009-07-29 21:21:49 +0100640SND_SOC_DAPM_MIXER("Left Output Mixer", WM8993_POWER_MANAGEMENT_3, 5, 0,
641 left_output_mixer, ARRAY_SIZE(left_output_mixer)),
642SND_SOC_DAPM_MIXER("Right Output Mixer", WM8993_POWER_MANAGEMENT_3, 4, 0,
643 right_output_mixer, ARRAY_SIZE(right_output_mixer)),
644
645SND_SOC_DAPM_PGA("Left Output PGA", WM8993_POWER_MANAGEMENT_3, 7, 0, NULL, 0),
646SND_SOC_DAPM_PGA("Right Output PGA", WM8993_POWER_MANAGEMENT_3, 6, 0, NULL, 0),
647
Mark Brown3ed70742010-01-20 17:39:45 +0000648SND_SOC_DAPM_SUPPLY("Headphone Supply", SND_SOC_NOPM, 0, 0, hp_supply_event,
649 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
Mark Browna2342ae2009-07-29 21:21:49 +0100650SND_SOC_DAPM_PGA_E("Headphone PGA", SND_SOC_NOPM, 0, 0,
651 NULL, 0,
652 hp_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
653
654SND_SOC_DAPM_MIXER("Earpiece Mixer", SND_SOC_NOPM, 0, 0,
655 earpiece_mixer, ARRAY_SIZE(earpiece_mixer)),
656SND_SOC_DAPM_PGA_E("Earpiece Driver", WM8993_POWER_MANAGEMENT_1, 11, 0,
657 NULL, 0, earpiece_event,
658 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
659
660SND_SOC_DAPM_MIXER("SPKL Boost", SND_SOC_NOPM, 0, 0,
661 left_speaker_boost, ARRAY_SIZE(left_speaker_boost)),
662SND_SOC_DAPM_MIXER("SPKR Boost", SND_SOC_NOPM, 0, 0,
663 right_speaker_boost, ARRAY_SIZE(right_speaker_boost)),
664
665SND_SOC_DAPM_PGA("SPKL Driver", WM8993_POWER_MANAGEMENT_1, 12, 0,
666 NULL, 0),
667SND_SOC_DAPM_PGA("SPKR Driver", WM8993_POWER_MANAGEMENT_1, 13, 0,
668 NULL, 0),
669
670SND_SOC_DAPM_MIXER("LINEOUT1 Mixer", SND_SOC_NOPM, 0, 0,
671 line1_mix, ARRAY_SIZE(line1_mix)),
672SND_SOC_DAPM_MIXER("LINEOUT2 Mixer", SND_SOC_NOPM, 0, 0,
673 line2_mix, ARRAY_SIZE(line2_mix)),
674
675SND_SOC_DAPM_MIXER("LINEOUT1N Mixer", SND_SOC_NOPM, 0, 0,
676 line1n_mix, ARRAY_SIZE(line1n_mix)),
677SND_SOC_DAPM_MIXER("LINEOUT1P Mixer", SND_SOC_NOPM, 0, 0,
678 line1p_mix, ARRAY_SIZE(line1p_mix)),
679SND_SOC_DAPM_MIXER("LINEOUT2N Mixer", SND_SOC_NOPM, 0, 0,
680 line2n_mix, ARRAY_SIZE(line2n_mix)),
681SND_SOC_DAPM_MIXER("LINEOUT2P Mixer", SND_SOC_NOPM, 0, 0,
682 line2p_mix, ARRAY_SIZE(line2p_mix)),
683
684SND_SOC_DAPM_PGA("LINEOUT1N Driver", WM8993_POWER_MANAGEMENT_3, 13, 0,
685 NULL, 0),
686SND_SOC_DAPM_PGA("LINEOUT1P Driver", WM8993_POWER_MANAGEMENT_3, 12, 0,
687 NULL, 0),
688SND_SOC_DAPM_PGA("LINEOUT2N Driver", WM8993_POWER_MANAGEMENT_3, 11, 0,
689 NULL, 0),
690SND_SOC_DAPM_PGA("LINEOUT2P Driver", WM8993_POWER_MANAGEMENT_3, 10, 0,
691 NULL, 0),
692
693SND_SOC_DAPM_OUTPUT("SPKOUTLP"),
694SND_SOC_DAPM_OUTPUT("SPKOUTLN"),
695SND_SOC_DAPM_OUTPUT("SPKOUTRP"),
696SND_SOC_DAPM_OUTPUT("SPKOUTRN"),
697SND_SOC_DAPM_OUTPUT("HPOUT1L"),
698SND_SOC_DAPM_OUTPUT("HPOUT1R"),
699SND_SOC_DAPM_OUTPUT("HPOUT2P"),
700SND_SOC_DAPM_OUTPUT("HPOUT2N"),
701SND_SOC_DAPM_OUTPUT("LINEOUT1P"),
702SND_SOC_DAPM_OUTPUT("LINEOUT1N"),
703SND_SOC_DAPM_OUTPUT("LINEOUT2P"),
704SND_SOC_DAPM_OUTPUT("LINEOUT2N"),
705};
706
707static const struct snd_soc_dapm_route analogue_routes[] = {
Mark Brown4baafdd2011-02-18 15:05:53 -0800708 { "MICBIAS1", NULL, "CLK_SYS" },
709 { "MICBIAS2", NULL, "CLK_SYS" },
710
Mark Browna2342ae2009-07-29 21:21:49 +0100711 { "IN1L PGA", "IN1LP Switch", "IN1LP" },
712 { "IN1L PGA", "IN1LN Switch", "IN1LN" },
713
Mark Brown4e04ada2011-07-15 15:12:31 +0900714 { "IN1L PGA", NULL, "VMID" },
715 { "IN1R PGA", NULL, "VMID" },
716 { "IN2L PGA", NULL, "VMID" },
717 { "IN2R PGA", NULL, "VMID" },
718
Mark Browna2342ae2009-07-29 21:21:49 +0100719 { "IN1R PGA", "IN1RP Switch", "IN1RP" },
720 { "IN1R PGA", "IN1RN Switch", "IN1RN" },
721
Joonyoung Shim34825942009-12-04 15:12:10 +0900722 { "IN2L PGA", "IN2LP Switch", "IN2LP:VXRN" },
Mark Browna2342ae2009-07-29 21:21:49 +0100723 { "IN2L PGA", "IN2LN Switch", "IN2LN" },
724
Joonyoung Shim34825942009-12-04 15:12:10 +0900725 { "IN2R PGA", "IN2RP Switch", "IN2RP:VXRP" },
Mark Browna2342ae2009-07-29 21:21:49 +0100726 { "IN2R PGA", "IN2RN Switch", "IN2RN" },
727
Joonyoung Shim34825942009-12-04 15:12:10 +0900728 { "Direct Voice", NULL, "IN2LP:VXRN" },
729 { "Direct Voice", NULL, "IN2RP:VXRP" },
Mark Browna2342ae2009-07-29 21:21:49 +0100730
731 { "MIXINL", "IN1L Switch", "IN1L PGA" },
732 { "MIXINL", "IN2L Switch", "IN2L PGA" },
733 { "MIXINL", NULL, "Direct Voice" },
734 { "MIXINL", NULL, "IN1LP" },
735 { "MIXINL", NULL, "Left Output Mixer" },
Mark Brown4e04ada2011-07-15 15:12:31 +0900736 { "MIXINL", NULL, "VMID" },
Mark Browna2342ae2009-07-29 21:21:49 +0100737
738 { "MIXINR", "IN1R Switch", "IN1R PGA" },
739 { "MIXINR", "IN2R Switch", "IN2R PGA" },
740 { "MIXINR", NULL, "Direct Voice" },
741 { "MIXINR", NULL, "IN1RP" },
742 { "MIXINR", NULL, "Right Output Mixer" },
Mark Brown4e04ada2011-07-15 15:12:31 +0900743 { "MIXINR", NULL, "VMID" },
Mark Browna2342ae2009-07-29 21:21:49 +0100744
745 { "ADCL", NULL, "MIXINL" },
746 { "ADCR", NULL, "MIXINR" },
747
748 { "Left Output Mixer", "Left Input Switch", "MIXINL" },
749 { "Left Output Mixer", "Right Input Switch", "MIXINR" },
750 { "Left Output Mixer", "IN2RN Switch", "IN2RN" },
751 { "Left Output Mixer", "IN2LN Switch", "IN2LN" },
Joonyoung Shim34825942009-12-04 15:12:10 +0900752 { "Left Output Mixer", "IN2LP Switch", "IN2LP:VXRN" },
Mark Browna2342ae2009-07-29 21:21:49 +0100753 { "Left Output Mixer", "IN1L Switch", "IN1L PGA" },
754 { "Left Output Mixer", "IN1R Switch", "IN1R PGA" },
755
756 { "Right Output Mixer", "Left Input Switch", "MIXINL" },
757 { "Right Output Mixer", "Right Input Switch", "MIXINR" },
758 { "Right Output Mixer", "IN2LN Switch", "IN2LN" },
759 { "Right Output Mixer", "IN2RN Switch", "IN2RN" },
Joonyoung Shim34825942009-12-04 15:12:10 +0900760 { "Right Output Mixer", "IN2RP Switch", "IN2RP:VXRP" },
Mark Browna2342ae2009-07-29 21:21:49 +0100761 { "Right Output Mixer", "IN1L Switch", "IN1L PGA" },
762 { "Right Output Mixer", "IN1R Switch", "IN1R PGA" },
763
764 { "Left Output PGA", NULL, "Left Output Mixer" },
765 { "Left Output PGA", NULL, "TOCLK" },
766
767 { "Right Output PGA", NULL, "Right Output Mixer" },
768 { "Right Output PGA", NULL, "TOCLK" },
769
770 { "Earpiece Mixer", "Direct Voice Switch", "Direct Voice" },
771 { "Earpiece Mixer", "Left Output Switch", "Left Output PGA" },
772 { "Earpiece Mixer", "Right Output Switch", "Right Output PGA" },
773
Mark Brown4e04ada2011-07-15 15:12:31 +0900774 { "Earpiece Driver", NULL, "VMID" },
Mark Browna2342ae2009-07-29 21:21:49 +0100775 { "Earpiece Driver", NULL, "Earpiece Mixer" },
776 { "HPOUT2N", NULL, "Earpiece Driver" },
777 { "HPOUT2P", NULL, "Earpiece Driver" },
778
779 { "SPKL", "Input Switch", "MIXINL" },
780 { "SPKL", "IN1LP Switch", "IN1LP" },
Mark Brown39cca162011-04-08 16:32:16 +0900781 { "SPKL", "Output Switch", "Left Output PGA" },
Mark Browna2342ae2009-07-29 21:21:49 +0100782 { "SPKL", NULL, "TOCLK" },
783
784 { "SPKR", "Input Switch", "MIXINR" },
785 { "SPKR", "IN1RP Switch", "IN1RP" },
Mark Brown39cca162011-04-08 16:32:16 +0900786 { "SPKR", "Output Switch", "Right Output PGA" },
Mark Browna2342ae2009-07-29 21:21:49 +0100787 { "SPKR", NULL, "TOCLK" },
788
789 { "SPKL Boost", "Direct Voice Switch", "Direct Voice" },
790 { "SPKL Boost", "SPKL Switch", "SPKL" },
791 { "SPKL Boost", "SPKR Switch", "SPKR" },
792
793 { "SPKR Boost", "Direct Voice Switch", "Direct Voice" },
794 { "SPKR Boost", "SPKR Switch", "SPKR" },
795 { "SPKR Boost", "SPKL Switch", "SPKL" },
796
Mark Brown4e04ada2011-07-15 15:12:31 +0900797 { "SPKL Driver", NULL, "VMID" },
Mark Browna2342ae2009-07-29 21:21:49 +0100798 { "SPKL Driver", NULL, "SPKL Boost" },
799 { "SPKL Driver", NULL, "CLK_SYS" },
800
Mark Brown4e04ada2011-07-15 15:12:31 +0900801 { "SPKR Driver", NULL, "VMID" },
Mark Browna2342ae2009-07-29 21:21:49 +0100802 { "SPKR Driver", NULL, "SPKR Boost" },
803 { "SPKR Driver", NULL, "CLK_SYS" },
804
805 { "SPKOUTLP", NULL, "SPKL Driver" },
806 { "SPKOUTLN", NULL, "SPKL Driver" },
807 { "SPKOUTRP", NULL, "SPKR Driver" },
808 { "SPKOUTRN", NULL, "SPKR Driver" },
809
Mark Brown39cca162011-04-08 16:32:16 +0900810 { "Left Headphone Mux", "Mixer", "Left Output PGA" },
811 { "Right Headphone Mux", "Mixer", "Right Output PGA" },
Mark Browna2342ae2009-07-29 21:21:49 +0100812
813 { "Headphone PGA", NULL, "Left Headphone Mux" },
814 { "Headphone PGA", NULL, "Right Headphone Mux" },
Mark Brown4e04ada2011-07-15 15:12:31 +0900815 { "Headphone PGA", NULL, "VMID" },
Mark Browna2342ae2009-07-29 21:21:49 +0100816 { "Headphone PGA", NULL, "CLK_SYS" },
Mark Brown3ed70742010-01-20 17:39:45 +0000817 { "Headphone PGA", NULL, "Headphone Supply" },
Mark Browna2342ae2009-07-29 21:21:49 +0100818
819 { "HPOUT1L", NULL, "Headphone PGA" },
820 { "HPOUT1R", NULL, "Headphone PGA" },
821
Mark Brown4e04ada2011-07-15 15:12:31 +0900822 { "LINEOUT1N Driver", NULL, "VMID" },
823 { "LINEOUT1P Driver", NULL, "VMID" },
824 { "LINEOUT2N Driver", NULL, "VMID" },
825 { "LINEOUT2P Driver", NULL, "VMID" },
826
Mark Browna2342ae2009-07-29 21:21:49 +0100827 { "LINEOUT1N", NULL, "LINEOUT1N Driver" },
828 { "LINEOUT1P", NULL, "LINEOUT1P Driver" },
829 { "LINEOUT2N", NULL, "LINEOUT2N Driver" },
830 { "LINEOUT2P", NULL, "LINEOUT2P Driver" },
831};
832
833static const struct snd_soc_dapm_route lineout1_diff_routes[] = {
834 { "LINEOUT1 Mixer", "IN1L Switch", "IN1L PGA" },
835 { "LINEOUT1 Mixer", "IN1R Switch", "IN1R PGA" },
Mark Brownd0b48af2011-05-14 17:21:28 -0700836 { "LINEOUT1 Mixer", "Output Switch", "Left Output PGA" },
Mark Browna2342ae2009-07-29 21:21:49 +0100837
838 { "LINEOUT1N Driver", NULL, "LINEOUT1 Mixer" },
839 { "LINEOUT1P Driver", NULL, "LINEOUT1 Mixer" },
840};
841
842static const struct snd_soc_dapm_route lineout1_se_routes[] = {
Mark Brownd0b48af2011-05-14 17:21:28 -0700843 { "LINEOUT1N Mixer", "Left Output Switch", "Left Output PGA" },
844 { "LINEOUT1N Mixer", "Right Output Switch", "Right Output PGA" },
Mark Browna2342ae2009-07-29 21:21:49 +0100845
Mark Brownd0b48af2011-05-14 17:21:28 -0700846 { "LINEOUT1P Mixer", "Left Output Switch", "Left Output PGA" },
Mark Browna2342ae2009-07-29 21:21:49 +0100847
848 { "LINEOUT1N Driver", NULL, "LINEOUT1N Mixer" },
849 { "LINEOUT1P Driver", NULL, "LINEOUT1P Mixer" },
850};
851
852static const struct snd_soc_dapm_route lineout2_diff_routes[] = {
853 { "LINEOUT2 Mixer", "IN2L Switch", "IN2L PGA" },
854 { "LINEOUT2 Mixer", "IN2R Switch", "IN2R PGA" },
Mark Brownd0b48af2011-05-14 17:21:28 -0700855 { "LINEOUT2 Mixer", "Output Switch", "Right Output PGA" },
Mark Browna2342ae2009-07-29 21:21:49 +0100856
857 { "LINEOUT2N Driver", NULL, "LINEOUT2 Mixer" },
858 { "LINEOUT2P Driver", NULL, "LINEOUT2 Mixer" },
859};
860
861static const struct snd_soc_dapm_route lineout2_se_routes[] = {
Mark Brownd0b48af2011-05-14 17:21:28 -0700862 { "LINEOUT2N Mixer", "Left Output Switch", "Left Output PGA" },
863 { "LINEOUT2N Mixer", "Right Output Switch", "Right Output PGA" },
Mark Browna2342ae2009-07-29 21:21:49 +0100864
Mark Brownd0b48af2011-05-14 17:21:28 -0700865 { "LINEOUT2P Mixer", "Right Output Switch", "Right Output PGA" },
Mark Browna2342ae2009-07-29 21:21:49 +0100866
867 { "LINEOUT2N Driver", NULL, "LINEOUT2N Mixer" },
868 { "LINEOUT2P Driver", NULL, "LINEOUT2P Mixer" },
869};
870
871int wm_hubs_add_analogue_controls(struct snd_soc_codec *codec)
872{
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200873 struct snd_soc_dapm_context *dapm = &codec->dapm;
874
Mark Browna2342ae2009-07-29 21:21:49 +0100875 /* Latch volume update bits & default ZC on */
876 snd_soc_update_bits(codec, WM8993_LEFT_LINE_INPUT_1_2_VOLUME,
877 WM8993_IN1_VU, WM8993_IN1_VU);
878 snd_soc_update_bits(codec, WM8993_RIGHT_LINE_INPUT_1_2_VOLUME,
879 WM8993_IN1_VU, WM8993_IN1_VU);
880 snd_soc_update_bits(codec, WM8993_LEFT_LINE_INPUT_3_4_VOLUME,
881 WM8993_IN2_VU, WM8993_IN2_VU);
882 snd_soc_update_bits(codec, WM8993_RIGHT_LINE_INPUT_3_4_VOLUME,
883 WM8993_IN2_VU, WM8993_IN2_VU);
884
Mark Brownfb5af532011-05-15 12:18:38 -0700885 snd_soc_update_bits(codec, WM8993_SPEAKER_VOLUME_LEFT,
886 WM8993_SPKOUT_VU, WM8993_SPKOUT_VU);
Mark Browna2342ae2009-07-29 21:21:49 +0100887 snd_soc_update_bits(codec, WM8993_SPEAKER_VOLUME_RIGHT,
888 WM8993_SPKOUT_VU, WM8993_SPKOUT_VU);
889
890 snd_soc_update_bits(codec, WM8993_LEFT_OUTPUT_VOLUME,
Mark Brownfb5af532011-05-15 12:18:38 -0700891 WM8993_HPOUT1_VU | WM8993_HPOUT1L_ZC,
892 WM8993_HPOUT1_VU | WM8993_HPOUT1L_ZC);
Mark Browna2342ae2009-07-29 21:21:49 +0100893 snd_soc_update_bits(codec, WM8993_RIGHT_OUTPUT_VOLUME,
894 WM8993_HPOUT1_VU | WM8993_HPOUT1R_ZC,
895 WM8993_HPOUT1_VU | WM8993_HPOUT1R_ZC);
896
897 snd_soc_update_bits(codec, WM8993_LEFT_OPGA_VOLUME,
Mark Brownfb5af532011-05-15 12:18:38 -0700898 WM8993_MIXOUTL_ZC | WM8993_MIXOUT_VU,
899 WM8993_MIXOUTL_ZC | WM8993_MIXOUT_VU);
Mark Browna2342ae2009-07-29 21:21:49 +0100900 snd_soc_update_bits(codec, WM8993_RIGHT_OPGA_VOLUME,
901 WM8993_MIXOUTR_ZC | WM8993_MIXOUT_VU,
902 WM8993_MIXOUTR_ZC | WM8993_MIXOUT_VU);
903
904 snd_soc_add_controls(codec, analogue_snd_controls,
905 ARRAY_SIZE(analogue_snd_controls));
906
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200907 snd_soc_dapm_new_controls(dapm, analogue_dapm_widgets,
Mark Browna2342ae2009-07-29 21:21:49 +0100908 ARRAY_SIZE(analogue_dapm_widgets));
909 return 0;
910}
911EXPORT_SYMBOL_GPL(wm_hubs_add_analogue_controls);
912
913int wm_hubs_add_analogue_routes(struct snd_soc_codec *codec,
914 int lineout1_diff, int lineout2_diff)
915{
Mark Brownd96ca3c2011-07-12 15:25:03 +0900916 struct wm_hubs_data *hubs = snd_soc_codec_get_drvdata(codec);
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200917 struct snd_soc_dapm_context *dapm = &codec->dapm;
918
Mark Brownd96ca3c2011-07-12 15:25:03 +0900919 init_completion(&hubs->dcs_done);
920
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200921 snd_soc_dapm_add_routes(dapm, analogue_routes,
Mark Browna2342ae2009-07-29 21:21:49 +0100922 ARRAY_SIZE(analogue_routes));
923
924 if (lineout1_diff)
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200925 snd_soc_dapm_add_routes(dapm,
Mark Browna2342ae2009-07-29 21:21:49 +0100926 lineout1_diff_routes,
927 ARRAY_SIZE(lineout1_diff_routes));
928 else
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200929 snd_soc_dapm_add_routes(dapm,
Mark Browna2342ae2009-07-29 21:21:49 +0100930 lineout1_se_routes,
931 ARRAY_SIZE(lineout1_se_routes));
932
933 if (lineout2_diff)
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200934 snd_soc_dapm_add_routes(dapm,
Mark Browna2342ae2009-07-29 21:21:49 +0100935 lineout2_diff_routes,
936 ARRAY_SIZE(lineout2_diff_routes));
937 else
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200938 snd_soc_dapm_add_routes(dapm,
Mark Browna2342ae2009-07-29 21:21:49 +0100939 lineout2_se_routes,
940 ARRAY_SIZE(lineout2_se_routes));
941
942 return 0;
943}
944EXPORT_SYMBOL_GPL(wm_hubs_add_analogue_routes);
945
Mark Brownaa983d92009-09-30 14:16:11 +0100946int wm_hubs_handle_analogue_pdata(struct snd_soc_codec *codec,
947 int lineout1_diff, int lineout2_diff,
948 int lineout1fb, int lineout2fb,
949 int jd_scthr, int jd_thr, int micbias1_lvl,
950 int micbias2_lvl)
951{
952 if (!lineout1_diff)
953 snd_soc_update_bits(codec, WM8993_LINE_MIXER1,
954 WM8993_LINEOUT1_MODE,
955 WM8993_LINEOUT1_MODE);
956 if (!lineout2_diff)
957 snd_soc_update_bits(codec, WM8993_LINE_MIXER2,
958 WM8993_LINEOUT2_MODE,
959 WM8993_LINEOUT2_MODE);
960
Mark Brown821dd912010-01-21 11:33:20 +0000961 /* If the line outputs are differential then we aren't presenting
962 * VMID as an output and can disable it.
963 */
964 if (lineout1_diff && lineout2_diff)
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200965 codec->dapm.idle_bias_off = 1;
Mark Brown821dd912010-01-21 11:33:20 +0000966
Mark Brownaa983d92009-09-30 14:16:11 +0100967 if (lineout1fb)
968 snd_soc_update_bits(codec, WM8993_ADDITIONAL_CONTROL,
969 WM8993_LINEOUT1_FB, WM8993_LINEOUT1_FB);
970
971 if (lineout2fb)
972 snd_soc_update_bits(codec, WM8993_ADDITIONAL_CONTROL,
973 WM8993_LINEOUT2_FB, WM8993_LINEOUT2_FB);
974
975 snd_soc_update_bits(codec, WM8993_MICBIAS,
976 WM8993_JD_SCTHR_MASK | WM8993_JD_THR_MASK |
977 WM8993_MICB1_LVL | WM8993_MICB2_LVL,
978 jd_scthr << WM8993_JD_SCTHR_SHIFT |
979 jd_thr << WM8993_JD_THR_SHIFT |
980 micbias1_lvl |
981 micbias2_lvl << WM8993_MICB2_LVL_SHIFT);
982
983 return 0;
984}
985EXPORT_SYMBOL_GPL(wm_hubs_handle_analogue_pdata);
986
Mark Browna2342ae2009-07-29 21:21:49 +0100987MODULE_DESCRIPTION("Shared support for Wolfson hubs products");
988MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
989MODULE_LICENSE("GPL");