blob: 50e08f03aa65ce72ce3876deb304db2fbed8a22f [file] [log] [blame]
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/omap.c
Carlos Aguiar730c9b72006-03-29 09:21:00 +01003 *
4 * Copyright (C) 2004 Nokia Corporation
Al Virod36b6912011-12-29 17:09:01 -05005 * Written by Tuukka Tikkanen and Juha Yrjölä<juha.yrjola@nokia.com>
Carlos Aguiar730c9b72006-03-29 09:21:00 +01006 * Misc hacks here and there by Tony Lindgren <tony@atomide.com>
7 * Other hacks (DMA, SD, etc) by David Brownell
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
Carlos Aguiar730c9b72006-03-29 09:21:00 +010014#include <linux/module.h>
15#include <linux/moduleparam.h>
16#include <linux/init.h>
17#include <linux/ioport.h>
18#include <linux/platform_device.h>
19#include <linux/interrupt.h>
Russell King3451c062012-04-21 22:35:42 +010020#include <linux/dmaengine.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010021#include <linux/dma-mapping.h>
22#include <linux/delay.h>
23#include <linux/spinlock.h>
24#include <linux/timer.h>
Russell King3451c062012-04-21 22:35:42 +010025#include <linux/omap-dma.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010026#include <linux/mmc/host.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010027#include <linux/mmc/card.h>
28#include <linux/clk.h>
Jens Axboe45711f12007-10-22 21:19:53 +020029#include <linux/scatterlist.h>
David Brownell6d16bfb2008-01-27 18:14:49 +010030#include <linux/i2c/tps65010.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010032
33#include <asm/io.h>
34#include <asm/irq.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010035
Tony Lindgrence491cf2009-10-20 09:40:47 -070036#include <plat/board.h>
37#include <plat/mmc.h>
Russell King1bc857f2011-07-26 10:54:55 +010038#include <asm/gpio.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070039#include <plat/dma.h>
40#include <plat/mux.h>
41#include <plat/fpga.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010042
Juha Yrjola juha.yrjola0551f4d2006-11-11 23:38:36 +010043#define OMAP_MMC_REG_CMD 0x00
Marek Belisko0e950fa2010-05-26 14:41:49 -070044#define OMAP_MMC_REG_ARGL 0x01
45#define OMAP_MMC_REG_ARGH 0x02
46#define OMAP_MMC_REG_CON 0x03
47#define OMAP_MMC_REG_STAT 0x04
48#define OMAP_MMC_REG_IE 0x05
49#define OMAP_MMC_REG_CTO 0x06
50#define OMAP_MMC_REG_DTO 0x07
51#define OMAP_MMC_REG_DATA 0x08
52#define OMAP_MMC_REG_BLEN 0x09
53#define OMAP_MMC_REG_NBLK 0x0a
54#define OMAP_MMC_REG_BUF 0x0b
55#define OMAP_MMC_REG_SDIO 0x0d
56#define OMAP_MMC_REG_REV 0x0f
57#define OMAP_MMC_REG_RSP0 0x10
58#define OMAP_MMC_REG_RSP1 0x11
59#define OMAP_MMC_REG_RSP2 0x12
60#define OMAP_MMC_REG_RSP3 0x13
61#define OMAP_MMC_REG_RSP4 0x14
62#define OMAP_MMC_REG_RSP5 0x15
63#define OMAP_MMC_REG_RSP6 0x16
64#define OMAP_MMC_REG_RSP7 0x17
65#define OMAP_MMC_REG_IOSR 0x18
66#define OMAP_MMC_REG_SYSC 0x19
67#define OMAP_MMC_REG_SYSS 0x1a
Juha Yrjola juha.yrjola0551f4d2006-11-11 23:38:36 +010068
69#define OMAP_MMC_STAT_CARD_ERR (1 << 14)
70#define OMAP_MMC_STAT_CARD_IRQ (1 << 13)
71#define OMAP_MMC_STAT_OCR_BUSY (1 << 12)
72#define OMAP_MMC_STAT_A_EMPTY (1 << 11)
73#define OMAP_MMC_STAT_A_FULL (1 << 10)
74#define OMAP_MMC_STAT_CMD_CRC (1 << 8)
75#define OMAP_MMC_STAT_CMD_TOUT (1 << 7)
76#define OMAP_MMC_STAT_DATA_CRC (1 << 6)
77#define OMAP_MMC_STAT_DATA_TOUT (1 << 5)
78#define OMAP_MMC_STAT_END_BUSY (1 << 4)
79#define OMAP_MMC_STAT_END_OF_DATA (1 << 3)
80#define OMAP_MMC_STAT_CARD_BUSY (1 << 2)
81#define OMAP_MMC_STAT_END_OF_CMD (1 << 0)
82
Marek Belisko0e950fa2010-05-26 14:41:49 -070083#define OMAP_MMC_REG(host, reg) (OMAP_MMC_REG_##reg << (host)->reg_shift)
84#define OMAP_MMC_READ(host, reg) __raw_readw((host)->virt_base + OMAP_MMC_REG(host, reg))
85#define OMAP_MMC_WRITE(host, reg, val) __raw_writew((val), (host)->virt_base + OMAP_MMC_REG(host, reg))
Juha Yrjola juha.yrjola0551f4d2006-11-11 23:38:36 +010086
87/*
88 * Command types
89 */
90#define OMAP_MMC_CMDTYPE_BC 0
91#define OMAP_MMC_CMDTYPE_BCR 1
92#define OMAP_MMC_CMDTYPE_AC 2
93#define OMAP_MMC_CMDTYPE_ADTC 3
94
Carlos Aguiar730c9b72006-03-29 09:21:00 +010095
96#define DRIVER_NAME "mmci-omap"
Carlos Aguiar730c9b72006-03-29 09:21:00 +010097
98/* Specifies how often in millisecs to poll for card status changes
99 * when the cover switch is open */
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400100#define OMAP_MMC_COVER_POLL_DELAY 500
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100101
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400102struct mmc_omap_host;
103
104struct mmc_omap_slot {
105 int id;
106 unsigned int vdd;
107 u16 saved_con;
108 u16 bus_mode;
109 unsigned int fclk_freq;
110 unsigned powered:1;
111
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400112 struct tasklet_struct cover_tasklet;
113 struct timer_list cover_timer;
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400114 unsigned cover_open;
115
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400116 struct mmc_request *mrq;
117 struct mmc_omap_host *host;
118 struct mmc_host *mmc;
119 struct omap_mmc_slot_data *pdata;
120};
121
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100122struct mmc_omap_host {
123 int initialized;
124 int suspended;
125 struct mmc_request * mrq;
126 struct mmc_command * cmd;
127 struct mmc_data * data;
128 struct mmc_host * mmc;
129 struct device * dev;
130 unsigned char id; /* 16xx chips have 2 MMC blocks */
131 struct clk * iclk;
132 struct clk * fclk;
Russell King3451c062012-04-21 22:35:42 +0100133 struct dma_chan *dma_rx;
134 u32 dma_rx_burst;
135 struct dma_chan *dma_tx;
136 u32 dma_tx_burst;
Juha Yrjola juha.yrjola89783b1e42006-11-11 23:36:01 +0100137 struct resource *mem_res;
138 void __iomem *virt_base;
139 unsigned int phys_base;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100140 int irq;
141 unsigned char bus_mode;
142 unsigned char hw_bus_mode;
Marek Belisko0e950fa2010-05-26 14:41:49 -0700143 unsigned int reg_shift;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100144
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400145 struct work_struct cmd_abort_work;
146 unsigned abort:1;
147 struct timer_list cmd_abort_timer;
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400148
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400149 struct work_struct slot_release_work;
150 struct mmc_omap_slot *next_slot;
151 struct work_struct send_stop_work;
152 struct mmc_data *stop_data;
153
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100154 unsigned int sg_len;
155 int sg_idx;
156 u16 * buffer;
157 u32 buffer_bytes_left;
158 u32 total_bytes_left;
159
160 unsigned use_dma:1;
161 unsigned brs_received:1, dma_done:1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100162 unsigned dma_in_use:1;
Russell King3451c062012-04-21 22:35:42 +0100163 spinlock_t dma_lock;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100164
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400165 struct mmc_omap_slot *slots[OMAP_MMC_MAX_SLOTS];
166 struct mmc_omap_slot *current_slot;
167 spinlock_t slot_lock;
168 wait_queue_head_t slot_wq;
169 int nr_slots;
170
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400171 struct timer_list clk_timer;
172 spinlock_t clk_lock; /* for changing enabled state */
173 unsigned int fclk_enabled:1;
Venkatraman Sb01a4f12012-05-08 17:05:33 +0530174 struct workqueue_struct *mmc_omap_wq;
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400175
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400176 struct omap_mmc_platform_data *pdata;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100177};
178
Tejun Heo0d9ee5b2010-12-24 16:00:17 +0100179
Russell King7c8ad982008-09-05 15:13:24 +0100180static void mmc_omap_fclk_offdelay(struct mmc_omap_slot *slot)
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400181{
182 unsigned long tick_ns;
183
184 if (slot != NULL && slot->host->fclk_enabled && slot->fclk_freq > 0) {
185 tick_ns = (1000000000 + slot->fclk_freq - 1) / slot->fclk_freq;
186 ndelay(8 * tick_ns);
187 }
188}
189
Russell King7c8ad982008-09-05 15:13:24 +0100190static void mmc_omap_fclk_enable(struct mmc_omap_host *host, unsigned int enable)
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400191{
192 unsigned long flags;
193
194 spin_lock_irqsave(&host->clk_lock, flags);
195 if (host->fclk_enabled != enable) {
196 host->fclk_enabled = enable;
197 if (enable)
198 clk_enable(host->fclk);
199 else
200 clk_disable(host->fclk);
201 }
202 spin_unlock_irqrestore(&host->clk_lock, flags);
203}
204
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400205static void mmc_omap_select_slot(struct mmc_omap_slot *slot, int claimed)
206{
207 struct mmc_omap_host *host = slot->host;
208 unsigned long flags;
209
210 if (claimed)
211 goto no_claim;
212 spin_lock_irqsave(&host->slot_lock, flags);
213 while (host->mmc != NULL) {
214 spin_unlock_irqrestore(&host->slot_lock, flags);
215 wait_event(host->slot_wq, host->mmc == NULL);
216 spin_lock_irqsave(&host->slot_lock, flags);
217 }
218 host->mmc = slot->mmc;
219 spin_unlock_irqrestore(&host->slot_lock, flags);
220no_claim:
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400221 del_timer(&host->clk_timer);
222 if (host->current_slot != slot || !claimed)
223 mmc_omap_fclk_offdelay(host->current_slot);
224
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400225 if (host->current_slot != slot) {
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400226 OMAP_MMC_WRITE(host, CON, slot->saved_con & 0xFC00);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400227 if (host->pdata->switch_slot != NULL)
228 host->pdata->switch_slot(mmc_dev(slot->mmc), slot->id);
229 host->current_slot = slot;
230 }
231
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400232 if (claimed) {
233 mmc_omap_fclk_enable(host, 1);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400234
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400235 /* Doing the dummy read here seems to work around some bug
236 * at least in OMAP24xx silicon where the command would not
237 * start after writing the CMD register. Sigh. */
238 OMAP_MMC_READ(host, CON);
239
240 OMAP_MMC_WRITE(host, CON, slot->saved_con);
241 } else
242 mmc_omap_fclk_enable(host, 0);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400243}
244
245static void mmc_omap_start_request(struct mmc_omap_host *host,
246 struct mmc_request *req);
247
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400248static void mmc_omap_slot_release_work(struct work_struct *work)
249{
250 struct mmc_omap_host *host = container_of(work, struct mmc_omap_host,
251 slot_release_work);
252 struct mmc_omap_slot *next_slot = host->next_slot;
253 struct mmc_request *rq;
254
255 host->next_slot = NULL;
256 mmc_omap_select_slot(next_slot, 1);
257
258 rq = next_slot->mrq;
259 next_slot->mrq = NULL;
260 mmc_omap_start_request(host, rq);
261}
262
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400263static void mmc_omap_release_slot(struct mmc_omap_slot *slot, int clk_enabled)
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400264{
265 struct mmc_omap_host *host = slot->host;
266 unsigned long flags;
267 int i;
268
269 BUG_ON(slot == NULL || host->mmc == NULL);
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400270
271 if (clk_enabled)
272 /* Keeps clock running for at least 8 cycles on valid freq */
273 mod_timer(&host->clk_timer, jiffies + HZ/10);
274 else {
275 del_timer(&host->clk_timer);
276 mmc_omap_fclk_offdelay(slot);
277 mmc_omap_fclk_enable(host, 0);
278 }
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400279
280 spin_lock_irqsave(&host->slot_lock, flags);
281 /* Check for any pending requests */
282 for (i = 0; i < host->nr_slots; i++) {
283 struct mmc_omap_slot *new_slot;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400284
285 if (host->slots[i] == NULL || host->slots[i]->mrq == NULL)
286 continue;
287
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400288 BUG_ON(host->next_slot != NULL);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400289 new_slot = host->slots[i];
290 /* The current slot should not have a request in queue */
291 BUG_ON(new_slot == host->current_slot);
292
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400293 host->next_slot = new_slot;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400294 host->mmc = new_slot->mmc;
295 spin_unlock_irqrestore(&host->slot_lock, flags);
Venkatraman Sb01a4f12012-05-08 17:05:33 +0530296 queue_work(host->mmc_omap_wq, &host->slot_release_work);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400297 return;
298 }
299
300 host->mmc = NULL;
301 wake_up(&host->slot_wq);
302 spin_unlock_irqrestore(&host->slot_lock, flags);
303}
304
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400305static inline
306int mmc_omap_cover_is_open(struct mmc_omap_slot *slot)
307{
Kyungmin Park8348f002008-03-26 16:09:38 -0400308 if (slot->pdata->get_cover_state)
309 return slot->pdata->get_cover_state(mmc_dev(slot->mmc),
310 slot->id);
311 return 0;
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400312}
313
314static ssize_t
315mmc_omap_show_cover_switch(struct device *dev, struct device_attribute *attr,
316 char *buf)
317{
318 struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
319 struct mmc_omap_slot *slot = mmc_priv(mmc);
320
321 return sprintf(buf, "%s\n", mmc_omap_cover_is_open(slot) ? "open" :
322 "closed");
323}
324
325static DEVICE_ATTR(cover_switch, S_IRUGO, mmc_omap_show_cover_switch, NULL);
326
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400327static ssize_t
328mmc_omap_show_slot_name(struct device *dev, struct device_attribute *attr,
329 char *buf)
330{
331 struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
332 struct mmc_omap_slot *slot = mmc_priv(mmc);
333
334 return sprintf(buf, "%s\n", slot->pdata->name);
335}
336
337static DEVICE_ATTR(slot_name, S_IRUGO, mmc_omap_show_slot_name, NULL);
338
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100339static void
340mmc_omap_start_command(struct mmc_omap_host *host, struct mmc_command *cmd)
341{
342 u32 cmdreg;
343 u32 resptype;
344 u32 cmdtype;
345
346 host->cmd = cmd;
347
348 resptype = 0;
349 cmdtype = 0;
350
351 /* Our hardware needs to know exact type */
Carlos Eduardo Aguiar1b3b2632007-01-15 06:38:15 +0100352 switch (mmc_resp_type(cmd)) {
353 case MMC_RSP_NONE:
354 break;
355 case MMC_RSP_R1:
356 case MMC_RSP_R1B:
Philip Langdale6f949902007-01-04 07:04:47 -0800357 /* resp 1, 1b, 6, 7 */
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100358 resptype = 1;
359 break;
Carlos Eduardo Aguiar1b3b2632007-01-15 06:38:15 +0100360 case MMC_RSP_R2:
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100361 resptype = 2;
362 break;
Carlos Eduardo Aguiar1b3b2632007-01-15 06:38:15 +0100363 case MMC_RSP_R3:
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100364 resptype = 3;
365 break;
366 default:
Carlos Eduardo Aguiar1b3b2632007-01-15 06:38:15 +0100367 dev_err(mmc_dev(host->mmc), "Invalid response type: %04x\n", mmc_resp_type(cmd));
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100368 break;
369 }
370
371 if (mmc_cmd_type(cmd) == MMC_CMD_ADTC) {
372 cmdtype = OMAP_MMC_CMDTYPE_ADTC;
373 } else if (mmc_cmd_type(cmd) == MMC_CMD_BC) {
374 cmdtype = OMAP_MMC_CMDTYPE_BC;
375 } else if (mmc_cmd_type(cmd) == MMC_CMD_BCR) {
376 cmdtype = OMAP_MMC_CMDTYPE_BCR;
377 } else {
378 cmdtype = OMAP_MMC_CMDTYPE_AC;
379 }
380
381 cmdreg = cmd->opcode | (resptype << 8) | (cmdtype << 12);
382
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400383 if (host->current_slot->bus_mode == MMC_BUSMODE_OPENDRAIN)
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100384 cmdreg |= 1 << 6;
385
386 if (cmd->flags & MMC_RSP_BUSY)
387 cmdreg |= 1 << 11;
388
389 if (host->data && !(host->data->flags & MMC_DATA_WRITE))
390 cmdreg |= 1 << 15;
391
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400392 mod_timer(&host->cmd_abort_timer, jiffies + HZ/2);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400393
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100394 OMAP_MMC_WRITE(host, CTO, 200);
395 OMAP_MMC_WRITE(host, ARGL, cmd->arg & 0xffff);
396 OMAP_MMC_WRITE(host, ARGH, cmd->arg >> 16);
397 OMAP_MMC_WRITE(host, IE,
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100398 OMAP_MMC_STAT_A_EMPTY | OMAP_MMC_STAT_A_FULL |
399 OMAP_MMC_STAT_CMD_CRC | OMAP_MMC_STAT_CMD_TOUT |
400 OMAP_MMC_STAT_DATA_CRC | OMAP_MMC_STAT_DATA_TOUT |
401 OMAP_MMC_STAT_END_OF_CMD | OMAP_MMC_STAT_CARD_ERR |
402 OMAP_MMC_STAT_END_OF_DATA);
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100403 OMAP_MMC_WRITE(host, CMD, cmdreg);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100404}
405
406static void
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400407mmc_omap_release_dma(struct mmc_omap_host *host, struct mmc_data *data,
408 int abort)
409{
410 enum dma_data_direction dma_data_dir;
Russell King3451c062012-04-21 22:35:42 +0100411 struct device *dev = mmc_dev(host->mmc);
412 struct dma_chan *c;
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400413
Russell King3451c062012-04-21 22:35:42 +0100414 if (data->flags & MMC_DATA_WRITE) {
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400415 dma_data_dir = DMA_TO_DEVICE;
Russell King3451c062012-04-21 22:35:42 +0100416 c = host->dma_tx;
417 } else {
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400418 dma_data_dir = DMA_FROM_DEVICE;
Russell King3451c062012-04-21 22:35:42 +0100419 c = host->dma_rx;
420 }
421 if (c) {
422 if (data->error) {
423 dmaengine_terminate_all(c);
424 /* Claim nothing transferred on error... */
425 data->bytes_xfered = 0;
426 }
427 dev = c->device->dev;
428 }
429 dma_unmap_sg(dev, data->sg, host->sg_len, dma_data_dir);
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400430}
431
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400432static void mmc_omap_send_stop_work(struct work_struct *work)
433{
434 struct mmc_omap_host *host = container_of(work, struct mmc_omap_host,
435 send_stop_work);
436 struct mmc_omap_slot *slot = host->current_slot;
437 struct mmc_data *data = host->stop_data;
438 unsigned long tick_ns;
439
440 tick_ns = (1000000000 + slot->fclk_freq - 1)/slot->fclk_freq;
441 ndelay(8*tick_ns);
442
443 mmc_omap_start_command(host, data->stop);
444}
445
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400446static void
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100447mmc_omap_xfer_done(struct mmc_omap_host *host, struct mmc_data *data)
448{
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400449 if (host->dma_in_use)
450 mmc_omap_release_dma(host, data, data->error);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100451
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100452 host->data = NULL;
453 host->sg_len = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100454
455 /* NOTE: MMC layer will sometimes poll-wait CMD13 next, issuing
456 * dozens of requests until the card finishes writing data.
457 * It'd be cheaper to just wait till an EOFB interrupt arrives...
458 */
459
460 if (!data->stop) {
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400461 struct mmc_host *mmc;
462
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100463 host->mrq = NULL;
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400464 mmc = host->mmc;
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400465 mmc_omap_release_slot(host->current_slot, 1);
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400466 mmc_request_done(mmc, data->mrq);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100467 return;
468 }
469
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400470 host->stop_data = data;
Venkatraman Sb01a4f12012-05-08 17:05:33 +0530471 queue_work(host->mmc_omap_wq, &host->send_stop_work);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100472}
473
474static void
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400475mmc_omap_send_abort(struct mmc_omap_host *host, int maxloops)
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400476{
477 struct mmc_omap_slot *slot = host->current_slot;
478 unsigned int restarts, passes, timeout;
479 u16 stat = 0;
480
481 /* Sending abort takes 80 clocks. Have some extra and round up */
482 timeout = (120*1000000 + slot->fclk_freq - 1)/slot->fclk_freq;
483 restarts = 0;
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400484 while (restarts < maxloops) {
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400485 OMAP_MMC_WRITE(host, STAT, 0xFFFF);
486 OMAP_MMC_WRITE(host, CMD, (3 << 12) | (1 << 7));
487
488 passes = 0;
489 while (passes < timeout) {
490 stat = OMAP_MMC_READ(host, STAT);
491 if (stat & OMAP_MMC_STAT_END_OF_CMD)
492 goto out;
493 udelay(1);
494 passes++;
495 }
496
497 restarts++;
498 }
499out:
500 OMAP_MMC_WRITE(host, STAT, stat);
501}
502
503static void
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400504mmc_omap_abort_xfer(struct mmc_omap_host *host, struct mmc_data *data)
505{
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400506 if (host->dma_in_use)
507 mmc_omap_release_dma(host, data, 1);
508
509 host->data = NULL;
510 host->sg_len = 0;
511
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400512 mmc_omap_send_abort(host, 10000);
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400513}
514
515static void
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100516mmc_omap_end_of_data(struct mmc_omap_host *host, struct mmc_data *data)
517{
518 unsigned long flags;
519 int done;
520
521 if (!host->dma_in_use) {
522 mmc_omap_xfer_done(host, data);
523 return;
524 }
525 done = 0;
526 spin_lock_irqsave(&host->dma_lock, flags);
527 if (host->dma_done)
528 done = 1;
529 else
530 host->brs_received = 1;
531 spin_unlock_irqrestore(&host->dma_lock, flags);
532 if (done)
533 mmc_omap_xfer_done(host, data);
534}
535
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100536static void
537mmc_omap_dma_done(struct mmc_omap_host *host, struct mmc_data *data)
538{
539 unsigned long flags;
540 int done;
541
542 done = 0;
543 spin_lock_irqsave(&host->dma_lock, flags);
544 if (host->brs_received)
545 done = 1;
546 else
547 host->dma_done = 1;
548 spin_unlock_irqrestore(&host->dma_lock, flags);
549 if (done)
550 mmc_omap_xfer_done(host, data);
551}
552
553static void
554mmc_omap_cmd_done(struct mmc_omap_host *host, struct mmc_command *cmd)
555{
556 host->cmd = NULL;
557
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400558 del_timer(&host->cmd_abort_timer);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400559
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100560 if (cmd->flags & MMC_RSP_PRESENT) {
561 if (cmd->flags & MMC_RSP_136) {
562 /* response type 2 */
563 cmd->resp[3] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100564 OMAP_MMC_READ(host, RSP0) |
565 (OMAP_MMC_READ(host, RSP1) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100566 cmd->resp[2] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100567 OMAP_MMC_READ(host, RSP2) |
568 (OMAP_MMC_READ(host, RSP3) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100569 cmd->resp[1] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100570 OMAP_MMC_READ(host, RSP4) |
571 (OMAP_MMC_READ(host, RSP5) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100572 cmd->resp[0] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100573 OMAP_MMC_READ(host, RSP6) |
574 (OMAP_MMC_READ(host, RSP7) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100575 } else {
576 /* response types 1, 1b, 3, 4, 5, 6 */
577 cmd->resp[0] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100578 OMAP_MMC_READ(host, RSP6) |
579 (OMAP_MMC_READ(host, RSP7) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100580 }
581 }
582
Pierre Ossman17b04292007-07-22 22:18:46 +0200583 if (host->data == NULL || cmd->error) {
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400584 struct mmc_host *mmc;
585
586 if (host->data != NULL)
587 mmc_omap_abort_xfer(host, host->data);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100588 host->mrq = NULL;
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400589 mmc = host->mmc;
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400590 mmc_omap_release_slot(host->current_slot, 1);
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400591 mmc_request_done(mmc, cmd->mrq);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100592 }
593}
594
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400595/*
596 * Abort stuck command. Can occur when card is removed while it is being
597 * read.
598 */
599static void mmc_omap_abort_command(struct work_struct *work)
600{
601 struct mmc_omap_host *host = container_of(work, struct mmc_omap_host,
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400602 cmd_abort_work);
603 BUG_ON(!host->cmd);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400604
605 dev_dbg(mmc_dev(host->mmc), "Aborting stuck command CMD%d\n",
606 host->cmd->opcode);
607
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400608 if (host->cmd->error == 0)
609 host->cmd->error = -ETIMEDOUT;
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400610
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400611 if (host->data == NULL) {
612 struct mmc_command *cmd;
613 struct mmc_host *mmc;
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400614
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400615 cmd = host->cmd;
616 host->cmd = NULL;
617 mmc_omap_send_abort(host, 10000);
618
619 host->mrq = NULL;
620 mmc = host->mmc;
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400621 mmc_omap_release_slot(host->current_slot, 1);
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400622 mmc_request_done(mmc, cmd->mrq);
623 } else
624 mmc_omap_cmd_done(host, host->cmd);
625
626 host->abort = 0;
627 enable_irq(host->irq);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400628}
629
630static void
631mmc_omap_cmd_timer(unsigned long data)
632{
633 struct mmc_omap_host *host = (struct mmc_omap_host *) data;
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400634 unsigned long flags;
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400635
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400636 spin_lock_irqsave(&host->slot_lock, flags);
637 if (host->cmd != NULL && !host->abort) {
638 OMAP_MMC_WRITE(host, IE, 0);
639 disable_irq(host->irq);
640 host->abort = 1;
Venkatraman Sb01a4f12012-05-08 17:05:33 +0530641 queue_work(host->mmc_omap_wq, &host->cmd_abort_work);
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400642 }
643 spin_unlock_irqrestore(&host->slot_lock, flags);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400644}
645
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100646/* PIO only */
647static void
648mmc_omap_sg_to_buf(struct mmc_omap_host *host)
649{
650 struct scatterlist *sg;
651
652 sg = host->data->sg + host->sg_idx;
653 host->buffer_bytes_left = sg->length;
Jens Axboe45711f12007-10-22 21:19:53 +0200654 host->buffer = sg_virt(sg);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100655 if (host->buffer_bytes_left > host->total_bytes_left)
656 host->buffer_bytes_left = host->total_bytes_left;
657}
658
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400659static void
660mmc_omap_clk_timer(unsigned long data)
661{
662 struct mmc_omap_host *host = (struct mmc_omap_host *) data;
663
664 mmc_omap_fclk_enable(host, 0);
665}
666
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100667/* PIO only */
668static void
669mmc_omap_xfer_data(struct mmc_omap_host *host, int write)
670{
671 int n;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100672
673 if (host->buffer_bytes_left == 0) {
674 host->sg_idx++;
675 BUG_ON(host->sg_idx == host->sg_len);
676 mmc_omap_sg_to_buf(host);
677 }
678 n = 64;
679 if (n > host->buffer_bytes_left)
680 n = host->buffer_bytes_left;
681 host->buffer_bytes_left -= n;
682 host->total_bytes_left -= n;
683 host->data->bytes_xfered += n;
684
685 if (write) {
Marek Belisko0e950fa2010-05-26 14:41:49 -0700686 __raw_writesw(host->virt_base + OMAP_MMC_REG(host, DATA), host->buffer, n);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100687 } else {
Marek Belisko0e950fa2010-05-26 14:41:49 -0700688 __raw_readsw(host->virt_base + OMAP_MMC_REG(host, DATA), host->buffer, n);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100689 }
690}
691
692static inline void mmc_omap_report_irq(u16 status)
693{
694 static const char *mmc_omap_status_bits[] = {
695 "EOC", "CD", "CB", "BRS", "EOFB", "DTO", "DCRC", "CTO",
696 "CCRC", "CRW", "AF", "AE", "OCRB", "CIRQ", "CERR"
697 };
698 int i, c = 0;
699
700 for (i = 0; i < ARRAY_SIZE(mmc_omap_status_bits); i++)
701 if (status & (1 << i)) {
702 if (c)
703 printk(" ");
704 printk("%s", mmc_omap_status_bits[i]);
705 c++;
706 }
707}
708
David Howells7d12e782006-10-05 14:55:46 +0100709static irqreturn_t mmc_omap_irq(int irq, void *dev_id)
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100710{
711 struct mmc_omap_host * host = (struct mmc_omap_host *)dev_id;
712 u16 status;
713 int end_command;
714 int end_transfer;
Juha Yrjola2a50b882008-03-26 16:09:26 -0400715 int transfer_error, cmd_error;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100716
717 if (host->cmd == NULL && host->data == NULL) {
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100718 status = OMAP_MMC_READ(host, STAT);
Juha Yrjola2a50b882008-03-26 16:09:26 -0400719 dev_info(mmc_dev(host->slots[0]->mmc),
720 "Spurious IRQ 0x%04x\n", status);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100721 if (status != 0) {
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100722 OMAP_MMC_WRITE(host, STAT, status);
723 OMAP_MMC_WRITE(host, IE, 0);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100724 }
725 return IRQ_HANDLED;
726 }
727
728 end_command = 0;
729 end_transfer = 0;
730 transfer_error = 0;
Juha Yrjola2a50b882008-03-26 16:09:26 -0400731 cmd_error = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100732
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100733 while ((status = OMAP_MMC_READ(host, STAT)) != 0) {
Juha Yrjola2a50b882008-03-26 16:09:26 -0400734 int cmd;
735
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100736 OMAP_MMC_WRITE(host, STAT, status);
Juha Yrjola2a50b882008-03-26 16:09:26 -0400737 if (host->cmd != NULL)
738 cmd = host->cmd->opcode;
739 else
740 cmd = -1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100741#ifdef CONFIG_MMC_DEBUG
742 dev_dbg(mmc_dev(host->mmc), "MMC IRQ %04x (CMD %d): ",
Juha Yrjola2a50b882008-03-26 16:09:26 -0400743 status, cmd);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100744 mmc_omap_report_irq(status);
745 printk("\n");
746#endif
747 if (host->total_bytes_left) {
748 if ((status & OMAP_MMC_STAT_A_FULL) ||
749 (status & OMAP_MMC_STAT_END_OF_DATA))
750 mmc_omap_xfer_data(host, 0);
751 if (status & OMAP_MMC_STAT_A_EMPTY)
752 mmc_omap_xfer_data(host, 1);
753 }
754
Juha Yrjola2a50b882008-03-26 16:09:26 -0400755 if (status & OMAP_MMC_STAT_END_OF_DATA)
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100756 end_transfer = 1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100757
758 if (status & OMAP_MMC_STAT_DATA_TOUT) {
Juha Yrjola2a50b882008-03-26 16:09:26 -0400759 dev_dbg(mmc_dev(host->mmc), "data timeout (CMD%d)\n",
760 cmd);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100761 if (host->data) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200762 host->data->error = -ETIMEDOUT;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100763 transfer_error = 1;
764 }
765 }
766
767 if (status & OMAP_MMC_STAT_DATA_CRC) {
768 if (host->data) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200769 host->data->error = -EILSEQ;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100770 dev_dbg(mmc_dev(host->mmc),
771 "data CRC error, bytes left %d\n",
772 host->total_bytes_left);
773 transfer_error = 1;
774 } else {
775 dev_dbg(mmc_dev(host->mmc), "data CRC error\n");
776 }
777 }
778
779 if (status & OMAP_MMC_STAT_CMD_TOUT) {
780 /* Timeouts are routine with some commands */
781 if (host->cmd) {
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400782 struct mmc_omap_slot *slot =
783 host->current_slot;
Juha Yrjola2a50b882008-03-26 16:09:26 -0400784 if (slot == NULL ||
785 !mmc_omap_cover_is_open(slot))
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400786 dev_err(mmc_dev(host->mmc),
Juha Yrjola2a50b882008-03-26 16:09:26 -0400787 "command timeout (CMD%d)\n",
788 cmd);
Pierre Ossman17b04292007-07-22 22:18:46 +0200789 host->cmd->error = -ETIMEDOUT;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100790 end_command = 1;
Juha Yrjola2a50b882008-03-26 16:09:26 -0400791 cmd_error = 1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100792 }
793 }
794
795 if (status & OMAP_MMC_STAT_CMD_CRC) {
796 if (host->cmd) {
797 dev_err(mmc_dev(host->mmc),
798 "command CRC error (CMD%d, arg 0x%08x)\n",
Juha Yrjola2a50b882008-03-26 16:09:26 -0400799 cmd, host->cmd->arg);
Pierre Ossman17b04292007-07-22 22:18:46 +0200800 host->cmd->error = -EILSEQ;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100801 end_command = 1;
Juha Yrjola2a50b882008-03-26 16:09:26 -0400802 cmd_error = 1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100803 } else
804 dev_err(mmc_dev(host->mmc),
805 "command CRC error without cmd?\n");
806 }
807
808 if (status & OMAP_MMC_STAT_CARD_ERR) {
Ragner Magalhaes0107a4b2007-06-13 19:09:28 +0200809 dev_dbg(mmc_dev(host->mmc),
810 "ignoring card status error (CMD%d)\n",
Juha Yrjola2a50b882008-03-26 16:09:26 -0400811 cmd);
Ragner Magalhaes0107a4b2007-06-13 19:09:28 +0200812 end_command = 1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100813 }
814
815 /*
816 * NOTE: On 1610 the END_OF_CMD may come too early when
Juha Yrjola2a50b882008-03-26 16:09:26 -0400817 * starting a write
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100818 */
819 if ((status & OMAP_MMC_STAT_END_OF_CMD) &&
820 (!(status & OMAP_MMC_STAT_A_EMPTY))) {
821 end_command = 1;
822 }
823 }
824
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400825 if (cmd_error && host->data) {
826 del_timer(&host->cmd_abort_timer);
827 host->abort = 1;
828 OMAP_MMC_WRITE(host, IE, 0);
Ben Nizettee749c6f2009-04-16 15:55:21 +1000829 disable_irq_nosync(host->irq);
Venkatraman Sb01a4f12012-05-08 17:05:33 +0530830 queue_work(host->mmc_omap_wq, &host->cmd_abort_work);
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400831 return IRQ_HANDLED;
832 }
833
Michael Bueschf6947512011-04-11 17:00:44 -0400834 if (end_command && host->cmd)
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100835 mmc_omap_cmd_done(host, host->cmd);
Juha Yrjola2a50b882008-03-26 16:09:26 -0400836 if (host->data != NULL) {
837 if (transfer_error)
838 mmc_omap_xfer_done(host, host->data);
839 else if (end_transfer)
840 mmc_omap_end_of_data(host, host->data);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100841 }
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100842
843 return IRQ_HANDLED;
844}
845
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400846void omap_mmc_notify_cover_event(struct device *dev, int num, int is_closed)
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400847{
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400848 int cover_open;
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400849 struct mmc_omap_host *host = dev_get_drvdata(dev);
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400850 struct mmc_omap_slot *slot = host->slots[num];
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400851
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400852 BUG_ON(num >= host->nr_slots);
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400853
854 /* Other subsystems can call in here before we're initialised. */
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400855 if (host->nr_slots == 0 || !host->slots[num])
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400856 return;
857
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400858 cover_open = mmc_omap_cover_is_open(slot);
859 if (cover_open != slot->cover_open) {
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400860 slot->cover_open = cover_open;
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400861 sysfs_notify(&slot->mmc->class_dev.kobj, NULL, "cover_switch");
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400862 }
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400863
864 tasklet_hi_schedule(&slot->cover_tasklet);
865}
866
867static void mmc_omap_cover_timer(unsigned long arg)
868{
869 struct mmc_omap_slot *slot = (struct mmc_omap_slot *) arg;
870 tasklet_schedule(&slot->cover_tasklet);
871}
872
873static void mmc_omap_cover_handler(unsigned long param)
874{
875 struct mmc_omap_slot *slot = (struct mmc_omap_slot *)param;
876 int cover_open = mmc_omap_cover_is_open(slot);
877
878 mmc_detect_change(slot->mmc, 0);
879 if (!cover_open)
880 return;
881
882 /*
883 * If no card is inserted, we postpone polling until
884 * the cover has been closed.
885 */
886 if (slot->mmc->card == NULL || !mmc_card_present(slot->mmc->card))
887 return;
888
889 mod_timer(&slot->cover_timer,
890 jiffies + msecs_to_jiffies(OMAP_MMC_COVER_POLL_DELAY));
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400891}
892
Russell King3451c062012-04-21 22:35:42 +0100893static void mmc_omap_dma_callback(void *priv)
894{
895 struct mmc_omap_host *host = priv;
896 struct mmc_data *data = host->data;
897
898 /* If we got to the end of DMA, assume everything went well */
899 data->bytes_xfered += data->blocks * data->blksz;
900
901 mmc_omap_dma_done(host, data);
902}
903
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100904static inline void set_cmd_timeout(struct mmc_omap_host *host, struct mmc_request *req)
905{
906 u16 reg;
907
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100908 reg = OMAP_MMC_READ(host, SDIO);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100909 reg &= ~(1 << 5);
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100910 OMAP_MMC_WRITE(host, SDIO, reg);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100911 /* Set maximum timeout */
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100912 OMAP_MMC_WRITE(host, CTO, 0xff);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100913}
914
915static inline void set_data_timeout(struct mmc_omap_host *host, struct mmc_request *req)
916{
Juha Yrjolab8f9f0e2008-03-26 16:09:16 -0400917 unsigned int timeout, cycle_ns;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100918 u16 reg;
919
Juha Yrjolab8f9f0e2008-03-26 16:09:16 -0400920 cycle_ns = 1000000000 / host->current_slot->fclk_freq;
921 timeout = req->data->timeout_ns / cycle_ns;
922 timeout += req->data->timeout_clks;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100923
924 /* Check if we need to use timeout multiplier register */
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100925 reg = OMAP_MMC_READ(host, SDIO);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100926 if (timeout > 0xffff) {
927 reg |= (1 << 5);
928 timeout /= 1024;
929 } else
930 reg &= ~(1 << 5);
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100931 OMAP_MMC_WRITE(host, SDIO, reg);
932 OMAP_MMC_WRITE(host, DTO, timeout);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100933}
934
935static void
936mmc_omap_prepare_data(struct mmc_omap_host *host, struct mmc_request *req)
937{
938 struct mmc_data *data = req->data;
939 int i, use_dma, block_size;
940 unsigned sg_len;
941
942 host->data = data;
943 if (data == NULL) {
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100944 OMAP_MMC_WRITE(host, BLEN, 0);
945 OMAP_MMC_WRITE(host, NBLK, 0);
946 OMAP_MMC_WRITE(host, BUF, 0);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100947 host->dma_in_use = 0;
948 set_cmd_timeout(host, req);
949 return;
950 }
951
Russell Kinga3fd4a12006-06-04 17:51:15 +0100952 block_size = data->blksz;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100953
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100954 OMAP_MMC_WRITE(host, NBLK, data->blocks - 1);
955 OMAP_MMC_WRITE(host, BLEN, block_size - 1);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100956 set_data_timeout(host, req);
957
958 /* cope with calling layer confusion; it issues "single
959 * block" writes using multi-block scatterlists.
960 */
961 sg_len = (data->blocks == 1) ? 1 : data->sg_len;
962
963 /* Only do DMA for entire blocks */
964 use_dma = host->use_dma;
965 if (use_dma) {
966 for (i = 0; i < sg_len; i++) {
967 if ((data->sg[i].length % block_size) != 0) {
968 use_dma = 0;
969 break;
970 }
971 }
972 }
973
974 host->sg_idx = 0;
975 if (use_dma) {
Russell King3451c062012-04-21 22:35:42 +0100976 enum dma_data_direction dma_data_dir;
977 struct dma_async_tx_descriptor *tx;
978 struct dma_chan *c;
979 u32 burst, *bp;
980 u16 buf;
981
982 /*
983 * FIFO is 16x2 bytes on 15xx, and 32x2 bytes on 16xx
984 * and 24xx. Use 16 or 32 word frames when the
985 * blocksize is at least that large. Blocksize is
986 * usually 512 bytes; but not for some SD reads.
987 */
988 burst = cpu_is_omap15xx() ? 32 : 64;
989 if (burst > data->blksz)
990 burst = data->blksz;
991
992 burst >>= 1;
993
994 if (data->flags & MMC_DATA_WRITE) {
995 c = host->dma_tx;
996 bp = &host->dma_tx_burst;
997 buf = 0x0f80 | (burst - 1) << 0;
998 dma_data_dir = DMA_TO_DEVICE;
999 } else {
1000 c = host->dma_rx;
1001 bp = &host->dma_rx_burst;
1002 buf = 0x800f | (burst - 1) << 8;
1003 dma_data_dir = DMA_FROM_DEVICE;
1004 }
1005
1006 if (!c)
1007 goto use_pio;
1008
1009 /* Only reconfigure if we have a different burst size */
1010 if (*bp != burst) {
1011 struct dma_slave_config cfg;
1012
1013 cfg.src_addr = host->phys_base + OMAP_MMC_REG(host, DATA);
1014 cfg.dst_addr = host->phys_base + OMAP_MMC_REG(host, DATA);
1015 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
1016 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
1017 cfg.src_maxburst = burst;
1018 cfg.dst_maxburst = burst;
1019
1020 if (dmaengine_slave_config(c, &cfg))
1021 goto use_pio;
1022
1023 *bp = burst;
1024 }
1025
1026 host->sg_len = dma_map_sg(c->device->dev, data->sg, sg_len,
1027 dma_data_dir);
1028 if (host->sg_len == 0)
1029 goto use_pio;
1030
1031 tx = dmaengine_prep_slave_sg(c, data->sg, host->sg_len,
1032 data->flags & MMC_DATA_WRITE ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM,
1033 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1034 if (!tx)
1035 goto use_pio;
1036
1037 OMAP_MMC_WRITE(host, BUF, buf);
1038
1039 tx->callback = mmc_omap_dma_callback;
1040 tx->callback_param = host;
1041 dmaengine_submit(tx);
1042 host->brs_received = 0;
1043 host->dma_done = 0;
1044 host->dma_in_use = 1;
1045 return;
1046 }
1047 use_pio:
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001048
1049 /* Revert to PIO? */
Russell King4e078fb2012-04-21 22:41:10 +01001050 OMAP_MMC_WRITE(host, BUF, 0x1f1f);
1051 host->total_bytes_left = data->blocks * block_size;
1052 host->sg_len = sg_len;
1053 mmc_omap_sg_to_buf(host);
1054 host->dma_in_use = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001055}
1056
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001057static void mmc_omap_start_request(struct mmc_omap_host *host,
1058 struct mmc_request *req)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001059{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001060 BUG_ON(host->mrq != NULL);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001061
1062 host->mrq = req;
1063
1064 /* only touch fifo AFTER the controller readies it */
1065 mmc_omap_prepare_data(host, req);
1066 mmc_omap_start_command(host, req->cmd);
Russell King3451c062012-04-21 22:35:42 +01001067 if (host->dma_in_use) {
1068 struct dma_chan *c = host->data->flags & MMC_DATA_WRITE ?
1069 host->dma_tx : host->dma_rx;
1070
Russell King4e078fb2012-04-21 22:41:10 +01001071 dma_async_issue_pending(c);
Russell King3451c062012-04-21 22:35:42 +01001072 }
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001073}
1074
1075static void mmc_omap_request(struct mmc_host *mmc, struct mmc_request *req)
1076{
1077 struct mmc_omap_slot *slot = mmc_priv(mmc);
1078 struct mmc_omap_host *host = slot->host;
1079 unsigned long flags;
1080
1081 spin_lock_irqsave(&host->slot_lock, flags);
1082 if (host->mmc != NULL) {
1083 BUG_ON(slot->mrq != NULL);
1084 slot->mrq = req;
1085 spin_unlock_irqrestore(&host->slot_lock, flags);
1086 return;
1087 } else
1088 host->mmc = mmc;
1089 spin_unlock_irqrestore(&host->slot_lock, flags);
1090 mmc_omap_select_slot(slot, 1);
1091 mmc_omap_start_request(host, req);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001092}
1093
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001094static void mmc_omap_set_power(struct mmc_omap_slot *slot, int power_on,
1095 int vdd)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001096{
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001097 struct mmc_omap_host *host;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001098
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001099 host = slot->host;
1100
1101 if (slot->pdata->set_power != NULL)
1102 slot->pdata->set_power(mmc_dev(slot->mmc), slot->id, power_on,
1103 vdd);
1104
1105 if (cpu_is_omap24xx()) {
1106 u16 w;
1107
1108 if (power_on) {
1109 w = OMAP_MMC_READ(host, CON);
1110 OMAP_MMC_WRITE(host, CON, w | (1 << 11));
1111 } else {
1112 w = OMAP_MMC_READ(host, CON);
1113 OMAP_MMC_WRITE(host, CON, w & ~(1 << 11));
1114 }
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001115 }
1116}
1117
Tony Lindgrend3af5ab2007-05-01 16:36:00 +02001118static int mmc_omap_calc_divisor(struct mmc_host *mmc, struct mmc_ios *ios)
1119{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001120 struct mmc_omap_slot *slot = mmc_priv(mmc);
1121 struct mmc_omap_host *host = slot->host;
Tony Lindgrend3af5ab2007-05-01 16:36:00 +02001122 int func_clk_rate = clk_get_rate(host->fclk);
1123 int dsor;
1124
1125 if (ios->clock == 0)
1126 return 0;
1127
1128 dsor = func_clk_rate / ios->clock;
1129 if (dsor < 1)
1130 dsor = 1;
1131
1132 if (func_clk_rate / dsor > ios->clock)
1133 dsor++;
1134
1135 if (dsor > 250)
1136 dsor = 250;
Tony Lindgrend3af5ab2007-05-01 16:36:00 +02001137
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001138 slot->fclk_freq = func_clk_rate / dsor;
1139
Tony Lindgrend3af5ab2007-05-01 16:36:00 +02001140 if (ios->bus_width == MMC_BUS_WIDTH_4)
1141 dsor |= 1 << 15;
1142
1143 return dsor;
1144}
1145
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001146static void mmc_omap_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1147{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001148 struct mmc_omap_slot *slot = mmc_priv(mmc);
1149 struct mmc_omap_host *host = slot->host;
1150 int i, dsor;
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001151 int clk_enabled;
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001152
1153 mmc_omap_select_slot(slot, 0);
1154
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001155 dsor = mmc_omap_calc_divisor(mmc, ios);
1156
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001157 if (ios->vdd != slot->vdd)
1158 slot->vdd = ios->vdd;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001159
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001160 clk_enabled = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001161 switch (ios->power_mode) {
1162 case MMC_POWER_OFF:
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001163 mmc_omap_set_power(slot, 0, ios->vdd);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001164 break;
1165 case MMC_POWER_UP:
Tony Lindgren46a67302007-05-01 16:34:16 +02001166 /* Cannot touch dsor yet, just power up MMC */
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001167 mmc_omap_set_power(slot, 1, ios->vdd);
1168 goto exit;
Tony Lindgren46a67302007-05-01 16:34:16 +02001169 case MMC_POWER_ON:
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001170 mmc_omap_fclk_enable(host, 1);
1171 clk_enabled = 1;
Juha Yrjola juha.yrjolac5cb4312006-11-11 23:42:39 +01001172 dsor |= 1 << 11;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001173 break;
1174 }
1175
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001176 if (slot->bus_mode != ios->bus_mode) {
1177 if (slot->pdata->set_bus_mode != NULL)
1178 slot->pdata->set_bus_mode(mmc_dev(mmc), slot->id,
1179 ios->bus_mode);
1180 slot->bus_mode = ios->bus_mode;
1181 }
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001182
1183 /* On insanely high arm_per frequencies something sometimes
1184 * goes somehow out of sync, and the POW bit is not being set,
1185 * which results in the while loop below getting stuck.
1186 * Writing to the CON register twice seems to do the trick. */
1187 for (i = 0; i < 2; i++)
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +01001188 OMAP_MMC_WRITE(host, CON, dsor);
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001189 slot->saved_con = dsor;
Tony Lindgren46a67302007-05-01 16:34:16 +02001190 if (ios->power_mode == MMC_POWER_ON) {
Jarkko Lavinen9d7c6ee2008-03-26 16:10:02 -04001191 /* worst case at 400kHz, 80 cycles makes 200 microsecs */
1192 int usecs = 250;
1193
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001194 /* Send clock cycles, poll completion */
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +01001195 OMAP_MMC_WRITE(host, IE, 0);
1196 OMAP_MMC_WRITE(host, STAT, 0xffff);
Juha Yrjola juha.yrjolac5cb4312006-11-11 23:42:39 +01001197 OMAP_MMC_WRITE(host, CMD, 1 << 7);
Jarkko Lavinen9d7c6ee2008-03-26 16:10:02 -04001198 while (usecs > 0 && (OMAP_MMC_READ(host, STAT) & 1) == 0) {
1199 udelay(1);
1200 usecs--;
1201 }
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +01001202 OMAP_MMC_WRITE(host, STAT, 1);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001203 }
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001204
1205exit:
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001206 mmc_omap_release_slot(slot, clk_enabled);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001207}
1208
David Brownellab7aefd2006-11-12 17:55:30 -08001209static const struct mmc_host_ops mmc_omap_ops = {
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001210 .request = mmc_omap_request,
1211 .set_ios = mmc_omap_set_ios,
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001212};
1213
Tony Lindgren4f837792012-06-06 09:44:09 -04001214static int __devinit mmc_omap_new_slot(struct mmc_omap_host *host, int id)
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001215{
1216 struct mmc_omap_slot *slot = NULL;
1217 struct mmc_host *mmc;
1218 int r;
1219
1220 mmc = mmc_alloc_host(sizeof(struct mmc_omap_slot), host->dev);
1221 if (mmc == NULL)
1222 return -ENOMEM;
1223
1224 slot = mmc_priv(mmc);
1225 slot->host = host;
1226 slot->mmc = mmc;
1227 slot->id = id;
1228 slot->pdata = &host->pdata->slots[id];
1229
1230 host->slots[id] = slot;
1231
Pierre Ossman23af6032008-07-06 01:10:27 +02001232 mmc->caps = 0;
Tony Lindgren90c62bf2008-12-10 17:37:17 -08001233 if (host->pdata->slots[id].wires >= 4)
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001234 mmc->caps |= MMC_CAP_4_BIT_DATA;
1235
1236 mmc->ops = &mmc_omap_ops;
1237 mmc->f_min = 400000;
1238
1239 if (cpu_class_is_omap2())
1240 mmc->f_max = 48000000;
1241 else
1242 mmc->f_max = 24000000;
1243 if (host->pdata->max_freq)
1244 mmc->f_max = min(host->pdata->max_freq, mmc->f_max);
1245 mmc->ocr_avail = slot->pdata->ocr_mask;
1246
1247 /* Use scatterlist DMA to reduce per-transfer costs.
1248 * NOTE max_seg_size assumption that small blocks aren't
1249 * normally used (except e.g. for reading SD registers).
1250 */
Martin K. Petersena36274e2010-09-10 01:33:59 -04001251 mmc->max_segs = 32;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001252 mmc->max_blk_size = 2048; /* BLEN is 11 bits (+1) */
1253 mmc->max_blk_count = 2048; /* NBLK is 11 bits (+1) */
1254 mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
1255 mmc->max_seg_size = mmc->max_req_size;
1256
1257 r = mmc_add_host(mmc);
1258 if (r < 0)
1259 goto err_remove_host;
1260
1261 if (slot->pdata->name != NULL) {
1262 r = device_create_file(&mmc->class_dev,
1263 &dev_attr_slot_name);
1264 if (r < 0)
1265 goto err_remove_host;
1266 }
1267
Juha Yrjola5a0f3f12008-03-26 16:09:08 -04001268 if (slot->pdata->get_cover_state != NULL) {
1269 r = device_create_file(&mmc->class_dev,
1270 &dev_attr_cover_switch);
1271 if (r < 0)
1272 goto err_remove_slot_name;
1273
Jarkko Lavinen7584d272008-03-26 16:09:42 -04001274 setup_timer(&slot->cover_timer, mmc_omap_cover_timer,
1275 (unsigned long)slot);
1276 tasklet_init(&slot->cover_tasklet, mmc_omap_cover_handler,
1277 (unsigned long)slot);
1278 tasklet_schedule(&slot->cover_tasklet);
Juha Yrjola5a0f3f12008-03-26 16:09:08 -04001279 }
1280
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001281 return 0;
1282
Juha Yrjola5a0f3f12008-03-26 16:09:08 -04001283err_remove_slot_name:
1284 if (slot->pdata->name != NULL)
1285 device_remove_file(&mmc->class_dev, &dev_attr_slot_name);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001286err_remove_host:
1287 mmc_remove_host(mmc);
1288 mmc_free_host(mmc);
1289 return r;
1290}
1291
1292static void mmc_omap_remove_slot(struct mmc_omap_slot *slot)
1293{
1294 struct mmc_host *mmc = slot->mmc;
1295
1296 if (slot->pdata->name != NULL)
1297 device_remove_file(&mmc->class_dev, &dev_attr_slot_name);
Juha Yrjola5a0f3f12008-03-26 16:09:08 -04001298 if (slot->pdata->get_cover_state != NULL)
1299 device_remove_file(&mmc->class_dev, &dev_attr_cover_switch);
1300
Jarkko Lavinen7584d272008-03-26 16:09:42 -04001301 tasklet_kill(&slot->cover_tasklet);
1302 del_timer_sync(&slot->cover_timer);
Venkatraman Sb01a4f12012-05-08 17:05:33 +05301303 flush_workqueue(slot->host->mmc_omap_wq);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001304
1305 mmc_remove_host(mmc);
1306 mmc_free_host(mmc);
1307}
1308
Venkatraman Sb6e07032012-05-08 17:05:34 +05301309static int __devinit mmc_omap_probe(struct platform_device *pdev)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001310{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001311 struct omap_mmc_platform_data *pdata = pdev->dev.platform_data;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001312 struct mmc_omap_host *host = NULL;
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001313 struct resource *res;
Russell King3451c062012-04-21 22:35:42 +01001314 dma_cap_mask_t mask;
1315 unsigned sig;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001316 int i, ret = 0;
Tony Lindgrence9c1a82006-07-01 19:56:44 +01001317 int irq;
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001318
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001319 if (pdata == NULL) {
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001320 dev_err(&pdev->dev, "platform data missing\n");
1321 return -ENXIO;
1322 }
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001323 if (pdata->nr_slots == 0) {
1324 dev_err(&pdev->dev, "no slots\n");
1325 return -ENXIO;
1326 }
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001327
1328 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Tony Lindgrence9c1a82006-07-01 19:56:44 +01001329 irq = platform_get_irq(pdev, 0);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001330 if (res == NULL || irq < 0)
Tony Lindgrence9c1a82006-07-01 19:56:44 +01001331 return -ENXIO;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001332
Chris Ball20920142011-03-22 16:34:41 -07001333 res = request_mem_region(res->start, resource_size(res),
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001334 pdev->name);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001335 if (res == NULL)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001336 return -EBUSY;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001337
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001338 host = kzalloc(sizeof(struct mmc_omap_host), GFP_KERNEL);
1339 if (host == NULL) {
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001340 ret = -ENOMEM;
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001341 goto err_free_mem_region;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001342 }
1343
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -04001344 INIT_WORK(&host->slot_release_work, mmc_omap_slot_release_work);
1345 INIT_WORK(&host->send_stop_work, mmc_omap_send_stop_work);
1346
Jarkko Lavinen0fb47232008-03-26 16:09:48 -04001347 INIT_WORK(&host->cmd_abort_work, mmc_omap_abort_command);
1348 setup_timer(&host->cmd_abort_timer, mmc_omap_cmd_timer,
1349 (unsigned long) host);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -04001350
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001351 spin_lock_init(&host->clk_lock);
1352 setup_timer(&host->clk_timer, mmc_omap_clk_timer, (unsigned long) host);
1353
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001354 spin_lock_init(&host->dma_lock);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001355 spin_lock_init(&host->slot_lock);
1356 init_waitqueue_head(&host->slot_wq);
1357
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001358 host->pdata = pdata;
1359 host->dev = &pdev->dev;
1360 platform_set_drvdata(pdev, host);
1361
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001362 host->id = pdev->id;
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001363 host->mem_res = res;
Tony Lindgrence9c1a82006-07-01 19:56:44 +01001364 host->irq = irq;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001365 host->use_dma = 1;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001366 host->irq = irq;
1367 host->phys_base = host->mem_res->start;
Chris Ball20920142011-03-22 16:34:41 -07001368 host->virt_base = ioremap(res->start, resource_size(res));
Russell King55c381e2008-09-04 14:07:22 +01001369 if (!host->virt_base)
1370 goto err_ioremap;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001371
Russell Kingd4a36645a2009-01-23 19:03:37 +00001372 host->iclk = clk_get(&pdev->dev, "ick");
Ladislav Michle799acb2009-12-14 18:01:24 -08001373 if (IS_ERR(host->iclk)) {
1374 ret = PTR_ERR(host->iclk);
Russell Kingd4a36645a2009-01-23 19:03:37 +00001375 goto err_free_mmc_host;
Ladislav Michle799acb2009-12-14 18:01:24 -08001376 }
Russell Kingd4a36645a2009-01-23 19:03:37 +00001377 clk_enable(host->iclk);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001378
Russell King5c9e02b2009-01-19 20:53:30 +00001379 host->fclk = clk_get(&pdev->dev, "fck");
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001380 if (IS_ERR(host->fclk)) {
1381 ret = PTR_ERR(host->fclk);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001382 goto err_free_iclk;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001383 }
1384
Russell King3451c062012-04-21 22:35:42 +01001385 dma_cap_zero(mask);
1386 dma_cap_set(DMA_SLAVE, mask);
1387
1388 host->dma_tx_burst = -1;
1389 host->dma_rx_burst = -1;
1390
1391 if (cpu_is_omap24xx())
1392 sig = host->id == 0 ? OMAP24XX_DMA_MMC1_TX : OMAP24XX_DMA_MMC2_TX;
1393 else
1394 sig = host->id == 0 ? OMAP_DMA_MMC_TX : OMAP_DMA_MMC2_TX;
1395 host->dma_tx = dma_request_channel(mask, omap_dma_filter_fn, &sig);
1396#if 0
1397 if (!host->dma_tx) {
1398 dev_err(host->dev, "unable to obtain TX DMA engine channel %u\n",
1399 sig);
1400 goto err_dma;
1401 }
1402#else
1403 if (!host->dma_tx)
1404 dev_warn(host->dev, "unable to obtain TX DMA engine channel %u\n",
1405 sig);
1406#endif
1407 if (cpu_is_omap24xx())
1408 sig = host->id == 0 ? OMAP24XX_DMA_MMC1_RX : OMAP24XX_DMA_MMC2_RX;
1409 else
1410 sig = host->id == 0 ? OMAP_DMA_MMC_RX : OMAP_DMA_MMC2_RX;
1411 host->dma_rx = dma_request_channel(mask, omap_dma_filter_fn, &sig);
1412#if 0
1413 if (!host->dma_rx) {
1414 dev_err(host->dev, "unable to obtain RX DMA engine channel %u\n",
1415 sig);
1416 goto err_dma;
1417 }
1418#else
1419 if (!host->dma_rx)
1420 dev_warn(host->dev, "unable to obtain RX DMA engine channel %u\n",
1421 sig);
1422#endif
1423
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001424 ret = request_irq(host->irq, mmc_omap_irq, 0, DRIVER_NAME, host);
1425 if (ret)
Russell King3451c062012-04-21 22:35:42 +01001426 goto err_free_dma;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001427
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001428 if (pdata->init != NULL) {
1429 ret = pdata->init(&pdev->dev);
1430 if (ret < 0)
1431 goto err_free_irq;
1432 }
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001433
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001434 host->nr_slots = pdata->nr_slots;
Tony Lindgrenebbe6f82012-06-06 09:47:49 -04001435 host->reg_shift = (cpu_is_omap7xx() ? 1 : 2);
Tony Lindgren3caf4142012-06-06 09:45:50 -04001436
1437 host->mmc_omap_wq = alloc_workqueue("mmc_omap", 0, 0);
1438 if (!host->mmc_omap_wq)
1439 goto err_plat_cleanup;
1440
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001441 for (i = 0; i < pdata->nr_slots; i++) {
1442 ret = mmc_omap_new_slot(host, i);
1443 if (ret < 0) {
1444 while (--i >= 0)
1445 mmc_omap_remove_slot(host->slots[i]);
1446
Tony Lindgren3caf4142012-06-06 09:45:50 -04001447 goto err_destroy_wq;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001448 }
1449 }
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001450
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001451 return 0;
1452
Tony Lindgren3caf4142012-06-06 09:45:50 -04001453err_destroy_wq:
1454 destroy_workqueue(host->mmc_omap_wq);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001455err_plat_cleanup:
1456 if (pdata->cleanup)
1457 pdata->cleanup(&pdev->dev);
1458err_free_irq:
1459 free_irq(host->irq, host);
Russell King3451c062012-04-21 22:35:42 +01001460err_free_dma:
1461 if (host->dma_tx)
1462 dma_release_channel(host->dma_tx);
1463 if (host->dma_rx)
1464 dma_release_channel(host->dma_rx);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001465 clk_put(host->fclk);
1466err_free_iclk:
Ladislav Michle799acb2009-12-14 18:01:24 -08001467 clk_disable(host->iclk);
1468 clk_put(host->iclk);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001469err_free_mmc_host:
Russell King55c381e2008-09-04 14:07:22 +01001470 iounmap(host->virt_base);
1471err_ioremap:
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001472 kfree(host);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001473err_free_mem_region:
Chris Ball20920142011-03-22 16:34:41 -07001474 release_mem_region(res->start, resource_size(res));
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001475 return ret;
1476}
1477
Venkatraman Sb6e07032012-05-08 17:05:34 +05301478static int __devexit mmc_omap_remove(struct platform_device *pdev)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001479{
1480 struct mmc_omap_host *host = platform_get_drvdata(pdev);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001481 int i;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001482
1483 platform_set_drvdata(pdev, NULL);
1484
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001485 BUG_ON(host == NULL);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001486
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001487 for (i = 0; i < host->nr_slots; i++)
1488 mmc_omap_remove_slot(host->slots[i]);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001489
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001490 if (host->pdata->cleanup)
1491 host->pdata->cleanup(&pdev->dev);
1492
Russell Kingd4a36645a2009-01-23 19:03:37 +00001493 mmc_omap_fclk_enable(host, 0);
Ladislav Michl49c1d9d2009-11-11 14:26:43 -08001494 free_irq(host->irq, host);
Russell Kingd4a36645a2009-01-23 19:03:37 +00001495 clk_put(host->fclk);
1496 clk_disable(host->iclk);
1497 clk_put(host->iclk);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001498
Russell King3451c062012-04-21 22:35:42 +01001499 if (host->dma_tx)
1500 dma_release_channel(host->dma_tx);
1501 if (host->dma_rx)
1502 dma_release_channel(host->dma_rx);
1503
Russell King55c381e2008-09-04 14:07:22 +01001504 iounmap(host->virt_base);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001505 release_mem_region(pdev->resource[0].start,
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001506 pdev->resource[0].end - pdev->resource[0].start + 1);
Venkatraman Sb01a4f12012-05-08 17:05:33 +05301507 destroy_workqueue(host->mmc_omap_wq);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001508
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001509 kfree(host);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001510
1511 return 0;
1512}
1513
1514#ifdef CONFIG_PM
1515static int mmc_omap_suspend(struct platform_device *pdev, pm_message_t mesg)
1516{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001517 int i, ret = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001518 struct mmc_omap_host *host = platform_get_drvdata(pdev);
1519
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001520 if (host == NULL || host->suspended)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001521 return 0;
1522
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001523 for (i = 0; i < host->nr_slots; i++) {
1524 struct mmc_omap_slot *slot;
1525
1526 slot = host->slots[i];
Matt Fleming1a13f8f2010-05-26 14:42:08 -07001527 ret = mmc_suspend_host(slot->mmc);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001528 if (ret < 0) {
1529 while (--i >= 0) {
1530 slot = host->slots[i];
1531 mmc_resume_host(slot->mmc);
1532 }
1533 return ret;
1534 }
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001535 }
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001536 host->suspended = 1;
1537 return 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001538}
1539
1540static int mmc_omap_resume(struct platform_device *pdev)
1541{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001542 int i, ret = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001543 struct mmc_omap_host *host = platform_get_drvdata(pdev);
1544
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001545 if (host == NULL || !host->suspended)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001546 return 0;
1547
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001548 for (i = 0; i < host->nr_slots; i++) {
1549 struct mmc_omap_slot *slot;
1550 slot = host->slots[i];
1551 ret = mmc_resume_host(slot->mmc);
1552 if (ret < 0)
1553 return ret;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001554
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001555 host->suspended = 0;
1556 }
1557 return 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001558}
1559#else
1560#define mmc_omap_suspend NULL
1561#define mmc_omap_resume NULL
1562#endif
1563
1564static struct platform_driver mmc_omap_driver = {
Venkatraman Sb6e07032012-05-08 17:05:34 +05301565 .probe = mmc_omap_probe,
1566 .remove = __devexit_p(mmc_omap_remove),
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001567 .suspend = mmc_omap_suspend,
1568 .resume = mmc_omap_resume,
1569 .driver = {
1570 .name = DRIVER_NAME,
Kay Sieversbc65c722008-04-15 14:34:28 -07001571 .owner = THIS_MODULE,
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001572 },
1573};
1574
Venkatraman S680f1b52012-05-08 17:05:35 +05301575module_platform_driver(mmc_omap_driver);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001576MODULE_DESCRIPTION("OMAP Multimedia Card driver");
1577MODULE_LICENSE("GPL");
Kay Sieversbc65c722008-04-15 14:34:28 -07001578MODULE_ALIAS("platform:" DRIVER_NAME);
Al Virod36b6912011-12-29 17:09:01 -05001579MODULE_AUTHOR("Juha Yrjölä");