blob: bf5dc5f768249022b5719cd944736e3c167a71fb [file] [log] [blame]
Bryan Wu1394f032007-05-06 14:50:22 -07001/*
Robin Getz96f10502009-09-24 14:11:24 +00002 * Set up the interrupt priorities
Bryan Wu1394f032007-05-06 14:50:22 -07003 *
Robin Getz96f10502009-09-24 14:11:24 +00004 * Copyright 2004-2009 Analog Devices Inc.
5 * 2003 Bas Vermeulen <bas@buyways.nl>
6 * 2002 Arcturus Networks Inc. MaTed <mated@sympatico.ca>
7 * 2000-2001 Lineo, Inc. D. Jefff Dionne <jeff@lineo.ca>
8 * 1999 D. Jeff Dionne <jeff@uclinux.org>
9 * 1996 Roman Zippel
Bryan Wu1394f032007-05-06 14:50:22 -070010 *
Robin Getz96f10502009-09-24 14:11:24 +000011 * Licensed under the GPL-2
Bryan Wu1394f032007-05-06 14:50:22 -070012 */
13
14#include <linux/module.h>
15#include <linux/kernel_stat.h>
16#include <linux/seq_file.h>
17#include <linux/irq.h>
Philippe Gerum5b5da4c2011-03-17 02:12:48 -040018#include <linux/sched.h>
Steven Miao4f6b6002012-05-16 17:56:51 +080019#include <linux/syscore_ops.h>
20#include <asm/delay.h>
Yi Li6a01f232009-01-07 23:14:39 +080021#ifdef CONFIG_IPIPE
22#include <linux/ipipe.h>
23#endif
Bryan Wu1394f032007-05-06 14:50:22 -070024#include <asm/traps.h>
25#include <asm/blackfin.h>
26#include <asm/gpio.h>
27#include <asm/irq_handler.h>
Mike Frysinger761ec442009-10-15 17:12:05 +000028#include <asm/dpmc.h>
Bryan Wu1394f032007-05-06 14:50:22 -070029
Steven Miao4f6b6002012-05-16 17:56:51 +080030#ifndef CONFIG_BF60x
31# define SIC_SYSIRQ(irq) (irq - (IRQ_CORETMR + 1))
32#else
33# define SIC_SYSIRQ(irq) ((irq) - IVG15)
34#endif
Mike Frysinger7beb7432008-11-18 17:48:22 +080035
Bryan Wu1394f032007-05-06 14:50:22 -070036/*
37 * NOTES:
38 * - we have separated the physical Hardware interrupt from the
39 * levels that the LINUX kernel sees (see the description in irq.h)
40 * -
41 */
42
Graf Yang6b3087c2009-01-07 23:14:39 +080043#ifndef CONFIG_SMP
Mike Frysingera99bbcc2007-10-22 00:19:31 +080044/* Initialize this to an actual value to force it into the .data
45 * section so that we know it is properly initialized at entry into
46 * the kernel but before bss is initialized to zero (which is where
47 * it would live otherwise). The 0x1f magic represents the IRQs we
48 * cannot actually mask out in hardware.
49 */
Mike Frysinger40059782008-11-18 17:48:22 +080050unsigned long bfin_irq_flags = 0x1f;
51EXPORT_SYMBOL(bfin_irq_flags);
Graf Yang6b3087c2009-01-07 23:14:39 +080052#endif
Bryan Wu1394f032007-05-06 14:50:22 -070053
Michael Hennerichcfefe3c2008-02-09 04:12:37 +080054#ifdef CONFIG_PM
55unsigned long bfin_sic_iwr[3]; /* Up to 3 SIC_IWRx registers */
Michael Hennerich4a88d0c2008-08-05 17:38:41 +080056unsigned vr_wakeup;
Michael Hennerichcfefe3c2008-02-09 04:12:37 +080057#endif
58
Steven Miao4f6b6002012-05-16 17:56:51 +080059#ifndef CONFIG_BF60x
Mike Frysingere9e334c2011-03-30 00:43:52 -040060static struct ivgx {
Michael Hennerich464abc52008-02-25 13:50:20 +080061 /* irq number for request_irq, available in mach-bf5xx/irq.h */
Roy Huang24a07a12007-07-12 22:41:45 +080062 unsigned int irqno;
Bryan Wu1394f032007-05-06 14:50:22 -070063 /* corresponding bit in the SIC_ISR register */
Roy Huang24a07a12007-07-12 22:41:45 +080064 unsigned int isrflag;
Bryan Wu1394f032007-05-06 14:50:22 -070065} ivg_table[NR_PERI_INTS];
66
Mike Frysingere9e334c2011-03-30 00:43:52 -040067static struct ivg_slice {
Bryan Wu1394f032007-05-06 14:50:22 -070068 /* position of first irq in ivg_table for given ivg */
69 struct ivgx *ifirst;
70 struct ivgx *istop;
71} ivg7_13[IVG13 - IVG7 + 1];
72
Bryan Wu1394f032007-05-06 14:50:22 -070073
74/*
75 * Search SIC_IAR and fill tables with the irqvalues
76 * and their positions in the SIC_ISR register.
77 */
78static void __init search_IAR(void)
79{
80 unsigned ivg, irq_pos = 0;
81 for (ivg = 0; ivg <= IVG13 - IVG7; ivg++) {
Mike Frysinger80fcdb92010-04-22 21:15:00 +000082 int irqN;
Bryan Wu1394f032007-05-06 14:50:22 -070083
Michael Hennerich34e0fc82007-07-12 16:17:18 +080084 ivg7_13[ivg].istop = ivg7_13[ivg].ifirst = &ivg_table[irq_pos];
Bryan Wu1394f032007-05-06 14:50:22 -070085
Mike Frysinger80fcdb92010-04-22 21:15:00 +000086 for (irqN = 0; irqN < NR_PERI_INTS; irqN += 4) {
87 int irqn;
Steven Miao4f6b6002012-05-16 17:56:51 +080088 u32 iar =
89 bfin_read32((unsigned long *)SIC_IAR0 +
Mike Frysinger80fcdb92010-04-22 21:15:00 +000090#if defined(CONFIG_BF51x) || defined(CONFIG_BF52x) || \
91 defined(CONFIG_BF538) || defined(CONFIG_BF539)
92 ((irqN % 32) >> 3) + ((irqN / 32) * ((SIC_IAR4 - SIC_IAR0) / 4))
Michael Hennerich59003142007-10-21 16:54:27 +080093#else
Mike Frysinger80fcdb92010-04-22 21:15:00 +000094 (irqN >> 3)
Michael Hennerich59003142007-10-21 16:54:27 +080095#endif
Mike Frysinger80fcdb92010-04-22 21:15:00 +000096 );
Mike Frysinger80fcdb92010-04-22 21:15:00 +000097 for (irqn = irqN; irqn < irqN + 4; ++irqn) {
98 int iar_shift = (irqn & 7) * 4;
99 if (ivg == (0xf & (iar >> iar_shift))) {
100 ivg_table[irq_pos].irqno = IVG7 + irqn;
101 ivg_table[irq_pos].isrflag = 1 << (irqn % 32);
102 ivg7_13[ivg].istop++;
103 irq_pos++;
104 }
Bryan Wu1394f032007-05-06 14:50:22 -0700105 }
106 }
107 }
108}
Steven Miao4f6b6002012-05-16 17:56:51 +0800109#endif
Bryan Wu1394f032007-05-06 14:50:22 -0700110
111/*
Michael Hennerich464abc52008-02-25 13:50:20 +0800112 * This is for core internal IRQs
Bryan Wu1394f032007-05-06 14:50:22 -0700113 */
Mike Frysingerf58c3272011-04-15 03:08:20 -0400114void bfin_ack_noop(struct irq_data *d)
Bryan Wu1394f032007-05-06 14:50:22 -0700115{
116 /* Dummy function. */
117}
118
Thomas Gleixner4f19ea42011-02-06 18:23:27 +0000119static void bfin_core_mask_irq(struct irq_data *d)
Bryan Wu1394f032007-05-06 14:50:22 -0700120{
Thomas Gleixner4f19ea42011-02-06 18:23:27 +0000121 bfin_irq_flags &= ~(1 << d->irq);
David Howells3b139cd2010-10-07 14:08:52 +0100122 if (!hard_irqs_disabled())
123 hard_local_irq_enable();
Bryan Wu1394f032007-05-06 14:50:22 -0700124}
125
Thomas Gleixner4f19ea42011-02-06 18:23:27 +0000126static void bfin_core_unmask_irq(struct irq_data *d)
Bryan Wu1394f032007-05-06 14:50:22 -0700127{
Thomas Gleixner4f19ea42011-02-06 18:23:27 +0000128 bfin_irq_flags |= 1 << d->irq;
Bryan Wu1394f032007-05-06 14:50:22 -0700129 /*
130 * If interrupts are enabled, IMASK must contain the same value
Mike Frysinger40059782008-11-18 17:48:22 +0800131 * as bfin_irq_flags. Make sure that invariant holds. If interrupts
Bryan Wu1394f032007-05-06 14:50:22 -0700132 * are currently disabled we need not do anything; one of the
133 * callers will take care of setting IMASK to the proper value
134 * when reenabling interrupts.
Mike Frysinger40059782008-11-18 17:48:22 +0800135 * local_irq_enable just does "STI bfin_irq_flags", so it's exactly
Bryan Wu1394f032007-05-06 14:50:22 -0700136 * what we need.
137 */
David Howells3b139cd2010-10-07 14:08:52 +0100138 if (!hard_irqs_disabled())
139 hard_local_irq_enable();
Bryan Wu1394f032007-05-06 14:50:22 -0700140 return;
141}
142
Mike Frysingerf58c3272011-04-15 03:08:20 -0400143void bfin_internal_mask_irq(unsigned int irq)
Bryan Wu1394f032007-05-06 14:50:22 -0700144{
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -0400145 unsigned long flags = hard_local_irq_save();
Steven Miao4f6b6002012-05-16 17:56:51 +0800146#ifndef CONFIG_BF60x
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -0400147#ifdef SIC_IMASK0
148 unsigned mask_bank = SIC_SYSIRQ(irq) / 32;
149 unsigned mask_bit = SIC_SYSIRQ(irq) % 32;
Bryan Wuc04d66b2007-07-12 17:26:31 +0800150 bfin_write_SIC_IMASK(mask_bank, bfin_read_SIC_IMASK(mask_bank) &
Steven Miao4f6b6002012-05-16 17:56:51 +0800151 ~(1 << mask_bit));
152# if defined(CONFIG_SMP) || defined(CONFIG_ICC)
Graf Yang6b3087c2009-01-07 23:14:39 +0800153 bfin_write_SICB_IMASK(mask_bank, bfin_read_SICB_IMASK(mask_bank) &
Steven Miao4f6b6002012-05-16 17:56:51 +0800154 ~(1 << mask_bit));
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -0400155# endif
156#else
157 bfin_write_SIC_IMASK(bfin_read_SIC_IMASK() &
Steven Miao4f6b6002012-05-16 17:56:51 +0800158 ~(1 << SIC_SYSIRQ(irq)));
159#endif /* end of SIC_IMASK0 */
Graf Yang6b3087c2009-01-07 23:14:39 +0800160#endif
David Howells3b139cd2010-10-07 14:08:52 +0100161 hard_local_irq_restore(flags);
Bryan Wu1394f032007-05-06 14:50:22 -0700162}
163
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000164static void bfin_internal_mask_irq_chip(struct irq_data *d)
165{
166 bfin_internal_mask_irq(d->irq);
167}
168
Sonic Zhang0325f252009-12-28 07:29:57 +0000169#ifdef CONFIG_SMP
Steven Miao4f6b6002012-05-16 17:56:51 +0800170void bfin_internal_unmask_irq_affinity(unsigned int irq,
Sonic Zhang0325f252009-12-28 07:29:57 +0000171 const struct cpumask *affinity)
172#else
Mike Frysingerf58c3272011-04-15 03:08:20 -0400173void bfin_internal_unmask_irq(unsigned int irq)
Sonic Zhang0325f252009-12-28 07:29:57 +0000174#endif
Bryan Wu1394f032007-05-06 14:50:22 -0700175{
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -0400176 unsigned long flags = hard_local_irq_save();
Philippe Gerum9bd50df2009-03-04 16:52:38 +0800177
Steven Miao4f6b6002012-05-16 17:56:51 +0800178#ifndef CONFIG_BF60x
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -0400179#ifdef SIC_IMASK0
180 unsigned mask_bank = SIC_SYSIRQ(irq) / 32;
181 unsigned mask_bit = SIC_SYSIRQ(irq) % 32;
182# ifdef CONFIG_SMP
Sonic Zhang0325f252009-12-28 07:29:57 +0000183 if (cpumask_test_cpu(0, affinity))
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -0400184# endif
Sonic Zhang0325f252009-12-28 07:29:57 +0000185 bfin_write_SIC_IMASK(mask_bank,
Steven Miao4f6b6002012-05-16 17:56:51 +0800186 bfin_read_SIC_IMASK(mask_bank) |
187 (1 << mask_bit));
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -0400188# ifdef CONFIG_SMP
Sonic Zhang0325f252009-12-28 07:29:57 +0000189 if (cpumask_test_cpu(1, affinity))
190 bfin_write_SICB_IMASK(mask_bank,
Steven Miao4f6b6002012-05-16 17:56:51 +0800191 bfin_read_SICB_IMASK(mask_bank) |
192 (1 << mask_bit));
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -0400193# endif
194#else
195 bfin_write_SIC_IMASK(bfin_read_SIC_IMASK() |
Steven Miao4f6b6002012-05-16 17:56:51 +0800196 (1 << SIC_SYSIRQ(irq)));
Graf Yang6b3087c2009-01-07 23:14:39 +0800197#endif
Steven Miao4f6b6002012-05-16 17:56:51 +0800198#endif
199 hard_local_irq_restore(flags);
200}
201
202#ifdef CONFIG_BF60x
203static void bfin_sec_preflow_handler(struct irq_data *d)
204{
205 unsigned long flags = hard_local_irq_save();
206 unsigned int sid = SIC_SYSIRQ(d->irq);
207
208 bfin_write_SEC_SCI(0, SEC_CSID, sid);
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -0400209
David Howells3b139cd2010-10-07 14:08:52 +0100210 hard_local_irq_restore(flags);
Bryan Wu1394f032007-05-06 14:50:22 -0700211}
212
Steven Miao4f6b6002012-05-16 17:56:51 +0800213static void bfin_sec_mask_ack_irq(struct irq_data *d)
214{
215 unsigned long flags = hard_local_irq_save();
216 unsigned int sid = SIC_SYSIRQ(d->irq);
217
218 bfin_write_SEC_SCI(0, SEC_CSID, sid);
219
220 hard_local_irq_restore(flags);
221}
222
223static void bfin_sec_unmask_irq(struct irq_data *d)
224{
225 unsigned long flags = hard_local_irq_save();
226 unsigned int sid = SIC_SYSIRQ(d->irq);
227
228 bfin_write32(SEC_END, sid);
229
230 hard_local_irq_restore(flags);
231}
232
233static void bfin_sec_enable_ssi(unsigned int sid)
234{
235 unsigned long flags = hard_local_irq_save();
236 uint32_t reg_sctl = bfin_read_SEC_SCTL(sid);
237
238 reg_sctl |= SEC_SCTL_SRC_EN;
239 bfin_write_SEC_SCTL(sid, reg_sctl);
240
241 hard_local_irq_restore(flags);
242}
243
244static void bfin_sec_disable_ssi(unsigned int sid)
245{
246 unsigned long flags = hard_local_irq_save();
247 uint32_t reg_sctl = bfin_read_SEC_SCTL(sid);
248
249 reg_sctl &= ((uint32_t)~SEC_SCTL_SRC_EN);
250 bfin_write_SEC_SCTL(sid, reg_sctl);
251
252 hard_local_irq_restore(flags);
253}
254
255static void bfin_sec_set_ssi_coreid(unsigned int sid, unsigned int coreid)
256{
257 unsigned long flags = hard_local_irq_save();
258 uint32_t reg_sctl = bfin_read_SEC_SCTL(sid);
259
260 reg_sctl &= ((uint32_t)~SEC_SCTL_CTG);
261 bfin_write_SEC_SCTL(sid, reg_sctl | ((coreid << 20) & SEC_SCTL_CTG));
262
263 hard_local_irq_restore(flags);
264}
265
266static void bfin_sec_enable_sci(unsigned int sid)
267{
268 unsigned long flags = hard_local_irq_save();
269 uint32_t reg_sctl = bfin_read_SEC_SCTL(sid);
270
271 if (sid == SIC_SYSIRQ(IRQ_WATCH0))
272 reg_sctl |= SEC_SCTL_FAULT_EN;
273 else
274 reg_sctl |= SEC_SCTL_INT_EN;
275 bfin_write_SEC_SCTL(sid, reg_sctl);
276
277 hard_local_irq_restore(flags);
278}
279
280static void bfin_sec_disable_sci(unsigned int sid)
281{
282 unsigned long flags = hard_local_irq_save();
283 uint32_t reg_sctl = bfin_read_SEC_SCTL(sid);
284
285 reg_sctl &= ((uint32_t)~SEC_SCTL_INT_EN);
286 bfin_write_SEC_SCTL(sid, reg_sctl);
287
288 hard_local_irq_restore(flags);
289}
290
291static void bfin_sec_enable(struct irq_data *d)
292{
293 unsigned long flags = hard_local_irq_save();
294 unsigned int sid = SIC_SYSIRQ(d->irq);
295
296 bfin_sec_enable_sci(sid);
297 bfin_sec_enable_ssi(sid);
298
299 hard_local_irq_restore(flags);
300}
301
302static void bfin_sec_disable(struct irq_data *d)
303{
304 unsigned long flags = hard_local_irq_save();
305 unsigned int sid = SIC_SYSIRQ(d->irq);
306
307 bfin_sec_disable_sci(sid);
308 bfin_sec_disable_ssi(sid);
309
310 hard_local_irq_restore(flags);
311}
312
313static void bfin_sec_raise_irq(unsigned int sid)
314{
315 unsigned long flags = hard_local_irq_save();
316
317 bfin_write32(SEC_RAISE, sid);
318
319 hard_local_irq_restore(flags);
320}
321
322static void init_software_driven_irq(void)
323{
324 bfin_sec_set_ssi_coreid(34, 0);
325 bfin_sec_set_ssi_coreid(35, 1);
326 bfin_sec_set_ssi_coreid(36, 0);
327 bfin_sec_set_ssi_coreid(37, 1);
328}
329
330void bfin_sec_resume(void)
331{
332 bfin_write_SEC_SCI(0, SEC_CCTL, SEC_CCTL_RESET);
333 udelay(100);
334 bfin_write_SEC_GCTL(SEC_GCTL_EN);
335 bfin_write_SEC_SCI(0, SEC_CCTL, SEC_CCTL_EN | SEC_CCTL_NMI_EN);
336}
337
338void handle_sec_sfi_fault(uint32_t gstat)
339{
340
341}
342
343void handle_sec_sci_fault(uint32_t gstat)
344{
345 uint32_t core_id;
346 uint32_t cstat;
347
348 core_id = gstat & SEC_GSTAT_SCI;
349 cstat = bfin_read_SEC_SCI(core_id, SEC_CSTAT);
350 if (cstat & SEC_CSTAT_ERR) {
351 switch (cstat & SEC_CSTAT_ERRC) {
352 case SEC_CSTAT_ACKERR:
353 printk(KERN_DEBUG "sec ack err\n");
354 break;
355 default:
356 printk(KERN_DEBUG "sec sci unknow err\n");
357 }
358 }
359
360}
361
362void handle_sec_ssi_fault(uint32_t gstat)
363{
364 uint32_t sid;
365 uint32_t sstat;
366
367 sid = gstat & SEC_GSTAT_SID;
368 sstat = bfin_read_SEC_SSTAT(sid);
369
370}
371
372void handle_sec_fault(unsigned int irq, struct irq_desc *desc)
373{
374 uint32_t sec_gstat;
375
376 raw_spin_lock(&desc->lock);
377
378 sec_gstat = bfin_read32(SEC_GSTAT);
379 if (sec_gstat & SEC_GSTAT_ERR) {
380
381 switch (sec_gstat & SEC_GSTAT_ERRC) {
382 case 0:
383 handle_sec_sfi_fault(sec_gstat);
384 break;
385 case SEC_GSTAT_SCIERR:
386 handle_sec_sci_fault(sec_gstat);
387 break;
388 case SEC_GSTAT_SSIERR:
389 handle_sec_ssi_fault(sec_gstat);
390 break;
391 }
392
393
394 }
395
396 raw_spin_unlock(&desc->lock);
397}
398
399static int sec_suspend(void)
400{
401 return 0;
402}
403
404static void sec_resume(void)
405{
406 bfin_write_SEC_SCI(0, SEC_CCTL, SEC_CCTL_RESET);
407 udelay(100);
408 bfin_write_SEC_GCTL(SEC_GCTL_EN);
409 bfin_write_SEC_SCI(0, SEC_CCTL, SEC_CCTL_EN | SEC_CCTL_NMI_EN);
410}
411
412static struct syscore_ops sec_pm_syscore_ops = {
413 .suspend = sec_suspend,
414 .resume = sec_resume,
415};
416
417#endif
418
Sonic Zhang0325f252009-12-28 07:29:57 +0000419#ifdef CONFIG_SMP
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000420static void bfin_internal_unmask_irq_chip(struct irq_data *d)
Sonic Zhang0325f252009-12-28 07:29:57 +0000421{
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000422 bfin_internal_unmask_irq_affinity(d->irq, d->affinity);
Sonic Zhang0325f252009-12-28 07:29:57 +0000423}
424
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000425static int bfin_internal_set_affinity(struct irq_data *d,
426 const struct cpumask *mask, bool force)
Sonic Zhang0325f252009-12-28 07:29:57 +0000427{
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000428 bfin_internal_mask_irq(d->irq);
429 bfin_internal_unmask_irq_affinity(d->irq, mask);
Sonic Zhang0325f252009-12-28 07:29:57 +0000430
431 return 0;
432}
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000433#else
434static void bfin_internal_unmask_irq_chip(struct irq_data *d)
435{
436 bfin_internal_unmask_irq(d->irq);
437}
Sonic Zhang0325f252009-12-28 07:29:57 +0000438#endif
439
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800440#ifdef CONFIG_PM
441int bfin_internal_set_wake(unsigned int irq, unsigned int state)
442{
Michael Hennerich8d022372008-11-18 17:48:22 +0800443 u32 bank, bit, wakeup = 0;
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800444 unsigned long flags;
Michael Hennerich464abc52008-02-25 13:50:20 +0800445 bank = SIC_SYSIRQ(irq) / 32;
446 bit = SIC_SYSIRQ(irq) % 32;
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800447
Michael Hennerich4a88d0c2008-08-05 17:38:41 +0800448 switch (irq) {
449#ifdef IRQ_RTC
450 case IRQ_RTC:
451 wakeup |= WAKE;
452 break;
453#endif
454#ifdef IRQ_CAN0_RX
455 case IRQ_CAN0_RX:
456 wakeup |= CANWE;
457 break;
458#endif
459#ifdef IRQ_CAN1_RX
460 case IRQ_CAN1_RX:
461 wakeup |= CANWE;
462 break;
463#endif
464#ifdef IRQ_USB_INT0
465 case IRQ_USB_INT0:
466 wakeup |= USBWE;
467 break;
468#endif
Michael Hennerichd310fb42008-08-28 17:32:01 +0800469#ifdef CONFIG_BF54x
Michael Hennerich4a88d0c2008-08-05 17:38:41 +0800470 case IRQ_CNT:
471 wakeup |= ROTWE;
472 break;
473#endif
474 default:
475 break;
476 }
477
David Howells3b139cd2010-10-07 14:08:52 +0100478 flags = hard_local_irq_save();
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800479
Michael Hennerich4a88d0c2008-08-05 17:38:41 +0800480 if (state) {
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800481 bfin_sic_iwr[bank] |= (1 << bit);
Michael Hennerich4a88d0c2008-08-05 17:38:41 +0800482 vr_wakeup |= wakeup;
483
484 } else {
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800485 bfin_sic_iwr[bank] &= ~(1 << bit);
Michael Hennerich4a88d0c2008-08-05 17:38:41 +0800486 vr_wakeup &= ~wakeup;
487 }
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800488
David Howells3b139cd2010-10-07 14:08:52 +0100489 hard_local_irq_restore(flags);
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800490
491 return 0;
492}
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000493
494static int bfin_internal_set_wake_chip(struct irq_data *d, unsigned int state)
495{
496 return bfin_internal_set_wake(d->irq, state);
497}
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -0400498#else
499# define bfin_internal_set_wake_chip NULL
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800500#endif
501
Bryan Wu1394f032007-05-06 14:50:22 -0700502static struct irq_chip bfin_core_irqchip = {
Graf Yang763e63c2008-10-08 17:08:15 +0800503 .name = "CORE",
Thomas Gleixner4f19ea42011-02-06 18:23:27 +0000504 .irq_mask = bfin_core_mask_irq,
505 .irq_unmask = bfin_core_unmask_irq,
Bryan Wu1394f032007-05-06 14:50:22 -0700506};
507
508static struct irq_chip bfin_internal_irqchip = {
Graf Yang763e63c2008-10-08 17:08:15 +0800509 .name = "INTN",
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000510 .irq_mask = bfin_internal_mask_irq_chip,
511 .irq_unmask = bfin_internal_unmask_irq_chip,
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000512 .irq_disable = bfin_internal_mask_irq_chip,
513 .irq_enable = bfin_internal_unmask_irq_chip,
Sonic Zhang0325f252009-12-28 07:29:57 +0000514#ifdef CONFIG_SMP
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000515 .irq_set_affinity = bfin_internal_set_affinity,
Sonic Zhang0325f252009-12-28 07:29:57 +0000516#endif
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000517 .irq_set_wake = bfin_internal_set_wake_chip,
Bryan Wu1394f032007-05-06 14:50:22 -0700518};
519
Steven Miao4f6b6002012-05-16 17:56:51 +0800520#ifdef CONFIG_BF60x
521static struct irq_chip bfin_sec_irqchip = {
522 .name = "SEC",
523 .irq_mask_ack = bfin_sec_mask_ack_irq,
524 .irq_mask = bfin_sec_mask_ack_irq,
525 .irq_unmask = bfin_sec_unmask_irq,
526 .irq_eoi = bfin_sec_unmask_irq,
527 .irq_disable = bfin_sec_disable,
528 .irq_enable = bfin_sec_enable,
529};
530#endif
531
Mike Frysingerf58c3272011-04-15 03:08:20 -0400532void bfin_handle_irq(unsigned irq)
Yi Li6a01f232009-01-07 23:14:39 +0800533{
534#ifdef CONFIG_IPIPE
535 struct pt_regs regs; /* Contents not used. */
536 ipipe_trace_irq_entry(irq);
537 __ipipe_handle_irq(irq, &regs);
538 ipipe_trace_irq_exit(irq);
539#else /* !CONFIG_IPIPE */
Thomas Gleixnerb10bbbb2011-02-06 18:23:25 +0000540 generic_handle_irq(irq);
Yi Li6a01f232009-01-07 23:14:39 +0800541#endif /* !CONFIG_IPIPE */
542}
543
Michael Hennerichaec59c92010-02-19 15:09:10 +0000544#if defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE)
545static int mac_stat_int_mask;
546
547static void bfin_mac_status_ack_irq(unsigned int irq)
548{
549 switch (irq) {
550 case IRQ_MAC_MMCINT:
551 bfin_write_EMAC_MMC_TIRQS(
552 bfin_read_EMAC_MMC_TIRQE() &
553 bfin_read_EMAC_MMC_TIRQS());
554 bfin_write_EMAC_MMC_RIRQS(
555 bfin_read_EMAC_MMC_RIRQE() &
556 bfin_read_EMAC_MMC_RIRQS());
557 break;
558 case IRQ_MAC_RXFSINT:
559 bfin_write_EMAC_RX_STKY(
560 bfin_read_EMAC_RX_IRQE() &
561 bfin_read_EMAC_RX_STKY());
562 break;
563 case IRQ_MAC_TXFSINT:
564 bfin_write_EMAC_TX_STKY(
565 bfin_read_EMAC_TX_IRQE() &
566 bfin_read_EMAC_TX_STKY());
567 break;
568 case IRQ_MAC_WAKEDET:
569 bfin_write_EMAC_WKUP_CTL(
570 bfin_read_EMAC_WKUP_CTL() | MPKS | RWKS);
571 break;
572 default:
573 /* These bits are W1C */
574 bfin_write_EMAC_SYSTAT(1L << (irq - IRQ_MAC_PHYINT));
575 break;
576 }
577}
578
Thomas Gleixner172d2d12011-02-06 18:23:34 +0000579static void bfin_mac_status_mask_irq(struct irq_data *d)
Michael Hennerichaec59c92010-02-19 15:09:10 +0000580{
Thomas Gleixner172d2d12011-02-06 18:23:34 +0000581 unsigned int irq = d->irq;
582
Michael Hennerichaec59c92010-02-19 15:09:10 +0000583 mac_stat_int_mask &= ~(1L << (irq - IRQ_MAC_PHYINT));
Mike Frysingerf58c3272011-04-15 03:08:20 -0400584#ifdef BF537_FAMILY
Michael Hennerichaec59c92010-02-19 15:09:10 +0000585 switch (irq) {
586 case IRQ_MAC_PHYINT:
587 bfin_write_EMAC_SYSCTL(bfin_read_EMAC_SYSCTL() & ~PHYIE);
588 break;
589 default:
590 break;
591 }
592#else
593 if (!mac_stat_int_mask)
594 bfin_internal_mask_irq(IRQ_MAC_ERROR);
595#endif
596 bfin_mac_status_ack_irq(irq);
597}
598
Thomas Gleixner172d2d12011-02-06 18:23:34 +0000599static void bfin_mac_status_unmask_irq(struct irq_data *d)
Michael Hennerichaec59c92010-02-19 15:09:10 +0000600{
Thomas Gleixner172d2d12011-02-06 18:23:34 +0000601 unsigned int irq = d->irq;
602
Mike Frysingerf58c3272011-04-15 03:08:20 -0400603#ifdef BF537_FAMILY
Michael Hennerichaec59c92010-02-19 15:09:10 +0000604 switch (irq) {
605 case IRQ_MAC_PHYINT:
606 bfin_write_EMAC_SYSCTL(bfin_read_EMAC_SYSCTL() | PHYIE);
607 break;
608 default:
609 break;
610 }
611#else
612 if (!mac_stat_int_mask)
613 bfin_internal_unmask_irq(IRQ_MAC_ERROR);
614#endif
615 mac_stat_int_mask |= 1L << (irq - IRQ_MAC_PHYINT);
616}
617
618#ifdef CONFIG_PM
Thomas Gleixner172d2d12011-02-06 18:23:34 +0000619int bfin_mac_status_set_wake(struct irq_data *d, unsigned int state)
Michael Hennerichaec59c92010-02-19 15:09:10 +0000620{
Mike Frysingerf58c3272011-04-15 03:08:20 -0400621#ifdef BF537_FAMILY
Michael Hennerichaec59c92010-02-19 15:09:10 +0000622 return bfin_internal_set_wake(IRQ_GENERIC_ERROR, state);
623#else
624 return bfin_internal_set_wake(IRQ_MAC_ERROR, state);
625#endif
626}
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -0400627#else
628# define bfin_mac_status_set_wake NULL
Michael Hennerichaec59c92010-02-19 15:09:10 +0000629#endif
630
631static struct irq_chip bfin_mac_status_irqchip = {
632 .name = "MACST",
Thomas Gleixner172d2d12011-02-06 18:23:34 +0000633 .irq_mask = bfin_mac_status_mask_irq,
634 .irq_unmask = bfin_mac_status_unmask_irq,
Thomas Gleixner172d2d12011-02-06 18:23:34 +0000635 .irq_set_wake = bfin_mac_status_set_wake,
Michael Hennerichaec59c92010-02-19 15:09:10 +0000636};
637
Mike Frysingerf58c3272011-04-15 03:08:20 -0400638void bfin_demux_mac_status_irq(unsigned int int_err_irq,
639 struct irq_desc *inta_desc)
Michael Hennerichaec59c92010-02-19 15:09:10 +0000640{
641 int i, irq = 0;
642 u32 status = bfin_read_EMAC_SYSTAT();
643
Michael Hennerichbedeea62010-08-20 11:59:27 +0000644 for (i = 0; i <= (IRQ_MAC_STMDONE - IRQ_MAC_PHYINT); i++)
Michael Hennerichaec59c92010-02-19 15:09:10 +0000645 if (status & (1L << i)) {
646 irq = IRQ_MAC_PHYINT + i;
647 break;
648 }
649
650 if (irq) {
651 if (mac_stat_int_mask & (1L << (irq - IRQ_MAC_PHYINT))) {
652 bfin_handle_irq(irq);
653 } else {
654 bfin_mac_status_ack_irq(irq);
655 pr_debug("IRQ %d:"
Steven Miao4f6b6002012-05-16 17:56:51 +0800656 " MASKED MAC ERROR INTERRUPT ASSERTED\n",
657 irq);
Michael Hennerichaec59c92010-02-19 15:09:10 +0000658 }
659 } else
660 printk(KERN_ERR
Steven Miao4f6b6002012-05-16 17:56:51 +0800661 "%s : %s : LINE %d :\nIRQ ?: MAC ERROR"
662 " INTERRUPT ASSERTED BUT NO SOURCE FOUND"
663 "(EMAC_SYSTAT=0x%X)\n",
664 __func__, __FILE__, __LINE__, status);
Michael Hennerichaec59c92010-02-19 15:09:10 +0000665}
666#endif
667
Graf Yangbfd15112008-10-08 18:02:44 +0800668static inline void bfin_set_irq_handler(unsigned irq, irq_flow_handler_t handle)
669{
Yi Li6a01f232009-01-07 23:14:39 +0800670#ifdef CONFIG_IPIPE
Philippe Gerum5b5da4c2011-03-17 02:12:48 -0400671 handle = handle_level_irq;
Yi Li6a01f232009-01-07 23:14:39 +0800672#endif
Thomas Gleixner43f2f112011-03-24 17:22:30 +0100673 __irq_set_handler_locked(irq, handle);
Graf Yangbfd15112008-10-08 18:02:44 +0800674}
675
Michael Hennerich8d022372008-11-18 17:48:22 +0800676static DECLARE_BITMAP(gpio_enabled, MAX_BLACKFIN_GPIOS);
Michael Hennerichaffee2b2008-04-24 08:10:10 +0800677extern void bfin_gpio_irq_prepare(unsigned gpio);
Michael Hennerich6fce6a82007-12-24 16:56:12 +0800678
Mike Frysinger01f8e342011-06-26 13:56:23 -0400679#if !BFIN_GPIO_PINT
Michael Hennerich8d022372008-11-18 17:48:22 +0800680
Thomas Gleixnere9502852011-02-06 18:23:36 +0000681static void bfin_gpio_ack_irq(struct irq_data *d)
Bryan Wu1394f032007-05-06 14:50:22 -0700682{
Michael Hennerich8d022372008-11-18 17:48:22 +0800683 /* AFAIK ack_irq in case mask_ack is provided
684 * get's only called for edge sense irqs
685 */
Thomas Gleixnere9502852011-02-06 18:23:36 +0000686 set_gpio_data(irq_to_gpio(d->irq), 0);
Bryan Wu1394f032007-05-06 14:50:22 -0700687}
688
Thomas Gleixnere9502852011-02-06 18:23:36 +0000689static void bfin_gpio_mask_ack_irq(struct irq_data *d)
Bryan Wu1394f032007-05-06 14:50:22 -0700690{
Thomas Gleixnere9502852011-02-06 18:23:36 +0000691 unsigned int irq = d->irq;
Michael Hennerich8d022372008-11-18 17:48:22 +0800692 u32 gpionr = irq_to_gpio(irq);
Bryan Wu1394f032007-05-06 14:50:22 -0700693
Thomas Gleixner1907d8b2011-03-24 17:21:01 +0100694 if (!irqd_is_level_type(d))
Bryan Wu1394f032007-05-06 14:50:22 -0700695 set_gpio_data(gpionr, 0);
Bryan Wu1394f032007-05-06 14:50:22 -0700696
697 set_gpio_maska(gpionr, 0);
Bryan Wu1394f032007-05-06 14:50:22 -0700698}
699
Thomas Gleixnere9502852011-02-06 18:23:36 +0000700static void bfin_gpio_mask_irq(struct irq_data *d)
Bryan Wu1394f032007-05-06 14:50:22 -0700701{
Thomas Gleixnere9502852011-02-06 18:23:36 +0000702 set_gpio_maska(irq_to_gpio(d->irq), 0);
Bryan Wu1394f032007-05-06 14:50:22 -0700703}
704
Thomas Gleixnere9502852011-02-06 18:23:36 +0000705static void bfin_gpio_unmask_irq(struct irq_data *d)
Bryan Wu1394f032007-05-06 14:50:22 -0700706{
Thomas Gleixnere9502852011-02-06 18:23:36 +0000707 set_gpio_maska(irq_to_gpio(d->irq), 1);
Bryan Wu1394f032007-05-06 14:50:22 -0700708}
709
Thomas Gleixnere9502852011-02-06 18:23:36 +0000710static unsigned int bfin_gpio_irq_startup(struct irq_data *d)
Bryan Wu1394f032007-05-06 14:50:22 -0700711{
Thomas Gleixnere9502852011-02-06 18:23:36 +0000712 u32 gpionr = irq_to_gpio(d->irq);
Bryan Wu1394f032007-05-06 14:50:22 -0700713
Michael Hennerich8d022372008-11-18 17:48:22 +0800714 if (__test_and_set_bit(gpionr, gpio_enabled))
Michael Hennerichaffee2b2008-04-24 08:10:10 +0800715 bfin_gpio_irq_prepare(gpionr);
Bryan Wu1394f032007-05-06 14:50:22 -0700716
Thomas Gleixnere9502852011-02-06 18:23:36 +0000717 bfin_gpio_unmask_irq(d);
Bryan Wu1394f032007-05-06 14:50:22 -0700718
Michael Hennerichaffee2b2008-04-24 08:10:10 +0800719 return 0;
Bryan Wu1394f032007-05-06 14:50:22 -0700720}
721
Thomas Gleixnere9502852011-02-06 18:23:36 +0000722static void bfin_gpio_irq_shutdown(struct irq_data *d)
Bryan Wu1394f032007-05-06 14:50:22 -0700723{
Thomas Gleixnere9502852011-02-06 18:23:36 +0000724 u32 gpionr = irq_to_gpio(d->irq);
Graf Yang30af6d42008-11-18 17:48:21 +0800725
Thomas Gleixnere9502852011-02-06 18:23:36 +0000726 bfin_gpio_mask_irq(d);
Graf Yang30af6d42008-11-18 17:48:21 +0800727 __clear_bit(gpionr, gpio_enabled);
Graf Yang9570ff42009-01-07 23:14:38 +0800728 bfin_gpio_irq_free(gpionr);
Bryan Wu1394f032007-05-06 14:50:22 -0700729}
730
Thomas Gleixnere9502852011-02-06 18:23:36 +0000731static int bfin_gpio_irq_type(struct irq_data *d, unsigned int type)
Bryan Wu1394f032007-05-06 14:50:22 -0700732{
Thomas Gleixnere9502852011-02-06 18:23:36 +0000733 unsigned int irq = d->irq;
Graf Yang8eb3e3b2008-11-18 17:48:22 +0800734 int ret;
735 char buf[16];
Michael Hennerich8d022372008-11-18 17:48:22 +0800736 u32 gpionr = irq_to_gpio(irq);
Bryan Wu1394f032007-05-06 14:50:22 -0700737
738 if (type == IRQ_TYPE_PROBE) {
739 /* only probe unenabled GPIO interrupt lines */
Mike Frysingerc3695342009-06-13 10:32:29 -0400740 if (test_bit(gpionr, gpio_enabled))
Bryan Wu1394f032007-05-06 14:50:22 -0700741 return 0;
742 type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
743 }
744
745 if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING |
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800746 IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
Michael Hennerich8d022372008-11-18 17:48:22 +0800747
Graf Yang9570ff42009-01-07 23:14:38 +0800748 snprintf(buf, 16, "gpio-irq%d", irq);
749 ret = bfin_gpio_irq_request(gpionr, buf);
750 if (ret)
751 return ret;
752
Michael Hennerich8d022372008-11-18 17:48:22 +0800753 if (__test_and_set_bit(gpionr, gpio_enabled))
Michael Hennerichaffee2b2008-04-24 08:10:10 +0800754 bfin_gpio_irq_prepare(gpionr);
Bryan Wu1394f032007-05-06 14:50:22 -0700755
Bryan Wu1394f032007-05-06 14:50:22 -0700756 } else {
Michael Hennerich8d022372008-11-18 17:48:22 +0800757 __clear_bit(gpionr, gpio_enabled);
Bryan Wu1394f032007-05-06 14:50:22 -0700758 return 0;
759 }
760
Michael Hennerichf1bceb42008-02-02 16:17:52 +0800761 set_gpio_inen(gpionr, 0);
Bryan Wu1394f032007-05-06 14:50:22 -0700762 set_gpio_dir(gpionr, 0);
Bryan Wu1394f032007-05-06 14:50:22 -0700763
764 if ((type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
765 == (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
766 set_gpio_both(gpionr, 1);
767 else
768 set_gpio_both(gpionr, 0);
769
770 if ((type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_LEVEL_LOW)))
771 set_gpio_polar(gpionr, 1); /* low or falling edge denoted by one */
772 else
773 set_gpio_polar(gpionr, 0); /* high or rising edge denoted by zero */
774
Michael Hennerichf1bceb42008-02-02 16:17:52 +0800775 if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) {
776 set_gpio_edge(gpionr, 1);
777 set_gpio_inen(gpionr, 1);
Michael Hennerichf1bceb42008-02-02 16:17:52 +0800778 set_gpio_data(gpionr, 0);
779
780 } else {
781 set_gpio_edge(gpionr, 0);
Michael Hennerichf1bceb42008-02-02 16:17:52 +0800782 set_gpio_inen(gpionr, 1);
783 }
784
Bryan Wu1394f032007-05-06 14:50:22 -0700785 if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
Graf Yangbfd15112008-10-08 18:02:44 +0800786 bfin_set_irq_handler(irq, handle_edge_irq);
Bryan Wu1394f032007-05-06 14:50:22 -0700787 else
Graf Yangbfd15112008-10-08 18:02:44 +0800788 bfin_set_irq_handler(irq, handle_level_irq);
Bryan Wu1394f032007-05-06 14:50:22 -0700789
790 return 0;
791}
792
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800793#ifdef CONFIG_PM
Mike Frysingerdd8cb372011-04-15 03:19:22 -0400794static int bfin_gpio_set_wake(struct irq_data *d, unsigned int state)
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800795{
Thomas Gleixnere9502852011-02-06 18:23:36 +0000796 return gpio_pm_wakeup_ctrl(irq_to_gpio(d->irq), state);
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800797}
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -0400798#else
799# define bfin_gpio_set_wake NULL
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800800#endif
801
Mike Frysingere2a80922011-04-15 12:51:33 -0400802static void bfin_demux_gpio_block(unsigned int irq)
803{
804 unsigned int gpio, mask;
805
806 gpio = irq_to_gpio(irq);
807 mask = get_gpiop_data(gpio) & get_gpiop_maska(gpio);
808
809 while (mask) {
810 if (mask & 1)
811 bfin_handle_irq(irq);
812 irq++;
813 mask >>= 1;
814 }
815}
816
Mike Frysinger8c054102011-04-15 13:04:59 -0400817void bfin_demux_gpio_irq(unsigned int inta_irq,
Steven Miao4f6b6002012-05-16 17:56:51 +0800818 struct irq_desc *desc)
Bryan Wu1394f032007-05-06 14:50:22 -0700819{
Mike Frysingere2a80922011-04-15 12:51:33 -0400820 unsigned int irq;
Bryan Wu1394f032007-05-06 14:50:22 -0700821
Michael Hennerich2c4f8292008-02-09 04:11:14 +0800822 switch (inta_irq) {
Mike Frysingere2a80922011-04-15 12:51:33 -0400823#if defined(BF537_FAMILY)
Mike Frysinger8c054102011-04-15 13:04:59 -0400824 case IRQ_PF_INTA_PG_INTA:
Mike Frysingere2a80922011-04-15 12:51:33 -0400825 bfin_demux_gpio_block(IRQ_PF0);
826 irq = IRQ_PG0;
Michael Hennerich2c4f8292008-02-09 04:11:14 +0800827 break;
Mike Frysinger8c054102011-04-15 13:04:59 -0400828 case IRQ_PH_INTA_MAC_RX:
Michael Hennerich2c4f8292008-02-09 04:11:14 +0800829 irq = IRQ_PH0;
830 break;
Mike Frysingere2a80922011-04-15 12:51:33 -0400831#elif defined(BF533_FAMILY)
832 case IRQ_PROG_INTA:
833 irq = IRQ_PF0;
834 break;
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -0400835#elif defined(BF538_FAMILY)
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800836 case IRQ_PORTF_INTA:
837 irq = IRQ_PF0;
838 break;
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800839#elif defined(CONFIG_BF52x) || defined(CONFIG_BF51x)
Michael Hennerich2c4f8292008-02-09 04:11:14 +0800840 case IRQ_PORTF_INTA:
841 irq = IRQ_PF0;
842 break;
843 case IRQ_PORTG_INTA:
844 irq = IRQ_PG0;
845 break;
846 case IRQ_PORTH_INTA:
847 irq = IRQ_PH0;
848 break;
849#elif defined(CONFIG_BF561)
850 case IRQ_PROG0_INTA:
851 irq = IRQ_PF0;
852 break;
853 case IRQ_PROG1_INTA:
854 irq = IRQ_PF16;
855 break;
856 case IRQ_PROG2_INTA:
857 irq = IRQ_PF32;
858 break;
859#endif
860 default:
861 BUG();
862 return;
Bryan Wu1394f032007-05-06 14:50:22 -0700863 }
Michael Hennerich2c4f8292008-02-09 04:11:14 +0800864
Mike Frysingere2a80922011-04-15 12:51:33 -0400865 bfin_demux_gpio_block(irq);
Bryan Wu1394f032007-05-06 14:50:22 -0700866}
867
Mike Frysinger01f8e342011-06-26 13:56:23 -0400868#else
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800869
Steven Miao4f6b6002012-05-16 17:56:51 +0800870# ifndef CONFIG_BF60x
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800871#define NR_PINT_SYS_IRQS 4
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800872#define NR_PINTS 160
Steven Miao4f6b6002012-05-16 17:56:51 +0800873# else
874#define NR_PINT_SYS_IRQS 6
875#define NR_PINTS 112
876#endif
877
878#define NR_PINT_BITS 32
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800879#define IRQ_NOT_AVAIL 0xFF
880
881#define PINT_2_BANK(x) ((x) >> 5)
882#define PINT_2_BIT(x) ((x) & 0x1F)
883#define PINT_BIT(x) (1 << (PINT_2_BIT(x)))
884
885static unsigned char irq2pint_lut[NR_PINTS];
Michael Henneriche3f23002007-07-12 16:39:29 +0800886static unsigned char pint2irq_lut[NR_PINT_SYS_IRQS * NR_PINT_BITS];
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800887
Mike Frysinger82ed5f72011-06-26 13:22:05 -0400888static struct bfin_pint_regs * const pint[NR_PINT_SYS_IRQS] = {
889 (struct bfin_pint_regs *)PINT0_MASK_SET,
890 (struct bfin_pint_regs *)PINT1_MASK_SET,
891 (struct bfin_pint_regs *)PINT2_MASK_SET,
892 (struct bfin_pint_regs *)PINT3_MASK_SET,
Steven Miao4f6b6002012-05-16 17:56:51 +0800893#ifdef CONFIG_BF60x
894 (struct bfin_pint_regs *)PINT4_MASK_SET,
895 (struct bfin_pint_regs *)PINT5_MASK_SET,
896#endif
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800897};
898
Steven Miao4f6b6002012-05-16 17:56:51 +0800899#ifndef CONFIG_BF60x
Michael Hennerich8d022372008-11-18 17:48:22 +0800900inline unsigned int get_irq_base(u32 bank, u8 bmap)
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800901{
Michael Hennerich8d022372008-11-18 17:48:22 +0800902 unsigned int irq_base;
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800903
904 if (bank < 2) { /*PA-PB */
905 irq_base = IRQ_PA0 + bmap * 16;
906 } else { /*PC-PJ */
907 irq_base = IRQ_PC0 + bmap * 16;
908 }
909
910 return irq_base;
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800911}
Steven Miao4f6b6002012-05-16 17:56:51 +0800912#else
913inline unsigned int get_irq_base(u32 bank, u8 bmap)
914{
915 unsigned int irq_base;
916
917 irq_base = IRQ_PA0 + bank * 16 + bmap * 16;
918
919 return irq_base;
920}
921#endif
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800922
923 /* Whenever PINTx_ASSIGN is altered init_pint_lut() must be executed! */
924void init_pint_lut(void)
925{
926 u16 bank, bit, irq_base, bit_pos;
927 u32 pint_assign;
928 u8 bmap;
929
930 memset(irq2pint_lut, IRQ_NOT_AVAIL, sizeof(irq2pint_lut));
931
932 for (bank = 0; bank < NR_PINT_SYS_IRQS; bank++) {
933
934 pint_assign = pint[bank]->assign;
935
936 for (bit = 0; bit < NR_PINT_BITS; bit++) {
937
938 bmap = (pint_assign >> ((bit / 8) * 8)) & 0xFF;
939
940 irq_base = get_irq_base(bank, bmap);
941
942 irq_base += (bit % 8) + ((bit / 8) & 1 ? 8 : 0);
943 bit_pos = bit + bank * NR_PINT_BITS;
944
Michael Henneriche3f23002007-07-12 16:39:29 +0800945 pint2irq_lut[bit_pos] = irq_base - SYS_IRQS;
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800946 irq2pint_lut[irq_base - SYS_IRQS] = bit_pos;
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800947 }
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800948 }
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800949}
950
Thomas Gleixnere9502852011-02-06 18:23:36 +0000951static void bfin_gpio_ack_irq(struct irq_data *d)
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800952{
Thomas Gleixnere9502852011-02-06 18:23:36 +0000953 u32 pint_val = irq2pint_lut[d->irq - SYS_IRQS];
Michael Hennerich8baf5602007-12-24 18:51:34 +0800954 u32 pintbit = PINT_BIT(pint_val);
Michael Hennerich8d022372008-11-18 17:48:22 +0800955 u32 bank = PINT_2_BANK(pint_val);
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800956
Thomas Gleixner1907d8b2011-03-24 17:21:01 +0100957 if (irqd_get_trigger_type(d) == IRQ_TYPE_EDGE_BOTH) {
Michael Hennerich8baf5602007-12-24 18:51:34 +0800958 if (pint[bank]->invert_set & pintbit)
959 pint[bank]->invert_clear = pintbit;
960 else
961 pint[bank]->invert_set = pintbit;
962 }
963 pint[bank]->request = pintbit;
964
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800965}
966
Thomas Gleixnere9502852011-02-06 18:23:36 +0000967static void bfin_gpio_mask_ack_irq(struct irq_data *d)
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800968{
Thomas Gleixnere9502852011-02-06 18:23:36 +0000969 u32 pint_val = irq2pint_lut[d->irq - SYS_IRQS];
Michael Henneriche3f23002007-07-12 16:39:29 +0800970 u32 pintbit = PINT_BIT(pint_val);
Michael Hennerich8d022372008-11-18 17:48:22 +0800971 u32 bank = PINT_2_BANK(pint_val);
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800972
Thomas Gleixner1907d8b2011-03-24 17:21:01 +0100973 if (irqd_get_trigger_type(d) == IRQ_TYPE_EDGE_BOTH) {
Michael Hennerich8baf5602007-12-24 18:51:34 +0800974 if (pint[bank]->invert_set & pintbit)
975 pint[bank]->invert_clear = pintbit;
976 else
977 pint[bank]->invert_set = pintbit;
978 }
979
Michael Henneriche3f23002007-07-12 16:39:29 +0800980 pint[bank]->request = pintbit;
981 pint[bank]->mask_clear = pintbit;
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800982}
983
Thomas Gleixnere9502852011-02-06 18:23:36 +0000984static void bfin_gpio_mask_irq(struct irq_data *d)
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800985{
Thomas Gleixnere9502852011-02-06 18:23:36 +0000986 u32 pint_val = irq2pint_lut[d->irq - SYS_IRQS];
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800987
988 pint[PINT_2_BANK(pint_val)]->mask_clear = PINT_BIT(pint_val);
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800989}
990
Thomas Gleixnere9502852011-02-06 18:23:36 +0000991static void bfin_gpio_unmask_irq(struct irq_data *d)
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800992{
Thomas Gleixnere9502852011-02-06 18:23:36 +0000993 u32 pint_val = irq2pint_lut[d->irq - SYS_IRQS];
Michael Henneriche3f23002007-07-12 16:39:29 +0800994 u32 pintbit = PINT_BIT(pint_val);
Michael Hennerich8d022372008-11-18 17:48:22 +0800995 u32 bank = PINT_2_BANK(pint_val);
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800996
Michael Henneriche3f23002007-07-12 16:39:29 +0800997 pint[bank]->mask_set = pintbit;
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800998}
999
Thomas Gleixnere9502852011-02-06 18:23:36 +00001000static unsigned int bfin_gpio_irq_startup(struct irq_data *d)
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001001{
Thomas Gleixnere9502852011-02-06 18:23:36 +00001002 unsigned int irq = d->irq;
Michael Hennerich8d022372008-11-18 17:48:22 +08001003 u32 gpionr = irq_to_gpio(irq);
1004 u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001005
Michael Hennerich50e163c2007-07-24 16:17:28 +08001006 if (pint_val == IRQ_NOT_AVAIL) {
1007 printk(KERN_ERR
1008 "GPIO IRQ %d :Not in PINT Assign table "
1009 "Reconfigure Interrupt to Port Assignemt\n", irq);
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001010 return -ENODEV;
Michael Hennerich50e163c2007-07-24 16:17:28 +08001011 }
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001012
Michael Hennerich8d022372008-11-18 17:48:22 +08001013 if (__test_and_set_bit(gpionr, gpio_enabled))
Michael Hennerichaffee2b2008-04-24 08:10:10 +08001014 bfin_gpio_irq_prepare(gpionr);
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001015
Thomas Gleixnere9502852011-02-06 18:23:36 +00001016 bfin_gpio_unmask_irq(d);
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001017
Michael Hennerichaffee2b2008-04-24 08:10:10 +08001018 return 0;
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001019}
1020
Thomas Gleixnere9502852011-02-06 18:23:36 +00001021static void bfin_gpio_irq_shutdown(struct irq_data *d)
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001022{
Thomas Gleixnere9502852011-02-06 18:23:36 +00001023 u32 gpionr = irq_to_gpio(d->irq);
Michael Hennerich8baf5602007-12-24 18:51:34 +08001024
Thomas Gleixnere9502852011-02-06 18:23:36 +00001025 bfin_gpio_mask_irq(d);
Michael Hennerich8d022372008-11-18 17:48:22 +08001026 __clear_bit(gpionr, gpio_enabled);
Graf Yang9570ff42009-01-07 23:14:38 +08001027 bfin_gpio_irq_free(gpionr);
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001028}
1029
Thomas Gleixnere9502852011-02-06 18:23:36 +00001030static int bfin_gpio_irq_type(struct irq_data *d, unsigned int type)
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001031{
Thomas Gleixnere9502852011-02-06 18:23:36 +00001032 unsigned int irq = d->irq;
Graf Yang8eb3e3b2008-11-18 17:48:22 +08001033 int ret;
1034 char buf[16];
Michael Hennerich8d022372008-11-18 17:48:22 +08001035 u32 gpionr = irq_to_gpio(irq);
1036 u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
Michael Henneriche3f23002007-07-12 16:39:29 +08001037 u32 pintbit = PINT_BIT(pint_val);
Michael Hennerich8d022372008-11-18 17:48:22 +08001038 u32 bank = PINT_2_BANK(pint_val);
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001039
1040 if (pint_val == IRQ_NOT_AVAIL)
1041 return -ENODEV;
1042
1043 if (type == IRQ_TYPE_PROBE) {
1044 /* only probe unenabled GPIO interrupt lines */
Mike Frysingerc3695342009-06-13 10:32:29 -04001045 if (test_bit(gpionr, gpio_enabled))
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001046 return 0;
1047 type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
1048 }
1049
1050 if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING |
1051 IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
Graf Yang9570ff42009-01-07 23:14:38 +08001052
1053 snprintf(buf, 16, "gpio-irq%d", irq);
1054 ret = bfin_gpio_irq_request(gpionr, buf);
1055 if (ret)
1056 return ret;
1057
Michael Hennerich8d022372008-11-18 17:48:22 +08001058 if (__test_and_set_bit(gpionr, gpio_enabled))
Michael Hennerichaffee2b2008-04-24 08:10:10 +08001059 bfin_gpio_irq_prepare(gpionr);
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001060
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001061 } else {
Michael Hennerich8d022372008-11-18 17:48:22 +08001062 __clear_bit(gpionr, gpio_enabled);
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001063 return 0;
1064 }
1065
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001066 if ((type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_LEVEL_LOW)))
Michael Henneriche3f23002007-07-12 16:39:29 +08001067 pint[bank]->invert_set = pintbit; /* low or falling edge denoted by one */
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001068 else
Michael Hennerich8baf5602007-12-24 18:51:34 +08001069 pint[bank]->invert_clear = pintbit; /* high or rising edge denoted by zero */
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001070
Michael Hennerich8baf5602007-12-24 18:51:34 +08001071 if ((type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
1072 == (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) {
Michael Hennerich8baf5602007-12-24 18:51:34 +08001073 if (gpio_get_value(gpionr))
1074 pint[bank]->invert_set = pintbit;
1075 else
1076 pint[bank]->invert_clear = pintbit;
Michael Hennerich8baf5602007-12-24 18:51:34 +08001077 }
1078
1079 if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) {
1080 pint[bank]->edge_set = pintbit;
Graf Yangbfd15112008-10-08 18:02:44 +08001081 bfin_set_irq_handler(irq, handle_edge_irq);
Michael Hennerich8baf5602007-12-24 18:51:34 +08001082 } else {
1083 pint[bank]->edge_clear = pintbit;
Graf Yangbfd15112008-10-08 18:02:44 +08001084 bfin_set_irq_handler(irq, handle_level_irq);
Michael Hennerich8baf5602007-12-24 18:51:34 +08001085 }
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001086
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001087 return 0;
1088}
1089
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001090#ifdef CONFIG_PM
Mike Frysingerdd8cb372011-04-15 03:19:22 -04001091static int bfin_gpio_set_wake(struct irq_data *d, unsigned int state)
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001092{
1093 u32 pint_irq;
Thomas Gleixnere9502852011-02-06 18:23:36 +00001094 u32 pint_val = irq2pint_lut[d->irq - SYS_IRQS];
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001095 u32 bank = PINT_2_BANK(pint_val);
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001096
1097 switch (bank) {
1098 case 0:
1099 pint_irq = IRQ_PINT0;
1100 break;
1101 case 2:
1102 pint_irq = IRQ_PINT2;
1103 break;
1104 case 3:
1105 pint_irq = IRQ_PINT3;
1106 break;
1107 case 1:
1108 pint_irq = IRQ_PINT1;
1109 break;
Steven Miao4f6b6002012-05-16 17:56:51 +08001110 case 4:
1111 pint_irq = IRQ_PINT4;
1112 break;
1113 case 5:
1114 pint_irq = IRQ_PINT5;
1115 break;
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001116 default:
1117 return -EINVAL;
1118 }
1119
1120 bfin_internal_set_wake(pint_irq, state);
1121
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001122 return 0;
1123}
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -04001124#else
1125# define bfin_gpio_set_wake NULL
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001126#endif
1127
Mike Frysinger8c054102011-04-15 13:04:59 -04001128void bfin_demux_gpio_irq(unsigned int inta_irq,
Steven Miao4f6b6002012-05-16 17:56:51 +08001129 struct irq_desc *desc)
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001130{
Michael Hennerich8d022372008-11-18 17:48:22 +08001131 u32 bank, pint_val;
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001132 u32 request, irq;
Steven Miao4f6b6002012-05-16 17:56:51 +08001133 u32 level_mask;
1134 int umask = 0;
1135 struct irq_chip *chip = irq_desc_get_chip(desc);
1136
1137 if (chip->irq_mask_ack) {
1138 chip->irq_mask_ack(&desc->irq_data);
1139 } else {
1140 chip->irq_mask(&desc->irq_data);
1141 if (chip->irq_ack)
1142 chip->irq_ack(&desc->irq_data);
1143 }
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001144
Michael Hennerich2c4f8292008-02-09 04:11:14 +08001145 switch (inta_irq) {
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001146 case IRQ_PINT0:
1147 bank = 0;
1148 break;
1149 case IRQ_PINT2:
1150 bank = 2;
1151 break;
1152 case IRQ_PINT3:
1153 bank = 3;
1154 break;
1155 case IRQ_PINT1:
1156 bank = 1;
1157 break;
Steven Miao4f6b6002012-05-16 17:56:51 +08001158#ifdef CONFIG_BF60x
1159 case IRQ_PINT4:
1160 bank = 4;
1161 break;
1162 case IRQ_PINT5:
1163 bank = 5;
1164 break;
1165#endif
Michael Henneriche3f23002007-07-12 16:39:29 +08001166 default:
1167 return;
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001168 }
1169
1170 pint_val = bank * NR_PINT_BITS;
1171
1172 request = pint[bank]->request;
1173
Steven Miao4f6b6002012-05-16 17:56:51 +08001174 level_mask = pint[bank]->edge_set & request;
1175
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001176 while (request) {
1177 if (request & 1) {
Michael Henneriche3f23002007-07-12 16:39:29 +08001178 irq = pint2irq_lut[pint_val] + SYS_IRQS;
Steven Miao4f6b6002012-05-16 17:56:51 +08001179 if (level_mask & PINT_BIT(pint_val)) {
1180 umask = 1;
1181 chip->irq_unmask(&desc->irq_data);
1182 }
Yi Li6a01f232009-01-07 23:14:39 +08001183 bfin_handle_irq(irq);
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001184 }
1185 pint_val++;
1186 request >>= 1;
1187 }
1188
Steven Miao4f6b6002012-05-16 17:56:51 +08001189 if (!umask)
1190 chip->irq_unmask(&desc->irq_data);
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001191}
Mike Frysingera055b2b2007-11-15 21:12:32 +08001192#endif
Bryan Wu1394f032007-05-06 14:50:22 -07001193
Michael Hennerich8d022372008-11-18 17:48:22 +08001194static struct irq_chip bfin_gpio_irqchip = {
1195 .name = "GPIO",
Thomas Gleixnere9502852011-02-06 18:23:36 +00001196 .irq_ack = bfin_gpio_ack_irq,
1197 .irq_mask = bfin_gpio_mask_irq,
1198 .irq_mask_ack = bfin_gpio_mask_ack_irq,
1199 .irq_unmask = bfin_gpio_unmask_irq,
1200 .irq_disable = bfin_gpio_mask_irq,
1201 .irq_enable = bfin_gpio_unmask_irq,
1202 .irq_set_type = bfin_gpio_irq_type,
1203 .irq_startup = bfin_gpio_irq_startup,
1204 .irq_shutdown = bfin_gpio_irq_shutdown,
Thomas Gleixnere9502852011-02-06 18:23:36 +00001205 .irq_set_wake = bfin_gpio_set_wake,
Michael Hennerich8d022372008-11-18 17:48:22 +08001206};
1207
Graf Yang6b3087c2009-01-07 23:14:39 +08001208void __cpuinit init_exception_vectors(void)
Bernd Schmidt8be80ed2007-07-25 14:44:49 +08001209{
Mike Frysingerf0b5d122007-08-05 17:03:59 +08001210 /* cannot program in software:
1211 * evt0 - emulation (jtag)
1212 * evt1 - reset
1213 */
1214 bfin_write_EVT2(evt_nmi);
Bernd Schmidt8be80ed2007-07-25 14:44:49 +08001215 bfin_write_EVT3(trap);
1216 bfin_write_EVT5(evt_ivhw);
1217 bfin_write_EVT6(evt_timer);
1218 bfin_write_EVT7(evt_evt7);
1219 bfin_write_EVT8(evt_evt8);
1220 bfin_write_EVT9(evt_evt9);
1221 bfin_write_EVT10(evt_evt10);
1222 bfin_write_EVT11(evt_evt11);
1223 bfin_write_EVT12(evt_evt12);
1224 bfin_write_EVT13(evt_evt13);
Philippe Gerum9703a732009-06-22 18:23:48 +02001225 bfin_write_EVT14(evt_evt14);
Bernd Schmidt8be80ed2007-07-25 14:44:49 +08001226 bfin_write_EVT15(evt_system_call);
1227 CSYNC();
1228}
1229
Bryan Wu1394f032007-05-06 14:50:22 -07001230/*
1231 * This function should be called during kernel startup to initialize
1232 * the BFin IRQ handling routines.
1233 */
Michael Hennerich8d022372008-11-18 17:48:22 +08001234
Bryan Wu1394f032007-05-06 14:50:22 -07001235int __init init_arch_irq(void)
1236{
1237 int irq;
1238 unsigned long ilat = 0;
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -04001239
Steven Miao4f6b6002012-05-16 17:56:51 +08001240#ifndef CONFIG_BF60x
Bryan Wu1394f032007-05-06 14:50:22 -07001241 /* Disable all the peripheral intrs - page 4-29 HW Ref manual */
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -04001242#ifdef SIC_IMASK0
Roy Huang24a07a12007-07-12 22:41:45 +08001243 bfin_write_SIC_IMASK0(SIC_UNMASK_ALL);
1244 bfin_write_SIC_IMASK1(SIC_UNMASK_ALL);
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -04001245# ifdef SIC_IMASK2
Michael Hennerich59003142007-10-21 16:54:27 +08001246 bfin_write_SIC_IMASK2(SIC_UNMASK_ALL);
Mike Frysingera055b2b2007-11-15 21:12:32 +08001247# endif
Steven Miao4f6b6002012-05-16 17:56:51 +08001248# if defined(CONFIG_SMP) || defined(CONFIG_ICC)
Graf Yang6b3087c2009-01-07 23:14:39 +08001249 bfin_write_SICB_IMASK0(SIC_UNMASK_ALL);
1250 bfin_write_SICB_IMASK1(SIC_UNMASK_ALL);
1251# endif
Roy Huang24a07a12007-07-12 22:41:45 +08001252#else
Bryan Wu1394f032007-05-06 14:50:22 -07001253 bfin_write_SIC_IMASK(SIC_UNMASK_ALL);
Roy Huang24a07a12007-07-12 22:41:45 +08001254#endif
Steven Miao4f6b6002012-05-16 17:56:51 +08001255#else /* CONFIG_BF60x */
1256 bfin_write_SEC_GCTL(SEC_GCTL_RESET);
1257#endif
Bryan Wu1394f032007-05-06 14:50:22 -07001258
1259 local_irq_disable();
1260
Mike Frysinger01f8e342011-06-26 13:56:23 -04001261#if BFIN_GPIO_PINT
Mike Frysingera055b2b2007-11-15 21:12:32 +08001262# ifdef CONFIG_PINTx_REASSIGN
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001263 pint[0]->assign = CONFIG_PINT0_ASSIGN;
1264 pint[1]->assign = CONFIG_PINT1_ASSIGN;
1265 pint[2]->assign = CONFIG_PINT2_ASSIGN;
1266 pint[3]->assign = CONFIG_PINT3_ASSIGN;
Steven Miao4f6b6002012-05-16 17:56:51 +08001267# ifdef CONFIG_BF60x
1268 pint[4]->assign = CONFIG_PINT4_ASSIGN;
1269 pint[5]->assign = CONFIG_PINT5_ASSIGN;
1270# endif
Mike Frysingera055b2b2007-11-15 21:12:32 +08001271# endif
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001272 /* Whenever PINTx_ASSIGN is altered init_pint_lut() must be executed! */
1273 init_pint_lut();
1274#endif
1275
1276 for (irq = 0; irq <= SYS_IRQS; irq++) {
Bryan Wu1394f032007-05-06 14:50:22 -07001277 if (irq <= IRQ_CORETMR)
Thomas Gleixner43f2f112011-03-24 17:22:30 +01001278 irq_set_chip(irq, &bfin_core_irqchip);
Bryan Wu1394f032007-05-06 14:50:22 -07001279 else
Thomas Gleixner43f2f112011-03-24 17:22:30 +01001280 irq_set_chip(irq, &bfin_internal_irqchip);
Bryan Wu1394f032007-05-06 14:50:22 -07001281
Michael Hennerich464abc52008-02-25 13:50:20 +08001282 switch (irq) {
Steven Miao4f6b6002012-05-16 17:56:51 +08001283#ifndef CONFIG_BF60x
Mike Frysinger01f8e342011-06-26 13:56:23 -04001284#if BFIN_GPIO_PINT
Michael Hennerich464abc52008-02-25 13:50:20 +08001285 case IRQ_PINT0:
1286 case IRQ_PINT1:
1287 case IRQ_PINT2:
1288 case IRQ_PINT3:
Mike Frysinger01f8e342011-06-26 13:56:23 -04001289#elif defined(BF537_FAMILY)
1290 case IRQ_PH_INTA_MAC_RX:
1291 case IRQ_PF_INTA_PG_INTA:
1292#elif defined(BF533_FAMILY)
1293 case IRQ_PROG_INTA:
Bryan Wu2f6f4bc2008-11-18 17:48:21 +08001294#elif defined(CONFIG_BF52x) || defined(CONFIG_BF51x)
Michael Hennerich464abc52008-02-25 13:50:20 +08001295 case IRQ_PORTF_INTA:
1296 case IRQ_PORTG_INTA:
1297 case IRQ_PORTH_INTA:
Michael Hennerich2c4f8292008-02-09 04:11:14 +08001298#elif defined(CONFIG_BF561)
Michael Hennerich464abc52008-02-25 13:50:20 +08001299 case IRQ_PROG0_INTA:
1300 case IRQ_PROG1_INTA:
1301 case IRQ_PROG2_INTA:
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -04001302#elif defined(BF538_FAMILY)
Michael Hennerichdc26aec2008-11-18 17:48:22 +08001303 case IRQ_PORTF_INTA:
Michael Hennerich59003142007-10-21 16:54:27 +08001304#endif
Thomas Gleixner43f2f112011-03-24 17:22:30 +01001305 irq_set_chained_handler(irq, bfin_demux_gpio_irq);
Michael Hennerich464abc52008-02-25 13:50:20 +08001306 break;
Michael Hennerichaec59c92010-02-19 15:09:10 +00001307#if defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE)
1308 case IRQ_MAC_ERROR:
Thomas Gleixner43f2f112011-03-24 17:22:30 +01001309 irq_set_chained_handler(irq,
1310 bfin_demux_mac_status_irq);
Michael Hennerichaec59c92010-02-19 15:09:10 +00001311 break;
1312#endif
Steven Miao4f6b6002012-05-16 17:56:51 +08001313#if defined(CONFIG_SMP) || defined(CONFIG_ICC)
Graf Yang6b3087c2009-01-07 23:14:39 +08001314 case IRQ_SUPPLE_0:
1315 case IRQ_SUPPLE_1:
Thomas Gleixner43f2f112011-03-24 17:22:30 +01001316 irq_set_handler(irq, handle_percpu_irq);
Graf Yang6b3087c2009-01-07 23:14:39 +08001317 break;
1318#endif
Steven Miao4f6b6002012-05-16 17:56:51 +08001319#endif
Graf Yang179413142009-08-18 04:29:33 +00001320
Yi Licb191712009-12-30 07:12:50 +00001321#ifdef CONFIG_TICKSOURCE_CORETMR
1322 case IRQ_CORETMR:
1323# ifdef CONFIG_SMP
Thomas Gleixner43f2f112011-03-24 17:22:30 +01001324 irq_set_handler(irq, handle_percpu_irq);
Yi Licb191712009-12-30 07:12:50 +00001325# else
Thomas Gleixner43f2f112011-03-24 17:22:30 +01001326 irq_set_handler(irq, handle_simple_irq);
Yi Licb191712009-12-30 07:12:50 +00001327# endif
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -04001328 break;
Yi Licb191712009-12-30 07:12:50 +00001329#endif
1330
1331#ifdef CONFIG_TICKSOURCE_GPTMR0
Philippe Geruma40494a2009-06-16 05:25:42 +02001332 case IRQ_TIMER0:
Thomas Gleixner43f2f112011-03-24 17:22:30 +01001333 irq_set_handler(irq, handle_simple_irq);
Michael Hennerich464abc52008-02-25 13:50:20 +08001334 break;
Graf Yang179413142009-08-18 04:29:33 +00001335#endif
Yi Licb191712009-12-30 07:12:50 +00001336
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -04001337 default:
Yi Licb191712009-12-30 07:12:50 +00001338#ifdef CONFIG_IPIPE
Thomas Gleixner43f2f112011-03-24 17:22:30 +01001339 irq_set_handler(irq, handle_level_irq);
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -04001340#else
Thomas Gleixner43f2f112011-03-24 17:22:30 +01001341 irq_set_handler(irq, handle_simple_irq);
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -04001342#endif
Philippe Geruma40494a2009-06-16 05:25:42 +02001343 break;
Bryan Wu1394f032007-05-06 14:50:22 -07001344 }
Bryan Wu1394f032007-05-06 14:50:22 -07001345 }
Michael Hennerich464abc52008-02-25 13:50:20 +08001346
Mike Frysingerf58c3272011-04-15 03:08:20 -04001347 init_mach_irq();
Bryan Wu1394f032007-05-06 14:50:22 -07001348
Steven Miao4f6b6002012-05-16 17:56:51 +08001349#ifndef CONFIG_BF60x
1350#if (defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE)) && !defined(CONFIG_BF60x)
Michael Hennerichaec59c92010-02-19 15:09:10 +00001351 for (irq = IRQ_MAC_PHYINT; irq <= IRQ_MAC_STMDONE; irq++)
Thomas Gleixner43f2f112011-03-24 17:22:30 +01001352 irq_set_chip_and_handler(irq, &bfin_mac_status_irqchip,
Michael Hennerichaec59c92010-02-19 15:09:10 +00001353 handle_level_irq);
1354#endif
Michael Hennerich464abc52008-02-25 13:50:20 +08001355 /* if configured as edge, then will be changed to do_edge_IRQ */
Michael Hennerichaec59c92010-02-19 15:09:10 +00001356 for (irq = GPIO_IRQ_BASE;
1357 irq < (GPIO_IRQ_BASE + MAX_BLACKFIN_GPIOS); irq++)
Thomas Gleixner43f2f112011-03-24 17:22:30 +01001358 irq_set_chip_and_handler(irq, &bfin_gpio_irqchip,
Michael Hennerich464abc52008-02-25 13:50:20 +08001359 handle_level_irq);
Steven Miao4f6b6002012-05-16 17:56:51 +08001360#else
1361 for (irq = BFIN_IRQ(0); irq <= SYS_IRQS; irq++) {
1362 if (irq < CORE_IRQS) {
1363 irq_set_chip(irq, &bfin_sec_irqchip);
1364 __irq_set_handler(irq, handle_sec_fault, 0, NULL);
1365 } else if (irq >= BFIN_IRQ(21) && irq <= BFIN_IRQ(26)) {
1366 irq_set_chip(irq, &bfin_sec_irqchip);
1367 irq_set_chained_handler(irq, bfin_demux_gpio_irq);
1368 } else if (irq >= BFIN_IRQ(34) && irq <= BFIN_IRQ(37)) {
1369 irq_set_chip(irq, &bfin_sec_irqchip);
1370 irq_set_handler(irq, handle_percpu_irq);
1371 } else {
1372 irq_set_chip_and_handler(irq, &bfin_sec_irqchip,
1373 handle_fasteoi_irq);
1374 __irq_set_preflow_handler(irq, bfin_sec_preflow_handler);
1375 }
1376 }
1377 for (irq = GPIO_IRQ_BASE;
1378 irq < (GPIO_IRQ_BASE + MAX_BLACKFIN_GPIOS); irq++)
1379 irq_set_chip_and_handler(irq, &bfin_gpio_irqchip,
1380 handle_level_irq);
1381#endif
Bryan Wu1394f032007-05-06 14:50:22 -07001382 bfin_write_IMASK(0);
1383 CSYNC();
1384 ilat = bfin_read_ILAT();
1385 CSYNC();
1386 bfin_write_ILAT(ilat);
1387 CSYNC();
1388
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001389 printk(KERN_INFO "Configuring Blackfin Priority Driven Interrupts\n");
Mike Frysinger40059782008-11-18 17:48:22 +08001390 /* IMASK=xxx is equivalent to STI xx or bfin_irq_flags=xx,
Bryan Wu1394f032007-05-06 14:50:22 -07001391 * local_irq_enable()
1392 */
Steven Miao4f6b6002012-05-16 17:56:51 +08001393#ifndef CONFIG_BF60x
Bryan Wu1394f032007-05-06 14:50:22 -07001394 program_IAR();
1395 /* Therefore it's better to setup IARs before interrupts enabled */
1396 search_IAR();
1397
1398 /* Enable interrupts IVG7-15 */
Mike Frysinger40059782008-11-18 17:48:22 +08001399 bfin_irq_flags |= IMASK_IVG15 |
Steven Miao4f6b6002012-05-16 17:56:51 +08001400 IMASK_IVG14 | IMASK_IVG13 | IMASK_IVG12 | IMASK_IVG11 |
1401 IMASK_IVG10 | IMASK_IVG9 | IMASK_IVG8 | IMASK_IVG7 | IMASK_IVGHW;
1402
1403 bfin_sti(bfin_irq_flags);
Bryan Wu1394f032007-05-06 14:50:22 -07001404
Michael Hennerich349ebbc2009-04-15 08:48:08 +00001405 /* This implicitly covers ANOMALY_05000171
1406 * Boot-ROM code modifies SICA_IWRx wakeup registers
1407 */
Mike Frysingerbe1d8542009-02-04 16:49:45 +08001408#ifdef SIC_IWR0
Michael Hennerich56f5f592008-08-06 17:55:32 +08001409 bfin_write_SIC_IWR0(IWR_DISABLE_ALL);
Mike Frysingerbe1d8542009-02-04 16:49:45 +08001410# ifdef SIC_IWR1
Bryan Wu2f6f4bc2008-11-18 17:48:21 +08001411 /* BF52x/BF51x system reset does not properly reset SIC_IWR1 which
Michael Hennerich55546ac2008-08-13 17:41:13 +08001412 * will screw up the bootrom as it relies on MDMA0/1 waking it
1413 * up from IDLE instructions. See this report for more info:
1414 * http://blackfin.uclinux.org/gf/tracker/4323
1415 */
Mike Frysingerb7e11292008-11-18 17:48:22 +08001416 if (ANOMALY_05000435)
1417 bfin_write_SIC_IWR1(IWR_ENABLE(10) | IWR_ENABLE(11));
1418 else
1419 bfin_write_SIC_IWR1(IWR_DISABLE_ALL);
Mike Frysingerbe1d8542009-02-04 16:49:45 +08001420# endif
1421# ifdef SIC_IWR2
Michael Hennerich56f5f592008-08-06 17:55:32 +08001422 bfin_write_SIC_IWR2(IWR_DISABLE_ALL);
Michael Hennerichfe9ec9b2008-02-25 12:04:57 +08001423# endif
1424#else
Michael Hennerich56f5f592008-08-06 17:55:32 +08001425 bfin_write_SIC_IWR(IWR_DISABLE_ALL);
Michael Hennerichfe9ec9b2008-02-25 12:04:57 +08001426#endif
Steven Miao4f6b6002012-05-16 17:56:51 +08001427#else /* CONFIG_BF60x */
1428 /* Enable interrupts IVG7-15 */
1429 bfin_irq_flags |= IMASK_IVG15 |
1430 IMASK_IVG14 | IMASK_IVG13 | IMASK_IVG12 | IMASK_IVG11 |
1431 IMASK_IVG10 | IMASK_IVG9 | IMASK_IVG8 | IMASK_IVG7 | IMASK_IVGHW;
Michael Hennerichfe9ec9b2008-02-25 12:04:57 +08001432
Steven Miao4f6b6002012-05-16 17:56:51 +08001433
1434 bfin_write_SEC_FCTL(SEC_FCTL_EN | SEC_FCTL_SYSRST_EN | SEC_FCTL_FLTIN_EN);
1435 bfin_sec_enable_sci(SIC_SYSIRQ(IRQ_WATCH0));
1436 bfin_sec_enable_ssi(SIC_SYSIRQ(IRQ_WATCH0));
1437 bfin_write_SEC_SCI(0, SEC_CCTL, SEC_CCTL_RESET);
1438 udelay(100);
1439 bfin_write_SEC_GCTL(SEC_GCTL_EN);
1440 bfin_write_SEC_SCI(0, SEC_CCTL, SEC_CCTL_EN | SEC_CCTL_NMI_EN);
1441 init_software_driven_irq();
1442 register_syscore_ops(&sec_pm_syscore_ops);
1443#endif
Bryan Wu1394f032007-05-06 14:50:22 -07001444 return 0;
1445}
1446
1447#ifdef CONFIG_DO_IRQ_L1
Mike Frysingera055b2b2007-11-15 21:12:32 +08001448__attribute__((l1_text))
Bryan Wu1394f032007-05-06 14:50:22 -07001449#endif
Mike Frysinger6b108042011-03-30 01:35:41 -04001450static int vec_to_irq(int vec)
1451{
Steven Miao4f6b6002012-05-16 17:56:51 +08001452#ifndef CONFIG_BF60x
Mike Frysinger6b108042011-03-30 01:35:41 -04001453 struct ivgx *ivg = ivg7_13[vec - IVG7].ifirst;
1454 struct ivgx *ivg_stop = ivg7_13[vec - IVG7].istop;
1455 unsigned long sic_status[3];
Steven Miao4f6b6002012-05-16 17:56:51 +08001456#endif
Mike Frysinger6b108042011-03-30 01:35:41 -04001457 if (likely(vec == EVT_IVTMR_P))
1458 return IRQ_CORETMR;
Steven Miao4f6b6002012-05-16 17:56:51 +08001459#ifndef CONFIG_BF60x
Mike Frysinger6b108042011-03-30 01:35:41 -04001460#ifdef SIC_ISR
1461 sic_status[0] = bfin_read_SIC_IMASK() & bfin_read_SIC_ISR();
1462#else
1463 if (smp_processor_id()) {
1464# ifdef SICB_ISR0
1465 /* This will be optimized out in UP mode. */
1466 sic_status[0] = bfin_read_SICB_ISR0() & bfin_read_SICB_IMASK0();
1467 sic_status[1] = bfin_read_SICB_ISR1() & bfin_read_SICB_IMASK1();
1468# endif
1469 } else {
1470 sic_status[0] = bfin_read_SIC_ISR0() & bfin_read_SIC_IMASK0();
1471 sic_status[1] = bfin_read_SIC_ISR1() & bfin_read_SIC_IMASK1();
1472 }
1473#endif
1474#ifdef SIC_ISR2
1475 sic_status[2] = bfin_read_SIC_ISR2() & bfin_read_SIC_IMASK2();
1476#endif
1477
1478 for (;; ivg++) {
1479 if (ivg >= ivg_stop)
1480 return -1;
1481#ifdef SIC_ISR
1482 if (sic_status[0] & ivg->isrflag)
1483#else
1484 if (sic_status[(ivg->irqno - IVG7) / 32] & ivg->isrflag)
1485#endif
1486 return ivg->irqno;
1487 }
Steven Miao4f6b6002012-05-16 17:56:51 +08001488#else
1489 /* for bf60x read */
1490 return BFIN_IRQ(bfin_read_SEC_SCI(0, SEC_CSID));
1491#endif /* end of CONFIG_BF60x */
Mike Frysinger6b108042011-03-30 01:35:41 -04001492}
1493
1494#ifdef CONFIG_DO_IRQ_L1
1495__attribute__((l1_text))
1496#endif
Bryan Wu1394f032007-05-06 14:50:22 -07001497void do_irq(int vec, struct pt_regs *fp)
1498{
Mike Frysinger6b108042011-03-30 01:35:41 -04001499 int irq = vec_to_irq(vec);
1500 if (irq == -1)
1501 return;
1502 asm_do_IRQ(irq, fp);
Bryan Wu1394f032007-05-06 14:50:22 -07001503}
Yi Li6a01f232009-01-07 23:14:39 +08001504
1505#ifdef CONFIG_IPIPE
1506
1507int __ipipe_get_irq_priority(unsigned irq)
1508{
1509 int ient, prio;
1510
1511 if (irq <= IRQ_CORETMR)
1512 return irq;
1513
1514 for (ient = 0; ient < NR_PERI_INTS; ient++) {
1515 struct ivgx *ivg = ivg_table + ient;
1516 if (ivg->irqno == irq) {
1517 for (prio = 0; prio <= IVG13-IVG7; prio++) {
1518 if (ivg7_13[prio].ifirst <= ivg &&
1519 ivg7_13[prio].istop > ivg)
1520 return IVG7 + prio;
1521 }
1522 }
1523 }
1524
1525 return IVG15;
1526}
1527
Yi Li6a01f232009-01-07 23:14:39 +08001528/* Hw interrupts are disabled on entry (check SAVE_CONTEXT). */
1529#ifdef CONFIG_DO_IRQ_L1
1530__attribute__((l1_text))
1531#endif
1532asmlinkage int __ipipe_grab_irq(int vec, struct pt_regs *regs)
1533{
Philippe Gerum9bd50df2009-03-04 16:52:38 +08001534 struct ipipe_percpu_domain_data *p = ipipe_root_cpudom_ptr();
Philippe Geruma40494a2009-06-16 05:25:42 +02001535 struct ipipe_domain *this_domain = __ipipe_current_domain;
Yi Li6a01f232009-01-07 23:14:39 +08001536 struct ivgx *ivg_stop = ivg7_13[vec-IVG7].istop;
1537 struct ivgx *ivg = ivg7_13[vec-IVG7].ifirst;
Philippe Gerum5b5da4c2011-03-17 02:12:48 -04001538 int irq, s = 0;
Yi Li6a01f232009-01-07 23:14:39 +08001539
Mike Frysinger6b108042011-03-30 01:35:41 -04001540 irq = vec_to_irq(vec);
1541 if (irq == -1)
1542 return 0;
Yi Li6a01f232009-01-07 23:14:39 +08001543
1544 if (irq == IRQ_SYSTMR) {
Philippe Geruma40494a2009-06-16 05:25:42 +02001545#if !defined(CONFIG_GENERIC_CLOCKEVENTS) || defined(CONFIG_TICKSOURCE_GPTMR0)
Yi Li6a01f232009-01-07 23:14:39 +08001546 bfin_write_TIMER_STATUS(1); /* Latch TIMIL0 */
Philippe Gerum9bd50df2009-03-04 16:52:38 +08001547#endif
Yi Li6a01f232009-01-07 23:14:39 +08001548 /* This is basically what we need from the register frame. */
1549 __raw_get_cpu_var(__ipipe_tick_regs).ipend = regs->ipend;
1550 __raw_get_cpu_var(__ipipe_tick_regs).pc = regs->pc;
Philippe Gerum9bd50df2009-03-04 16:52:38 +08001551 if (this_domain != ipipe_root_domain)
Yi Li6a01f232009-01-07 23:14:39 +08001552 __raw_get_cpu_var(__ipipe_tick_regs).ipend &= ~0x10;
Philippe Gerum9bd50df2009-03-04 16:52:38 +08001553 else
1554 __raw_get_cpu_var(__ipipe_tick_regs).ipend |= 0x10;
Yi Li6a01f232009-01-07 23:14:39 +08001555 }
1556
Philippe Gerum5b5da4c2011-03-17 02:12:48 -04001557 /*
1558 * We don't want Linux interrupt handlers to run at the
1559 * current core priority level (i.e. < EVT15), since this
1560 * might delay other interrupts handled by a high priority
1561 * domain. Here is what we do instead:
1562 *
1563 * - we raise the SYNCDEFER bit to prevent
1564 * __ipipe_handle_irq() to sync the pipeline for the root
1565 * stage for the incoming interrupt. Upon return, that IRQ is
1566 * pending in the interrupt log.
1567 *
1568 * - we raise the TIF_IRQ_SYNC bit for the current thread, so
1569 * that _schedule_and_signal_from_int will eventually sync the
1570 * pipeline from EVT15.
1571 */
Philippe Gerum9bd50df2009-03-04 16:52:38 +08001572 if (this_domain == ipipe_root_domain) {
1573 s = __test_and_set_bit(IPIPE_SYNCDEFER_FLAG, &p->status);
1574 barrier();
1575 }
Yi Li6a01f232009-01-07 23:14:39 +08001576
1577 ipipe_trace_irq_entry(irq);
1578 __ipipe_handle_irq(irq, regs);
Philippe Gerum9bd50df2009-03-04 16:52:38 +08001579 ipipe_trace_irq_exit(irq);
Yi Li6a01f232009-01-07 23:14:39 +08001580
Philippe Gerum5b5da4c2011-03-17 02:12:48 -04001581 if (user_mode(regs) &&
1582 !ipipe_test_foreign_stack() &&
1583 (current->ipipe_flags & PF_EVTRET) != 0) {
1584 /*
1585 * Testing for user_regs() does NOT fully eliminate
1586 * foreign stack contexts, because of the forged
1587 * interrupt returns we do through
1588 * __ipipe_call_irqtail. In that case, we might have
1589 * preempted a foreign stack context in a high
1590 * priority domain, with a single interrupt level now
1591 * pending after the irqtail unwinding is done. In
1592 * which case user_mode() is now true, and the event
1593 * gets dispatched spuriously.
1594 */
1595 current->ipipe_flags &= ~PF_EVTRET;
1596 __ipipe_dispatch_event(IPIPE_EVENT_RETURN, regs);
1597 }
1598
Philippe Gerum9bd50df2009-03-04 16:52:38 +08001599 if (this_domain == ipipe_root_domain) {
1600 set_thread_flag(TIF_IRQ_SYNC);
1601 if (!s) {
1602 __clear_bit(IPIPE_SYNCDEFER_FLAG, &p->status);
1603 return !test_bit(IPIPE_STALL_FLAG, &p->status);
1604 }
1605 }
Yi Li6a01f232009-01-07 23:14:39 +08001606
Graf Yang1fa9be72009-05-15 11:01:59 +00001607 return 0;
Yi Li6a01f232009-01-07 23:14:39 +08001608}
1609
1610#endif /* CONFIG_IPIPE */