Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1 | /* |
Robin Getz | 96f1050 | 2009-09-24 14:11:24 +0000 | [diff] [blame] | 2 | * Set up the interrupt priorities |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 3 | * |
Robin Getz | 96f1050 | 2009-09-24 14:11:24 +0000 | [diff] [blame] | 4 | * Copyright 2004-2009 Analog Devices Inc. |
| 5 | * 2003 Bas Vermeulen <bas@buyways.nl> |
| 6 | * 2002 Arcturus Networks Inc. MaTed <mated@sympatico.ca> |
| 7 | * 2000-2001 Lineo, Inc. D. Jefff Dionne <jeff@lineo.ca> |
| 8 | * 1999 D. Jeff Dionne <jeff@uclinux.org> |
| 9 | * 1996 Roman Zippel |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 10 | * |
Robin Getz | 96f1050 | 2009-09-24 14:11:24 +0000 | [diff] [blame] | 11 | * Licensed under the GPL-2 |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 12 | */ |
| 13 | |
| 14 | #include <linux/module.h> |
| 15 | #include <linux/kernel_stat.h> |
| 16 | #include <linux/seq_file.h> |
| 17 | #include <linux/irq.h> |
Philippe Gerum | 5b5da4c | 2011-03-17 02:12:48 -0400 | [diff] [blame] | 18 | #include <linux/sched.h> |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 19 | #include <linux/syscore_ops.h> |
| 20 | #include <asm/delay.h> |
Yi Li | 6a01f23 | 2009-01-07 23:14:39 +0800 | [diff] [blame] | 21 | #ifdef CONFIG_IPIPE |
| 22 | #include <linux/ipipe.h> |
| 23 | #endif |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 24 | #include <asm/traps.h> |
| 25 | #include <asm/blackfin.h> |
| 26 | #include <asm/gpio.h> |
| 27 | #include <asm/irq_handler.h> |
Mike Frysinger | 761ec44 | 2009-10-15 17:12:05 +0000 | [diff] [blame] | 28 | #include <asm/dpmc.h> |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 29 | |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 30 | #ifndef CONFIG_BF60x |
| 31 | # define SIC_SYSIRQ(irq) (irq - (IRQ_CORETMR + 1)) |
| 32 | #else |
| 33 | # define SIC_SYSIRQ(irq) ((irq) - IVG15) |
| 34 | #endif |
Mike Frysinger | 7beb743 | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 35 | |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 36 | /* |
| 37 | * NOTES: |
| 38 | * - we have separated the physical Hardware interrupt from the |
| 39 | * levels that the LINUX kernel sees (see the description in irq.h) |
| 40 | * - |
| 41 | */ |
| 42 | |
Graf Yang | 6b3087c | 2009-01-07 23:14:39 +0800 | [diff] [blame] | 43 | #ifndef CONFIG_SMP |
Mike Frysinger | a99bbcc | 2007-10-22 00:19:31 +0800 | [diff] [blame] | 44 | /* Initialize this to an actual value to force it into the .data |
| 45 | * section so that we know it is properly initialized at entry into |
| 46 | * the kernel but before bss is initialized to zero (which is where |
| 47 | * it would live otherwise). The 0x1f magic represents the IRQs we |
| 48 | * cannot actually mask out in hardware. |
| 49 | */ |
Mike Frysinger | 4005978 | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 50 | unsigned long bfin_irq_flags = 0x1f; |
| 51 | EXPORT_SYMBOL(bfin_irq_flags); |
Graf Yang | 6b3087c | 2009-01-07 23:14:39 +0800 | [diff] [blame] | 52 | #endif |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 53 | |
Michael Hennerich | cfefe3c | 2008-02-09 04:12:37 +0800 | [diff] [blame] | 54 | #ifdef CONFIG_PM |
| 55 | unsigned long bfin_sic_iwr[3]; /* Up to 3 SIC_IWRx registers */ |
Michael Hennerich | 4a88d0c | 2008-08-05 17:38:41 +0800 | [diff] [blame] | 56 | unsigned vr_wakeup; |
Michael Hennerich | cfefe3c | 2008-02-09 04:12:37 +0800 | [diff] [blame] | 57 | #endif |
| 58 | |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 59 | #ifndef CONFIG_BF60x |
Mike Frysinger | e9e334c | 2011-03-30 00:43:52 -0400 | [diff] [blame] | 60 | static struct ivgx { |
Michael Hennerich | 464abc5 | 2008-02-25 13:50:20 +0800 | [diff] [blame] | 61 | /* irq number for request_irq, available in mach-bf5xx/irq.h */ |
Roy Huang | 24a07a1 | 2007-07-12 22:41:45 +0800 | [diff] [blame] | 62 | unsigned int irqno; |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 63 | /* corresponding bit in the SIC_ISR register */ |
Roy Huang | 24a07a1 | 2007-07-12 22:41:45 +0800 | [diff] [blame] | 64 | unsigned int isrflag; |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 65 | } ivg_table[NR_PERI_INTS]; |
| 66 | |
Mike Frysinger | e9e334c | 2011-03-30 00:43:52 -0400 | [diff] [blame] | 67 | static struct ivg_slice { |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 68 | /* position of first irq in ivg_table for given ivg */ |
| 69 | struct ivgx *ifirst; |
| 70 | struct ivgx *istop; |
| 71 | } ivg7_13[IVG13 - IVG7 + 1]; |
| 72 | |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 73 | |
| 74 | /* |
| 75 | * Search SIC_IAR and fill tables with the irqvalues |
| 76 | * and their positions in the SIC_ISR register. |
| 77 | */ |
| 78 | static void __init search_IAR(void) |
| 79 | { |
| 80 | unsigned ivg, irq_pos = 0; |
| 81 | for (ivg = 0; ivg <= IVG13 - IVG7; ivg++) { |
Mike Frysinger | 80fcdb9 | 2010-04-22 21:15:00 +0000 | [diff] [blame] | 82 | int irqN; |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 83 | |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 84 | ivg7_13[ivg].istop = ivg7_13[ivg].ifirst = &ivg_table[irq_pos]; |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 85 | |
Mike Frysinger | 80fcdb9 | 2010-04-22 21:15:00 +0000 | [diff] [blame] | 86 | for (irqN = 0; irqN < NR_PERI_INTS; irqN += 4) { |
| 87 | int irqn; |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 88 | u32 iar = |
| 89 | bfin_read32((unsigned long *)SIC_IAR0 + |
Mike Frysinger | 80fcdb9 | 2010-04-22 21:15:00 +0000 | [diff] [blame] | 90 | #if defined(CONFIG_BF51x) || defined(CONFIG_BF52x) || \ |
| 91 | defined(CONFIG_BF538) || defined(CONFIG_BF539) |
| 92 | ((irqN % 32) >> 3) + ((irqN / 32) * ((SIC_IAR4 - SIC_IAR0) / 4)) |
Michael Hennerich | 5900314 | 2007-10-21 16:54:27 +0800 | [diff] [blame] | 93 | #else |
Mike Frysinger | 80fcdb9 | 2010-04-22 21:15:00 +0000 | [diff] [blame] | 94 | (irqN >> 3) |
Michael Hennerich | 5900314 | 2007-10-21 16:54:27 +0800 | [diff] [blame] | 95 | #endif |
Mike Frysinger | 80fcdb9 | 2010-04-22 21:15:00 +0000 | [diff] [blame] | 96 | ); |
Mike Frysinger | 80fcdb9 | 2010-04-22 21:15:00 +0000 | [diff] [blame] | 97 | for (irqn = irqN; irqn < irqN + 4; ++irqn) { |
| 98 | int iar_shift = (irqn & 7) * 4; |
| 99 | if (ivg == (0xf & (iar >> iar_shift))) { |
| 100 | ivg_table[irq_pos].irqno = IVG7 + irqn; |
| 101 | ivg_table[irq_pos].isrflag = 1 << (irqn % 32); |
| 102 | ivg7_13[ivg].istop++; |
| 103 | irq_pos++; |
| 104 | } |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 105 | } |
| 106 | } |
| 107 | } |
| 108 | } |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 109 | #endif |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 110 | |
| 111 | /* |
Michael Hennerich | 464abc5 | 2008-02-25 13:50:20 +0800 | [diff] [blame] | 112 | * This is for core internal IRQs |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 113 | */ |
Mike Frysinger | f58c327 | 2011-04-15 03:08:20 -0400 | [diff] [blame] | 114 | void bfin_ack_noop(struct irq_data *d) |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 115 | { |
| 116 | /* Dummy function. */ |
| 117 | } |
| 118 | |
Thomas Gleixner | 4f19ea4 | 2011-02-06 18:23:27 +0000 | [diff] [blame] | 119 | static void bfin_core_mask_irq(struct irq_data *d) |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 120 | { |
Thomas Gleixner | 4f19ea4 | 2011-02-06 18:23:27 +0000 | [diff] [blame] | 121 | bfin_irq_flags &= ~(1 << d->irq); |
David Howells | 3b139cd | 2010-10-07 14:08:52 +0100 | [diff] [blame] | 122 | if (!hard_irqs_disabled()) |
| 123 | hard_local_irq_enable(); |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 124 | } |
| 125 | |
Thomas Gleixner | 4f19ea4 | 2011-02-06 18:23:27 +0000 | [diff] [blame] | 126 | static void bfin_core_unmask_irq(struct irq_data *d) |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 127 | { |
Thomas Gleixner | 4f19ea4 | 2011-02-06 18:23:27 +0000 | [diff] [blame] | 128 | bfin_irq_flags |= 1 << d->irq; |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 129 | /* |
| 130 | * If interrupts are enabled, IMASK must contain the same value |
Mike Frysinger | 4005978 | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 131 | * as bfin_irq_flags. Make sure that invariant holds. If interrupts |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 132 | * are currently disabled we need not do anything; one of the |
| 133 | * callers will take care of setting IMASK to the proper value |
| 134 | * when reenabling interrupts. |
Mike Frysinger | 4005978 | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 135 | * local_irq_enable just does "STI bfin_irq_flags", so it's exactly |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 136 | * what we need. |
| 137 | */ |
David Howells | 3b139cd | 2010-10-07 14:08:52 +0100 | [diff] [blame] | 138 | if (!hard_irqs_disabled()) |
| 139 | hard_local_irq_enable(); |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 140 | return; |
| 141 | } |
| 142 | |
Mike Frysinger | f58c327 | 2011-04-15 03:08:20 -0400 | [diff] [blame] | 143 | void bfin_internal_mask_irq(unsigned int irq) |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 144 | { |
Mike Frysinger | fc6bd7b | 2011-04-15 01:35:53 -0400 | [diff] [blame] | 145 | unsigned long flags = hard_local_irq_save(); |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 146 | #ifndef CONFIG_BF60x |
Mike Frysinger | fc6bd7b | 2011-04-15 01:35:53 -0400 | [diff] [blame] | 147 | #ifdef SIC_IMASK0 |
| 148 | unsigned mask_bank = SIC_SYSIRQ(irq) / 32; |
| 149 | unsigned mask_bit = SIC_SYSIRQ(irq) % 32; |
Bryan Wu | c04d66b | 2007-07-12 17:26:31 +0800 | [diff] [blame] | 150 | bfin_write_SIC_IMASK(mask_bank, bfin_read_SIC_IMASK(mask_bank) & |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 151 | ~(1 << mask_bit)); |
| 152 | # if defined(CONFIG_SMP) || defined(CONFIG_ICC) |
Graf Yang | 6b3087c | 2009-01-07 23:14:39 +0800 | [diff] [blame] | 153 | bfin_write_SICB_IMASK(mask_bank, bfin_read_SICB_IMASK(mask_bank) & |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 154 | ~(1 << mask_bit)); |
Mike Frysinger | fc6bd7b | 2011-04-15 01:35:53 -0400 | [diff] [blame] | 155 | # endif |
| 156 | #else |
| 157 | bfin_write_SIC_IMASK(bfin_read_SIC_IMASK() & |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 158 | ~(1 << SIC_SYSIRQ(irq))); |
| 159 | #endif /* end of SIC_IMASK0 */ |
Graf Yang | 6b3087c | 2009-01-07 23:14:39 +0800 | [diff] [blame] | 160 | #endif |
David Howells | 3b139cd | 2010-10-07 14:08:52 +0100 | [diff] [blame] | 161 | hard_local_irq_restore(flags); |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 162 | } |
| 163 | |
Thomas Gleixner | ff43a67 | 2011-02-06 18:23:29 +0000 | [diff] [blame] | 164 | static void bfin_internal_mask_irq_chip(struct irq_data *d) |
| 165 | { |
| 166 | bfin_internal_mask_irq(d->irq); |
| 167 | } |
| 168 | |
Sonic Zhang | 0325f25 | 2009-12-28 07:29:57 +0000 | [diff] [blame] | 169 | #ifdef CONFIG_SMP |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 170 | void bfin_internal_unmask_irq_affinity(unsigned int irq, |
Sonic Zhang | 0325f25 | 2009-12-28 07:29:57 +0000 | [diff] [blame] | 171 | const struct cpumask *affinity) |
| 172 | #else |
Mike Frysinger | f58c327 | 2011-04-15 03:08:20 -0400 | [diff] [blame] | 173 | void bfin_internal_unmask_irq(unsigned int irq) |
Sonic Zhang | 0325f25 | 2009-12-28 07:29:57 +0000 | [diff] [blame] | 174 | #endif |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 175 | { |
Mike Frysinger | fc6bd7b | 2011-04-15 01:35:53 -0400 | [diff] [blame] | 176 | unsigned long flags = hard_local_irq_save(); |
Philippe Gerum | 9bd50df | 2009-03-04 16:52:38 +0800 | [diff] [blame] | 177 | |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 178 | #ifndef CONFIG_BF60x |
Mike Frysinger | fc6bd7b | 2011-04-15 01:35:53 -0400 | [diff] [blame] | 179 | #ifdef SIC_IMASK0 |
| 180 | unsigned mask_bank = SIC_SYSIRQ(irq) / 32; |
| 181 | unsigned mask_bit = SIC_SYSIRQ(irq) % 32; |
| 182 | # ifdef CONFIG_SMP |
Sonic Zhang | 0325f25 | 2009-12-28 07:29:57 +0000 | [diff] [blame] | 183 | if (cpumask_test_cpu(0, affinity)) |
Mike Frysinger | fc6bd7b | 2011-04-15 01:35:53 -0400 | [diff] [blame] | 184 | # endif |
Sonic Zhang | 0325f25 | 2009-12-28 07:29:57 +0000 | [diff] [blame] | 185 | bfin_write_SIC_IMASK(mask_bank, |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 186 | bfin_read_SIC_IMASK(mask_bank) | |
| 187 | (1 << mask_bit)); |
Mike Frysinger | fc6bd7b | 2011-04-15 01:35:53 -0400 | [diff] [blame] | 188 | # ifdef CONFIG_SMP |
Sonic Zhang | 0325f25 | 2009-12-28 07:29:57 +0000 | [diff] [blame] | 189 | if (cpumask_test_cpu(1, affinity)) |
| 190 | bfin_write_SICB_IMASK(mask_bank, |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 191 | bfin_read_SICB_IMASK(mask_bank) | |
| 192 | (1 << mask_bit)); |
Mike Frysinger | fc6bd7b | 2011-04-15 01:35:53 -0400 | [diff] [blame] | 193 | # endif |
| 194 | #else |
| 195 | bfin_write_SIC_IMASK(bfin_read_SIC_IMASK() | |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 196 | (1 << SIC_SYSIRQ(irq))); |
Graf Yang | 6b3087c | 2009-01-07 23:14:39 +0800 | [diff] [blame] | 197 | #endif |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 198 | #endif |
| 199 | hard_local_irq_restore(flags); |
| 200 | } |
| 201 | |
| 202 | #ifdef CONFIG_BF60x |
| 203 | static void bfin_sec_preflow_handler(struct irq_data *d) |
| 204 | { |
| 205 | unsigned long flags = hard_local_irq_save(); |
| 206 | unsigned int sid = SIC_SYSIRQ(d->irq); |
| 207 | |
| 208 | bfin_write_SEC_SCI(0, SEC_CSID, sid); |
Mike Frysinger | fc6bd7b | 2011-04-15 01:35:53 -0400 | [diff] [blame] | 209 | |
David Howells | 3b139cd | 2010-10-07 14:08:52 +0100 | [diff] [blame] | 210 | hard_local_irq_restore(flags); |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 211 | } |
| 212 | |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 213 | static void bfin_sec_mask_ack_irq(struct irq_data *d) |
| 214 | { |
| 215 | unsigned long flags = hard_local_irq_save(); |
| 216 | unsigned int sid = SIC_SYSIRQ(d->irq); |
| 217 | |
| 218 | bfin_write_SEC_SCI(0, SEC_CSID, sid); |
| 219 | |
| 220 | hard_local_irq_restore(flags); |
| 221 | } |
| 222 | |
| 223 | static void bfin_sec_unmask_irq(struct irq_data *d) |
| 224 | { |
| 225 | unsigned long flags = hard_local_irq_save(); |
| 226 | unsigned int sid = SIC_SYSIRQ(d->irq); |
| 227 | |
| 228 | bfin_write32(SEC_END, sid); |
| 229 | |
| 230 | hard_local_irq_restore(flags); |
| 231 | } |
| 232 | |
| 233 | static void bfin_sec_enable_ssi(unsigned int sid) |
| 234 | { |
| 235 | unsigned long flags = hard_local_irq_save(); |
| 236 | uint32_t reg_sctl = bfin_read_SEC_SCTL(sid); |
| 237 | |
| 238 | reg_sctl |= SEC_SCTL_SRC_EN; |
| 239 | bfin_write_SEC_SCTL(sid, reg_sctl); |
| 240 | |
| 241 | hard_local_irq_restore(flags); |
| 242 | } |
| 243 | |
| 244 | static void bfin_sec_disable_ssi(unsigned int sid) |
| 245 | { |
| 246 | unsigned long flags = hard_local_irq_save(); |
| 247 | uint32_t reg_sctl = bfin_read_SEC_SCTL(sid); |
| 248 | |
| 249 | reg_sctl &= ((uint32_t)~SEC_SCTL_SRC_EN); |
| 250 | bfin_write_SEC_SCTL(sid, reg_sctl); |
| 251 | |
| 252 | hard_local_irq_restore(flags); |
| 253 | } |
| 254 | |
| 255 | static void bfin_sec_set_ssi_coreid(unsigned int sid, unsigned int coreid) |
| 256 | { |
| 257 | unsigned long flags = hard_local_irq_save(); |
| 258 | uint32_t reg_sctl = bfin_read_SEC_SCTL(sid); |
| 259 | |
| 260 | reg_sctl &= ((uint32_t)~SEC_SCTL_CTG); |
| 261 | bfin_write_SEC_SCTL(sid, reg_sctl | ((coreid << 20) & SEC_SCTL_CTG)); |
| 262 | |
| 263 | hard_local_irq_restore(flags); |
| 264 | } |
| 265 | |
| 266 | static void bfin_sec_enable_sci(unsigned int sid) |
| 267 | { |
| 268 | unsigned long flags = hard_local_irq_save(); |
| 269 | uint32_t reg_sctl = bfin_read_SEC_SCTL(sid); |
| 270 | |
| 271 | if (sid == SIC_SYSIRQ(IRQ_WATCH0)) |
| 272 | reg_sctl |= SEC_SCTL_FAULT_EN; |
| 273 | else |
| 274 | reg_sctl |= SEC_SCTL_INT_EN; |
| 275 | bfin_write_SEC_SCTL(sid, reg_sctl); |
| 276 | |
| 277 | hard_local_irq_restore(flags); |
| 278 | } |
| 279 | |
| 280 | static void bfin_sec_disable_sci(unsigned int sid) |
| 281 | { |
| 282 | unsigned long flags = hard_local_irq_save(); |
| 283 | uint32_t reg_sctl = bfin_read_SEC_SCTL(sid); |
| 284 | |
| 285 | reg_sctl &= ((uint32_t)~SEC_SCTL_INT_EN); |
| 286 | bfin_write_SEC_SCTL(sid, reg_sctl); |
| 287 | |
| 288 | hard_local_irq_restore(flags); |
| 289 | } |
| 290 | |
| 291 | static void bfin_sec_enable(struct irq_data *d) |
| 292 | { |
| 293 | unsigned long flags = hard_local_irq_save(); |
| 294 | unsigned int sid = SIC_SYSIRQ(d->irq); |
| 295 | |
| 296 | bfin_sec_enable_sci(sid); |
| 297 | bfin_sec_enable_ssi(sid); |
| 298 | |
| 299 | hard_local_irq_restore(flags); |
| 300 | } |
| 301 | |
| 302 | static void bfin_sec_disable(struct irq_data *d) |
| 303 | { |
| 304 | unsigned long flags = hard_local_irq_save(); |
| 305 | unsigned int sid = SIC_SYSIRQ(d->irq); |
| 306 | |
| 307 | bfin_sec_disable_sci(sid); |
| 308 | bfin_sec_disable_ssi(sid); |
| 309 | |
| 310 | hard_local_irq_restore(flags); |
| 311 | } |
| 312 | |
| 313 | static void bfin_sec_raise_irq(unsigned int sid) |
| 314 | { |
| 315 | unsigned long flags = hard_local_irq_save(); |
| 316 | |
| 317 | bfin_write32(SEC_RAISE, sid); |
| 318 | |
| 319 | hard_local_irq_restore(flags); |
| 320 | } |
| 321 | |
| 322 | static void init_software_driven_irq(void) |
| 323 | { |
| 324 | bfin_sec_set_ssi_coreid(34, 0); |
| 325 | bfin_sec_set_ssi_coreid(35, 1); |
| 326 | bfin_sec_set_ssi_coreid(36, 0); |
| 327 | bfin_sec_set_ssi_coreid(37, 1); |
| 328 | } |
| 329 | |
| 330 | void bfin_sec_resume(void) |
| 331 | { |
| 332 | bfin_write_SEC_SCI(0, SEC_CCTL, SEC_CCTL_RESET); |
| 333 | udelay(100); |
| 334 | bfin_write_SEC_GCTL(SEC_GCTL_EN); |
| 335 | bfin_write_SEC_SCI(0, SEC_CCTL, SEC_CCTL_EN | SEC_CCTL_NMI_EN); |
| 336 | } |
| 337 | |
| 338 | void handle_sec_sfi_fault(uint32_t gstat) |
| 339 | { |
| 340 | |
| 341 | } |
| 342 | |
| 343 | void handle_sec_sci_fault(uint32_t gstat) |
| 344 | { |
| 345 | uint32_t core_id; |
| 346 | uint32_t cstat; |
| 347 | |
| 348 | core_id = gstat & SEC_GSTAT_SCI; |
| 349 | cstat = bfin_read_SEC_SCI(core_id, SEC_CSTAT); |
| 350 | if (cstat & SEC_CSTAT_ERR) { |
| 351 | switch (cstat & SEC_CSTAT_ERRC) { |
| 352 | case SEC_CSTAT_ACKERR: |
| 353 | printk(KERN_DEBUG "sec ack err\n"); |
| 354 | break; |
| 355 | default: |
| 356 | printk(KERN_DEBUG "sec sci unknow err\n"); |
| 357 | } |
| 358 | } |
| 359 | |
| 360 | } |
| 361 | |
| 362 | void handle_sec_ssi_fault(uint32_t gstat) |
| 363 | { |
| 364 | uint32_t sid; |
| 365 | uint32_t sstat; |
| 366 | |
| 367 | sid = gstat & SEC_GSTAT_SID; |
| 368 | sstat = bfin_read_SEC_SSTAT(sid); |
| 369 | |
| 370 | } |
| 371 | |
| 372 | void handle_sec_fault(unsigned int irq, struct irq_desc *desc) |
| 373 | { |
| 374 | uint32_t sec_gstat; |
| 375 | |
| 376 | raw_spin_lock(&desc->lock); |
| 377 | |
| 378 | sec_gstat = bfin_read32(SEC_GSTAT); |
| 379 | if (sec_gstat & SEC_GSTAT_ERR) { |
| 380 | |
| 381 | switch (sec_gstat & SEC_GSTAT_ERRC) { |
| 382 | case 0: |
| 383 | handle_sec_sfi_fault(sec_gstat); |
| 384 | break; |
| 385 | case SEC_GSTAT_SCIERR: |
| 386 | handle_sec_sci_fault(sec_gstat); |
| 387 | break; |
| 388 | case SEC_GSTAT_SSIERR: |
| 389 | handle_sec_ssi_fault(sec_gstat); |
| 390 | break; |
| 391 | } |
| 392 | |
| 393 | |
| 394 | } |
| 395 | |
| 396 | raw_spin_unlock(&desc->lock); |
| 397 | } |
| 398 | |
| 399 | static int sec_suspend(void) |
| 400 | { |
| 401 | return 0; |
| 402 | } |
| 403 | |
| 404 | static void sec_resume(void) |
| 405 | { |
| 406 | bfin_write_SEC_SCI(0, SEC_CCTL, SEC_CCTL_RESET); |
| 407 | udelay(100); |
| 408 | bfin_write_SEC_GCTL(SEC_GCTL_EN); |
| 409 | bfin_write_SEC_SCI(0, SEC_CCTL, SEC_CCTL_EN | SEC_CCTL_NMI_EN); |
| 410 | } |
| 411 | |
| 412 | static struct syscore_ops sec_pm_syscore_ops = { |
| 413 | .suspend = sec_suspend, |
| 414 | .resume = sec_resume, |
| 415 | }; |
| 416 | |
| 417 | #endif |
| 418 | |
Sonic Zhang | 0325f25 | 2009-12-28 07:29:57 +0000 | [diff] [blame] | 419 | #ifdef CONFIG_SMP |
Thomas Gleixner | ff43a67 | 2011-02-06 18:23:29 +0000 | [diff] [blame] | 420 | static void bfin_internal_unmask_irq_chip(struct irq_data *d) |
Sonic Zhang | 0325f25 | 2009-12-28 07:29:57 +0000 | [diff] [blame] | 421 | { |
Thomas Gleixner | ff43a67 | 2011-02-06 18:23:29 +0000 | [diff] [blame] | 422 | bfin_internal_unmask_irq_affinity(d->irq, d->affinity); |
Sonic Zhang | 0325f25 | 2009-12-28 07:29:57 +0000 | [diff] [blame] | 423 | } |
| 424 | |
Thomas Gleixner | ff43a67 | 2011-02-06 18:23:29 +0000 | [diff] [blame] | 425 | static int bfin_internal_set_affinity(struct irq_data *d, |
| 426 | const struct cpumask *mask, bool force) |
Sonic Zhang | 0325f25 | 2009-12-28 07:29:57 +0000 | [diff] [blame] | 427 | { |
Thomas Gleixner | ff43a67 | 2011-02-06 18:23:29 +0000 | [diff] [blame] | 428 | bfin_internal_mask_irq(d->irq); |
| 429 | bfin_internal_unmask_irq_affinity(d->irq, mask); |
Sonic Zhang | 0325f25 | 2009-12-28 07:29:57 +0000 | [diff] [blame] | 430 | |
| 431 | return 0; |
| 432 | } |
Thomas Gleixner | ff43a67 | 2011-02-06 18:23:29 +0000 | [diff] [blame] | 433 | #else |
| 434 | static void bfin_internal_unmask_irq_chip(struct irq_data *d) |
| 435 | { |
| 436 | bfin_internal_unmask_irq(d->irq); |
| 437 | } |
Sonic Zhang | 0325f25 | 2009-12-28 07:29:57 +0000 | [diff] [blame] | 438 | #endif |
| 439 | |
Michael Hennerich | cfefe3c | 2008-02-09 04:12:37 +0800 | [diff] [blame] | 440 | #ifdef CONFIG_PM |
| 441 | int bfin_internal_set_wake(unsigned int irq, unsigned int state) |
| 442 | { |
Michael Hennerich | 8d02237 | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 443 | u32 bank, bit, wakeup = 0; |
Michael Hennerich | cfefe3c | 2008-02-09 04:12:37 +0800 | [diff] [blame] | 444 | unsigned long flags; |
Michael Hennerich | 464abc5 | 2008-02-25 13:50:20 +0800 | [diff] [blame] | 445 | bank = SIC_SYSIRQ(irq) / 32; |
| 446 | bit = SIC_SYSIRQ(irq) % 32; |
Michael Hennerich | cfefe3c | 2008-02-09 04:12:37 +0800 | [diff] [blame] | 447 | |
Michael Hennerich | 4a88d0c | 2008-08-05 17:38:41 +0800 | [diff] [blame] | 448 | switch (irq) { |
| 449 | #ifdef IRQ_RTC |
| 450 | case IRQ_RTC: |
| 451 | wakeup |= WAKE; |
| 452 | break; |
| 453 | #endif |
| 454 | #ifdef IRQ_CAN0_RX |
| 455 | case IRQ_CAN0_RX: |
| 456 | wakeup |= CANWE; |
| 457 | break; |
| 458 | #endif |
| 459 | #ifdef IRQ_CAN1_RX |
| 460 | case IRQ_CAN1_RX: |
| 461 | wakeup |= CANWE; |
| 462 | break; |
| 463 | #endif |
| 464 | #ifdef IRQ_USB_INT0 |
| 465 | case IRQ_USB_INT0: |
| 466 | wakeup |= USBWE; |
| 467 | break; |
| 468 | #endif |
Michael Hennerich | d310fb4 | 2008-08-28 17:32:01 +0800 | [diff] [blame] | 469 | #ifdef CONFIG_BF54x |
Michael Hennerich | 4a88d0c | 2008-08-05 17:38:41 +0800 | [diff] [blame] | 470 | case IRQ_CNT: |
| 471 | wakeup |= ROTWE; |
| 472 | break; |
| 473 | #endif |
| 474 | default: |
| 475 | break; |
| 476 | } |
| 477 | |
David Howells | 3b139cd | 2010-10-07 14:08:52 +0100 | [diff] [blame] | 478 | flags = hard_local_irq_save(); |
Michael Hennerich | cfefe3c | 2008-02-09 04:12:37 +0800 | [diff] [blame] | 479 | |
Michael Hennerich | 4a88d0c | 2008-08-05 17:38:41 +0800 | [diff] [blame] | 480 | if (state) { |
Michael Hennerich | cfefe3c | 2008-02-09 04:12:37 +0800 | [diff] [blame] | 481 | bfin_sic_iwr[bank] |= (1 << bit); |
Michael Hennerich | 4a88d0c | 2008-08-05 17:38:41 +0800 | [diff] [blame] | 482 | vr_wakeup |= wakeup; |
| 483 | |
| 484 | } else { |
Michael Hennerich | cfefe3c | 2008-02-09 04:12:37 +0800 | [diff] [blame] | 485 | bfin_sic_iwr[bank] &= ~(1 << bit); |
Michael Hennerich | 4a88d0c | 2008-08-05 17:38:41 +0800 | [diff] [blame] | 486 | vr_wakeup &= ~wakeup; |
| 487 | } |
Michael Hennerich | cfefe3c | 2008-02-09 04:12:37 +0800 | [diff] [blame] | 488 | |
David Howells | 3b139cd | 2010-10-07 14:08:52 +0100 | [diff] [blame] | 489 | hard_local_irq_restore(flags); |
Michael Hennerich | cfefe3c | 2008-02-09 04:12:37 +0800 | [diff] [blame] | 490 | |
| 491 | return 0; |
| 492 | } |
Thomas Gleixner | ff43a67 | 2011-02-06 18:23:29 +0000 | [diff] [blame] | 493 | |
| 494 | static int bfin_internal_set_wake_chip(struct irq_data *d, unsigned int state) |
| 495 | { |
| 496 | return bfin_internal_set_wake(d->irq, state); |
| 497 | } |
Mike Frysinger | fc6bd7b | 2011-04-15 01:35:53 -0400 | [diff] [blame] | 498 | #else |
| 499 | # define bfin_internal_set_wake_chip NULL |
Michael Hennerich | cfefe3c | 2008-02-09 04:12:37 +0800 | [diff] [blame] | 500 | #endif |
| 501 | |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 502 | static struct irq_chip bfin_core_irqchip = { |
Graf Yang | 763e63c | 2008-10-08 17:08:15 +0800 | [diff] [blame] | 503 | .name = "CORE", |
Thomas Gleixner | 4f19ea4 | 2011-02-06 18:23:27 +0000 | [diff] [blame] | 504 | .irq_mask = bfin_core_mask_irq, |
| 505 | .irq_unmask = bfin_core_unmask_irq, |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 506 | }; |
| 507 | |
| 508 | static struct irq_chip bfin_internal_irqchip = { |
Graf Yang | 763e63c | 2008-10-08 17:08:15 +0800 | [diff] [blame] | 509 | .name = "INTN", |
Thomas Gleixner | ff43a67 | 2011-02-06 18:23:29 +0000 | [diff] [blame] | 510 | .irq_mask = bfin_internal_mask_irq_chip, |
| 511 | .irq_unmask = bfin_internal_unmask_irq_chip, |
Thomas Gleixner | ff43a67 | 2011-02-06 18:23:29 +0000 | [diff] [blame] | 512 | .irq_disable = bfin_internal_mask_irq_chip, |
| 513 | .irq_enable = bfin_internal_unmask_irq_chip, |
Sonic Zhang | 0325f25 | 2009-12-28 07:29:57 +0000 | [diff] [blame] | 514 | #ifdef CONFIG_SMP |
Thomas Gleixner | ff43a67 | 2011-02-06 18:23:29 +0000 | [diff] [blame] | 515 | .irq_set_affinity = bfin_internal_set_affinity, |
Sonic Zhang | 0325f25 | 2009-12-28 07:29:57 +0000 | [diff] [blame] | 516 | #endif |
Thomas Gleixner | ff43a67 | 2011-02-06 18:23:29 +0000 | [diff] [blame] | 517 | .irq_set_wake = bfin_internal_set_wake_chip, |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 518 | }; |
| 519 | |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 520 | #ifdef CONFIG_BF60x |
| 521 | static struct irq_chip bfin_sec_irqchip = { |
| 522 | .name = "SEC", |
| 523 | .irq_mask_ack = bfin_sec_mask_ack_irq, |
| 524 | .irq_mask = bfin_sec_mask_ack_irq, |
| 525 | .irq_unmask = bfin_sec_unmask_irq, |
| 526 | .irq_eoi = bfin_sec_unmask_irq, |
| 527 | .irq_disable = bfin_sec_disable, |
| 528 | .irq_enable = bfin_sec_enable, |
| 529 | }; |
| 530 | #endif |
| 531 | |
Mike Frysinger | f58c327 | 2011-04-15 03:08:20 -0400 | [diff] [blame] | 532 | void bfin_handle_irq(unsigned irq) |
Yi Li | 6a01f23 | 2009-01-07 23:14:39 +0800 | [diff] [blame] | 533 | { |
| 534 | #ifdef CONFIG_IPIPE |
| 535 | struct pt_regs regs; /* Contents not used. */ |
| 536 | ipipe_trace_irq_entry(irq); |
| 537 | __ipipe_handle_irq(irq, ®s); |
| 538 | ipipe_trace_irq_exit(irq); |
| 539 | #else /* !CONFIG_IPIPE */ |
Thomas Gleixner | b10bbbb | 2011-02-06 18:23:25 +0000 | [diff] [blame] | 540 | generic_handle_irq(irq); |
Yi Li | 6a01f23 | 2009-01-07 23:14:39 +0800 | [diff] [blame] | 541 | #endif /* !CONFIG_IPIPE */ |
| 542 | } |
| 543 | |
Michael Hennerich | aec59c9 | 2010-02-19 15:09:10 +0000 | [diff] [blame] | 544 | #if defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE) |
| 545 | static int mac_stat_int_mask; |
| 546 | |
| 547 | static void bfin_mac_status_ack_irq(unsigned int irq) |
| 548 | { |
| 549 | switch (irq) { |
| 550 | case IRQ_MAC_MMCINT: |
| 551 | bfin_write_EMAC_MMC_TIRQS( |
| 552 | bfin_read_EMAC_MMC_TIRQE() & |
| 553 | bfin_read_EMAC_MMC_TIRQS()); |
| 554 | bfin_write_EMAC_MMC_RIRQS( |
| 555 | bfin_read_EMAC_MMC_RIRQE() & |
| 556 | bfin_read_EMAC_MMC_RIRQS()); |
| 557 | break; |
| 558 | case IRQ_MAC_RXFSINT: |
| 559 | bfin_write_EMAC_RX_STKY( |
| 560 | bfin_read_EMAC_RX_IRQE() & |
| 561 | bfin_read_EMAC_RX_STKY()); |
| 562 | break; |
| 563 | case IRQ_MAC_TXFSINT: |
| 564 | bfin_write_EMAC_TX_STKY( |
| 565 | bfin_read_EMAC_TX_IRQE() & |
| 566 | bfin_read_EMAC_TX_STKY()); |
| 567 | break; |
| 568 | case IRQ_MAC_WAKEDET: |
| 569 | bfin_write_EMAC_WKUP_CTL( |
| 570 | bfin_read_EMAC_WKUP_CTL() | MPKS | RWKS); |
| 571 | break; |
| 572 | default: |
| 573 | /* These bits are W1C */ |
| 574 | bfin_write_EMAC_SYSTAT(1L << (irq - IRQ_MAC_PHYINT)); |
| 575 | break; |
| 576 | } |
| 577 | } |
| 578 | |
Thomas Gleixner | 172d2d1 | 2011-02-06 18:23:34 +0000 | [diff] [blame] | 579 | static void bfin_mac_status_mask_irq(struct irq_data *d) |
Michael Hennerich | aec59c9 | 2010-02-19 15:09:10 +0000 | [diff] [blame] | 580 | { |
Thomas Gleixner | 172d2d1 | 2011-02-06 18:23:34 +0000 | [diff] [blame] | 581 | unsigned int irq = d->irq; |
| 582 | |
Michael Hennerich | aec59c9 | 2010-02-19 15:09:10 +0000 | [diff] [blame] | 583 | mac_stat_int_mask &= ~(1L << (irq - IRQ_MAC_PHYINT)); |
Mike Frysinger | f58c327 | 2011-04-15 03:08:20 -0400 | [diff] [blame] | 584 | #ifdef BF537_FAMILY |
Michael Hennerich | aec59c9 | 2010-02-19 15:09:10 +0000 | [diff] [blame] | 585 | switch (irq) { |
| 586 | case IRQ_MAC_PHYINT: |
| 587 | bfin_write_EMAC_SYSCTL(bfin_read_EMAC_SYSCTL() & ~PHYIE); |
| 588 | break; |
| 589 | default: |
| 590 | break; |
| 591 | } |
| 592 | #else |
| 593 | if (!mac_stat_int_mask) |
| 594 | bfin_internal_mask_irq(IRQ_MAC_ERROR); |
| 595 | #endif |
| 596 | bfin_mac_status_ack_irq(irq); |
| 597 | } |
| 598 | |
Thomas Gleixner | 172d2d1 | 2011-02-06 18:23:34 +0000 | [diff] [blame] | 599 | static void bfin_mac_status_unmask_irq(struct irq_data *d) |
Michael Hennerich | aec59c9 | 2010-02-19 15:09:10 +0000 | [diff] [blame] | 600 | { |
Thomas Gleixner | 172d2d1 | 2011-02-06 18:23:34 +0000 | [diff] [blame] | 601 | unsigned int irq = d->irq; |
| 602 | |
Mike Frysinger | f58c327 | 2011-04-15 03:08:20 -0400 | [diff] [blame] | 603 | #ifdef BF537_FAMILY |
Michael Hennerich | aec59c9 | 2010-02-19 15:09:10 +0000 | [diff] [blame] | 604 | switch (irq) { |
| 605 | case IRQ_MAC_PHYINT: |
| 606 | bfin_write_EMAC_SYSCTL(bfin_read_EMAC_SYSCTL() | PHYIE); |
| 607 | break; |
| 608 | default: |
| 609 | break; |
| 610 | } |
| 611 | #else |
| 612 | if (!mac_stat_int_mask) |
| 613 | bfin_internal_unmask_irq(IRQ_MAC_ERROR); |
| 614 | #endif |
| 615 | mac_stat_int_mask |= 1L << (irq - IRQ_MAC_PHYINT); |
| 616 | } |
| 617 | |
| 618 | #ifdef CONFIG_PM |
Thomas Gleixner | 172d2d1 | 2011-02-06 18:23:34 +0000 | [diff] [blame] | 619 | int bfin_mac_status_set_wake(struct irq_data *d, unsigned int state) |
Michael Hennerich | aec59c9 | 2010-02-19 15:09:10 +0000 | [diff] [blame] | 620 | { |
Mike Frysinger | f58c327 | 2011-04-15 03:08:20 -0400 | [diff] [blame] | 621 | #ifdef BF537_FAMILY |
Michael Hennerich | aec59c9 | 2010-02-19 15:09:10 +0000 | [diff] [blame] | 622 | return bfin_internal_set_wake(IRQ_GENERIC_ERROR, state); |
| 623 | #else |
| 624 | return bfin_internal_set_wake(IRQ_MAC_ERROR, state); |
| 625 | #endif |
| 626 | } |
Mike Frysinger | fc6bd7b | 2011-04-15 01:35:53 -0400 | [diff] [blame] | 627 | #else |
| 628 | # define bfin_mac_status_set_wake NULL |
Michael Hennerich | aec59c9 | 2010-02-19 15:09:10 +0000 | [diff] [blame] | 629 | #endif |
| 630 | |
| 631 | static struct irq_chip bfin_mac_status_irqchip = { |
| 632 | .name = "MACST", |
Thomas Gleixner | 172d2d1 | 2011-02-06 18:23:34 +0000 | [diff] [blame] | 633 | .irq_mask = bfin_mac_status_mask_irq, |
| 634 | .irq_unmask = bfin_mac_status_unmask_irq, |
Thomas Gleixner | 172d2d1 | 2011-02-06 18:23:34 +0000 | [diff] [blame] | 635 | .irq_set_wake = bfin_mac_status_set_wake, |
Michael Hennerich | aec59c9 | 2010-02-19 15:09:10 +0000 | [diff] [blame] | 636 | }; |
| 637 | |
Mike Frysinger | f58c327 | 2011-04-15 03:08:20 -0400 | [diff] [blame] | 638 | void bfin_demux_mac_status_irq(unsigned int int_err_irq, |
| 639 | struct irq_desc *inta_desc) |
Michael Hennerich | aec59c9 | 2010-02-19 15:09:10 +0000 | [diff] [blame] | 640 | { |
| 641 | int i, irq = 0; |
| 642 | u32 status = bfin_read_EMAC_SYSTAT(); |
| 643 | |
Michael Hennerich | bedeea6 | 2010-08-20 11:59:27 +0000 | [diff] [blame] | 644 | for (i = 0; i <= (IRQ_MAC_STMDONE - IRQ_MAC_PHYINT); i++) |
Michael Hennerich | aec59c9 | 2010-02-19 15:09:10 +0000 | [diff] [blame] | 645 | if (status & (1L << i)) { |
| 646 | irq = IRQ_MAC_PHYINT + i; |
| 647 | break; |
| 648 | } |
| 649 | |
| 650 | if (irq) { |
| 651 | if (mac_stat_int_mask & (1L << (irq - IRQ_MAC_PHYINT))) { |
| 652 | bfin_handle_irq(irq); |
| 653 | } else { |
| 654 | bfin_mac_status_ack_irq(irq); |
| 655 | pr_debug("IRQ %d:" |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 656 | " MASKED MAC ERROR INTERRUPT ASSERTED\n", |
| 657 | irq); |
Michael Hennerich | aec59c9 | 2010-02-19 15:09:10 +0000 | [diff] [blame] | 658 | } |
| 659 | } else |
| 660 | printk(KERN_ERR |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 661 | "%s : %s : LINE %d :\nIRQ ?: MAC ERROR" |
| 662 | " INTERRUPT ASSERTED BUT NO SOURCE FOUND" |
| 663 | "(EMAC_SYSTAT=0x%X)\n", |
| 664 | __func__, __FILE__, __LINE__, status); |
Michael Hennerich | aec59c9 | 2010-02-19 15:09:10 +0000 | [diff] [blame] | 665 | } |
| 666 | #endif |
| 667 | |
Graf Yang | bfd1511 | 2008-10-08 18:02:44 +0800 | [diff] [blame] | 668 | static inline void bfin_set_irq_handler(unsigned irq, irq_flow_handler_t handle) |
| 669 | { |
Yi Li | 6a01f23 | 2009-01-07 23:14:39 +0800 | [diff] [blame] | 670 | #ifdef CONFIG_IPIPE |
Philippe Gerum | 5b5da4c | 2011-03-17 02:12:48 -0400 | [diff] [blame] | 671 | handle = handle_level_irq; |
Yi Li | 6a01f23 | 2009-01-07 23:14:39 +0800 | [diff] [blame] | 672 | #endif |
Thomas Gleixner | 43f2f11 | 2011-03-24 17:22:30 +0100 | [diff] [blame] | 673 | __irq_set_handler_locked(irq, handle); |
Graf Yang | bfd1511 | 2008-10-08 18:02:44 +0800 | [diff] [blame] | 674 | } |
| 675 | |
Michael Hennerich | 8d02237 | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 676 | static DECLARE_BITMAP(gpio_enabled, MAX_BLACKFIN_GPIOS); |
Michael Hennerich | affee2b | 2008-04-24 08:10:10 +0800 | [diff] [blame] | 677 | extern void bfin_gpio_irq_prepare(unsigned gpio); |
Michael Hennerich | 6fce6a8 | 2007-12-24 16:56:12 +0800 | [diff] [blame] | 678 | |
Mike Frysinger | 01f8e34 | 2011-06-26 13:56:23 -0400 | [diff] [blame] | 679 | #if !BFIN_GPIO_PINT |
Michael Hennerich | 8d02237 | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 680 | |
Thomas Gleixner | e950285 | 2011-02-06 18:23:36 +0000 | [diff] [blame] | 681 | static void bfin_gpio_ack_irq(struct irq_data *d) |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 682 | { |
Michael Hennerich | 8d02237 | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 683 | /* AFAIK ack_irq in case mask_ack is provided |
| 684 | * get's only called for edge sense irqs |
| 685 | */ |
Thomas Gleixner | e950285 | 2011-02-06 18:23:36 +0000 | [diff] [blame] | 686 | set_gpio_data(irq_to_gpio(d->irq), 0); |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 687 | } |
| 688 | |
Thomas Gleixner | e950285 | 2011-02-06 18:23:36 +0000 | [diff] [blame] | 689 | static void bfin_gpio_mask_ack_irq(struct irq_data *d) |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 690 | { |
Thomas Gleixner | e950285 | 2011-02-06 18:23:36 +0000 | [diff] [blame] | 691 | unsigned int irq = d->irq; |
Michael Hennerich | 8d02237 | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 692 | u32 gpionr = irq_to_gpio(irq); |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 693 | |
Thomas Gleixner | 1907d8b | 2011-03-24 17:21:01 +0100 | [diff] [blame] | 694 | if (!irqd_is_level_type(d)) |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 695 | set_gpio_data(gpionr, 0); |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 696 | |
| 697 | set_gpio_maska(gpionr, 0); |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 698 | } |
| 699 | |
Thomas Gleixner | e950285 | 2011-02-06 18:23:36 +0000 | [diff] [blame] | 700 | static void bfin_gpio_mask_irq(struct irq_data *d) |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 701 | { |
Thomas Gleixner | e950285 | 2011-02-06 18:23:36 +0000 | [diff] [blame] | 702 | set_gpio_maska(irq_to_gpio(d->irq), 0); |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 703 | } |
| 704 | |
Thomas Gleixner | e950285 | 2011-02-06 18:23:36 +0000 | [diff] [blame] | 705 | static void bfin_gpio_unmask_irq(struct irq_data *d) |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 706 | { |
Thomas Gleixner | e950285 | 2011-02-06 18:23:36 +0000 | [diff] [blame] | 707 | set_gpio_maska(irq_to_gpio(d->irq), 1); |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 708 | } |
| 709 | |
Thomas Gleixner | e950285 | 2011-02-06 18:23:36 +0000 | [diff] [blame] | 710 | static unsigned int bfin_gpio_irq_startup(struct irq_data *d) |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 711 | { |
Thomas Gleixner | e950285 | 2011-02-06 18:23:36 +0000 | [diff] [blame] | 712 | u32 gpionr = irq_to_gpio(d->irq); |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 713 | |
Michael Hennerich | 8d02237 | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 714 | if (__test_and_set_bit(gpionr, gpio_enabled)) |
Michael Hennerich | affee2b | 2008-04-24 08:10:10 +0800 | [diff] [blame] | 715 | bfin_gpio_irq_prepare(gpionr); |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 716 | |
Thomas Gleixner | e950285 | 2011-02-06 18:23:36 +0000 | [diff] [blame] | 717 | bfin_gpio_unmask_irq(d); |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 718 | |
Michael Hennerich | affee2b | 2008-04-24 08:10:10 +0800 | [diff] [blame] | 719 | return 0; |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 720 | } |
| 721 | |
Thomas Gleixner | e950285 | 2011-02-06 18:23:36 +0000 | [diff] [blame] | 722 | static void bfin_gpio_irq_shutdown(struct irq_data *d) |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 723 | { |
Thomas Gleixner | e950285 | 2011-02-06 18:23:36 +0000 | [diff] [blame] | 724 | u32 gpionr = irq_to_gpio(d->irq); |
Graf Yang | 30af6d4 | 2008-11-18 17:48:21 +0800 | [diff] [blame] | 725 | |
Thomas Gleixner | e950285 | 2011-02-06 18:23:36 +0000 | [diff] [blame] | 726 | bfin_gpio_mask_irq(d); |
Graf Yang | 30af6d4 | 2008-11-18 17:48:21 +0800 | [diff] [blame] | 727 | __clear_bit(gpionr, gpio_enabled); |
Graf Yang | 9570ff4 | 2009-01-07 23:14:38 +0800 | [diff] [blame] | 728 | bfin_gpio_irq_free(gpionr); |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 729 | } |
| 730 | |
Thomas Gleixner | e950285 | 2011-02-06 18:23:36 +0000 | [diff] [blame] | 731 | static int bfin_gpio_irq_type(struct irq_data *d, unsigned int type) |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 732 | { |
Thomas Gleixner | e950285 | 2011-02-06 18:23:36 +0000 | [diff] [blame] | 733 | unsigned int irq = d->irq; |
Graf Yang | 8eb3e3b | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 734 | int ret; |
| 735 | char buf[16]; |
Michael Hennerich | 8d02237 | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 736 | u32 gpionr = irq_to_gpio(irq); |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 737 | |
| 738 | if (type == IRQ_TYPE_PROBE) { |
| 739 | /* only probe unenabled GPIO interrupt lines */ |
Mike Frysinger | c369534 | 2009-06-13 10:32:29 -0400 | [diff] [blame] | 740 | if (test_bit(gpionr, gpio_enabled)) |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 741 | return 0; |
| 742 | type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING; |
| 743 | } |
| 744 | |
| 745 | if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING | |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 746 | IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) { |
Michael Hennerich | 8d02237 | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 747 | |
Graf Yang | 9570ff4 | 2009-01-07 23:14:38 +0800 | [diff] [blame] | 748 | snprintf(buf, 16, "gpio-irq%d", irq); |
| 749 | ret = bfin_gpio_irq_request(gpionr, buf); |
| 750 | if (ret) |
| 751 | return ret; |
| 752 | |
Michael Hennerich | 8d02237 | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 753 | if (__test_and_set_bit(gpionr, gpio_enabled)) |
Michael Hennerich | affee2b | 2008-04-24 08:10:10 +0800 | [diff] [blame] | 754 | bfin_gpio_irq_prepare(gpionr); |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 755 | |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 756 | } else { |
Michael Hennerich | 8d02237 | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 757 | __clear_bit(gpionr, gpio_enabled); |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 758 | return 0; |
| 759 | } |
| 760 | |
Michael Hennerich | f1bceb4 | 2008-02-02 16:17:52 +0800 | [diff] [blame] | 761 | set_gpio_inen(gpionr, 0); |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 762 | set_gpio_dir(gpionr, 0); |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 763 | |
| 764 | if ((type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) |
| 765 | == (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) |
| 766 | set_gpio_both(gpionr, 1); |
| 767 | else |
| 768 | set_gpio_both(gpionr, 0); |
| 769 | |
| 770 | if ((type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_LEVEL_LOW))) |
| 771 | set_gpio_polar(gpionr, 1); /* low or falling edge denoted by one */ |
| 772 | else |
| 773 | set_gpio_polar(gpionr, 0); /* high or rising edge denoted by zero */ |
| 774 | |
Michael Hennerich | f1bceb4 | 2008-02-02 16:17:52 +0800 | [diff] [blame] | 775 | if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) { |
| 776 | set_gpio_edge(gpionr, 1); |
| 777 | set_gpio_inen(gpionr, 1); |
Michael Hennerich | f1bceb4 | 2008-02-02 16:17:52 +0800 | [diff] [blame] | 778 | set_gpio_data(gpionr, 0); |
| 779 | |
| 780 | } else { |
| 781 | set_gpio_edge(gpionr, 0); |
Michael Hennerich | f1bceb4 | 2008-02-02 16:17:52 +0800 | [diff] [blame] | 782 | set_gpio_inen(gpionr, 1); |
| 783 | } |
| 784 | |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 785 | if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) |
Graf Yang | bfd1511 | 2008-10-08 18:02:44 +0800 | [diff] [blame] | 786 | bfin_set_irq_handler(irq, handle_edge_irq); |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 787 | else |
Graf Yang | bfd1511 | 2008-10-08 18:02:44 +0800 | [diff] [blame] | 788 | bfin_set_irq_handler(irq, handle_level_irq); |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 789 | |
| 790 | return 0; |
| 791 | } |
| 792 | |
Michael Hennerich | cfefe3c | 2008-02-09 04:12:37 +0800 | [diff] [blame] | 793 | #ifdef CONFIG_PM |
Mike Frysinger | dd8cb37 | 2011-04-15 03:19:22 -0400 | [diff] [blame] | 794 | static int bfin_gpio_set_wake(struct irq_data *d, unsigned int state) |
Michael Hennerich | cfefe3c | 2008-02-09 04:12:37 +0800 | [diff] [blame] | 795 | { |
Thomas Gleixner | e950285 | 2011-02-06 18:23:36 +0000 | [diff] [blame] | 796 | return gpio_pm_wakeup_ctrl(irq_to_gpio(d->irq), state); |
Michael Hennerich | cfefe3c | 2008-02-09 04:12:37 +0800 | [diff] [blame] | 797 | } |
Mike Frysinger | fc6bd7b | 2011-04-15 01:35:53 -0400 | [diff] [blame] | 798 | #else |
| 799 | # define bfin_gpio_set_wake NULL |
Michael Hennerich | cfefe3c | 2008-02-09 04:12:37 +0800 | [diff] [blame] | 800 | #endif |
| 801 | |
Mike Frysinger | e2a8092 | 2011-04-15 12:51:33 -0400 | [diff] [blame] | 802 | static void bfin_demux_gpio_block(unsigned int irq) |
| 803 | { |
| 804 | unsigned int gpio, mask; |
| 805 | |
| 806 | gpio = irq_to_gpio(irq); |
| 807 | mask = get_gpiop_data(gpio) & get_gpiop_maska(gpio); |
| 808 | |
| 809 | while (mask) { |
| 810 | if (mask & 1) |
| 811 | bfin_handle_irq(irq); |
| 812 | irq++; |
| 813 | mask >>= 1; |
| 814 | } |
| 815 | } |
| 816 | |
Mike Frysinger | 8c05410 | 2011-04-15 13:04:59 -0400 | [diff] [blame] | 817 | void bfin_demux_gpio_irq(unsigned int inta_irq, |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 818 | struct irq_desc *desc) |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 819 | { |
Mike Frysinger | e2a8092 | 2011-04-15 12:51:33 -0400 | [diff] [blame] | 820 | unsigned int irq; |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 821 | |
Michael Hennerich | 2c4f829 | 2008-02-09 04:11:14 +0800 | [diff] [blame] | 822 | switch (inta_irq) { |
Mike Frysinger | e2a8092 | 2011-04-15 12:51:33 -0400 | [diff] [blame] | 823 | #if defined(BF537_FAMILY) |
Mike Frysinger | 8c05410 | 2011-04-15 13:04:59 -0400 | [diff] [blame] | 824 | case IRQ_PF_INTA_PG_INTA: |
Mike Frysinger | e2a8092 | 2011-04-15 12:51:33 -0400 | [diff] [blame] | 825 | bfin_demux_gpio_block(IRQ_PF0); |
| 826 | irq = IRQ_PG0; |
Michael Hennerich | 2c4f829 | 2008-02-09 04:11:14 +0800 | [diff] [blame] | 827 | break; |
Mike Frysinger | 8c05410 | 2011-04-15 13:04:59 -0400 | [diff] [blame] | 828 | case IRQ_PH_INTA_MAC_RX: |
Michael Hennerich | 2c4f829 | 2008-02-09 04:11:14 +0800 | [diff] [blame] | 829 | irq = IRQ_PH0; |
| 830 | break; |
Mike Frysinger | e2a8092 | 2011-04-15 12:51:33 -0400 | [diff] [blame] | 831 | #elif defined(BF533_FAMILY) |
| 832 | case IRQ_PROG_INTA: |
| 833 | irq = IRQ_PF0; |
| 834 | break; |
Mike Frysinger | fc6bd7b | 2011-04-15 01:35:53 -0400 | [diff] [blame] | 835 | #elif defined(BF538_FAMILY) |
Michael Hennerich | dc26aec | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 836 | case IRQ_PORTF_INTA: |
| 837 | irq = IRQ_PF0; |
| 838 | break; |
Bryan Wu | 2f6f4bc | 2008-11-18 17:48:21 +0800 | [diff] [blame] | 839 | #elif defined(CONFIG_BF52x) || defined(CONFIG_BF51x) |
Michael Hennerich | 2c4f829 | 2008-02-09 04:11:14 +0800 | [diff] [blame] | 840 | case IRQ_PORTF_INTA: |
| 841 | irq = IRQ_PF0; |
| 842 | break; |
| 843 | case IRQ_PORTG_INTA: |
| 844 | irq = IRQ_PG0; |
| 845 | break; |
| 846 | case IRQ_PORTH_INTA: |
| 847 | irq = IRQ_PH0; |
| 848 | break; |
| 849 | #elif defined(CONFIG_BF561) |
| 850 | case IRQ_PROG0_INTA: |
| 851 | irq = IRQ_PF0; |
| 852 | break; |
| 853 | case IRQ_PROG1_INTA: |
| 854 | irq = IRQ_PF16; |
| 855 | break; |
| 856 | case IRQ_PROG2_INTA: |
| 857 | irq = IRQ_PF32; |
| 858 | break; |
| 859 | #endif |
| 860 | default: |
| 861 | BUG(); |
| 862 | return; |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 863 | } |
Michael Hennerich | 2c4f829 | 2008-02-09 04:11:14 +0800 | [diff] [blame] | 864 | |
Mike Frysinger | e2a8092 | 2011-04-15 12:51:33 -0400 | [diff] [blame] | 865 | bfin_demux_gpio_block(irq); |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 866 | } |
| 867 | |
Mike Frysinger | 01f8e34 | 2011-06-26 13:56:23 -0400 | [diff] [blame] | 868 | #else |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 869 | |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 870 | # ifndef CONFIG_BF60x |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 871 | #define NR_PINT_SYS_IRQS 4 |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 872 | #define NR_PINTS 160 |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 873 | # else |
| 874 | #define NR_PINT_SYS_IRQS 6 |
| 875 | #define NR_PINTS 112 |
| 876 | #endif |
| 877 | |
| 878 | #define NR_PINT_BITS 32 |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 879 | #define IRQ_NOT_AVAIL 0xFF |
| 880 | |
| 881 | #define PINT_2_BANK(x) ((x) >> 5) |
| 882 | #define PINT_2_BIT(x) ((x) & 0x1F) |
| 883 | #define PINT_BIT(x) (1 << (PINT_2_BIT(x))) |
| 884 | |
| 885 | static unsigned char irq2pint_lut[NR_PINTS]; |
Michael Hennerich | e3f2300 | 2007-07-12 16:39:29 +0800 | [diff] [blame] | 886 | static unsigned char pint2irq_lut[NR_PINT_SYS_IRQS * NR_PINT_BITS]; |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 887 | |
Mike Frysinger | 82ed5f7 | 2011-06-26 13:22:05 -0400 | [diff] [blame] | 888 | static struct bfin_pint_regs * const pint[NR_PINT_SYS_IRQS] = { |
| 889 | (struct bfin_pint_regs *)PINT0_MASK_SET, |
| 890 | (struct bfin_pint_regs *)PINT1_MASK_SET, |
| 891 | (struct bfin_pint_regs *)PINT2_MASK_SET, |
| 892 | (struct bfin_pint_regs *)PINT3_MASK_SET, |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 893 | #ifdef CONFIG_BF60x |
| 894 | (struct bfin_pint_regs *)PINT4_MASK_SET, |
| 895 | (struct bfin_pint_regs *)PINT5_MASK_SET, |
| 896 | #endif |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 897 | }; |
| 898 | |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 899 | #ifndef CONFIG_BF60x |
Michael Hennerich | 8d02237 | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 900 | inline unsigned int get_irq_base(u32 bank, u8 bmap) |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 901 | { |
Michael Hennerich | 8d02237 | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 902 | unsigned int irq_base; |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 903 | |
| 904 | if (bank < 2) { /*PA-PB */ |
| 905 | irq_base = IRQ_PA0 + bmap * 16; |
| 906 | } else { /*PC-PJ */ |
| 907 | irq_base = IRQ_PC0 + bmap * 16; |
| 908 | } |
| 909 | |
| 910 | return irq_base; |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 911 | } |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 912 | #else |
| 913 | inline unsigned int get_irq_base(u32 bank, u8 bmap) |
| 914 | { |
| 915 | unsigned int irq_base; |
| 916 | |
| 917 | irq_base = IRQ_PA0 + bank * 16 + bmap * 16; |
| 918 | |
| 919 | return irq_base; |
| 920 | } |
| 921 | #endif |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 922 | |
| 923 | /* Whenever PINTx_ASSIGN is altered init_pint_lut() must be executed! */ |
| 924 | void init_pint_lut(void) |
| 925 | { |
| 926 | u16 bank, bit, irq_base, bit_pos; |
| 927 | u32 pint_assign; |
| 928 | u8 bmap; |
| 929 | |
| 930 | memset(irq2pint_lut, IRQ_NOT_AVAIL, sizeof(irq2pint_lut)); |
| 931 | |
| 932 | for (bank = 0; bank < NR_PINT_SYS_IRQS; bank++) { |
| 933 | |
| 934 | pint_assign = pint[bank]->assign; |
| 935 | |
| 936 | for (bit = 0; bit < NR_PINT_BITS; bit++) { |
| 937 | |
| 938 | bmap = (pint_assign >> ((bit / 8) * 8)) & 0xFF; |
| 939 | |
| 940 | irq_base = get_irq_base(bank, bmap); |
| 941 | |
| 942 | irq_base += (bit % 8) + ((bit / 8) & 1 ? 8 : 0); |
| 943 | bit_pos = bit + bank * NR_PINT_BITS; |
| 944 | |
Michael Hennerich | e3f2300 | 2007-07-12 16:39:29 +0800 | [diff] [blame] | 945 | pint2irq_lut[bit_pos] = irq_base - SYS_IRQS; |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 946 | irq2pint_lut[irq_base - SYS_IRQS] = bit_pos; |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 947 | } |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 948 | } |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 949 | } |
| 950 | |
Thomas Gleixner | e950285 | 2011-02-06 18:23:36 +0000 | [diff] [blame] | 951 | static void bfin_gpio_ack_irq(struct irq_data *d) |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 952 | { |
Thomas Gleixner | e950285 | 2011-02-06 18:23:36 +0000 | [diff] [blame] | 953 | u32 pint_val = irq2pint_lut[d->irq - SYS_IRQS]; |
Michael Hennerich | 8baf560 | 2007-12-24 18:51:34 +0800 | [diff] [blame] | 954 | u32 pintbit = PINT_BIT(pint_val); |
Michael Hennerich | 8d02237 | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 955 | u32 bank = PINT_2_BANK(pint_val); |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 956 | |
Thomas Gleixner | 1907d8b | 2011-03-24 17:21:01 +0100 | [diff] [blame] | 957 | if (irqd_get_trigger_type(d) == IRQ_TYPE_EDGE_BOTH) { |
Michael Hennerich | 8baf560 | 2007-12-24 18:51:34 +0800 | [diff] [blame] | 958 | if (pint[bank]->invert_set & pintbit) |
| 959 | pint[bank]->invert_clear = pintbit; |
| 960 | else |
| 961 | pint[bank]->invert_set = pintbit; |
| 962 | } |
| 963 | pint[bank]->request = pintbit; |
| 964 | |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 965 | } |
| 966 | |
Thomas Gleixner | e950285 | 2011-02-06 18:23:36 +0000 | [diff] [blame] | 967 | static void bfin_gpio_mask_ack_irq(struct irq_data *d) |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 968 | { |
Thomas Gleixner | e950285 | 2011-02-06 18:23:36 +0000 | [diff] [blame] | 969 | u32 pint_val = irq2pint_lut[d->irq - SYS_IRQS]; |
Michael Hennerich | e3f2300 | 2007-07-12 16:39:29 +0800 | [diff] [blame] | 970 | u32 pintbit = PINT_BIT(pint_val); |
Michael Hennerich | 8d02237 | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 971 | u32 bank = PINT_2_BANK(pint_val); |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 972 | |
Thomas Gleixner | 1907d8b | 2011-03-24 17:21:01 +0100 | [diff] [blame] | 973 | if (irqd_get_trigger_type(d) == IRQ_TYPE_EDGE_BOTH) { |
Michael Hennerich | 8baf560 | 2007-12-24 18:51:34 +0800 | [diff] [blame] | 974 | if (pint[bank]->invert_set & pintbit) |
| 975 | pint[bank]->invert_clear = pintbit; |
| 976 | else |
| 977 | pint[bank]->invert_set = pintbit; |
| 978 | } |
| 979 | |
Michael Hennerich | e3f2300 | 2007-07-12 16:39:29 +0800 | [diff] [blame] | 980 | pint[bank]->request = pintbit; |
| 981 | pint[bank]->mask_clear = pintbit; |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 982 | } |
| 983 | |
Thomas Gleixner | e950285 | 2011-02-06 18:23:36 +0000 | [diff] [blame] | 984 | static void bfin_gpio_mask_irq(struct irq_data *d) |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 985 | { |
Thomas Gleixner | e950285 | 2011-02-06 18:23:36 +0000 | [diff] [blame] | 986 | u32 pint_val = irq2pint_lut[d->irq - SYS_IRQS]; |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 987 | |
| 988 | pint[PINT_2_BANK(pint_val)]->mask_clear = PINT_BIT(pint_val); |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 989 | } |
| 990 | |
Thomas Gleixner | e950285 | 2011-02-06 18:23:36 +0000 | [diff] [blame] | 991 | static void bfin_gpio_unmask_irq(struct irq_data *d) |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 992 | { |
Thomas Gleixner | e950285 | 2011-02-06 18:23:36 +0000 | [diff] [blame] | 993 | u32 pint_val = irq2pint_lut[d->irq - SYS_IRQS]; |
Michael Hennerich | e3f2300 | 2007-07-12 16:39:29 +0800 | [diff] [blame] | 994 | u32 pintbit = PINT_BIT(pint_val); |
Michael Hennerich | 8d02237 | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 995 | u32 bank = PINT_2_BANK(pint_val); |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 996 | |
Michael Hennerich | e3f2300 | 2007-07-12 16:39:29 +0800 | [diff] [blame] | 997 | pint[bank]->mask_set = pintbit; |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 998 | } |
| 999 | |
Thomas Gleixner | e950285 | 2011-02-06 18:23:36 +0000 | [diff] [blame] | 1000 | static unsigned int bfin_gpio_irq_startup(struct irq_data *d) |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 1001 | { |
Thomas Gleixner | e950285 | 2011-02-06 18:23:36 +0000 | [diff] [blame] | 1002 | unsigned int irq = d->irq; |
Michael Hennerich | 8d02237 | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 1003 | u32 gpionr = irq_to_gpio(irq); |
| 1004 | u32 pint_val = irq2pint_lut[irq - SYS_IRQS]; |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 1005 | |
Michael Hennerich | 50e163c | 2007-07-24 16:17:28 +0800 | [diff] [blame] | 1006 | if (pint_val == IRQ_NOT_AVAIL) { |
| 1007 | printk(KERN_ERR |
| 1008 | "GPIO IRQ %d :Not in PINT Assign table " |
| 1009 | "Reconfigure Interrupt to Port Assignemt\n", irq); |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 1010 | return -ENODEV; |
Michael Hennerich | 50e163c | 2007-07-24 16:17:28 +0800 | [diff] [blame] | 1011 | } |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 1012 | |
Michael Hennerich | 8d02237 | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 1013 | if (__test_and_set_bit(gpionr, gpio_enabled)) |
Michael Hennerich | affee2b | 2008-04-24 08:10:10 +0800 | [diff] [blame] | 1014 | bfin_gpio_irq_prepare(gpionr); |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 1015 | |
Thomas Gleixner | e950285 | 2011-02-06 18:23:36 +0000 | [diff] [blame] | 1016 | bfin_gpio_unmask_irq(d); |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 1017 | |
Michael Hennerich | affee2b | 2008-04-24 08:10:10 +0800 | [diff] [blame] | 1018 | return 0; |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 1019 | } |
| 1020 | |
Thomas Gleixner | e950285 | 2011-02-06 18:23:36 +0000 | [diff] [blame] | 1021 | static void bfin_gpio_irq_shutdown(struct irq_data *d) |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 1022 | { |
Thomas Gleixner | e950285 | 2011-02-06 18:23:36 +0000 | [diff] [blame] | 1023 | u32 gpionr = irq_to_gpio(d->irq); |
Michael Hennerich | 8baf560 | 2007-12-24 18:51:34 +0800 | [diff] [blame] | 1024 | |
Thomas Gleixner | e950285 | 2011-02-06 18:23:36 +0000 | [diff] [blame] | 1025 | bfin_gpio_mask_irq(d); |
Michael Hennerich | 8d02237 | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 1026 | __clear_bit(gpionr, gpio_enabled); |
Graf Yang | 9570ff4 | 2009-01-07 23:14:38 +0800 | [diff] [blame] | 1027 | bfin_gpio_irq_free(gpionr); |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 1028 | } |
| 1029 | |
Thomas Gleixner | e950285 | 2011-02-06 18:23:36 +0000 | [diff] [blame] | 1030 | static int bfin_gpio_irq_type(struct irq_data *d, unsigned int type) |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 1031 | { |
Thomas Gleixner | e950285 | 2011-02-06 18:23:36 +0000 | [diff] [blame] | 1032 | unsigned int irq = d->irq; |
Graf Yang | 8eb3e3b | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 1033 | int ret; |
| 1034 | char buf[16]; |
Michael Hennerich | 8d02237 | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 1035 | u32 gpionr = irq_to_gpio(irq); |
| 1036 | u32 pint_val = irq2pint_lut[irq - SYS_IRQS]; |
Michael Hennerich | e3f2300 | 2007-07-12 16:39:29 +0800 | [diff] [blame] | 1037 | u32 pintbit = PINT_BIT(pint_val); |
Michael Hennerich | 8d02237 | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 1038 | u32 bank = PINT_2_BANK(pint_val); |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 1039 | |
| 1040 | if (pint_val == IRQ_NOT_AVAIL) |
| 1041 | return -ENODEV; |
| 1042 | |
| 1043 | if (type == IRQ_TYPE_PROBE) { |
| 1044 | /* only probe unenabled GPIO interrupt lines */ |
Mike Frysinger | c369534 | 2009-06-13 10:32:29 -0400 | [diff] [blame] | 1045 | if (test_bit(gpionr, gpio_enabled)) |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 1046 | return 0; |
| 1047 | type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING; |
| 1048 | } |
| 1049 | |
| 1050 | if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING | |
| 1051 | IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) { |
Graf Yang | 9570ff4 | 2009-01-07 23:14:38 +0800 | [diff] [blame] | 1052 | |
| 1053 | snprintf(buf, 16, "gpio-irq%d", irq); |
| 1054 | ret = bfin_gpio_irq_request(gpionr, buf); |
| 1055 | if (ret) |
| 1056 | return ret; |
| 1057 | |
Michael Hennerich | 8d02237 | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 1058 | if (__test_and_set_bit(gpionr, gpio_enabled)) |
Michael Hennerich | affee2b | 2008-04-24 08:10:10 +0800 | [diff] [blame] | 1059 | bfin_gpio_irq_prepare(gpionr); |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 1060 | |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 1061 | } else { |
Michael Hennerich | 8d02237 | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 1062 | __clear_bit(gpionr, gpio_enabled); |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 1063 | return 0; |
| 1064 | } |
| 1065 | |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 1066 | if ((type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_LEVEL_LOW))) |
Michael Hennerich | e3f2300 | 2007-07-12 16:39:29 +0800 | [diff] [blame] | 1067 | pint[bank]->invert_set = pintbit; /* low or falling edge denoted by one */ |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 1068 | else |
Michael Hennerich | 8baf560 | 2007-12-24 18:51:34 +0800 | [diff] [blame] | 1069 | pint[bank]->invert_clear = pintbit; /* high or rising edge denoted by zero */ |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 1070 | |
Michael Hennerich | 8baf560 | 2007-12-24 18:51:34 +0800 | [diff] [blame] | 1071 | if ((type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) |
| 1072 | == (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) { |
Michael Hennerich | 8baf560 | 2007-12-24 18:51:34 +0800 | [diff] [blame] | 1073 | if (gpio_get_value(gpionr)) |
| 1074 | pint[bank]->invert_set = pintbit; |
| 1075 | else |
| 1076 | pint[bank]->invert_clear = pintbit; |
Michael Hennerich | 8baf560 | 2007-12-24 18:51:34 +0800 | [diff] [blame] | 1077 | } |
| 1078 | |
| 1079 | if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) { |
| 1080 | pint[bank]->edge_set = pintbit; |
Graf Yang | bfd1511 | 2008-10-08 18:02:44 +0800 | [diff] [blame] | 1081 | bfin_set_irq_handler(irq, handle_edge_irq); |
Michael Hennerich | 8baf560 | 2007-12-24 18:51:34 +0800 | [diff] [blame] | 1082 | } else { |
| 1083 | pint[bank]->edge_clear = pintbit; |
Graf Yang | bfd1511 | 2008-10-08 18:02:44 +0800 | [diff] [blame] | 1084 | bfin_set_irq_handler(irq, handle_level_irq); |
Michael Hennerich | 8baf560 | 2007-12-24 18:51:34 +0800 | [diff] [blame] | 1085 | } |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 1086 | |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 1087 | return 0; |
| 1088 | } |
| 1089 | |
Michael Hennerich | cfefe3c | 2008-02-09 04:12:37 +0800 | [diff] [blame] | 1090 | #ifdef CONFIG_PM |
Mike Frysinger | dd8cb37 | 2011-04-15 03:19:22 -0400 | [diff] [blame] | 1091 | static int bfin_gpio_set_wake(struct irq_data *d, unsigned int state) |
Michael Hennerich | cfefe3c | 2008-02-09 04:12:37 +0800 | [diff] [blame] | 1092 | { |
| 1093 | u32 pint_irq; |
Thomas Gleixner | e950285 | 2011-02-06 18:23:36 +0000 | [diff] [blame] | 1094 | u32 pint_val = irq2pint_lut[d->irq - SYS_IRQS]; |
Michael Hennerich | cfefe3c | 2008-02-09 04:12:37 +0800 | [diff] [blame] | 1095 | u32 bank = PINT_2_BANK(pint_val); |
Michael Hennerich | cfefe3c | 2008-02-09 04:12:37 +0800 | [diff] [blame] | 1096 | |
| 1097 | switch (bank) { |
| 1098 | case 0: |
| 1099 | pint_irq = IRQ_PINT0; |
| 1100 | break; |
| 1101 | case 2: |
| 1102 | pint_irq = IRQ_PINT2; |
| 1103 | break; |
| 1104 | case 3: |
| 1105 | pint_irq = IRQ_PINT3; |
| 1106 | break; |
| 1107 | case 1: |
| 1108 | pint_irq = IRQ_PINT1; |
| 1109 | break; |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 1110 | case 4: |
| 1111 | pint_irq = IRQ_PINT4; |
| 1112 | break; |
| 1113 | case 5: |
| 1114 | pint_irq = IRQ_PINT5; |
| 1115 | break; |
Michael Hennerich | cfefe3c | 2008-02-09 04:12:37 +0800 | [diff] [blame] | 1116 | default: |
| 1117 | return -EINVAL; |
| 1118 | } |
| 1119 | |
| 1120 | bfin_internal_set_wake(pint_irq, state); |
| 1121 | |
Michael Hennerich | cfefe3c | 2008-02-09 04:12:37 +0800 | [diff] [blame] | 1122 | return 0; |
| 1123 | } |
Mike Frysinger | fc6bd7b | 2011-04-15 01:35:53 -0400 | [diff] [blame] | 1124 | #else |
| 1125 | # define bfin_gpio_set_wake NULL |
Michael Hennerich | cfefe3c | 2008-02-09 04:12:37 +0800 | [diff] [blame] | 1126 | #endif |
| 1127 | |
Mike Frysinger | 8c05410 | 2011-04-15 13:04:59 -0400 | [diff] [blame] | 1128 | void bfin_demux_gpio_irq(unsigned int inta_irq, |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 1129 | struct irq_desc *desc) |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 1130 | { |
Michael Hennerich | 8d02237 | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 1131 | u32 bank, pint_val; |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 1132 | u32 request, irq; |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 1133 | u32 level_mask; |
| 1134 | int umask = 0; |
| 1135 | struct irq_chip *chip = irq_desc_get_chip(desc); |
| 1136 | |
| 1137 | if (chip->irq_mask_ack) { |
| 1138 | chip->irq_mask_ack(&desc->irq_data); |
| 1139 | } else { |
| 1140 | chip->irq_mask(&desc->irq_data); |
| 1141 | if (chip->irq_ack) |
| 1142 | chip->irq_ack(&desc->irq_data); |
| 1143 | } |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 1144 | |
Michael Hennerich | 2c4f829 | 2008-02-09 04:11:14 +0800 | [diff] [blame] | 1145 | switch (inta_irq) { |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 1146 | case IRQ_PINT0: |
| 1147 | bank = 0; |
| 1148 | break; |
| 1149 | case IRQ_PINT2: |
| 1150 | bank = 2; |
| 1151 | break; |
| 1152 | case IRQ_PINT3: |
| 1153 | bank = 3; |
| 1154 | break; |
| 1155 | case IRQ_PINT1: |
| 1156 | bank = 1; |
| 1157 | break; |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 1158 | #ifdef CONFIG_BF60x |
| 1159 | case IRQ_PINT4: |
| 1160 | bank = 4; |
| 1161 | break; |
| 1162 | case IRQ_PINT5: |
| 1163 | bank = 5; |
| 1164 | break; |
| 1165 | #endif |
Michael Hennerich | e3f2300 | 2007-07-12 16:39:29 +0800 | [diff] [blame] | 1166 | default: |
| 1167 | return; |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 1168 | } |
| 1169 | |
| 1170 | pint_val = bank * NR_PINT_BITS; |
| 1171 | |
| 1172 | request = pint[bank]->request; |
| 1173 | |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 1174 | level_mask = pint[bank]->edge_set & request; |
| 1175 | |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 1176 | while (request) { |
| 1177 | if (request & 1) { |
Michael Hennerich | e3f2300 | 2007-07-12 16:39:29 +0800 | [diff] [blame] | 1178 | irq = pint2irq_lut[pint_val] + SYS_IRQS; |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 1179 | if (level_mask & PINT_BIT(pint_val)) { |
| 1180 | umask = 1; |
| 1181 | chip->irq_unmask(&desc->irq_data); |
| 1182 | } |
Yi Li | 6a01f23 | 2009-01-07 23:14:39 +0800 | [diff] [blame] | 1183 | bfin_handle_irq(irq); |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 1184 | } |
| 1185 | pint_val++; |
| 1186 | request >>= 1; |
| 1187 | } |
| 1188 | |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 1189 | if (!umask) |
| 1190 | chip->irq_unmask(&desc->irq_data); |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 1191 | } |
Mike Frysinger | a055b2b | 2007-11-15 21:12:32 +0800 | [diff] [blame] | 1192 | #endif |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1193 | |
Michael Hennerich | 8d02237 | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 1194 | static struct irq_chip bfin_gpio_irqchip = { |
| 1195 | .name = "GPIO", |
Thomas Gleixner | e950285 | 2011-02-06 18:23:36 +0000 | [diff] [blame] | 1196 | .irq_ack = bfin_gpio_ack_irq, |
| 1197 | .irq_mask = bfin_gpio_mask_irq, |
| 1198 | .irq_mask_ack = bfin_gpio_mask_ack_irq, |
| 1199 | .irq_unmask = bfin_gpio_unmask_irq, |
| 1200 | .irq_disable = bfin_gpio_mask_irq, |
| 1201 | .irq_enable = bfin_gpio_unmask_irq, |
| 1202 | .irq_set_type = bfin_gpio_irq_type, |
| 1203 | .irq_startup = bfin_gpio_irq_startup, |
| 1204 | .irq_shutdown = bfin_gpio_irq_shutdown, |
Thomas Gleixner | e950285 | 2011-02-06 18:23:36 +0000 | [diff] [blame] | 1205 | .irq_set_wake = bfin_gpio_set_wake, |
Michael Hennerich | 8d02237 | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 1206 | }; |
| 1207 | |
Graf Yang | 6b3087c | 2009-01-07 23:14:39 +0800 | [diff] [blame] | 1208 | void __cpuinit init_exception_vectors(void) |
Bernd Schmidt | 8be80ed | 2007-07-25 14:44:49 +0800 | [diff] [blame] | 1209 | { |
Mike Frysinger | f0b5d12 | 2007-08-05 17:03:59 +0800 | [diff] [blame] | 1210 | /* cannot program in software: |
| 1211 | * evt0 - emulation (jtag) |
| 1212 | * evt1 - reset |
| 1213 | */ |
| 1214 | bfin_write_EVT2(evt_nmi); |
Bernd Schmidt | 8be80ed | 2007-07-25 14:44:49 +0800 | [diff] [blame] | 1215 | bfin_write_EVT3(trap); |
| 1216 | bfin_write_EVT5(evt_ivhw); |
| 1217 | bfin_write_EVT6(evt_timer); |
| 1218 | bfin_write_EVT7(evt_evt7); |
| 1219 | bfin_write_EVT8(evt_evt8); |
| 1220 | bfin_write_EVT9(evt_evt9); |
| 1221 | bfin_write_EVT10(evt_evt10); |
| 1222 | bfin_write_EVT11(evt_evt11); |
| 1223 | bfin_write_EVT12(evt_evt12); |
| 1224 | bfin_write_EVT13(evt_evt13); |
Philippe Gerum | 9703a73 | 2009-06-22 18:23:48 +0200 | [diff] [blame] | 1225 | bfin_write_EVT14(evt_evt14); |
Bernd Schmidt | 8be80ed | 2007-07-25 14:44:49 +0800 | [diff] [blame] | 1226 | bfin_write_EVT15(evt_system_call); |
| 1227 | CSYNC(); |
| 1228 | } |
| 1229 | |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1230 | /* |
| 1231 | * This function should be called during kernel startup to initialize |
| 1232 | * the BFin IRQ handling routines. |
| 1233 | */ |
Michael Hennerich | 8d02237 | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 1234 | |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1235 | int __init init_arch_irq(void) |
| 1236 | { |
| 1237 | int irq; |
| 1238 | unsigned long ilat = 0; |
Mike Frysinger | fc6bd7b | 2011-04-15 01:35:53 -0400 | [diff] [blame] | 1239 | |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 1240 | #ifndef CONFIG_BF60x |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1241 | /* Disable all the peripheral intrs - page 4-29 HW Ref manual */ |
Mike Frysinger | fc6bd7b | 2011-04-15 01:35:53 -0400 | [diff] [blame] | 1242 | #ifdef SIC_IMASK0 |
Roy Huang | 24a07a1 | 2007-07-12 22:41:45 +0800 | [diff] [blame] | 1243 | bfin_write_SIC_IMASK0(SIC_UNMASK_ALL); |
| 1244 | bfin_write_SIC_IMASK1(SIC_UNMASK_ALL); |
Mike Frysinger | fc6bd7b | 2011-04-15 01:35:53 -0400 | [diff] [blame] | 1245 | # ifdef SIC_IMASK2 |
Michael Hennerich | 5900314 | 2007-10-21 16:54:27 +0800 | [diff] [blame] | 1246 | bfin_write_SIC_IMASK2(SIC_UNMASK_ALL); |
Mike Frysinger | a055b2b | 2007-11-15 21:12:32 +0800 | [diff] [blame] | 1247 | # endif |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 1248 | # if defined(CONFIG_SMP) || defined(CONFIG_ICC) |
Graf Yang | 6b3087c | 2009-01-07 23:14:39 +0800 | [diff] [blame] | 1249 | bfin_write_SICB_IMASK0(SIC_UNMASK_ALL); |
| 1250 | bfin_write_SICB_IMASK1(SIC_UNMASK_ALL); |
| 1251 | # endif |
Roy Huang | 24a07a1 | 2007-07-12 22:41:45 +0800 | [diff] [blame] | 1252 | #else |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1253 | bfin_write_SIC_IMASK(SIC_UNMASK_ALL); |
Roy Huang | 24a07a1 | 2007-07-12 22:41:45 +0800 | [diff] [blame] | 1254 | #endif |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 1255 | #else /* CONFIG_BF60x */ |
| 1256 | bfin_write_SEC_GCTL(SEC_GCTL_RESET); |
| 1257 | #endif |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1258 | |
| 1259 | local_irq_disable(); |
| 1260 | |
Mike Frysinger | 01f8e34 | 2011-06-26 13:56:23 -0400 | [diff] [blame] | 1261 | #if BFIN_GPIO_PINT |
Mike Frysinger | a055b2b | 2007-11-15 21:12:32 +0800 | [diff] [blame] | 1262 | # ifdef CONFIG_PINTx_REASSIGN |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 1263 | pint[0]->assign = CONFIG_PINT0_ASSIGN; |
| 1264 | pint[1]->assign = CONFIG_PINT1_ASSIGN; |
| 1265 | pint[2]->assign = CONFIG_PINT2_ASSIGN; |
| 1266 | pint[3]->assign = CONFIG_PINT3_ASSIGN; |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 1267 | # ifdef CONFIG_BF60x |
| 1268 | pint[4]->assign = CONFIG_PINT4_ASSIGN; |
| 1269 | pint[5]->assign = CONFIG_PINT5_ASSIGN; |
| 1270 | # endif |
Mike Frysinger | a055b2b | 2007-11-15 21:12:32 +0800 | [diff] [blame] | 1271 | # endif |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 1272 | /* Whenever PINTx_ASSIGN is altered init_pint_lut() must be executed! */ |
| 1273 | init_pint_lut(); |
| 1274 | #endif |
| 1275 | |
| 1276 | for (irq = 0; irq <= SYS_IRQS; irq++) { |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1277 | if (irq <= IRQ_CORETMR) |
Thomas Gleixner | 43f2f11 | 2011-03-24 17:22:30 +0100 | [diff] [blame] | 1278 | irq_set_chip(irq, &bfin_core_irqchip); |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1279 | else |
Thomas Gleixner | 43f2f11 | 2011-03-24 17:22:30 +0100 | [diff] [blame] | 1280 | irq_set_chip(irq, &bfin_internal_irqchip); |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1281 | |
Michael Hennerich | 464abc5 | 2008-02-25 13:50:20 +0800 | [diff] [blame] | 1282 | switch (irq) { |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 1283 | #ifndef CONFIG_BF60x |
Mike Frysinger | 01f8e34 | 2011-06-26 13:56:23 -0400 | [diff] [blame] | 1284 | #if BFIN_GPIO_PINT |
Michael Hennerich | 464abc5 | 2008-02-25 13:50:20 +0800 | [diff] [blame] | 1285 | case IRQ_PINT0: |
| 1286 | case IRQ_PINT1: |
| 1287 | case IRQ_PINT2: |
| 1288 | case IRQ_PINT3: |
Mike Frysinger | 01f8e34 | 2011-06-26 13:56:23 -0400 | [diff] [blame] | 1289 | #elif defined(BF537_FAMILY) |
| 1290 | case IRQ_PH_INTA_MAC_RX: |
| 1291 | case IRQ_PF_INTA_PG_INTA: |
| 1292 | #elif defined(BF533_FAMILY) |
| 1293 | case IRQ_PROG_INTA: |
Bryan Wu | 2f6f4bc | 2008-11-18 17:48:21 +0800 | [diff] [blame] | 1294 | #elif defined(CONFIG_BF52x) || defined(CONFIG_BF51x) |
Michael Hennerich | 464abc5 | 2008-02-25 13:50:20 +0800 | [diff] [blame] | 1295 | case IRQ_PORTF_INTA: |
| 1296 | case IRQ_PORTG_INTA: |
| 1297 | case IRQ_PORTH_INTA: |
Michael Hennerich | 2c4f829 | 2008-02-09 04:11:14 +0800 | [diff] [blame] | 1298 | #elif defined(CONFIG_BF561) |
Michael Hennerich | 464abc5 | 2008-02-25 13:50:20 +0800 | [diff] [blame] | 1299 | case IRQ_PROG0_INTA: |
| 1300 | case IRQ_PROG1_INTA: |
| 1301 | case IRQ_PROG2_INTA: |
Mike Frysinger | fc6bd7b | 2011-04-15 01:35:53 -0400 | [diff] [blame] | 1302 | #elif defined(BF538_FAMILY) |
Michael Hennerich | dc26aec | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 1303 | case IRQ_PORTF_INTA: |
Michael Hennerich | 5900314 | 2007-10-21 16:54:27 +0800 | [diff] [blame] | 1304 | #endif |
Thomas Gleixner | 43f2f11 | 2011-03-24 17:22:30 +0100 | [diff] [blame] | 1305 | irq_set_chained_handler(irq, bfin_demux_gpio_irq); |
Michael Hennerich | 464abc5 | 2008-02-25 13:50:20 +0800 | [diff] [blame] | 1306 | break; |
Michael Hennerich | aec59c9 | 2010-02-19 15:09:10 +0000 | [diff] [blame] | 1307 | #if defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE) |
| 1308 | case IRQ_MAC_ERROR: |
Thomas Gleixner | 43f2f11 | 2011-03-24 17:22:30 +0100 | [diff] [blame] | 1309 | irq_set_chained_handler(irq, |
| 1310 | bfin_demux_mac_status_irq); |
Michael Hennerich | aec59c9 | 2010-02-19 15:09:10 +0000 | [diff] [blame] | 1311 | break; |
| 1312 | #endif |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 1313 | #if defined(CONFIG_SMP) || defined(CONFIG_ICC) |
Graf Yang | 6b3087c | 2009-01-07 23:14:39 +0800 | [diff] [blame] | 1314 | case IRQ_SUPPLE_0: |
| 1315 | case IRQ_SUPPLE_1: |
Thomas Gleixner | 43f2f11 | 2011-03-24 17:22:30 +0100 | [diff] [blame] | 1316 | irq_set_handler(irq, handle_percpu_irq); |
Graf Yang | 6b3087c | 2009-01-07 23:14:39 +0800 | [diff] [blame] | 1317 | break; |
| 1318 | #endif |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 1319 | #endif |
Graf Yang | 17941314 | 2009-08-18 04:29:33 +0000 | [diff] [blame] | 1320 | |
Yi Li | cb19171 | 2009-12-30 07:12:50 +0000 | [diff] [blame] | 1321 | #ifdef CONFIG_TICKSOURCE_CORETMR |
| 1322 | case IRQ_CORETMR: |
| 1323 | # ifdef CONFIG_SMP |
Thomas Gleixner | 43f2f11 | 2011-03-24 17:22:30 +0100 | [diff] [blame] | 1324 | irq_set_handler(irq, handle_percpu_irq); |
Yi Li | cb19171 | 2009-12-30 07:12:50 +0000 | [diff] [blame] | 1325 | # else |
Thomas Gleixner | 43f2f11 | 2011-03-24 17:22:30 +0100 | [diff] [blame] | 1326 | irq_set_handler(irq, handle_simple_irq); |
Yi Li | cb19171 | 2009-12-30 07:12:50 +0000 | [diff] [blame] | 1327 | # endif |
Mike Frysinger | fc6bd7b | 2011-04-15 01:35:53 -0400 | [diff] [blame] | 1328 | break; |
Yi Li | cb19171 | 2009-12-30 07:12:50 +0000 | [diff] [blame] | 1329 | #endif |
| 1330 | |
| 1331 | #ifdef CONFIG_TICKSOURCE_GPTMR0 |
Philippe Gerum | a40494a | 2009-06-16 05:25:42 +0200 | [diff] [blame] | 1332 | case IRQ_TIMER0: |
Thomas Gleixner | 43f2f11 | 2011-03-24 17:22:30 +0100 | [diff] [blame] | 1333 | irq_set_handler(irq, handle_simple_irq); |
Michael Hennerich | 464abc5 | 2008-02-25 13:50:20 +0800 | [diff] [blame] | 1334 | break; |
Graf Yang | 17941314 | 2009-08-18 04:29:33 +0000 | [diff] [blame] | 1335 | #endif |
Yi Li | cb19171 | 2009-12-30 07:12:50 +0000 | [diff] [blame] | 1336 | |
Mike Frysinger | fc6bd7b | 2011-04-15 01:35:53 -0400 | [diff] [blame] | 1337 | default: |
Yi Li | cb19171 | 2009-12-30 07:12:50 +0000 | [diff] [blame] | 1338 | #ifdef CONFIG_IPIPE |
Thomas Gleixner | 43f2f11 | 2011-03-24 17:22:30 +0100 | [diff] [blame] | 1339 | irq_set_handler(irq, handle_level_irq); |
Mike Frysinger | fc6bd7b | 2011-04-15 01:35:53 -0400 | [diff] [blame] | 1340 | #else |
Thomas Gleixner | 43f2f11 | 2011-03-24 17:22:30 +0100 | [diff] [blame] | 1341 | irq_set_handler(irq, handle_simple_irq); |
Mike Frysinger | fc6bd7b | 2011-04-15 01:35:53 -0400 | [diff] [blame] | 1342 | #endif |
Philippe Gerum | a40494a | 2009-06-16 05:25:42 +0200 | [diff] [blame] | 1343 | break; |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1344 | } |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1345 | } |
Michael Hennerich | 464abc5 | 2008-02-25 13:50:20 +0800 | [diff] [blame] | 1346 | |
Mike Frysinger | f58c327 | 2011-04-15 03:08:20 -0400 | [diff] [blame] | 1347 | init_mach_irq(); |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1348 | |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 1349 | #ifndef CONFIG_BF60x |
| 1350 | #if (defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE)) && !defined(CONFIG_BF60x) |
Michael Hennerich | aec59c9 | 2010-02-19 15:09:10 +0000 | [diff] [blame] | 1351 | for (irq = IRQ_MAC_PHYINT; irq <= IRQ_MAC_STMDONE; irq++) |
Thomas Gleixner | 43f2f11 | 2011-03-24 17:22:30 +0100 | [diff] [blame] | 1352 | irq_set_chip_and_handler(irq, &bfin_mac_status_irqchip, |
Michael Hennerich | aec59c9 | 2010-02-19 15:09:10 +0000 | [diff] [blame] | 1353 | handle_level_irq); |
| 1354 | #endif |
Michael Hennerich | 464abc5 | 2008-02-25 13:50:20 +0800 | [diff] [blame] | 1355 | /* if configured as edge, then will be changed to do_edge_IRQ */ |
Michael Hennerich | aec59c9 | 2010-02-19 15:09:10 +0000 | [diff] [blame] | 1356 | for (irq = GPIO_IRQ_BASE; |
| 1357 | irq < (GPIO_IRQ_BASE + MAX_BLACKFIN_GPIOS); irq++) |
Thomas Gleixner | 43f2f11 | 2011-03-24 17:22:30 +0100 | [diff] [blame] | 1358 | irq_set_chip_and_handler(irq, &bfin_gpio_irqchip, |
Michael Hennerich | 464abc5 | 2008-02-25 13:50:20 +0800 | [diff] [blame] | 1359 | handle_level_irq); |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 1360 | #else |
| 1361 | for (irq = BFIN_IRQ(0); irq <= SYS_IRQS; irq++) { |
| 1362 | if (irq < CORE_IRQS) { |
| 1363 | irq_set_chip(irq, &bfin_sec_irqchip); |
| 1364 | __irq_set_handler(irq, handle_sec_fault, 0, NULL); |
| 1365 | } else if (irq >= BFIN_IRQ(21) && irq <= BFIN_IRQ(26)) { |
| 1366 | irq_set_chip(irq, &bfin_sec_irqchip); |
| 1367 | irq_set_chained_handler(irq, bfin_demux_gpio_irq); |
| 1368 | } else if (irq >= BFIN_IRQ(34) && irq <= BFIN_IRQ(37)) { |
| 1369 | irq_set_chip(irq, &bfin_sec_irqchip); |
| 1370 | irq_set_handler(irq, handle_percpu_irq); |
| 1371 | } else { |
| 1372 | irq_set_chip_and_handler(irq, &bfin_sec_irqchip, |
| 1373 | handle_fasteoi_irq); |
| 1374 | __irq_set_preflow_handler(irq, bfin_sec_preflow_handler); |
| 1375 | } |
| 1376 | } |
| 1377 | for (irq = GPIO_IRQ_BASE; |
| 1378 | irq < (GPIO_IRQ_BASE + MAX_BLACKFIN_GPIOS); irq++) |
| 1379 | irq_set_chip_and_handler(irq, &bfin_gpio_irqchip, |
| 1380 | handle_level_irq); |
| 1381 | #endif |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1382 | bfin_write_IMASK(0); |
| 1383 | CSYNC(); |
| 1384 | ilat = bfin_read_ILAT(); |
| 1385 | CSYNC(); |
| 1386 | bfin_write_ILAT(ilat); |
| 1387 | CSYNC(); |
| 1388 | |
Michael Hennerich | 34e0fc8 | 2007-07-12 16:17:18 +0800 | [diff] [blame] | 1389 | printk(KERN_INFO "Configuring Blackfin Priority Driven Interrupts\n"); |
Mike Frysinger | 4005978 | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 1390 | /* IMASK=xxx is equivalent to STI xx or bfin_irq_flags=xx, |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1391 | * local_irq_enable() |
| 1392 | */ |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 1393 | #ifndef CONFIG_BF60x |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1394 | program_IAR(); |
| 1395 | /* Therefore it's better to setup IARs before interrupts enabled */ |
| 1396 | search_IAR(); |
| 1397 | |
| 1398 | /* Enable interrupts IVG7-15 */ |
Mike Frysinger | 4005978 | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 1399 | bfin_irq_flags |= IMASK_IVG15 | |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 1400 | IMASK_IVG14 | IMASK_IVG13 | IMASK_IVG12 | IMASK_IVG11 | |
| 1401 | IMASK_IVG10 | IMASK_IVG9 | IMASK_IVG8 | IMASK_IVG7 | IMASK_IVGHW; |
| 1402 | |
| 1403 | bfin_sti(bfin_irq_flags); |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1404 | |
Michael Hennerich | 349ebbc | 2009-04-15 08:48:08 +0000 | [diff] [blame] | 1405 | /* This implicitly covers ANOMALY_05000171 |
| 1406 | * Boot-ROM code modifies SICA_IWRx wakeup registers |
| 1407 | */ |
Mike Frysinger | be1d854 | 2009-02-04 16:49:45 +0800 | [diff] [blame] | 1408 | #ifdef SIC_IWR0 |
Michael Hennerich | 56f5f59 | 2008-08-06 17:55:32 +0800 | [diff] [blame] | 1409 | bfin_write_SIC_IWR0(IWR_DISABLE_ALL); |
Mike Frysinger | be1d854 | 2009-02-04 16:49:45 +0800 | [diff] [blame] | 1410 | # ifdef SIC_IWR1 |
Bryan Wu | 2f6f4bc | 2008-11-18 17:48:21 +0800 | [diff] [blame] | 1411 | /* BF52x/BF51x system reset does not properly reset SIC_IWR1 which |
Michael Hennerich | 55546ac | 2008-08-13 17:41:13 +0800 | [diff] [blame] | 1412 | * will screw up the bootrom as it relies on MDMA0/1 waking it |
| 1413 | * up from IDLE instructions. See this report for more info: |
| 1414 | * http://blackfin.uclinux.org/gf/tracker/4323 |
| 1415 | */ |
Mike Frysinger | b7e1129 | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 1416 | if (ANOMALY_05000435) |
| 1417 | bfin_write_SIC_IWR1(IWR_ENABLE(10) | IWR_ENABLE(11)); |
| 1418 | else |
| 1419 | bfin_write_SIC_IWR1(IWR_DISABLE_ALL); |
Mike Frysinger | be1d854 | 2009-02-04 16:49:45 +0800 | [diff] [blame] | 1420 | # endif |
| 1421 | # ifdef SIC_IWR2 |
Michael Hennerich | 56f5f59 | 2008-08-06 17:55:32 +0800 | [diff] [blame] | 1422 | bfin_write_SIC_IWR2(IWR_DISABLE_ALL); |
Michael Hennerich | fe9ec9b | 2008-02-25 12:04:57 +0800 | [diff] [blame] | 1423 | # endif |
| 1424 | #else |
Michael Hennerich | 56f5f59 | 2008-08-06 17:55:32 +0800 | [diff] [blame] | 1425 | bfin_write_SIC_IWR(IWR_DISABLE_ALL); |
Michael Hennerich | fe9ec9b | 2008-02-25 12:04:57 +0800 | [diff] [blame] | 1426 | #endif |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 1427 | #else /* CONFIG_BF60x */ |
| 1428 | /* Enable interrupts IVG7-15 */ |
| 1429 | bfin_irq_flags |= IMASK_IVG15 | |
| 1430 | IMASK_IVG14 | IMASK_IVG13 | IMASK_IVG12 | IMASK_IVG11 | |
| 1431 | IMASK_IVG10 | IMASK_IVG9 | IMASK_IVG8 | IMASK_IVG7 | IMASK_IVGHW; |
Michael Hennerich | fe9ec9b | 2008-02-25 12:04:57 +0800 | [diff] [blame] | 1432 | |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 1433 | |
| 1434 | bfin_write_SEC_FCTL(SEC_FCTL_EN | SEC_FCTL_SYSRST_EN | SEC_FCTL_FLTIN_EN); |
| 1435 | bfin_sec_enable_sci(SIC_SYSIRQ(IRQ_WATCH0)); |
| 1436 | bfin_sec_enable_ssi(SIC_SYSIRQ(IRQ_WATCH0)); |
| 1437 | bfin_write_SEC_SCI(0, SEC_CCTL, SEC_CCTL_RESET); |
| 1438 | udelay(100); |
| 1439 | bfin_write_SEC_GCTL(SEC_GCTL_EN); |
| 1440 | bfin_write_SEC_SCI(0, SEC_CCTL, SEC_CCTL_EN | SEC_CCTL_NMI_EN); |
| 1441 | init_software_driven_irq(); |
| 1442 | register_syscore_ops(&sec_pm_syscore_ops); |
| 1443 | #endif |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1444 | return 0; |
| 1445 | } |
| 1446 | |
| 1447 | #ifdef CONFIG_DO_IRQ_L1 |
Mike Frysinger | a055b2b | 2007-11-15 21:12:32 +0800 | [diff] [blame] | 1448 | __attribute__((l1_text)) |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1449 | #endif |
Mike Frysinger | 6b10804 | 2011-03-30 01:35:41 -0400 | [diff] [blame] | 1450 | static int vec_to_irq(int vec) |
| 1451 | { |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 1452 | #ifndef CONFIG_BF60x |
Mike Frysinger | 6b10804 | 2011-03-30 01:35:41 -0400 | [diff] [blame] | 1453 | struct ivgx *ivg = ivg7_13[vec - IVG7].ifirst; |
| 1454 | struct ivgx *ivg_stop = ivg7_13[vec - IVG7].istop; |
| 1455 | unsigned long sic_status[3]; |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 1456 | #endif |
Mike Frysinger | 6b10804 | 2011-03-30 01:35:41 -0400 | [diff] [blame] | 1457 | if (likely(vec == EVT_IVTMR_P)) |
| 1458 | return IRQ_CORETMR; |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 1459 | #ifndef CONFIG_BF60x |
Mike Frysinger | 6b10804 | 2011-03-30 01:35:41 -0400 | [diff] [blame] | 1460 | #ifdef SIC_ISR |
| 1461 | sic_status[0] = bfin_read_SIC_IMASK() & bfin_read_SIC_ISR(); |
| 1462 | #else |
| 1463 | if (smp_processor_id()) { |
| 1464 | # ifdef SICB_ISR0 |
| 1465 | /* This will be optimized out in UP mode. */ |
| 1466 | sic_status[0] = bfin_read_SICB_ISR0() & bfin_read_SICB_IMASK0(); |
| 1467 | sic_status[1] = bfin_read_SICB_ISR1() & bfin_read_SICB_IMASK1(); |
| 1468 | # endif |
| 1469 | } else { |
| 1470 | sic_status[0] = bfin_read_SIC_ISR0() & bfin_read_SIC_IMASK0(); |
| 1471 | sic_status[1] = bfin_read_SIC_ISR1() & bfin_read_SIC_IMASK1(); |
| 1472 | } |
| 1473 | #endif |
| 1474 | #ifdef SIC_ISR2 |
| 1475 | sic_status[2] = bfin_read_SIC_ISR2() & bfin_read_SIC_IMASK2(); |
| 1476 | #endif |
| 1477 | |
| 1478 | for (;; ivg++) { |
| 1479 | if (ivg >= ivg_stop) |
| 1480 | return -1; |
| 1481 | #ifdef SIC_ISR |
| 1482 | if (sic_status[0] & ivg->isrflag) |
| 1483 | #else |
| 1484 | if (sic_status[(ivg->irqno - IVG7) / 32] & ivg->isrflag) |
| 1485 | #endif |
| 1486 | return ivg->irqno; |
| 1487 | } |
Steven Miao | 4f6b600 | 2012-05-16 17:56:51 +0800 | [diff] [blame^] | 1488 | #else |
| 1489 | /* for bf60x read */ |
| 1490 | return BFIN_IRQ(bfin_read_SEC_SCI(0, SEC_CSID)); |
| 1491 | #endif /* end of CONFIG_BF60x */ |
Mike Frysinger | 6b10804 | 2011-03-30 01:35:41 -0400 | [diff] [blame] | 1492 | } |
| 1493 | |
| 1494 | #ifdef CONFIG_DO_IRQ_L1 |
| 1495 | __attribute__((l1_text)) |
| 1496 | #endif |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1497 | void do_irq(int vec, struct pt_regs *fp) |
| 1498 | { |
Mike Frysinger | 6b10804 | 2011-03-30 01:35:41 -0400 | [diff] [blame] | 1499 | int irq = vec_to_irq(vec); |
| 1500 | if (irq == -1) |
| 1501 | return; |
| 1502 | asm_do_IRQ(irq, fp); |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1503 | } |
Yi Li | 6a01f23 | 2009-01-07 23:14:39 +0800 | [diff] [blame] | 1504 | |
| 1505 | #ifdef CONFIG_IPIPE |
| 1506 | |
| 1507 | int __ipipe_get_irq_priority(unsigned irq) |
| 1508 | { |
| 1509 | int ient, prio; |
| 1510 | |
| 1511 | if (irq <= IRQ_CORETMR) |
| 1512 | return irq; |
| 1513 | |
| 1514 | for (ient = 0; ient < NR_PERI_INTS; ient++) { |
| 1515 | struct ivgx *ivg = ivg_table + ient; |
| 1516 | if (ivg->irqno == irq) { |
| 1517 | for (prio = 0; prio <= IVG13-IVG7; prio++) { |
| 1518 | if (ivg7_13[prio].ifirst <= ivg && |
| 1519 | ivg7_13[prio].istop > ivg) |
| 1520 | return IVG7 + prio; |
| 1521 | } |
| 1522 | } |
| 1523 | } |
| 1524 | |
| 1525 | return IVG15; |
| 1526 | } |
| 1527 | |
Yi Li | 6a01f23 | 2009-01-07 23:14:39 +0800 | [diff] [blame] | 1528 | /* Hw interrupts are disabled on entry (check SAVE_CONTEXT). */ |
| 1529 | #ifdef CONFIG_DO_IRQ_L1 |
| 1530 | __attribute__((l1_text)) |
| 1531 | #endif |
| 1532 | asmlinkage int __ipipe_grab_irq(int vec, struct pt_regs *regs) |
| 1533 | { |
Philippe Gerum | 9bd50df | 2009-03-04 16:52:38 +0800 | [diff] [blame] | 1534 | struct ipipe_percpu_domain_data *p = ipipe_root_cpudom_ptr(); |
Philippe Gerum | a40494a | 2009-06-16 05:25:42 +0200 | [diff] [blame] | 1535 | struct ipipe_domain *this_domain = __ipipe_current_domain; |
Yi Li | 6a01f23 | 2009-01-07 23:14:39 +0800 | [diff] [blame] | 1536 | struct ivgx *ivg_stop = ivg7_13[vec-IVG7].istop; |
| 1537 | struct ivgx *ivg = ivg7_13[vec-IVG7].ifirst; |
Philippe Gerum | 5b5da4c | 2011-03-17 02:12:48 -0400 | [diff] [blame] | 1538 | int irq, s = 0; |
Yi Li | 6a01f23 | 2009-01-07 23:14:39 +0800 | [diff] [blame] | 1539 | |
Mike Frysinger | 6b10804 | 2011-03-30 01:35:41 -0400 | [diff] [blame] | 1540 | irq = vec_to_irq(vec); |
| 1541 | if (irq == -1) |
| 1542 | return 0; |
Yi Li | 6a01f23 | 2009-01-07 23:14:39 +0800 | [diff] [blame] | 1543 | |
| 1544 | if (irq == IRQ_SYSTMR) { |
Philippe Gerum | a40494a | 2009-06-16 05:25:42 +0200 | [diff] [blame] | 1545 | #if !defined(CONFIG_GENERIC_CLOCKEVENTS) || defined(CONFIG_TICKSOURCE_GPTMR0) |
Yi Li | 6a01f23 | 2009-01-07 23:14:39 +0800 | [diff] [blame] | 1546 | bfin_write_TIMER_STATUS(1); /* Latch TIMIL0 */ |
Philippe Gerum | 9bd50df | 2009-03-04 16:52:38 +0800 | [diff] [blame] | 1547 | #endif |
Yi Li | 6a01f23 | 2009-01-07 23:14:39 +0800 | [diff] [blame] | 1548 | /* This is basically what we need from the register frame. */ |
| 1549 | __raw_get_cpu_var(__ipipe_tick_regs).ipend = regs->ipend; |
| 1550 | __raw_get_cpu_var(__ipipe_tick_regs).pc = regs->pc; |
Philippe Gerum | 9bd50df | 2009-03-04 16:52:38 +0800 | [diff] [blame] | 1551 | if (this_domain != ipipe_root_domain) |
Yi Li | 6a01f23 | 2009-01-07 23:14:39 +0800 | [diff] [blame] | 1552 | __raw_get_cpu_var(__ipipe_tick_regs).ipend &= ~0x10; |
Philippe Gerum | 9bd50df | 2009-03-04 16:52:38 +0800 | [diff] [blame] | 1553 | else |
| 1554 | __raw_get_cpu_var(__ipipe_tick_regs).ipend |= 0x10; |
Yi Li | 6a01f23 | 2009-01-07 23:14:39 +0800 | [diff] [blame] | 1555 | } |
| 1556 | |
Philippe Gerum | 5b5da4c | 2011-03-17 02:12:48 -0400 | [diff] [blame] | 1557 | /* |
| 1558 | * We don't want Linux interrupt handlers to run at the |
| 1559 | * current core priority level (i.e. < EVT15), since this |
| 1560 | * might delay other interrupts handled by a high priority |
| 1561 | * domain. Here is what we do instead: |
| 1562 | * |
| 1563 | * - we raise the SYNCDEFER bit to prevent |
| 1564 | * __ipipe_handle_irq() to sync the pipeline for the root |
| 1565 | * stage for the incoming interrupt. Upon return, that IRQ is |
| 1566 | * pending in the interrupt log. |
| 1567 | * |
| 1568 | * - we raise the TIF_IRQ_SYNC bit for the current thread, so |
| 1569 | * that _schedule_and_signal_from_int will eventually sync the |
| 1570 | * pipeline from EVT15. |
| 1571 | */ |
Philippe Gerum | 9bd50df | 2009-03-04 16:52:38 +0800 | [diff] [blame] | 1572 | if (this_domain == ipipe_root_domain) { |
| 1573 | s = __test_and_set_bit(IPIPE_SYNCDEFER_FLAG, &p->status); |
| 1574 | barrier(); |
| 1575 | } |
Yi Li | 6a01f23 | 2009-01-07 23:14:39 +0800 | [diff] [blame] | 1576 | |
| 1577 | ipipe_trace_irq_entry(irq); |
| 1578 | __ipipe_handle_irq(irq, regs); |
Philippe Gerum | 9bd50df | 2009-03-04 16:52:38 +0800 | [diff] [blame] | 1579 | ipipe_trace_irq_exit(irq); |
Yi Li | 6a01f23 | 2009-01-07 23:14:39 +0800 | [diff] [blame] | 1580 | |
Philippe Gerum | 5b5da4c | 2011-03-17 02:12:48 -0400 | [diff] [blame] | 1581 | if (user_mode(regs) && |
| 1582 | !ipipe_test_foreign_stack() && |
| 1583 | (current->ipipe_flags & PF_EVTRET) != 0) { |
| 1584 | /* |
| 1585 | * Testing for user_regs() does NOT fully eliminate |
| 1586 | * foreign stack contexts, because of the forged |
| 1587 | * interrupt returns we do through |
| 1588 | * __ipipe_call_irqtail. In that case, we might have |
| 1589 | * preempted a foreign stack context in a high |
| 1590 | * priority domain, with a single interrupt level now |
| 1591 | * pending after the irqtail unwinding is done. In |
| 1592 | * which case user_mode() is now true, and the event |
| 1593 | * gets dispatched spuriously. |
| 1594 | */ |
| 1595 | current->ipipe_flags &= ~PF_EVTRET; |
| 1596 | __ipipe_dispatch_event(IPIPE_EVENT_RETURN, regs); |
| 1597 | } |
| 1598 | |
Philippe Gerum | 9bd50df | 2009-03-04 16:52:38 +0800 | [diff] [blame] | 1599 | if (this_domain == ipipe_root_domain) { |
| 1600 | set_thread_flag(TIF_IRQ_SYNC); |
| 1601 | if (!s) { |
| 1602 | __clear_bit(IPIPE_SYNCDEFER_FLAG, &p->status); |
| 1603 | return !test_bit(IPIPE_STALL_FLAG, &p->status); |
| 1604 | } |
| 1605 | } |
Yi Li | 6a01f23 | 2009-01-07 23:14:39 +0800 | [diff] [blame] | 1606 | |
Graf Yang | 1fa9be7 | 2009-05-15 11:01:59 +0000 | [diff] [blame] | 1607 | return 0; |
Yi Li | 6a01f23 | 2009-01-07 23:14:39 +0800 | [diff] [blame] | 1608 | } |
| 1609 | |
| 1610 | #endif /* CONFIG_IPIPE */ |