blob: 4c2f22668ea74744b5f8321506daf27afb3db9cd [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080012#include <linux/pci-aspm.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090013#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070014
15#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
16#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
18/* Ugh. Need to stop exporting this to modules. */
19LIST_HEAD(pci_root_buses);
20EXPORT_SYMBOL(pci_root_buses);
21
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080022static int find_anything(struct device *dev, void *data)
23{
24 return 1;
25}
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070027/*
28 * Some device drivers need know if pci is initiated.
29 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080030 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070031 */
32int no_pci_devices(void)
33{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080034 struct device *dev;
35 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070036
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080037 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
38 no_devices = (dev == NULL);
39 put_device(dev);
40 return no_devices;
41}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070042EXPORT_SYMBOL(no_pci_devices);
43
Linus Torvalds1da177e2005-04-16 15:20:36 -070044/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070045 * PCI Bus Class
46 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040047static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070048{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040049 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51 if (pci_bus->bridge)
52 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070053 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f302011-04-11 11:37:07 +100054 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070055 kfree(pci_bus);
56}
57
58static struct class pcibus_class = {
59 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040060 .dev_release = &release_pcibus_dev,
Yinghai Lub9d320f2011-05-12 17:11:39 -070061 .dev_attrs = pcibus_dev_attrs,
Linus Torvalds1da177e2005-04-16 15:20:36 -070062};
63
64static int __init pcibus_class_init(void)
65{
66 return class_register(&pcibus_class);
67}
68postcore_initcall(pcibus_class_init);
69
Matthew Wilcox6ac665c2008-07-28 13:38:59 -040070static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -080071{
72 u64 size = mask & maxbase; /* Find the significant bits */
73 if (!size)
74 return 0;
75
76 /* Get the lowest of them to find the decode size, and
77 from that the extent. */
78 size = (size & ~(size-1)) - 1;
79
80 /* base == maxbase can be valid only if the BAR has
81 already been programmed with all 1s. */
82 if (base == maxbase && ((base | size) & mask) != mask)
83 return 0;
84
85 return size;
86}
87
Bjorn Helgaas28c68212011-06-14 13:04:35 -060088static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -080089{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -060090 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -060091 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -060092
Matthew Wilcox6ac665c2008-07-28 13:38:59 -040093 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -060094 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
95 flags |= IORESOURCE_IO;
96 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -040097 }
98
Bjorn Helgaas28c68212011-06-14 13:04:35 -060099 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
100 flags |= IORESOURCE_MEM;
101 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
102 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400103
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600104 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
105 switch (mem_type) {
106 case PCI_BASE_ADDRESS_MEM_TYPE_32:
107 break;
108 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
109 dev_info(&dev->dev, "1M mem BAR treated as 32-bit BAR\n");
110 break;
111 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600112 flags |= IORESOURCE_MEM_64;
113 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600114 default:
115 dev_warn(&dev->dev,
116 "mem unknown type %x treated as 32-bit BAR\n",
117 mem_type);
118 break;
119 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600120 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400121}
122
Yu Zhao0b400c72008-11-22 02:40:40 +0800123/**
124 * pci_read_base - read a PCI BAR
125 * @dev: the PCI device
126 * @type: type of the BAR
127 * @res: resource buffer to be filled in
128 * @pos: BAR position in the config space
129 *
130 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400131 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800132int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400133 struct resource *res, unsigned int pos)
134{
135 u32 l, sz, mask;
Jacob Pan253d2e52010-07-16 10:19:22 -0700136 u16 orig_cmd;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700137 struct pci_bus_region region;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400138
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200139 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400140
Jacob Pan253d2e52010-07-16 10:19:22 -0700141 if (!dev->mmio_always_on) {
142 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
143 pci_write_config_word(dev, PCI_COMMAND,
144 orig_cmd & ~(PCI_COMMAND_MEMORY | PCI_COMMAND_IO));
145 }
146
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400147 res->name = pci_name(dev);
148
149 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200150 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400151 pci_read_config_dword(dev, pos, &sz);
152 pci_write_config_dword(dev, pos, l);
153
Jacob Pan253d2e52010-07-16 10:19:22 -0700154 if (!dev->mmio_always_on)
155 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
156
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400157 /*
158 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600159 * If the BAR isn't implemented, all bits must be 0. If it's a
160 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
161 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400162 */
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600163 if (!sz || sz == 0xffffffff)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400164 goto fail;
165
166 /*
167 * I don't know how l can have all bits set. Copied from old code.
168 * Maybe it fixes a bug on some ancient platform.
169 */
170 if (l == 0xffffffff)
171 l = 0;
172
173 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600174 res->flags = decode_bar(dev, l);
175 res->flags |= IORESOURCE_SIZEALIGN;
176 if (res->flags & IORESOURCE_IO) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400177 l &= PCI_BASE_ADDRESS_IO_MASK;
David S. Miller5aceca92011-05-23 17:12:22 -0700178 mask = PCI_BASE_ADDRESS_IO_MASK & (u32) IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400179 } else {
180 l &= PCI_BASE_ADDRESS_MEM_MASK;
181 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
182 }
183 } else {
184 res->flags |= (l & IORESOURCE_ROM_ENABLE);
185 l &= PCI_ROM_ADDRESS_MASK;
186 mask = (u32)PCI_ROM_ADDRESS_MASK;
187 }
188
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600189 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400190 u64 l64 = l;
191 u64 sz64 = sz;
192 u64 mask64 = mask | (u64)~0 << 32;
193
194 pci_read_config_dword(dev, pos + 4, &l);
195 pci_write_config_dword(dev, pos + 4, ~0);
196 pci_read_config_dword(dev, pos + 4, &sz);
197 pci_write_config_dword(dev, pos + 4, l);
198
199 l64 |= ((u64)l << 32);
200 sz64 |= ((u64)sz << 32);
201
202 sz64 = pci_size(l64, sz64, mask64);
203
204 if (!sz64)
205 goto fail;
206
Matthew Wilcoxcc5499c2008-07-28 13:39:00 -0400207 if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
Bjorn Helgaas865df572009-11-04 10:32:57 -0700208 dev_err(&dev->dev, "reg %x: can't handle 64-bit BAR\n",
209 pos);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400210 goto fail;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600211 }
212
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600213 if ((sizeof(resource_size_t) < 8) && l) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400214 /* Address above 32-bit boundary; disable the BAR */
215 pci_write_config_dword(dev, pos, 0);
216 pci_write_config_dword(dev, pos + 4, 0);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700217 region.start = 0;
218 region.end = sz64;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700219 pcibios_bus_to_resource(dev, res, &region);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400220 } else {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700221 region.start = l64;
222 region.end = l64 + sz64;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700223 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600224 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n",
Bjorn Helgaasa369c792009-10-06 15:33:44 -0600225 pos, res);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400226 }
227 } else {
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600228 sz = pci_size(l, sz, mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400229
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600230 if (!sz)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400231 goto fail;
232
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700233 region.start = l;
234 region.end = l + sz;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700235 pcibios_bus_to_resource(dev, res, &region);
Vincent Legollf393d9b2008-10-12 12:26:12 +0200236
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600237 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n", pos, res);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400238 }
239
240 out:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600241 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400242 fail:
243 res->flags = 0;
244 goto out;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800245}
246
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
248{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400249 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400251 for (pos = 0; pos < howmany; pos++) {
252 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400254 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400256
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400258 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400260 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
261 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
262 IORESOURCE_SIZEALIGN;
263 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264 }
265}
266
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700267static void __devinit pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268{
269 struct pci_dev *dev = child->self;
270 u8 io_base_lo, io_limit_lo;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700272 struct pci_bus_region region;
273 struct resource *res, res2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 res = child->resource[0];
276 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
277 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
278 base = (io_base_lo & PCI_IO_RANGE_MASK) << 8;
279 limit = (io_limit_lo & PCI_IO_RANGE_MASK) << 8;
280
281 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
282 u16 io_base_hi, io_limit_hi;
283 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
284 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
285 base |= (io_base_hi << 16);
286 limit |= (io_limit_hi << 16);
287 }
288
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800289 if (base && base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaascf48fb62012-03-16 17:47:59 -0600291 res2.flags = res->flags;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700292 region.start = base;
293 region.end = limit + 0xfff;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700294 pcibios_bus_to_resource(dev, &res2, &region);
Daniel Yeisley9d265122005-12-05 07:06:43 -0500295 if (!res->start)
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700296 res->start = res2.start;
Daniel Yeisley9d265122005-12-05 07:06:43 -0500297 if (!res->end)
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700298 res->end = res2.end;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600299 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700301}
302
303static void __devinit pci_read_bridge_mmio(struct pci_bus *child)
304{
305 struct pci_dev *dev = child->self;
306 u16 mem_base_lo, mem_limit_lo;
307 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700308 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700309 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310
311 res = child->resource[1];
312 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
313 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
314 base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
315 limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800316 if (base && base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700318 region.start = base;
319 region.end = limit + 0xfffff;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700320 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600321 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700323}
324
325static void __devinit pci_read_bridge_mmio_pref(struct pci_bus *child)
326{
327 struct pci_dev *dev = child->self;
328 u16 mem_base_lo, mem_limit_lo;
329 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700330 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700331 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332
333 res = child->resource[2];
334 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
335 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
336 base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
337 limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
338
339 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
340 u32 mem_base_hi, mem_limit_hi;
341 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
342 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
343
344 /*
345 * Some bridges set the base > limit by default, and some
346 * (broken) BIOSes do not initialize them. If we find
347 * this, just assume they are not being used.
348 */
349 if (mem_base_hi <= mem_limit_hi) {
350#if BITS_PER_LONG == 64
351 base |= ((long) mem_base_hi) << 32;
352 limit |= ((long) mem_limit_hi) << 32;
353#else
354 if (mem_base_hi || mem_limit_hi) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600355 dev_err(&dev->dev, "can't handle 64-bit "
356 "address space for bridge\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 return;
358 }
359#endif
360 }
361 }
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800362 if (base && base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700363 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
364 IORESOURCE_MEM | IORESOURCE_PREFETCH;
365 if (res->flags & PCI_PREF_RANGE_TYPE_64)
366 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700367 region.start = base;
368 region.end = limit + 0xfffff;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700369 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600370 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371 }
372}
373
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700374void __devinit pci_read_bridge_bases(struct pci_bus *child)
375{
376 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700377 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700378 int i;
379
380 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
381 return;
382
383 dev_info(&dev->dev, "PCI bridge to [bus %02x-%02x]%s\n",
384 child->secondary, child->subordinate,
385 dev->transparent ? " (subtractive decode)" : "");
386
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700387 pci_bus_remove_resources(child);
388 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
389 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
390
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700391 pci_read_bridge_io(child);
392 pci_read_bridge_mmio(child);
393 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700394
395 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700396 pci_bus_for_each_resource(child->parent, res, i) {
397 if (res) {
398 pci_bus_add_resource(child, res,
399 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700400 dev_printk(KERN_DEBUG, &dev->dev,
401 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700402 res);
403 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700404 }
405 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700406}
407
Sam Ravnborg96bde062007-03-26 21:53:30 -0800408static struct pci_bus * pci_alloc_bus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409{
410 struct pci_bus *b;
411
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100412 b = kzalloc(sizeof(*b), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413 if (b) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414 INIT_LIST_HEAD(&b->node);
415 INIT_LIST_HEAD(&b->children);
416 INIT_LIST_HEAD(&b->devices);
Alex Chiangf46753c2008-06-10 15:28:50 -0600417 INIT_LIST_HEAD(&b->slots);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700418 INIT_LIST_HEAD(&b->resources);
Matthew Wilcox3749c512009-12-13 08:11:32 -0500419 b->max_bus_speed = PCI_SPEED_UNKNOWN;
420 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421 }
422 return b;
423}
424
Yinghai Lu7b543662012-04-02 18:31:53 -0700425static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
426{
427 struct pci_host_bridge *bridge;
428
429 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
430 if (bridge) {
431 INIT_LIST_HEAD(&bridge->windows);
432 bridge->bus = b;
433 }
434
435 return bridge;
436}
437
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500438static unsigned char pcix_bus_speed[] = {
439 PCI_SPEED_UNKNOWN, /* 0 */
440 PCI_SPEED_66MHz_PCIX, /* 1 */
441 PCI_SPEED_100MHz_PCIX, /* 2 */
442 PCI_SPEED_133MHz_PCIX, /* 3 */
443 PCI_SPEED_UNKNOWN, /* 4 */
444 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
445 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
446 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
447 PCI_SPEED_UNKNOWN, /* 8 */
448 PCI_SPEED_66MHz_PCIX_266, /* 9 */
449 PCI_SPEED_100MHz_PCIX_266, /* A */
450 PCI_SPEED_133MHz_PCIX_266, /* B */
451 PCI_SPEED_UNKNOWN, /* C */
452 PCI_SPEED_66MHz_PCIX_533, /* D */
453 PCI_SPEED_100MHz_PCIX_533, /* E */
454 PCI_SPEED_133MHz_PCIX_533 /* F */
455};
456
Matthew Wilcox3749c512009-12-13 08:11:32 -0500457static unsigned char pcie_link_speed[] = {
458 PCI_SPEED_UNKNOWN, /* 0 */
459 PCIE_SPEED_2_5GT, /* 1 */
460 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500461 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500462 PCI_SPEED_UNKNOWN, /* 4 */
463 PCI_SPEED_UNKNOWN, /* 5 */
464 PCI_SPEED_UNKNOWN, /* 6 */
465 PCI_SPEED_UNKNOWN, /* 7 */
466 PCI_SPEED_UNKNOWN, /* 8 */
467 PCI_SPEED_UNKNOWN, /* 9 */
468 PCI_SPEED_UNKNOWN, /* A */
469 PCI_SPEED_UNKNOWN, /* B */
470 PCI_SPEED_UNKNOWN, /* C */
471 PCI_SPEED_UNKNOWN, /* D */
472 PCI_SPEED_UNKNOWN, /* E */
473 PCI_SPEED_UNKNOWN /* F */
474};
475
476void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
477{
478 bus->cur_bus_speed = pcie_link_speed[linksta & 0xf];
479}
480EXPORT_SYMBOL_GPL(pcie_update_link_speed);
481
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500482static unsigned char agp_speeds[] = {
483 AGP_UNKNOWN,
484 AGP_1X,
485 AGP_2X,
486 AGP_4X,
487 AGP_8X
488};
489
490static enum pci_bus_speed agp_speed(int agp3, int agpstat)
491{
492 int index = 0;
493
494 if (agpstat & 4)
495 index = 3;
496 else if (agpstat & 2)
497 index = 2;
498 else if (agpstat & 1)
499 index = 1;
500 else
501 goto out;
502
503 if (agp3) {
504 index += 2;
505 if (index == 5)
506 index = 0;
507 }
508
509 out:
510 return agp_speeds[index];
511}
512
513
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500514static void pci_set_bus_speed(struct pci_bus *bus)
515{
516 struct pci_dev *bridge = bus->self;
517 int pos;
518
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500519 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
520 if (!pos)
521 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
522 if (pos) {
523 u32 agpstat, agpcmd;
524
525 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
526 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
527
528 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
529 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
530 }
531
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500532 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
533 if (pos) {
534 u16 status;
535 enum pci_bus_speed max;
536 pci_read_config_word(bridge, pos + 2, &status);
537
538 if (status & 0x8000) {
539 max = PCI_SPEED_133MHz_PCIX_533;
540 } else if (status & 0x4000) {
541 max = PCI_SPEED_133MHz_PCIX_266;
542 } else if (status & 0x0002) {
543 if (((status >> 12) & 0x3) == 2) {
544 max = PCI_SPEED_133MHz_PCIX_ECC;
545 } else {
546 max = PCI_SPEED_133MHz_PCIX;
547 }
548 } else {
549 max = PCI_SPEED_66MHz_PCIX;
550 }
551
552 bus->max_bus_speed = max;
553 bus->cur_bus_speed = pcix_bus_speed[(status >> 6) & 0xf];
554
555 return;
556 }
557
558 pos = pci_find_capability(bridge, PCI_CAP_ID_EXP);
559 if (pos) {
560 u32 linkcap;
561 u16 linksta;
562
563 pci_read_config_dword(bridge, pos + PCI_EXP_LNKCAP, &linkcap);
564 bus->max_bus_speed = pcie_link_speed[linkcap & 0xf];
565
566 pci_read_config_word(bridge, pos + PCI_EXP_LNKSTA, &linksta);
567 pcie_update_link_speed(bus, linksta);
568 }
569}
570
571
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700572static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
573 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574{
575 struct pci_bus *child;
576 int i;
577
578 /*
579 * Allocate a new bus, and inherit stuff from the parent..
580 */
581 child = pci_alloc_bus();
582 if (!child)
583 return NULL;
584
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585 child->parent = parent;
586 child->ops = parent->ops;
587 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200588 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400590 /* initialize some portions of the bus device, but don't register it
591 * now as the parent is not properly set up yet. This device will get
592 * registered later in pci_bus_add_devices()
593 */
594 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100595 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596
597 /*
598 * Set up the primary, secondary and subordinate
599 * bus numbers.
600 */
601 child->number = child->secondary = busnr;
602 child->primary = parent->secondary;
603 child->subordinate = 0xff;
604
Yu Zhao3789fa82008-11-22 02:41:07 +0800605 if (!bridge)
606 return child;
607
608 child->self = bridge;
609 child->bridge = get_device(&bridge->dev);
Benjamin Herrenschmidt98d9f302011-04-11 11:37:07 +1000610 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500611 pci_set_bus_speed(child);
612
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800614 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
616 child->resource[i]->name = child->name;
617 }
618 bridge->subordinate = child;
619
620 return child;
621}
622
Sam Ravnborg451124a2008-02-02 22:33:43 +0100623struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624{
625 struct pci_bus *child;
626
627 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700628 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800629 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800631 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700632 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633 return child;
634}
635
Sam Ravnborg96bde062007-03-26 21:53:30 -0800636static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700637{
638 struct pci_bus *parent = child->parent;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700639
640 /* Attempts to fix that up are really dangerous unless
641 we're going to re-assign all bus numbers. */
642 if (!pcibios_assign_all_busses())
643 return;
644
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700645 while (parent->parent && parent->subordinate < max) {
646 parent->subordinate = max;
647 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
648 parent = parent->parent;
649 }
650}
651
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652/*
653 * If it's a bridge, configure it and scan the bus behind it.
654 * For CardBus bridges, we don't scan behind as the devices will
655 * be handled by the bridge driver itself.
656 *
657 * We need to process bridges in two passes -- first we scan those
658 * already configured by the BIOS and after we are done with all of
659 * them, we proceed to assigning numbers to the remaining buses in
660 * order to avoid overlaps between old and new bus numbers.
661 */
Sam Ravnborg0ab2b572008-02-17 10:45:28 +0100662int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663{
664 struct pci_bus *child;
665 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100666 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600668 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100669 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670
671 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600672 primary = buses & 0xFF;
673 secondary = (buses >> 8) & 0xFF;
674 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600676 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
677 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678
Yinghai Lu71f6bd42012-01-30 12:25:24 +0100679 if (!primary && (primary != bus->number) && secondary && subordinate) {
680 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
681 primary = bus->number;
682 }
683
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100684 /* Check if setup is sensible at all */
685 if (!pass &&
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600686 (primary != bus->number || secondary <= bus->number)) {
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100687 dev_dbg(&dev->dev, "bus configuration invalid, reconfiguring\n");
688 broken = 1;
689 }
690
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 /* Disable MasterAbortMode during probing to avoid reporting
692 of bus errors (in some architectures) */
693 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
694 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
695 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
696
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600697 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
698 !is_cardbus && !broken) {
699 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700 /*
701 * Bus already configured by firmware, process it in the first
702 * pass and just note the configuration.
703 */
704 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000705 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706
707 /*
708 * If we already got to this bus through a different bridge,
Alex Chiang74710de2009-03-20 14:56:10 -0600709 * don't re-add it. This can happen with the i450NX chipset.
710 *
711 * However, we continue to descend down the hierarchy and
712 * scan remaining child buses.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600714 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600715 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600716 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600717 if (!child)
718 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600719 child->primary = primary;
720 child->subordinate = subordinate;
Alex Chiang74710de2009-03-20 14:56:10 -0600721 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 }
723
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724 cmax = pci_scan_child_bus(child);
725 if (cmax > max)
726 max = cmax;
727 if (child->subordinate > max)
728 max = child->subordinate;
729 } else {
730 /*
731 * We need to assign a number to this bus which we always
732 * do in the second pass.
733 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700734 if (!pass) {
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100735 if (pcibios_assign_all_busses() || broken)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700736 /* Temporarily disable forwarding of the
737 configuration cycles on all bridges in
738 this bus segment to avoid possible
739 conflicts in the second pass between two
740 bridges programmed with overlapping
741 bus ranges. */
742 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
743 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000744 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700745 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746
747 /* Clear errors */
748 pci_write_config_word(dev, PCI_STATUS, 0xffff);
749
Rajesh Shahcc574502005-04-28 00:25:47 -0700750 /* Prevent assigning a bus number that already exists.
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800751 * This can happen when a bridge is hot-plugged, so in
752 * this case we only re-scan this bus. */
753 child = pci_find_bus(pci_domain_nr(bus), max+1);
754 if (!child) {
755 child = pci_add_new_bus(bus, dev, ++max);
756 if (!child)
757 goto out;
758 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759 buses = (buses & 0xff000000)
760 | ((unsigned int)(child->primary) << 0)
761 | ((unsigned int)(child->secondary) << 8)
762 | ((unsigned int)(child->subordinate) << 16);
763
764 /*
765 * yenta.c forces a secondary latency timer of 176.
766 * Copy that behaviour here.
767 */
768 if (is_cardbus) {
769 buses &= ~0xff000000;
770 buses |= CARDBUS_LATENCY_TIMER << 24;
771 }
Jesper Juhl7c867c82011-01-24 21:14:33 +0100772
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773 /*
774 * We need to blast all three values with a single write.
775 */
776 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
777
778 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700779 child->bridge_ctl = bctl;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700780 /*
781 * Adjust subordinate busnr in parent buses.
782 * We do this before scanning for children because
783 * some devices may not be detected if the bios
784 * was lazy.
785 */
786 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787 /* Now we can scan all subordinate buses... */
788 max = pci_scan_child_bus(child);
Kristen Accardie3ac86d2006-01-17 16:57:01 -0800789 /*
790 * now fix it up again since we have found
791 * the real value of max.
792 */
793 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794 } else {
795 /*
796 * For CardBus bridges, we leave 4 bus numbers
797 * as cards with a PCI-to-PCI bridge can be
798 * inserted later.
799 */
Dominik Brodowski49887942005-12-08 16:53:12 +0100800 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
801 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700802 if (pci_find_bus(pci_domain_nr(bus),
803 max+i+1))
804 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100805 while (parent->parent) {
806 if ((!pcibios_assign_all_busses()) &&
807 (parent->subordinate > max) &&
808 (parent->subordinate <= max+i)) {
809 j = 1;
810 }
811 parent = parent->parent;
812 }
813 if (j) {
814 /*
815 * Often, there are two cardbus bridges
816 * -- try to leave one valid bus number
817 * for each one.
818 */
819 i /= 2;
820 break;
821 }
822 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700823 max += i;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700824 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825 }
826 /*
827 * Set the subordinate bus number to its real value.
828 */
829 child->subordinate = max;
830 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
831 }
832
Gary Hadecb3576f2008-02-08 14:00:52 -0800833 sprintf(child->name,
834 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
835 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200837 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100838 while (bus->parent) {
839 if ((child->subordinate > bus->subordinate) ||
840 (child->number > bus->subordinate) ||
841 (child->number < bus->number) ||
842 (child->subordinate < bus->number)) {
Bjorn Helgaas865df572009-11-04 10:32:57 -0700843 dev_info(&child->dev, "[bus %02x-%02x] %s "
844 "hidden behind%s bridge %s [bus %02x-%02x]\n",
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200845 child->number, child->subordinate,
846 (bus->number > child->subordinate &&
847 bus->subordinate < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800848 "wholly" : "partially",
849 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700850 dev_name(&bus->dev),
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200851 bus->number, bus->subordinate);
Dominik Brodowski49887942005-12-08 16:53:12 +0100852 }
853 bus = bus->parent;
854 }
855
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000856out:
857 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
858
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859 return max;
860}
861
862/*
863 * Read interrupt line and base address registers.
864 * The architecture-dependent code can tweak these, of course.
865 */
866static void pci_read_irq(struct pci_dev *dev)
867{
868 unsigned char irq;
869
870 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800871 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872 if (irq)
873 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
874 dev->irq = irq;
875}
876
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000877void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +0800878{
879 int pos;
880 u16 reg16;
881
882 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
883 if (!pos)
884 return;
885 pdev->is_pcie = 1;
Kenji Kaneshige0efea002009-11-05 12:05:11 +0900886 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +0800887 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
888 pdev->pcie_type = (reg16 & PCI_EXP_FLAGS_TYPE) >> 4;
Jon Masonb03e7492011-07-20 15:20:54 -0500889 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
890 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yu Zhao480b93b2009-03-20 11:25:14 +0800891}
892
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000893void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -0700894{
895 int pos;
896 u16 reg16;
897 u32 reg32;
898
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +0900899 pos = pci_pcie_cap(pdev);
Eric W. Biederman28760482009-09-09 14:09:24 -0700900 if (!pos)
901 return;
902 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
903 if (!(reg16 & PCI_EXP_FLAGS_SLOT))
904 return;
905 pci_read_config_dword(pdev, pos + PCI_EXP_SLTCAP, &reg32);
906 if (reg32 & PCI_EXP_SLTCAP_HPC)
907 pdev->is_hotplug_bridge = 1;
908}
909
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +0200910#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -0800911
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912/**
913 * pci_setup_device - fill in class and map information of a device
914 * @dev: the device structure to fill
915 *
916 * Initialize the device structure with information about the device's
917 * vendor,class,memory and IO-space addresses,IRQ lines etc.
918 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +0800919 * Returns 0 on success and negative if unknown type of device (not normal,
920 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 */
Yu Zhao480b93b2009-03-20 11:25:14 +0800922int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923{
924 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +0800925 u8 hdr_type;
926 struct pci_slot *slot;
Gabe Blackbc577d22009-10-06 10:45:19 -0500927 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700928 struct pci_bus_region region;
929 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +0800930
931 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
932 return -EIO;
933
934 dev->sysdata = dev->bus->sysdata;
935 dev->dev.parent = dev->bus->bridge;
936 dev->dev.bus = &pci_bus_type;
937 dev->hdr_type = hdr_type & 0x7f;
938 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +0800939 dev->error_state = pci_channel_io_normal;
940 set_pcie_port_type(dev);
941
942 list_for_each_entry(slot, &dev->bus->slots, list)
943 if (PCI_SLOT(dev->devfn) == slot->number)
944 dev->slot = slot;
945
946 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
947 set this higher, assuming the system even supports it. */
948 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -0700950 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
951 dev->bus->number, PCI_SLOT(dev->devfn),
952 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953
954 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -0700955 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -0800956 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957
Yinghai Lu2dd8ba92012-02-19 14:50:12 -0800958 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
959 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960
Yu Zhao853346e2009-03-21 22:05:11 +0800961 /* need to have dev->class ready */
962 dev->cfg_size = pci_cfg_space_size(dev);
963
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700965 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966
967 /* Early fixups, before probing the BARs */
968 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +0800969 /* device class may be changed after fixup */
970 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971
972 switch (dev->hdr_type) { /* header type */
973 case PCI_HEADER_TYPE_NORMAL: /* standard header */
974 if (class == PCI_CLASS_BRIDGE_PCI)
975 goto bad;
976 pci_read_irq(dev);
977 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
978 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
979 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +0100980
981 /*
982 * Do the ugly legacy mode stuff here rather than broken chip
983 * quirk code. Legacy mode ATA controllers have fixed
984 * addresses. These are not always echoed in BAR0-3, and
985 * BAR0-3 in a few cases contain junk!
986 */
987 if (class == PCI_CLASS_STORAGE_IDE) {
988 u8 progif;
989 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
990 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700991 region.start = 0x1F0;
992 region.end = 0x1F7;
993 res = &dev->resource[0];
994 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700995 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700996 region.start = 0x3F6;
997 region.end = 0x3F6;
998 res = &dev->resource[1];
999 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001000 pcibios_bus_to_resource(dev, res, &region);
Alan Cox368c73d2006-10-04 00:41:26 +01001001 }
1002 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001003 region.start = 0x170;
1004 region.end = 0x177;
1005 res = &dev->resource[2];
1006 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001007 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001008 region.start = 0x376;
1009 region.end = 0x376;
1010 res = &dev->resource[3];
1011 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001012 pcibios_bus_to_resource(dev, res, &region);
Alan Cox368c73d2006-10-04 00:41:26 +01001013 }
1014 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015 break;
1016
1017 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1018 if (class != PCI_CLASS_BRIDGE_PCI)
1019 goto bad;
1020 /* The PCI-to-PCI bridge spec requires that subtractive
1021 decoding (i.e. transparent) bridge must have programming
1022 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001023 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024 dev->transparent = ((dev->class & 0xff) == 1);
1025 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001026 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001027 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1028 if (pos) {
1029 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1030 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1031 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032 break;
1033
1034 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1035 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1036 goto bad;
1037 pci_read_irq(dev);
1038 pci_read_bases(dev, 1, 0);
1039 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1040 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1041 break;
1042
1043 default: /* unknown header */
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001044 dev_err(&dev->dev, "unknown header type %02x, "
1045 "ignoring device\n", dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001046 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047
1048 bad:
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001049 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header "
1050 "type %02x)\n", dev->class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051 dev->class = PCI_CLASS_NOT_DEFINED;
1052 }
1053
1054 /* We found a fine healthy device, go go go... */
1055 return 0;
1056}
1057
Zhao, Yu201de562008-10-13 19:49:55 +08001058static void pci_release_capabilities(struct pci_dev *dev)
1059{
1060 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001061 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08001062 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001063}
1064
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065/**
1066 * pci_release_dev - free a pci device structure when all users of it are finished.
1067 * @dev: device that's been disconnected
1068 *
1069 * Will be called only by the device core when all users of this pci device are
1070 * done.
1071 */
1072static void pci_release_dev(struct device *dev)
1073{
1074 struct pci_dev *pci_dev;
1075
1076 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001077 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f302011-04-11 11:37:07 +10001078 pci_release_of_node(pci_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079 kfree(pci_dev);
1080}
1081
1082/**
1083 * pci_cfg_space_size - get the configuration space size of the PCI device.
Randy Dunlap8f7020d2005-10-23 11:57:38 -07001084 * @dev: PCI device
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085 *
1086 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1087 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1088 * access it. Maybe we don't have a way to generate extended config space
1089 * accesses, or the device is behind a reverse Express bridge. So we try
1090 * reading the dword at 0x100 which must either be 0 or a valid extended
1091 * capability header.
1092 */
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001093int pci_cfg_space_size_ext(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095 u32 status;
Zhao, Yu557848c2008-10-13 19:18:07 +08001096 int pos = PCI_CFG_SPACE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097
Zhao, Yu557848c2008-10-13 19:18:07 +08001098 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099 goto fail;
1100 if (status == 0xffffffff)
1101 goto fail;
1102
1103 return PCI_CFG_SPACE_EXP_SIZE;
1104
1105 fail:
1106 return PCI_CFG_SPACE_SIZE;
1107}
1108
Yinghai Lu57741a72008-02-15 01:32:50 -08001109int pci_cfg_space_size(struct pci_dev *dev)
1110{
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001111 int pos;
1112 u32 status;
Yinghai Ludfadd9ed2009-03-08 21:35:37 -07001113 u16 class;
1114
1115 class = dev->class >> 8;
1116 if (class == PCI_CLASS_BRIDGE_HOST)
1117 return pci_cfg_space_size_ext(dev);
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001118
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09001119 pos = pci_pcie_cap(dev);
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001120 if (!pos) {
1121 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1122 if (!pos)
1123 goto fail;
1124
1125 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1126 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1127 goto fail;
1128 }
1129
1130 return pci_cfg_space_size_ext(dev);
1131
1132 fail:
1133 return PCI_CFG_SPACE_SIZE;
Yinghai Lu57741a72008-02-15 01:32:50 -08001134}
1135
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136static void pci_release_bus_bridge_dev(struct device *dev)
1137{
Yinghai Lu7b543662012-04-02 18:31:53 -07001138 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
1139
Yinghai Lu4fa26492012-04-02 18:31:53 -07001140 if (bridge->release_fn)
1141 bridge->release_fn(bridge);
Yinghai Lu7b543662012-04-02 18:31:53 -07001142
1143 pci_free_resource_list(&bridge->windows);
1144
1145 kfree(bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146}
1147
Michael Ellerman65891212007-04-05 17:19:08 +10001148struct pci_dev *alloc_pci_dev(void)
1149{
1150 struct pci_dev *dev;
1151
1152 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1153 if (!dev)
1154 return NULL;
1155
Michael Ellerman65891212007-04-05 17:19:08 +10001156 INIT_LIST_HEAD(&dev->bus_list);
1157
1158 return dev;
1159}
1160EXPORT_SYMBOL(alloc_pci_dev);
1161
Yinghai Luefdc87d2012-01-27 10:55:10 -08001162bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
1163 int crs_timeout)
1164{
1165 int delay = 1;
1166
1167 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1168 return false;
1169
1170 /* some broken boards return 0 or ~0 if a slot is empty: */
1171 if (*l == 0xffffffff || *l == 0x00000000 ||
1172 *l == 0x0000ffff || *l == 0xffff0000)
1173 return false;
1174
1175 /* Configuration request Retry Status */
1176 while (*l == 0xffff0001) {
1177 if (!crs_timeout)
1178 return false;
1179
1180 msleep(delay);
1181 delay *= 2;
1182 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1183 return false;
1184 /* Card hasn't responded in 60 seconds? Must be stuck. */
1185 if (delay > crs_timeout) {
1186 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
1187 "responding\n", pci_domain_nr(bus),
1188 bus->number, PCI_SLOT(devfn),
1189 PCI_FUNC(devfn));
1190 return false;
1191 }
1192 }
1193
1194 return true;
1195}
1196EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1197
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198/*
1199 * Read the config data for a PCI device, sanity-check it
1200 * and fill in the dev structure...
1201 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001202static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203{
1204 struct pci_dev *dev;
1205 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206
Yinghai Luefdc87d2012-01-27 10:55:10 -08001207 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208 return NULL;
1209
Michael Ellermanbab41e92007-04-05 17:19:09 +10001210 dev = alloc_pci_dev();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211 if (!dev)
1212 return NULL;
1213
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214 dev->bus = bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216 dev->vendor = l & 0xffff;
1217 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218
Benjamin Herrenschmidt98d9f302011-04-11 11:37:07 +10001219 pci_set_of_node(dev);
1220
Yu Zhao480b93b2009-03-20 11:25:14 +08001221 if (pci_setup_device(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001222 kfree(dev);
1223 return NULL;
1224 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001225
1226 return dev;
1227}
1228
Zhao, Yu201de562008-10-13 19:49:55 +08001229static void pci_init_capabilities(struct pci_dev *dev)
1230{
1231 /* MSI/MSI-X list */
1232 pci_msi_init_pci_dev(dev);
1233
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001234 /* Buffers for saving PCIe and PCI-X capabilities */
1235 pci_allocate_cap_save_buffers(dev);
1236
Zhao, Yu201de562008-10-13 19:49:55 +08001237 /* Power Management */
1238 pci_pm_init(dev);
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001239 platform_pci_wakeup_init(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001240
1241 /* Vital Product Data */
1242 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001243
1244 /* Alternative Routing-ID Forwarding */
1245 pci_enable_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001246
1247 /* Single Root I/O Virtualization */
1248 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001249
1250 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001251 pci_enable_acs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001252}
1253
Sam Ravnborg96bde062007-03-26 21:53:30 -08001254void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001255{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256 device_initialize(&dev->dev);
1257 dev->dev.release = pci_release_dev;
1258 pci_dev_get(dev);
1259
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001261 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262 dev->dev.coherent_dma_mask = 0xffffffffull;
1263
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001264 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001265 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001266
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267 /* Fix up broken headers */
1268 pci_fixup_device(pci_fixup_header, dev);
1269
Yinghai Lu2069ecf2012-02-15 21:40:31 -08001270 /* moved out from quirk header fixup code */
1271 pci_reassigndev_resource_alignment(dev);
1272
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001273 /* Clear the state_saved flag. */
1274 dev->state_saved = false;
1275
Zhao, Yu201de562008-10-13 19:49:55 +08001276 /* Initialize various capabilities */
1277 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001278
Linus Torvalds1da177e2005-04-16 15:20:36 -07001279 /*
1280 * Add the device to our list of discovered devices
1281 * and the bus list for fixup functions, etc.
1282 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001283 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001285 up_write(&pci_bus_sem);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001286}
1287
Sam Ravnborg451124a2008-02-02 22:33:43 +01001288struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001289{
1290 struct pci_dev *dev;
1291
Trent Piepho90bdb312009-03-20 14:56:00 -06001292 dev = pci_get_slot(bus, devfn);
1293 if (dev) {
1294 pci_dev_put(dev);
1295 return dev;
1296 }
1297
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001298 dev = pci_scan_device(bus, devfn);
1299 if (!dev)
1300 return NULL;
1301
1302 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303
1304 return dev;
1305}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001306EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001308static unsigned next_ari_fn(struct pci_dev *dev, unsigned fn)
1309{
1310 u16 cap;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001311 unsigned pos, next_fn;
1312
1313 if (!dev)
1314 return 0;
1315
1316 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001317 if (!pos)
1318 return 0;
1319 pci_read_config_word(dev, pos + 4, &cap);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001320 next_fn = cap >> 8;
1321 if (next_fn <= fn)
1322 return 0;
1323 return next_fn;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001324}
1325
1326static unsigned next_trad_fn(struct pci_dev *dev, unsigned fn)
1327{
1328 return (fn + 1) % 8;
1329}
1330
1331static unsigned no_next_fn(struct pci_dev *dev, unsigned fn)
1332{
1333 return 0;
1334}
1335
1336static int only_one_child(struct pci_bus *bus)
1337{
1338 struct pci_dev *parent = bus->self;
1339 if (!parent || !pci_is_pcie(parent))
1340 return 0;
1341 if (parent->pcie_type == PCI_EXP_TYPE_ROOT_PORT ||
1342 parent->pcie_type == PCI_EXP_TYPE_DOWNSTREAM)
1343 return 1;
1344 return 0;
1345}
1346
Linus Torvalds1da177e2005-04-16 15:20:36 -07001347/**
1348 * pci_scan_slot - scan a PCI slot on a bus for devices.
1349 * @bus: PCI bus to scan
1350 * @devfn: slot number to scan (must have zero function.)
1351 *
1352 * Scan a PCI slot on the specified PCI bus for devices, adding
1353 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001354 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001355 *
1356 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001357 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001358int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001359{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001360 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001361 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001362 unsigned (*next_fn)(struct pci_dev *, unsigned) = no_next_fn;
1363
1364 if (only_one_child(bus) && (devfn > 0))
1365 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001366
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001367 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001368 if (!dev)
1369 return 0;
1370 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001371 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001373 if (pci_ari_enabled(bus))
1374 next_fn = next_ari_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001375 else if (dev->multifunction)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001376 next_fn = next_trad_fn;
1377
1378 for (fn = next_fn(dev, 0); fn > 0; fn = next_fn(dev, fn)) {
1379 dev = pci_scan_single_device(bus, devfn + fn);
1380 if (dev) {
1381 if (!dev->is_added)
1382 nr++;
1383 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384 }
1385 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001386
Shaohua Li149e1632008-07-23 10:32:31 +08001387 /* only one slot has pcie device */
1388 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001389 pcie_aspm_init_link_state(bus->self);
1390
Linus Torvalds1da177e2005-04-16 15:20:36 -07001391 return nr;
1392}
1393
Jon Masonb03e7492011-07-20 15:20:54 -05001394static int pcie_find_smpss(struct pci_dev *dev, void *data)
1395{
1396 u8 *smpss = data;
1397
1398 if (!pci_is_pcie(dev))
1399 return 0;
1400
1401 /* For PCIE hotplug enabled slots not connected directly to a
1402 * PCI-E root port, there can be problems when hotplugging
1403 * devices. This is due to the possibility of hotplugging a
1404 * device into the fabric with a smaller MPS that the devices
1405 * currently running have configured. Modifying the MPS on the
1406 * running devices could cause a fatal bus error due to an
1407 * incoming frame being larger than the newly configured MPS.
1408 * To work around this, the MPS for the entire fabric must be
1409 * set to the minimum size. Any devices hotplugged into this
1410 * fabric will have the minimum MPS set. If the PCI hotplug
1411 * slot is directly connected to the root port and there are not
1412 * other devices on the fabric (which seems to be the most
1413 * common case), then this is not an issue and MPS discovery
1414 * will occur as normal.
1415 */
1416 if (dev->is_hotplug_bridge && (!list_is_singular(&dev->bus->devices) ||
Benjamin Herrenschmidt1a4b1a42011-09-13 15:16:33 -03001417 (dev->bus->self &&
1418 dev->bus->self->pcie_type != PCI_EXP_TYPE_ROOT_PORT)))
Jon Masonb03e7492011-07-20 15:20:54 -05001419 *smpss = 0;
1420
1421 if (*smpss > dev->pcie_mpss)
1422 *smpss = dev->pcie_mpss;
1423
1424 return 0;
1425}
1426
1427static void pcie_write_mps(struct pci_dev *dev, int mps)
1428{
Jon Mason62f392e2011-10-14 14:56:14 -05001429 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05001430
1431 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05001432 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001433
Jon Mason62f392e2011-10-14 14:56:14 -05001434 if (dev->pcie_type != PCI_EXP_TYPE_ROOT_PORT && dev->bus->self)
1435 /* For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05001436 * downstream communication will never be larger than
1437 * the MRRS. So, the MPS only needs to be configured
1438 * for the upstream communication. This being the case,
1439 * walk from the top down and set the MPS of the child
1440 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05001441 *
1442 * Configure the device MPS with the smaller of the
1443 * device MPSS or the bridge MPS (which is assumed to be
1444 * properly configured at this point to the largest
1445 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05001446 */
Jon Mason62f392e2011-10-14 14:56:14 -05001447 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05001448 }
1449
1450 rc = pcie_set_mps(dev, mps);
1451 if (rc)
1452 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1453}
1454
Jon Mason62f392e2011-10-14 14:56:14 -05001455static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05001456{
Jon Mason62f392e2011-10-14 14:56:14 -05001457 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05001458
Jon Masoned2888e2011-09-08 16:41:18 -05001459 /* In the "safe" case, do not configure the MRRS. There appear to be
1460 * issues with setting MRRS to 0 on a number of devices.
1461 */
Jon Masoned2888e2011-09-08 16:41:18 -05001462 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1463 return;
Jon Masonb03e7492011-07-20 15:20:54 -05001464
Jon Masoned2888e2011-09-08 16:41:18 -05001465 /* For Max performance, the MRRS must be set to the largest supported
1466 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05001467 * device or the bus can support. This should already be properly
1468 * configured by a prior call to pcie_write_mps.
Jon Masoned2888e2011-09-08 16:41:18 -05001469 */
Jon Mason62f392e2011-10-14 14:56:14 -05001470 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001471
1472 /* MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05001473 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05001474 * If the MRRS value provided is not acceptable (e.g., too large),
1475 * shrink the value until it is acceptable to the HW.
1476 */
1477 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1478 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05001479 if (!rc)
1480 break;
Jon Masonb03e7492011-07-20 15:20:54 -05001481
Jon Mason62f392e2011-10-14 14:56:14 -05001482 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001483 mrrs /= 2;
1484 }
Jon Mason62f392e2011-10-14 14:56:14 -05001485
1486 if (mrrs < 128)
1487 dev_err(&dev->dev, "MRRS was unable to be configured with a "
1488 "safe value. If problems are experienced, try running "
1489 "with pci=pcie_bus_safe.\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001490}
1491
1492static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1493{
Jon Masona513a992011-10-14 14:56:16 -05001494 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05001495
1496 if (!pci_is_pcie(dev))
1497 return 0;
1498
Jon Masona513a992011-10-14 14:56:16 -05001499 mps = 128 << *(u8 *)data;
1500 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001501
1502 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05001503 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001504
Jon Masona513a992011-10-14 14:56:16 -05001505 dev_info(&dev->dev, "PCI-E Max Payload Size set to %4d/%4d (was %4d), "
1506 "Max Read Rq %4d\n", pcie_get_mps(dev), 128 << dev->pcie_mpss,
1507 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05001508
1509 return 0;
1510}
1511
Jon Masona513a992011-10-14 14:56:16 -05001512/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05001513 * parents then children fashion. If this changes, then this code will not
1514 * work as designed.
1515 */
1516void pcie_bus_configure_settings(struct pci_bus *bus, u8 mpss)
1517{
Jon Mason5f39e672011-10-03 09:50:20 -05001518 u8 smpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001519
Jon Masonb03e7492011-07-20 15:20:54 -05001520 if (!pci_is_pcie(bus->self))
1521 return;
1522
Jon Mason5f39e672011-10-03 09:50:20 -05001523 if (pcie_bus_config == PCIE_BUS_TUNE_OFF)
1524 return;
1525
1526 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
1527 * to be aware to the MPS of the destination. To work around this,
1528 * simply force the MPS of the entire system to the smallest possible.
1529 */
1530 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1531 smpss = 0;
1532
Jon Masonb03e7492011-07-20 15:20:54 -05001533 if (pcie_bus_config == PCIE_BUS_SAFE) {
Jon Mason5f39e672011-10-03 09:50:20 -05001534 smpss = mpss;
1535
Jon Masonb03e7492011-07-20 15:20:54 -05001536 pcie_find_smpss(bus->self, &smpss);
1537 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1538 }
1539
1540 pcie_bus_configure_set(bus->self, &smpss);
1541 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1542}
Jon Masondebc3b72011-08-02 00:01:18 -05001543EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05001544
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001545unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001546{
1547 unsigned int devfn, pass, max = bus->secondary;
1548 struct pci_dev *dev;
1549
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001550 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551
1552 /* Go find them, Rover! */
1553 for (devfn = 0; devfn < 0x100; devfn += 8)
1554 pci_scan_slot(bus, devfn);
1555
Yu Zhaoa28724b2009-03-20 11:25:13 +08001556 /* Reserve buses for SR-IOV capability. */
1557 max += pci_iov_bus_range(bus);
1558
Linus Torvalds1da177e2005-04-16 15:20:36 -07001559 /*
1560 * After performing arch-dependent fixup of the bus, look behind
1561 * all PCI-to-PCI bridges on this bus.
1562 */
Alex Chiang74710de2009-03-20 14:56:10 -06001563 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001564 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06001565 pcibios_fixup_bus(bus);
1566 if (pci_is_root_bus(bus))
1567 bus->is_added = 1;
1568 }
1569
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570 for (pass=0; pass < 2; pass++)
1571 list_for_each_entry(dev, &bus->devices, bus_list) {
1572 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1573 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1574 max = pci_scan_bridge(bus, dev, max, pass);
1575 }
1576
1577 /*
1578 * We've scanned the bus and so we know all about what's on
1579 * the other side of any bridges that may be on this bus plus
1580 * any devices.
1581 *
1582 * Return how far we've got finding sub-buses.
1583 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001584 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585 return max;
1586}
1587
Bjorn Helgaas166c6372011-10-28 16:25:45 -06001588struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1589 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001590{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001591 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001592 struct pci_host_bridge *bridge;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001593 struct pci_bus *b, *b2;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001594 struct pci_host_bridge_window *window, *n;
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001595 struct resource *res;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001596 resource_size_t offset;
1597 char bus_addr[64];
1598 char *fmt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001599
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001601 b = pci_alloc_bus();
1602 if (!b)
Yinghai Lu7b543662012-04-02 18:31:53 -07001603 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001604
1605 b->sysdata = sysdata;
1606 b->ops = ops;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001607 b2 = pci_find_bus(pci_domain_nr(b), bus);
1608 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001609 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001610 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611 goto err_out;
1612 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001613
Yinghai Lu7b543662012-04-02 18:31:53 -07001614 bridge = pci_alloc_host_bridge(b);
1615 if (!bridge)
1616 goto err_out;
1617
1618 bridge->dev.parent = parent;
1619 bridge->dev.release = pci_release_bus_bridge_dev;
1620 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
1621 error = device_register(&bridge->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001622 if (error)
Yinghai Lu7b543662012-04-02 18:31:53 -07001623 goto bridge_dev_reg_err;
1624 b->bridge = get_device(&bridge->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001625 device_enable_async_suspend(b->bridge);
Benjamin Herrenschmidt98d9f302011-04-11 11:37:07 +10001626 pci_set_bus_of_node(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627
Yinghai Lu0d358f22008-02-19 03:20:41 -08001628 if (!parent)
1629 set_dev_node(b->bridge, pcibus_to_node(b));
1630
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001631 b->dev.class = &pcibus_class;
1632 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01001633 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001634 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635 if (error)
1636 goto class_dev_reg_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001637
1638 /* Create legacy_io and legacy_mem files for this bus */
1639 pci_create_legacy_files(b);
1640
Linus Torvalds1da177e2005-04-16 15:20:36 -07001641 b->number = b->secondary = bus;
Bjorn Helgaas166c6372011-10-28 16:25:45 -06001642
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001643 if (parent)
1644 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
1645 else
1646 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
1647
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001648 /* Add initial resources to the bus */
1649 list_for_each_entry_safe(window, n, resources, list) {
1650 list_move_tail(&window->list, &bridge->windows);
1651 res = window->res;
1652 offset = window->offset;
1653 pci_bus_add_resource(b, res, 0);
1654 if (offset) {
1655 if (resource_type(res) == IORESOURCE_IO)
1656 fmt = " (bus address [%#06llx-%#06llx])";
1657 else
1658 fmt = " (bus address [%#010llx-%#010llx])";
1659 snprintf(bus_addr, sizeof(bus_addr), fmt,
1660 (unsigned long long) (res->start - offset),
1661 (unsigned long long) (res->end - offset));
1662 } else
1663 bus_addr[0] = '\0';
1664 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001665 }
1666
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07001667 down_write(&pci_bus_sem);
1668 list_add_tail(&b->node, &pci_root_buses);
1669 up_write(&pci_bus_sem);
1670
Linus Torvalds1da177e2005-04-16 15:20:36 -07001671 return b;
1672
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673class_dev_reg_err:
Yinghai Lu7b543662012-04-02 18:31:53 -07001674 put_device(&bridge->dev);
1675 device_unregister(&bridge->dev);
1676bridge_dev_reg_err:
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001677 kfree(bridge);
Yinghai Lu7b543662012-04-02 18:31:53 -07001678err_out:
1679 kfree(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001680 return NULL;
1681}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001682
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001683struct pci_bus * __devinit pci_scan_root_bus(struct device *parent, int bus,
1684 struct pci_ops *ops, void *sysdata, struct list_head *resources)
1685{
1686 struct pci_bus *b;
1687
1688 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
1689 if (!b)
1690 return NULL;
1691
1692 b->subordinate = pci_scan_child_bus(b);
1693 pci_bus_add_devices(b);
1694 return b;
1695}
1696EXPORT_SYMBOL(pci_scan_root_bus);
1697
Bjorn Helgaas7e00fe22011-10-28 16:26:05 -06001698/* Deprecated; use pci_scan_root_bus() instead */
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001699struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001700 int bus, struct pci_ops *ops, void *sysdata)
1701{
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001702 LIST_HEAD(resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001703 struct pci_bus *b;
1704
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001705 pci_add_resource(&resources, &ioport_resource);
1706 pci_add_resource(&resources, &iomem_resource);
1707 b = pci_create_root_bus(parent, bus, ops, sysdata, &resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001708 if (b)
1709 b->subordinate = pci_scan_child_bus(b);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001710 else
1711 pci_free_resource_list(&resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001712 return b;
1713}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001714EXPORT_SYMBOL(pci_scan_bus_parented);
1715
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001716struct pci_bus * __devinit pci_scan_bus(int bus, struct pci_ops *ops,
1717 void *sysdata)
1718{
1719 LIST_HEAD(resources);
1720 struct pci_bus *b;
1721
1722 pci_add_resource(&resources, &ioport_resource);
1723 pci_add_resource(&resources, &iomem_resource);
1724 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
1725 if (b) {
1726 b->subordinate = pci_scan_child_bus(b);
1727 pci_bus_add_devices(b);
1728 } else {
1729 pci_free_resource_list(&resources);
1730 }
1731 return b;
1732}
1733EXPORT_SYMBOL(pci_scan_bus);
1734
Linus Torvalds1da177e2005-04-16 15:20:36 -07001735#ifdef CONFIG_HOTPLUG
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001736/**
Yinghai Lu2f320522012-01-21 02:08:22 -08001737 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
1738 * @bridge: PCI bridge for the bus to scan
1739 *
1740 * Scan a PCI bus and child buses for new devices, add them,
1741 * and enable them, resizing bridge mmio/io resource if necessary
1742 * and possible. The caller must ensure the child devices are already
1743 * removed for resizing to occur.
1744 *
1745 * Returns the max number of subordinate bus discovered.
1746 */
1747unsigned int __ref pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
1748{
1749 unsigned int max;
1750 struct pci_bus *bus = bridge->subordinate;
1751
1752 max = pci_scan_child_bus(bus);
1753
1754 pci_assign_unassigned_bridge_resources(bridge);
1755
1756 pci_bus_add_devices(bus);
1757
1758 return max;
1759}
1760
Linus Torvalds1da177e2005-04-16 15:20:36 -07001761EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001762EXPORT_SYMBOL(pci_scan_slot);
1763EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001764EXPORT_SYMBOL_GPL(pci_scan_child_bus);
1765#endif
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001766
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001767static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001768{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001769 const struct pci_dev *a = to_pci_dev(d_a);
1770 const struct pci_dev *b = to_pci_dev(d_b);
1771
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001772 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
1773 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
1774
1775 if (a->bus->number < b->bus->number) return -1;
1776 else if (a->bus->number > b->bus->number) return 1;
1777
1778 if (a->devfn < b->devfn) return -1;
1779 else if (a->devfn > b->devfn) return 1;
1780
1781 return 0;
1782}
1783
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08001784void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001785{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001786 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001787}