blob: 1d959965ff524c2325e4d73ce2b1d5180dd4981e [file] [log] [blame]
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001/*
2 * linux/arch/arm/plat-omap/dma.c
3 *
Tony Lindgren97b7f712008-07-03 12:24:37 +03004 * Copyright (C) 2003 - 2008 Nokia Corporation
Jan Engelhardt96de0e22007-10-19 23:21:04 +02005 * Author: Juha Yrjölä <juha.yrjola@nokia.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01006 * DMA channel linking for 1610 by Samuel Ortiz <samuel.ortiz@nokia.com>
7 * Graphics DMA and LCD DMA graphics tranformations
8 * by Imre Deak <imre.deak@nokia.com>
Anand Gadiyarf8151e52007-12-01 12:14:11 -08009 * OMAP2/3 support Copyright (C) 2004-2007 Texas Instruments, Inc.
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000010 * Merged to support both OMAP1 and OMAP2 by Tony Lindgren <tony@atomide.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010011 * Some functions based on earlier dma-omap.c Copyright (C) 2001 RidgeRun, Inc.
12 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070013 * Copyright (C) 2009 Texas Instruments
14 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
15 *
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010016 * Support functions for the OMAP internal DMA channels.
17 *
18 * This program is free software; you can redistribute it and/or modify
19 * it under the terms of the GNU General Public License version 2 as
20 * published by the Free Software Foundation.
21 *
22 */
23
24#include <linux/module.h>
25#include <linux/init.h>
26#include <linux/sched.h>
27#include <linux/spinlock.h>
28#include <linux/errno.h>
29#include <linux/interrupt.h>
Thomas Gleixner418ca1f2006-07-01 22:32:41 +010030#include <linux/irq.h>
Tony Lindgren97b7f712008-07-03 12:24:37 +030031#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010033
34#include <asm/system.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010035#include <mach/hardware.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070036#include <plat/dma.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010037
Tony Lindgrence491cf2009-10-20 09:40:47 -070038#include <plat/tc.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010039
Anand Gadiyarf8151e52007-12-01 12:14:11 -080040#undef DEBUG
41
42#ifndef CONFIG_ARCH_OMAP1
43enum { DMA_CH_ALLOC_DONE, DMA_CH_PARAMS_SET_DONE, DMA_CH_STARTED,
44 DMA_CH_QUEUED, DMA_CH_NOTSTARTED, DMA_CH_PAUSED, DMA_CH_LINK_ENABLED
45};
46
47enum { DMA_CHAIN_STARTED, DMA_CHAIN_NOTSTARTED };
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000048#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010049
Tony Lindgren97b7f712008-07-03 12:24:37 +030050#define OMAP_DMA_ACTIVE 0x01
Tony Lindgren7ff879d2006-06-26 16:16:15 -070051#define OMAP2_DMA_CSR_CLEAR_MASK 0xffe
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010052
Tony Lindgren97b7f712008-07-03 12:24:37 +030053#define OMAP_FUNC_MUX_ARM_BASE (0xfffe1000 + 0xec)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010054
Tony Lindgren97b7f712008-07-03 12:24:37 +030055static int enable_1510_mode;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010056
Tero Kristof2d11852008-08-28 13:13:31 +000057static struct omap_dma_global_context_registers {
58 u32 dma_irqenable_l0;
59 u32 dma_ocp_sysconfig;
60 u32 dma_gcr;
61} omap_dma_global_context;
62
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010063struct omap_dma_lch {
64 int next_lch;
65 int dev_id;
66 u16 saved_csr;
67 u16 enabled_irqs;
68 const char *dev_name;
Tony Lindgren97b7f712008-07-03 12:24:37 +030069 void (*callback)(int lch, u16 ch_status, void *data);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010070 void *data;
Anand Gadiyarf8151e52007-12-01 12:14:11 -080071
72#ifndef CONFIG_ARCH_OMAP1
73 /* required for Dynamic chaining */
74 int prev_linked_ch;
75 int next_linked_ch;
76 int state;
77 int chain_id;
78
79 int status;
80#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010081 long flags;
82};
83
Anand Gadiyarf8151e52007-12-01 12:14:11 -080084struct dma_link_info {
85 int *linked_dmach_q;
86 int no_of_lchs_linked;
87
88 int q_count;
89 int q_tail;
90 int q_head;
91
92 int chain_state;
93 int chain_mode;
94
95};
96
Tony Lindgren4d963722008-07-03 12:24:31 +030097static struct dma_link_info *dma_linked_lch;
98
99#ifndef CONFIG_ARCH_OMAP1
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800100
101/* Chain handling macros */
102#define OMAP_DMA_CHAIN_QINIT(chain_id) \
103 do { \
104 dma_linked_lch[chain_id].q_head = \
105 dma_linked_lch[chain_id].q_tail = \
106 dma_linked_lch[chain_id].q_count = 0; \
107 } while (0)
108#define OMAP_DMA_CHAIN_QFULL(chain_id) \
109 (dma_linked_lch[chain_id].no_of_lchs_linked == \
110 dma_linked_lch[chain_id].q_count)
111#define OMAP_DMA_CHAIN_QLAST(chain_id) \
112 do { \
113 ((dma_linked_lch[chain_id].no_of_lchs_linked-1) == \
114 dma_linked_lch[chain_id].q_count) \
115 } while (0)
116#define OMAP_DMA_CHAIN_QEMPTY(chain_id) \
117 (0 == dma_linked_lch[chain_id].q_count)
118#define __OMAP_DMA_CHAIN_INCQ(end) \
119 ((end) = ((end)+1) % dma_linked_lch[chain_id].no_of_lchs_linked)
120#define OMAP_DMA_CHAIN_INCQHEAD(chain_id) \
121 do { \
122 __OMAP_DMA_CHAIN_INCQ(dma_linked_lch[chain_id].q_head); \
123 dma_linked_lch[chain_id].q_count--; \
124 } while (0)
125
126#define OMAP_DMA_CHAIN_INCQTAIL(chain_id) \
127 do { \
128 __OMAP_DMA_CHAIN_INCQ(dma_linked_lch[chain_id].q_tail); \
129 dma_linked_lch[chain_id].q_count++; \
130 } while (0)
131#endif
Tony Lindgren4d963722008-07-03 12:24:31 +0300132
133static int dma_lch_count;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100134static int dma_chan_count;
Santosh Shilimkar2263f022009-03-23 18:07:48 -0700135static int omap_dma_reserve_channels;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100136
137static spinlock_t dma_chan_lock;
Tony Lindgren4d963722008-07-03 12:24:31 +0300138static struct omap_dma_lch *dma_chan;
Tony Lindgren0499bde2008-07-03 12:24:36 +0300139static void __iomem *omap_dma_base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100140
Tony Lindgren4d963722008-07-03 12:24:31 +0300141static const u8 omap1_dma_irq[OMAP1_LOGICAL_DMA_CH_COUNT] = {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100142 INT_DMA_CH0_6, INT_DMA_CH1_7, INT_DMA_CH2_8, INT_DMA_CH3,
143 INT_DMA_CH4, INT_DMA_CH5, INT_1610_DMA_CH6, INT_1610_DMA_CH7,
144 INT_1610_DMA_CH8, INT_1610_DMA_CH9, INT_1610_DMA_CH10,
145 INT_1610_DMA_CH11, INT_1610_DMA_CH12, INT_1610_DMA_CH13,
146 INT_1610_DMA_CH14, INT_1610_DMA_CH15, INT_DMA_LCD
147};
148
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800149static inline void disable_lnk(int lch);
150static void omap_disable_channel_irq(int lch);
151static inline void omap_enable_channel_irq(int lch);
152
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000153#define REVISIT_24XX() printk(KERN_ERR "FIXME: no %s on 24xx\n", \
Harvey Harrison8e86f422008-03-04 15:08:02 -0800154 __func__);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000155
Tony Lindgren0499bde2008-07-03 12:24:36 +0300156#define dma_read(reg) \
157({ \
158 u32 __val; \
159 if (cpu_class_is_omap1()) \
160 __val = __raw_readw(omap_dma_base + OMAP1_DMA_##reg); \
161 else \
162 __val = __raw_readl(omap_dma_base + OMAP_DMA4_##reg); \
163 __val; \
164})
165
166#define dma_write(val, reg) \
167({ \
168 if (cpu_class_is_omap1()) \
169 __raw_writew((u16)(val), omap_dma_base + OMAP1_DMA_##reg); \
170 else \
171 __raw_writel((val), omap_dma_base + OMAP_DMA4_##reg); \
172})
173
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000174#ifdef CONFIG_ARCH_OMAP15XX
175/* Returns 1 if the DMA module is in OMAP1510-compatible mode, 0 otherwise */
176int omap_dma_in_1510_mode(void)
177{
178 return enable_1510_mode;
179}
180#else
181#define omap_dma_in_1510_mode() 0
182#endif
183
184#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100185static inline int get_gdma_dev(int req)
186{
187 u32 reg = OMAP_FUNC_MUX_ARM_BASE + ((req - 1) / 5) * 4;
188 int shift = ((req - 1) % 5) * 6;
189
190 return ((omap_readl(reg) >> shift) & 0x3f) + 1;
191}
192
193static inline void set_gdma_dev(int req, int dev)
194{
195 u32 reg = OMAP_FUNC_MUX_ARM_BASE + ((req - 1) / 5) * 4;
196 int shift = ((req - 1) % 5) * 6;
197 u32 l;
198
199 l = omap_readl(reg);
200 l &= ~(0x3f << shift);
201 l |= (dev - 1) << shift;
202 omap_writel(l, reg);
203}
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000204#else
205#define set_gdma_dev(req, dev) do {} while (0)
206#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100207
Tony Lindgren0499bde2008-07-03 12:24:36 +0300208/* Omap1 only */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100209static void clear_lch_regs(int lch)
210{
211 int i;
Tony Lindgren0499bde2008-07-03 12:24:36 +0300212 void __iomem *lch_base = omap_dma_base + OMAP1_DMA_CH_BASE(lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100213
214 for (i = 0; i < 0x2c; i += 2)
Tony Lindgren0499bde2008-07-03 12:24:36 +0300215 __raw_writew(0, lch_base + i);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100216}
217
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300218void omap_set_dma_priority(int lch, int dst_port, int priority)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100219{
220 unsigned long reg;
221 u32 l;
222
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300223 if (cpu_class_is_omap1()) {
224 switch (dst_port) {
225 case OMAP_DMA_PORT_OCP_T1: /* FFFECC00 */
226 reg = OMAP_TC_OCPT1_PRIOR;
227 break;
228 case OMAP_DMA_PORT_OCP_T2: /* FFFECCD0 */
229 reg = OMAP_TC_OCPT2_PRIOR;
230 break;
231 case OMAP_DMA_PORT_EMIFF: /* FFFECC08 */
232 reg = OMAP_TC_EMIFF_PRIOR;
233 break;
234 case OMAP_DMA_PORT_EMIFS: /* FFFECC04 */
235 reg = OMAP_TC_EMIFS_PRIOR;
236 break;
237 default:
238 BUG();
239 return;
240 }
241 l = omap_readl(reg);
242 l &= ~(0xf << 8);
243 l |= (priority & 0xf) << 8;
244 omap_writel(l, reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100245 }
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300246
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800247 if (cpu_class_is_omap2()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300248 u32 ccr;
249
250 ccr = dma_read(CCR(lch));
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300251 if (priority)
Tony Lindgren0499bde2008-07-03 12:24:36 +0300252 ccr |= (1 << 6);
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300253 else
Tony Lindgren0499bde2008-07-03 12:24:36 +0300254 ccr &= ~(1 << 6);
255 dma_write(ccr, CCR(lch));
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300256 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100257}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300258EXPORT_SYMBOL(omap_set_dma_priority);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100259
260void omap_set_dma_transfer_params(int lch, int data_type, int elem_count,
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000261 int frame_count, int sync_mode,
262 int dma_trigger, int src_or_dst_synch)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100263{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300264 u32 l;
265
266 l = dma_read(CSDP(lch));
267 l &= ~0x03;
268 l |= data_type;
269 dma_write(l, CSDP(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100270
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000271 if (cpu_class_is_omap1()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300272 u16 ccr;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100273
Tony Lindgren0499bde2008-07-03 12:24:36 +0300274 ccr = dma_read(CCR(lch));
275 ccr &= ~(1 << 5);
276 if (sync_mode == OMAP_DMA_SYNC_FRAME)
277 ccr |= 1 << 5;
278 dma_write(ccr, CCR(lch));
279
280 ccr = dma_read(CCR2(lch));
281 ccr &= ~(1 << 2);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000282 if (sync_mode == OMAP_DMA_SYNC_BLOCK)
Tony Lindgren0499bde2008-07-03 12:24:36 +0300283 ccr |= 1 << 2;
284 dma_write(ccr, CCR2(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000285 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100286
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800287 if (cpu_class_is_omap2() && dma_trigger) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300288 u32 val;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100289
Tony Lindgren0499bde2008-07-03 12:24:36 +0300290 val = dma_read(CCR(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100291
Anand Gadiyar4b3cf442009-01-15 13:09:53 +0200292 /* DMA_SYNCHRO_CONTROL_UPPER depends on the channel number */
293 val &= ~((3 << 19) | 0x1f);
294 val |= (dma_trigger & ~0x1f) << 14;
295 val |= dma_trigger & 0x1f;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000296
297 if (sync_mode & OMAP_DMA_SYNC_FRAME)
298 val |= 1 << 5;
Peter Ujfalusieca9e562006-06-26 16:16:06 -0700299 else
300 val &= ~(1 << 5);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000301
302 if (sync_mode & OMAP_DMA_SYNC_BLOCK)
303 val |= 1 << 18;
Peter Ujfalusieca9e562006-06-26 16:16:06 -0700304 else
305 val &= ~(1 << 18);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000306
307 if (src_or_dst_synch)
308 val |= 1 << 24; /* source synch */
309 else
310 val &= ~(1 << 24); /* dest synch */
311
Tony Lindgren0499bde2008-07-03 12:24:36 +0300312 dma_write(val, CCR(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000313 }
314
Tony Lindgren0499bde2008-07-03 12:24:36 +0300315 dma_write(elem_count, CEN(lch));
316 dma_write(frame_count, CFN(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100317}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300318EXPORT_SYMBOL(omap_set_dma_transfer_params);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000319
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100320void omap_set_dma_color_mode(int lch, enum omap_dma_color_mode mode, u32 color)
321{
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100322 BUG_ON(omap_dma_in_1510_mode());
323
Tomi Valkeinen0815f8e2009-05-28 13:23:51 -0700324 if (cpu_class_is_omap1()) {
325 u16 w;
326
327 w = dma_read(CCR2(lch));
328 w &= ~0x03;
329
330 switch (mode) {
331 case OMAP_DMA_CONSTANT_FILL:
332 w |= 0x01;
333 break;
334 case OMAP_DMA_TRANSPARENT_COPY:
335 w |= 0x02;
336 break;
337 case OMAP_DMA_COLOR_DIS:
338 break;
339 default:
340 BUG();
341 }
342 dma_write(w, CCR2(lch));
343
344 w = dma_read(LCH_CTRL(lch));
345 w &= ~0x0f;
346 /* Default is channel type 2D */
347 if (mode) {
348 dma_write((u16)color, COLOR_L(lch));
349 dma_write((u16)(color >> 16), COLOR_U(lch));
350 w |= 1; /* Channel type G */
351 }
352 dma_write(w, LCH_CTRL(lch));
353 }
354
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800355 if (cpu_class_is_omap2()) {
Tomi Valkeinen0815f8e2009-05-28 13:23:51 -0700356 u32 val;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000357
Tomi Valkeinen0815f8e2009-05-28 13:23:51 -0700358 val = dma_read(CCR(lch));
359 val &= ~((1 << 17) | (1 << 16));
Tony Lindgren0499bde2008-07-03 12:24:36 +0300360
Tomi Valkeinen0815f8e2009-05-28 13:23:51 -0700361 switch (mode) {
362 case OMAP_DMA_CONSTANT_FILL:
363 val |= 1 << 16;
364 break;
365 case OMAP_DMA_TRANSPARENT_COPY:
366 val |= 1 << 17;
367 break;
368 case OMAP_DMA_COLOR_DIS:
369 break;
370 default:
371 BUG();
372 }
373 dma_write(val, CCR(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100374
Tomi Valkeinen0815f8e2009-05-28 13:23:51 -0700375 color &= 0xffffff;
376 dma_write(color, COLOR(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100377 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100378}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300379EXPORT_SYMBOL(omap_set_dma_color_mode);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100380
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300381void omap_set_dma_write_mode(int lch, enum omap_dma_write_mode mode)
382{
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800383 if (cpu_class_is_omap2()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300384 u32 csdp;
385
386 csdp = dma_read(CSDP(lch));
387 csdp &= ~(0x3 << 16);
388 csdp |= (mode << 16);
389 dma_write(csdp, CSDP(lch));
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300390 }
391}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300392EXPORT_SYMBOL(omap_set_dma_write_mode);
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300393
Tony Lindgren0499bde2008-07-03 12:24:36 +0300394void omap_set_dma_channel_mode(int lch, enum omap_dma_channel_mode mode)
395{
396 if (cpu_class_is_omap1() && !cpu_is_omap15xx()) {
397 u32 l;
398
399 l = dma_read(LCH_CTRL(lch));
400 l &= ~0x7;
401 l |= mode;
402 dma_write(l, LCH_CTRL(lch));
403 }
404}
405EXPORT_SYMBOL(omap_set_dma_channel_mode);
406
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000407/* Note that src_port is only for omap1 */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100408void omap_set_dma_src_params(int lch, int src_port, int src_amode,
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000409 unsigned long src_start,
410 int src_ei, int src_fi)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100411{
Tony Lindgren97b7f712008-07-03 12:24:37 +0300412 u32 l;
413
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000414 if (cpu_class_is_omap1()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300415 u16 w;
416
417 w = dma_read(CSDP(lch));
418 w &= ~(0x1f << 2);
419 w |= src_port << 2;
420 dma_write(w, CSDP(lch));
Tony Lindgren97b7f712008-07-03 12:24:37 +0300421 }
Tony Lindgren0499bde2008-07-03 12:24:36 +0300422
Tony Lindgren97b7f712008-07-03 12:24:37 +0300423 l = dma_read(CCR(lch));
424 l &= ~(0x03 << 12);
425 l |= src_amode << 12;
426 dma_write(l, CCR(lch));
Tony Lindgren0499bde2008-07-03 12:24:36 +0300427
Tony Lindgren97b7f712008-07-03 12:24:37 +0300428 if (cpu_class_is_omap1()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300429 dma_write(src_start >> 16, CSSA_U(lch));
430 dma_write((u16)src_start, CSSA_L(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000431 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100432
Tony Lindgren97b7f712008-07-03 12:24:37 +0300433 if (cpu_class_is_omap2())
Tony Lindgren0499bde2008-07-03 12:24:36 +0300434 dma_write(src_start, CSSA(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000435
Tony Lindgren97b7f712008-07-03 12:24:37 +0300436 dma_write(src_ei, CSEI(lch));
437 dma_write(src_fi, CSFI(lch));
438}
439EXPORT_SYMBOL(omap_set_dma_src_params);
440
441void omap_set_dma_params(int lch, struct omap_dma_channel_params *params)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000442{
443 omap_set_dma_transfer_params(lch, params->data_type,
444 params->elem_count, params->frame_count,
445 params->sync_mode, params->trigger,
446 params->src_or_dst_synch);
447 omap_set_dma_src_params(lch, params->src_port,
448 params->src_amode, params->src_start,
449 params->src_ei, params->src_fi);
450
451 omap_set_dma_dest_params(lch, params->dst_port,
452 params->dst_amode, params->dst_start,
453 params->dst_ei, params->dst_fi);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800454 if (params->read_prio || params->write_prio)
455 omap_dma_set_prio_lch(lch, params->read_prio,
456 params->write_prio);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100457}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300458EXPORT_SYMBOL(omap_set_dma_params);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100459
460void omap_set_dma_src_index(int lch, int eidx, int fidx)
461{
Tony Lindgren97b7f712008-07-03 12:24:37 +0300462 if (cpu_class_is_omap2())
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000463 return;
Tony Lindgren97b7f712008-07-03 12:24:37 +0300464
Tony Lindgren0499bde2008-07-03 12:24:36 +0300465 dma_write(eidx, CSEI(lch));
466 dma_write(fidx, CSFI(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100467}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300468EXPORT_SYMBOL(omap_set_dma_src_index);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100469
470void omap_set_dma_src_data_pack(int lch, int enable)
471{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300472 u32 l;
473
474 l = dma_read(CSDP(lch));
475 l &= ~(1 << 6);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000476 if (enable)
Tony Lindgren0499bde2008-07-03 12:24:36 +0300477 l |= (1 << 6);
478 dma_write(l, CSDP(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100479}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300480EXPORT_SYMBOL(omap_set_dma_src_data_pack);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100481
482void omap_set_dma_src_burst_mode(int lch, enum omap_dma_burst_mode burst_mode)
483{
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700484 unsigned int burst = 0;
Tony Lindgren0499bde2008-07-03 12:24:36 +0300485 u32 l;
486
487 l = dma_read(CSDP(lch));
488 l &= ~(0x03 << 7);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100489
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100490 switch (burst_mode) {
491 case OMAP_DMA_DATA_BURST_DIS:
492 break;
493 case OMAP_DMA_DATA_BURST_4:
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800494 if (cpu_class_is_omap2())
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700495 burst = 0x1;
496 else
497 burst = 0x2;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100498 break;
499 case OMAP_DMA_DATA_BURST_8:
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800500 if (cpu_class_is_omap2()) {
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700501 burst = 0x2;
502 break;
503 }
504 /* not supported by current hardware on OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100505 * w |= (0x03 << 7);
506 * fall through
507 */
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700508 case OMAP_DMA_DATA_BURST_16:
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800509 if (cpu_class_is_omap2()) {
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700510 burst = 0x3;
511 break;
512 }
513 /* OMAP1 don't support burst 16
514 * fall through
515 */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100516 default:
517 BUG();
518 }
Tony Lindgren0499bde2008-07-03 12:24:36 +0300519
520 l |= (burst << 7);
521 dma_write(l, CSDP(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100522}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300523EXPORT_SYMBOL(omap_set_dma_src_burst_mode);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100524
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000525/* Note that dest_port is only for OMAP1 */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100526void omap_set_dma_dest_params(int lch, int dest_port, int dest_amode,
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000527 unsigned long dest_start,
528 int dst_ei, int dst_fi)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100529{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300530 u32 l;
531
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000532 if (cpu_class_is_omap1()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300533 l = dma_read(CSDP(lch));
534 l &= ~(0x1f << 9);
535 l |= dest_port << 9;
536 dma_write(l, CSDP(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000537 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100538
Tony Lindgren0499bde2008-07-03 12:24:36 +0300539 l = dma_read(CCR(lch));
540 l &= ~(0x03 << 14);
541 l |= dest_amode << 14;
542 dma_write(l, CCR(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100543
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000544 if (cpu_class_is_omap1()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300545 dma_write(dest_start >> 16, CDSA_U(lch));
546 dma_write(dest_start, CDSA_L(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000547 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100548
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800549 if (cpu_class_is_omap2())
Tony Lindgren0499bde2008-07-03 12:24:36 +0300550 dma_write(dest_start, CDSA(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000551
Tony Lindgren0499bde2008-07-03 12:24:36 +0300552 dma_write(dst_ei, CDEI(lch));
553 dma_write(dst_fi, CDFI(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100554}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300555EXPORT_SYMBOL(omap_set_dma_dest_params);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100556
557void omap_set_dma_dest_index(int lch, int eidx, int fidx)
558{
Tony Lindgren97b7f712008-07-03 12:24:37 +0300559 if (cpu_class_is_omap2())
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000560 return;
Tony Lindgren97b7f712008-07-03 12:24:37 +0300561
Tony Lindgren0499bde2008-07-03 12:24:36 +0300562 dma_write(eidx, CDEI(lch));
563 dma_write(fidx, CDFI(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100564}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300565EXPORT_SYMBOL(omap_set_dma_dest_index);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100566
567void omap_set_dma_dest_data_pack(int lch, int enable)
568{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300569 u32 l;
570
571 l = dma_read(CSDP(lch));
572 l &= ~(1 << 13);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000573 if (enable)
Tony Lindgren0499bde2008-07-03 12:24:36 +0300574 l |= 1 << 13;
575 dma_write(l, CSDP(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100576}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300577EXPORT_SYMBOL(omap_set_dma_dest_data_pack);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100578
579void omap_set_dma_dest_burst_mode(int lch, enum omap_dma_burst_mode burst_mode)
580{
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700581 unsigned int burst = 0;
Tony Lindgren0499bde2008-07-03 12:24:36 +0300582 u32 l;
583
584 l = dma_read(CSDP(lch));
585 l &= ~(0x03 << 14);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100586
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100587 switch (burst_mode) {
588 case OMAP_DMA_DATA_BURST_DIS:
589 break;
590 case OMAP_DMA_DATA_BURST_4:
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800591 if (cpu_class_is_omap2())
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700592 burst = 0x1;
593 else
594 burst = 0x2;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100595 break;
596 case OMAP_DMA_DATA_BURST_8:
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800597 if (cpu_class_is_omap2())
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700598 burst = 0x2;
599 else
600 burst = 0x3;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100601 break;
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700602 case OMAP_DMA_DATA_BURST_16:
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800603 if (cpu_class_is_omap2()) {
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700604 burst = 0x3;
605 break;
606 }
607 /* OMAP1 don't support burst 16
608 * fall through
609 */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100610 default:
611 printk(KERN_ERR "Invalid DMA burst mode\n");
612 BUG();
613 return;
614 }
Tony Lindgren0499bde2008-07-03 12:24:36 +0300615 l |= (burst << 14);
616 dma_write(l, CSDP(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100617}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300618EXPORT_SYMBOL(omap_set_dma_dest_burst_mode);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100619
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000620static inline void omap_enable_channel_irq(int lch)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100621{
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000622 u32 status;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100623
Tony Lindgren7ff879d2006-06-26 16:16:15 -0700624 /* Clear CSR */
625 if (cpu_class_is_omap1())
Tony Lindgren0499bde2008-07-03 12:24:36 +0300626 status = dma_read(CSR(lch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800627 else if (cpu_class_is_omap2())
Tony Lindgren0499bde2008-07-03 12:24:36 +0300628 dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000629
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100630 /* Enable some nice interrupts. */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300631 dma_write(dma_chan[lch].enabled_irqs, CICR(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100632}
633
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000634static void omap_disable_channel_irq(int lch)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100635{
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800636 if (cpu_class_is_omap2())
Tony Lindgren0499bde2008-07-03 12:24:36 +0300637 dma_write(0, CICR(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100638}
639
640void omap_enable_dma_irq(int lch, u16 bits)
641{
642 dma_chan[lch].enabled_irqs |= bits;
643}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300644EXPORT_SYMBOL(omap_enable_dma_irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100645
646void omap_disable_dma_irq(int lch, u16 bits)
647{
648 dma_chan[lch].enabled_irqs &= ~bits;
649}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300650EXPORT_SYMBOL(omap_disable_dma_irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100651
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000652static inline void enable_lnk(int lch)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100653{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300654 u32 l;
655
656 l = dma_read(CLNK_CTRL(lch));
657
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000658 if (cpu_class_is_omap1())
Tony Lindgren0499bde2008-07-03 12:24:36 +0300659 l &= ~(1 << 14);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100660
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000661 /* Set the ENABLE_LNK bits */
662 if (dma_chan[lch].next_lch != -1)
Tony Lindgren0499bde2008-07-03 12:24:36 +0300663 l = dma_chan[lch].next_lch | (1 << 15);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800664
665#ifndef CONFIG_ARCH_OMAP1
Tony Lindgren97b7f712008-07-03 12:24:37 +0300666 if (cpu_class_is_omap2())
667 if (dma_chan[lch].next_linked_ch != -1)
668 l = dma_chan[lch].next_linked_ch | (1 << 15);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800669#endif
Tony Lindgren0499bde2008-07-03 12:24:36 +0300670
671 dma_write(l, CLNK_CTRL(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100672}
673
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000674static inline void disable_lnk(int lch)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100675{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300676 u32 l;
677
678 l = dma_read(CLNK_CTRL(lch));
679
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000680 /* Disable interrupts */
681 if (cpu_class_is_omap1()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300682 dma_write(0, CICR(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000683 /* Set the STOP_LNK bit */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300684 l |= 1 << 14;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100685 }
686
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800687 if (cpu_class_is_omap2()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000688 omap_disable_channel_irq(lch);
689 /* Clear the ENABLE_LNK bit */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300690 l &= ~(1 << 15);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000691 }
692
Tony Lindgren0499bde2008-07-03 12:24:36 +0300693 dma_write(l, CLNK_CTRL(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000694 dma_chan[lch].flags &= ~OMAP_DMA_ACTIVE;
695}
696
697static inline void omap2_enable_irq_lch(int lch)
698{
699 u32 val;
Tao Huee907322009-11-10 18:55:17 -0800700 unsigned long flags;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000701
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800702 if (!cpu_class_is_omap2())
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000703 return;
704
Tao Huee907322009-11-10 18:55:17 -0800705 spin_lock_irqsave(&dma_chan_lock, flags);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300706 val = dma_read(IRQENABLE_L0);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000707 val |= 1 << lch;
Tony Lindgren0499bde2008-07-03 12:24:36 +0300708 dma_write(val, IRQENABLE_L0);
Tao Huee907322009-11-10 18:55:17 -0800709 spin_unlock_irqrestore(&dma_chan_lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100710}
711
712int omap_request_dma(int dev_id, const char *dev_name,
Tony Lindgren97b7f712008-07-03 12:24:37 +0300713 void (*callback)(int lch, u16 ch_status, void *data),
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100714 void *data, int *dma_ch_out)
715{
716 int ch, free_ch = -1;
717 unsigned long flags;
718 struct omap_dma_lch *chan;
719
720 spin_lock_irqsave(&dma_chan_lock, flags);
721 for (ch = 0; ch < dma_chan_count; ch++) {
722 if (free_ch == -1 && dma_chan[ch].dev_id == -1) {
723 free_ch = ch;
724 if (dev_id == 0)
725 break;
726 }
727 }
728 if (free_ch == -1) {
729 spin_unlock_irqrestore(&dma_chan_lock, flags);
730 return -EBUSY;
731 }
732 chan = dma_chan + free_ch;
733 chan->dev_id = dev_id;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000734
735 if (cpu_class_is_omap1())
736 clear_lch_regs(free_ch);
737
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800738 if (cpu_class_is_omap2())
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000739 omap_clear_dma(free_ch);
740
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100741 spin_unlock_irqrestore(&dma_chan_lock, flags);
742
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100743 chan->dev_name = dev_name;
744 chan->callback = callback;
745 chan->data = data;
Jarkko Nikulaa92fda12009-01-29 08:57:12 -0800746 chan->flags = 0;
Tony Lindgren97b7f712008-07-03 12:24:37 +0300747
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800748#ifndef CONFIG_ARCH_OMAP1
Tony Lindgren97b7f712008-07-03 12:24:37 +0300749 if (cpu_class_is_omap2()) {
750 chan->chain_id = -1;
751 chan->next_linked_ch = -1;
752 }
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800753#endif
Tony Lindgren97b7f712008-07-03 12:24:37 +0300754
Tony Lindgren7ff879d2006-06-26 16:16:15 -0700755 chan->enabled_irqs = OMAP_DMA_DROP_IRQ | OMAP_DMA_BLOCK_IRQ;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000756
Tony Lindgren7ff879d2006-06-26 16:16:15 -0700757 if (cpu_class_is_omap1())
758 chan->enabled_irqs |= OMAP1_DMA_TOUT_IRQ;
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800759 else if (cpu_class_is_omap2())
Tony Lindgren7ff879d2006-06-26 16:16:15 -0700760 chan->enabled_irqs |= OMAP2_DMA_MISALIGNED_ERR_IRQ |
761 OMAP2_DMA_TRANS_ERR_IRQ;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100762
763 if (cpu_is_omap16xx()) {
764 /* If the sync device is set, configure it dynamically. */
765 if (dev_id != 0) {
766 set_gdma_dev(free_ch + 1, dev_id);
767 dev_id = free_ch + 1;
768 }
Tony Lindgren97b7f712008-07-03 12:24:37 +0300769 /*
770 * Disable the 1510 compatibility mode and set the sync device
771 * id.
772 */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300773 dma_write(dev_id | (1 << 10), CCR(free_ch));
Zebediah C. McClure557096f2009-03-23 18:07:44 -0700774 } else if (cpu_is_omap7xx() || cpu_is_omap15xx()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300775 dma_write(dev_id, CCR(free_ch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100776 }
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000777
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800778 if (cpu_class_is_omap2()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000779 omap2_enable_irq_lch(free_ch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000780 omap_enable_channel_irq(free_ch);
781 /* Clear the CSR register and IRQ status register */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300782 dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR(free_ch));
783 dma_write(1 << free_ch, IRQSTATUS_L0);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000784 }
785
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100786 *dma_ch_out = free_ch;
787
788 return 0;
789}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300790EXPORT_SYMBOL(omap_request_dma);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100791
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000792void omap_free_dma(int lch)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100793{
794 unsigned long flags;
795
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000796 if (dma_chan[lch].dev_id == -1) {
Tony Lindgren97b7f712008-07-03 12:24:37 +0300797 pr_err("omap_dma: trying to free unallocated DMA channel %d\n",
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000798 lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100799 return;
800 }
Tony Lindgren97b7f712008-07-03 12:24:37 +0300801
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000802 if (cpu_class_is_omap1()) {
803 /* Disable all DMA interrupts for the channel. */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300804 dma_write(0, CICR(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000805 /* Make sure the DMA transfer is stopped. */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300806 dma_write(0, CCR(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000807 }
808
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800809 if (cpu_class_is_omap2()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000810 u32 val;
Tao Huee907322009-11-10 18:55:17 -0800811
812 spin_lock_irqsave(&dma_chan_lock, flags);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000813 /* Disable interrupts */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300814 val = dma_read(IRQENABLE_L0);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000815 val &= ~(1 << lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300816 dma_write(val, IRQENABLE_L0);
Tao Huee907322009-11-10 18:55:17 -0800817 spin_unlock_irqrestore(&dma_chan_lock, flags);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000818
819 /* Clear the CSR register and IRQ status register */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300820 dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR(lch));
821 dma_write(1 << lch, IRQSTATUS_L0);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000822
823 /* Disable all DMA interrupts for the channel. */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300824 dma_write(0, CICR(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000825
826 /* Make sure the DMA transfer is stopped. */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300827 dma_write(0, CCR(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000828 omap_clear_dma(lch);
829 }
Santosh Shilimkarda1b94e2009-04-23 11:10:40 -0700830
831 spin_lock_irqsave(&dma_chan_lock, flags);
832 dma_chan[lch].dev_id = -1;
833 dma_chan[lch].next_lch = -1;
834 dma_chan[lch].callback = NULL;
835 spin_unlock_irqrestore(&dma_chan_lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100836}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300837EXPORT_SYMBOL(omap_free_dma);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100838
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800839/**
840 * @brief omap_dma_set_global_params : Set global priority settings for dma
841 *
842 * @param arb_rate
843 * @param max_fifo_depth
Anuj Aggarwal70cf6442009-10-14 09:56:34 -0700844 * @param tparams - Number of threads to reserve : DMA_THREAD_RESERVE_NORM
845 * DMA_THREAD_RESERVE_ONET
846 * DMA_THREAD_RESERVE_TWOT
847 * DMA_THREAD_RESERVE_THREET
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800848 */
849void
850omap_dma_set_global_params(int arb_rate, int max_fifo_depth, int tparams)
851{
852 u32 reg;
853
854 if (!cpu_class_is_omap2()) {
Harvey Harrison8e86f422008-03-04 15:08:02 -0800855 printk(KERN_ERR "FIXME: no %s on 15xx/16xx\n", __func__);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800856 return;
857 }
858
Anuj Aggarwal70cf6442009-10-14 09:56:34 -0700859 if (max_fifo_depth == 0)
860 max_fifo_depth = 1;
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800861 if (arb_rate == 0)
862 arb_rate = 1;
863
Anuj Aggarwal70cf6442009-10-14 09:56:34 -0700864 reg = 0xff & max_fifo_depth;
865 reg |= (0x3 & tparams) << 12;
866 reg |= (arb_rate & 0xff) << 16;
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800867
Tony Lindgren0499bde2008-07-03 12:24:36 +0300868 dma_write(reg, GCR);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800869}
870EXPORT_SYMBOL(omap_dma_set_global_params);
871
872/**
873 * @brief omap_dma_set_prio_lch : Set channel wise priority settings
874 *
875 * @param lch
876 * @param read_prio - Read priority
877 * @param write_prio - Write priority
878 * Both of the above can be set with one of the following values :
879 * DMA_CH_PRIO_HIGH/DMA_CH_PRIO_LOW
880 */
881int
882omap_dma_set_prio_lch(int lch, unsigned char read_prio,
883 unsigned char write_prio)
884{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300885 u32 l;
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800886
Tony Lindgren4d963722008-07-03 12:24:31 +0300887 if (unlikely((lch < 0 || lch >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800888 printk(KERN_ERR "Invalid channel id\n");
889 return -EINVAL;
890 }
Tony Lindgren0499bde2008-07-03 12:24:36 +0300891 l = dma_read(CCR(lch));
892 l &= ~((1 << 6) | (1 << 26));
Santosh Shilimkar44169072009-05-28 14:16:04 -0700893 if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx())
Tony Lindgren0499bde2008-07-03 12:24:36 +0300894 l |= ((read_prio & 0x1) << 6) | ((write_prio & 0x1) << 26);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800895 else
Tony Lindgren0499bde2008-07-03 12:24:36 +0300896 l |= ((read_prio & 0x1) << 6);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800897
Tony Lindgren0499bde2008-07-03 12:24:36 +0300898 dma_write(l, CCR(lch));
899
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800900 return 0;
901}
902EXPORT_SYMBOL(omap_dma_set_prio_lch);
903
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000904/*
905 * Clears any DMA state so the DMA engine is ready to restart with new buffers
906 * through omap_start_dma(). Any buffers in flight are discarded.
907 */
908void omap_clear_dma(int lch)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100909{
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000910 unsigned long flags;
911
912 local_irq_save(flags);
913
914 if (cpu_class_is_omap1()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300915 u32 l;
916
917 l = dma_read(CCR(lch));
918 l &= ~OMAP_DMA_CCR_EN;
919 dma_write(l, CCR(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000920
921 /* Clear pending interrupts */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300922 l = dma_read(CSR(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000923 }
924
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800925 if (cpu_class_is_omap2()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000926 int i;
Tony Lindgren0499bde2008-07-03 12:24:36 +0300927 void __iomem *lch_base = omap_dma_base + OMAP_DMA4_CH_BASE(lch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000928 for (i = 0; i < 0x44; i += 4)
Tony Lindgren0499bde2008-07-03 12:24:36 +0300929 __raw_writel(0, lch_base + i);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000930 }
931
932 local_irq_restore(flags);
933}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300934EXPORT_SYMBOL(omap_clear_dma);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000935
936void omap_start_dma(int lch)
937{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300938 u32 l;
939
manjugk manjugk519e6162010-03-04 07:11:56 +0000940 /*
941 * The CPC/CDAC register needs to be initialized to zero
942 * before starting dma transfer.
943 */
944 if (cpu_is_omap15xx())
945 dma_write(0, CPC(lch));
946 else
947 dma_write(0, CDAC(lch));
948
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000949 if (!omap_dma_in_1510_mode() && dma_chan[lch].next_lch != -1) {
950 int next_lch, cur_lch;
Tony Lindgren4d963722008-07-03 12:24:31 +0300951 char dma_chan_link_map[OMAP_DMA4_LOGICAL_DMA_CH_COUNT];
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000952
953 dma_chan_link_map[lch] = 1;
954 /* Set the link register of the first channel */
955 enable_lnk(lch);
956
957 memset(dma_chan_link_map, 0, sizeof(dma_chan_link_map));
958 cur_lch = dma_chan[lch].next_lch;
959 do {
960 next_lch = dma_chan[cur_lch].next_lch;
961
962 /* The loop case: we've been here already */
963 if (dma_chan_link_map[cur_lch])
964 break;
965 /* Mark the current channel */
966 dma_chan_link_map[cur_lch] = 1;
967
968 enable_lnk(cur_lch);
969 omap_enable_channel_irq(cur_lch);
970
971 cur_lch = next_lch;
972 } while (next_lch != -1);
Vikram Pandita284119c2009-08-10 14:49:50 +0300973 } else if (cpu_is_omap242x() ||
974 (cpu_is_omap243x() && omap_type() <= OMAP2430_REV_ES1_0)) {
975
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000976 /* Errata: Need to write lch even if not using chaining */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300977 dma_write(lch, CLNK_CTRL(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000978 }
979
980 omap_enable_channel_irq(lch);
981
Tony Lindgren0499bde2008-07-03 12:24:36 +0300982 l = dma_read(CCR(lch));
983
Tony Lindgren97b7f712008-07-03 12:24:37 +0300984 /*
985 * Errata: On ES2.0 BUFFERING disable must be set.
986 * This will always fail on ES1.0
987 */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300988 if (cpu_is_omap24xx())
989 l |= OMAP_DMA_CCR_EN;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000990
Tony Lindgren0499bde2008-07-03 12:24:36 +0300991 l |= OMAP_DMA_CCR_EN;
992 dma_write(l, CCR(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000993
994 dma_chan[lch].flags |= OMAP_DMA_ACTIVE;
995}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300996EXPORT_SYMBOL(omap_start_dma);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000997
998void omap_stop_dma(int lch)
999{
Tony Lindgren0499bde2008-07-03 12:24:36 +03001000 u32 l;
1001
Santosh Shilimkar9da65a92009-10-22 14:46:31 -07001002 /* Disable all interrupts on the channel */
1003 if (cpu_class_is_omap1())
1004 dma_write(0, CICR(lch));
1005
1006 l = dma_read(CCR(lch));
1007 l &= ~OMAP_DMA_CCR_EN;
1008 dma_write(l, CCR(lch));
1009
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001010 if (!omap_dma_in_1510_mode() && dma_chan[lch].next_lch != -1) {
1011 int next_lch, cur_lch = lch;
Tony Lindgren4d963722008-07-03 12:24:31 +03001012 char dma_chan_link_map[OMAP_DMA4_LOGICAL_DMA_CH_COUNT];
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001013
1014 memset(dma_chan_link_map, 0, sizeof(dma_chan_link_map));
1015 do {
1016 /* The loop case: we've been here already */
1017 if (dma_chan_link_map[cur_lch])
1018 break;
1019 /* Mark the current channel */
1020 dma_chan_link_map[cur_lch] = 1;
1021
1022 disable_lnk(cur_lch);
1023
1024 next_lch = dma_chan[cur_lch].next_lch;
1025 cur_lch = next_lch;
1026 } while (next_lch != -1);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001027 }
1028
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001029 dma_chan[lch].flags &= ~OMAP_DMA_ACTIVE;
1030}
Tony Lindgren97b7f712008-07-03 12:24:37 +03001031EXPORT_SYMBOL(omap_stop_dma);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001032
1033/*
Tony Lindgren709eb3e52006-09-25 12:45:45 +03001034 * Allows changing the DMA callback function or data. This may be needed if
1035 * the driver shares a single DMA channel for multiple dma triggers.
1036 */
1037int omap_set_dma_callback(int lch,
Tony Lindgren97b7f712008-07-03 12:24:37 +03001038 void (*callback)(int lch, u16 ch_status, void *data),
Tony Lindgren709eb3e52006-09-25 12:45:45 +03001039 void *data)
1040{
1041 unsigned long flags;
1042
1043 if (lch < 0)
1044 return -ENODEV;
1045
1046 spin_lock_irqsave(&dma_chan_lock, flags);
1047 if (dma_chan[lch].dev_id == -1) {
1048 printk(KERN_ERR "DMA callback for not set for free channel\n");
1049 spin_unlock_irqrestore(&dma_chan_lock, flags);
1050 return -EINVAL;
1051 }
1052 dma_chan[lch].callback = callback;
1053 dma_chan[lch].data = data;
1054 spin_unlock_irqrestore(&dma_chan_lock, flags);
1055
1056 return 0;
1057}
Tony Lindgren97b7f712008-07-03 12:24:37 +03001058EXPORT_SYMBOL(omap_set_dma_callback);
Tony Lindgren709eb3e52006-09-25 12:45:45 +03001059
1060/*
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001061 * Returns current physical source address for the given DMA channel.
1062 * If the channel is running the caller must disable interrupts prior calling
1063 * this function and process the returned value before re-enabling interrupt to
1064 * prevent races with the interrupt handler. Note that in continuous mode there
1065 * is a chance for CSSA_L register overflow inbetween the two reads resulting
1066 * in incorrect return value.
1067 */
1068dma_addr_t omap_get_dma_src_pos(int lch)
1069{
Tony Lindgren0695de32007-05-07 18:24:14 -07001070 dma_addr_t offset = 0;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001071
Tony Lindgren0499bde2008-07-03 12:24:36 +03001072 if (cpu_is_omap15xx())
1073 offset = dma_read(CPC(lch));
1074 else
1075 offset = dma_read(CSAC(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001076
Tony Lindgren0499bde2008-07-03 12:24:36 +03001077 /*
1078 * omap 3.2/3.3 erratum: sometimes 0 is returned if CSAC/CDAC is
1079 * read before the DMA controller finished disabling the channel.
1080 */
1081 if (!cpu_is_omap15xx() && offset == 0)
1082 offset = dma_read(CSAC(lch));
1083
1084 if (cpu_class_is_omap1())
1085 offset |= (dma_read(CSSA_U(lch)) << 16);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001086
1087 return offset;
1088}
Tony Lindgren97b7f712008-07-03 12:24:37 +03001089EXPORT_SYMBOL(omap_get_dma_src_pos);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001090
1091/*
1092 * Returns current physical destination address for the given DMA channel.
1093 * If the channel is running the caller must disable interrupts prior calling
1094 * this function and process the returned value before re-enabling interrupt to
1095 * prevent races with the interrupt handler. Note that in continuous mode there
1096 * is a chance for CDSA_L register overflow inbetween the two reads resulting
1097 * in incorrect return value.
1098 */
1099dma_addr_t omap_get_dma_dst_pos(int lch)
1100{
Tony Lindgren0695de32007-05-07 18:24:14 -07001101 dma_addr_t offset = 0;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001102
Tony Lindgren0499bde2008-07-03 12:24:36 +03001103 if (cpu_is_omap15xx())
1104 offset = dma_read(CPC(lch));
1105 else
1106 offset = dma_read(CDAC(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001107
Tony Lindgren0499bde2008-07-03 12:24:36 +03001108 /*
1109 * omap 3.2/3.3 erratum: sometimes 0 is returned if CSAC/CDAC is
1110 * read before the DMA controller finished disabling the channel.
1111 */
1112 if (!cpu_is_omap15xx() && offset == 0)
1113 offset = dma_read(CDAC(lch));
1114
1115 if (cpu_class_is_omap1())
1116 offset |= (dma_read(CDSA_U(lch)) << 16);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001117
1118 return offset;
1119}
Tony Lindgren97b7f712008-07-03 12:24:37 +03001120EXPORT_SYMBOL(omap_get_dma_dst_pos);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001121
Tony Lindgren0499bde2008-07-03 12:24:36 +03001122int omap_get_dma_active_status(int lch)
1123{
1124 return (dma_read(CCR(lch)) & OMAP_DMA_CCR_EN) != 0;
1125}
1126EXPORT_SYMBOL(omap_get_dma_active_status);
1127
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001128int omap_dma_running(void)
1129{
1130 int lch;
1131
Janusz Krzysztofikf8e9e982009-12-11 16:16:33 -08001132 if (cpu_class_is_omap1())
1133 if (omap_lcd_dma_running())
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001134 return 1;
1135
1136 for (lch = 0; lch < dma_chan_count; lch++)
Tony Lindgren0499bde2008-07-03 12:24:36 +03001137 if (dma_read(CCR(lch)) & OMAP_DMA_CCR_EN)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001138 return 1;
1139
1140 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001141}
1142
1143/*
1144 * lch_queue DMA will start right after lch_head one is finished.
1145 * For this DMA link to start, you still need to start (see omap_start_dma)
1146 * the first one. That will fire up the entire queue.
1147 */
Tony Lindgren97b7f712008-07-03 12:24:37 +03001148void omap_dma_link_lch(int lch_head, int lch_queue)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001149{
1150 if (omap_dma_in_1510_mode()) {
Janusz Krzysztofik9f0f4ae2009-08-23 17:56:12 +02001151 if (lch_head == lch_queue) {
1152 dma_write(dma_read(CCR(lch_head)) | (3 << 8),
1153 CCR(lch_head));
1154 return;
1155 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001156 printk(KERN_ERR "DMA linking is not supported in 1510 mode\n");
1157 BUG();
1158 return;
1159 }
1160
1161 if ((dma_chan[lch_head].dev_id == -1) ||
1162 (dma_chan[lch_queue].dev_id == -1)) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001163 printk(KERN_ERR "omap_dma: trying to link "
1164 "non requested channels\n");
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001165 dump_stack();
1166 }
1167
1168 dma_chan[lch_head].next_lch = lch_queue;
1169}
Tony Lindgren97b7f712008-07-03 12:24:37 +03001170EXPORT_SYMBOL(omap_dma_link_lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001171
1172/*
1173 * Once the DMA queue is stopped, we can destroy it.
1174 */
Tony Lindgren97b7f712008-07-03 12:24:37 +03001175void omap_dma_unlink_lch(int lch_head, int lch_queue)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001176{
1177 if (omap_dma_in_1510_mode()) {
Janusz Krzysztofik9f0f4ae2009-08-23 17:56:12 +02001178 if (lch_head == lch_queue) {
1179 dma_write(dma_read(CCR(lch_head)) & ~(3 << 8),
1180 CCR(lch_head));
1181 return;
1182 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001183 printk(KERN_ERR "DMA linking is not supported in 1510 mode\n");
1184 BUG();
1185 return;
1186 }
1187
1188 if (dma_chan[lch_head].next_lch != lch_queue ||
1189 dma_chan[lch_head].next_lch == -1) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001190 printk(KERN_ERR "omap_dma: trying to unlink "
1191 "non linked channels\n");
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001192 dump_stack();
1193 }
1194
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001195 if ((dma_chan[lch_head].flags & OMAP_DMA_ACTIVE) ||
Roel Kluin247421f2010-01-13 18:10:29 -08001196 (dma_chan[lch_queue].flags & OMAP_DMA_ACTIVE)) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001197 printk(KERN_ERR "omap_dma: You need to stop the DMA channels "
1198 "before unlinking\n");
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001199 dump_stack();
1200 }
1201
1202 dma_chan[lch_head].next_lch = -1;
1203}
Tony Lindgren97b7f712008-07-03 12:24:37 +03001204EXPORT_SYMBOL(omap_dma_unlink_lch);
1205
1206/*----------------------------------------------------------------------------*/
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001207
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001208#ifndef CONFIG_ARCH_OMAP1
1209/* Create chain of DMA channesls */
1210static void create_dma_lch_chain(int lch_head, int lch_queue)
1211{
Tony Lindgren0499bde2008-07-03 12:24:36 +03001212 u32 l;
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001213
1214 /* Check if this is the first link in chain */
1215 if (dma_chan[lch_head].next_linked_ch == -1) {
1216 dma_chan[lch_head].next_linked_ch = lch_queue;
1217 dma_chan[lch_head].prev_linked_ch = lch_queue;
1218 dma_chan[lch_queue].next_linked_ch = lch_head;
1219 dma_chan[lch_queue].prev_linked_ch = lch_head;
1220 }
1221
1222 /* a link exists, link the new channel in circular chain */
1223 else {
1224 dma_chan[lch_queue].next_linked_ch =
1225 dma_chan[lch_head].next_linked_ch;
1226 dma_chan[lch_queue].prev_linked_ch = lch_head;
1227 dma_chan[lch_head].next_linked_ch = lch_queue;
1228 dma_chan[dma_chan[lch_queue].next_linked_ch].prev_linked_ch =
1229 lch_queue;
1230 }
1231
Tony Lindgren0499bde2008-07-03 12:24:36 +03001232 l = dma_read(CLNK_CTRL(lch_head));
1233 l &= ~(0x1f);
1234 l |= lch_queue;
1235 dma_write(l, CLNK_CTRL(lch_head));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001236
Tony Lindgren0499bde2008-07-03 12:24:36 +03001237 l = dma_read(CLNK_CTRL(lch_queue));
1238 l &= ~(0x1f);
1239 l |= (dma_chan[lch_queue].next_linked_ch);
1240 dma_write(l, CLNK_CTRL(lch_queue));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001241}
1242
1243/**
1244 * @brief omap_request_dma_chain : Request a chain of DMA channels
1245 *
1246 * @param dev_id - Device id using the dma channel
1247 * @param dev_name - Device name
1248 * @param callback - Call back function
1249 * @chain_id -
1250 * @no_of_chans - Number of channels requested
1251 * @chain_mode - Dynamic or static chaining : OMAP_DMA_STATIC_CHAIN
1252 * OMAP_DMA_DYNAMIC_CHAIN
1253 * @params - Channel parameters
1254 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001255 * @return - Success : 0
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001256 * Failure: -EINVAL/-ENOMEM
1257 */
1258int omap_request_dma_chain(int dev_id, const char *dev_name,
Santosh Shilimkar279b9182009-05-28 13:23:52 -07001259 void (*callback) (int lch, u16 ch_status,
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001260 void *data),
1261 int *chain_id, int no_of_chans, int chain_mode,
1262 struct omap_dma_channel_params params)
1263{
1264 int *channels;
1265 int i, err;
1266
1267 /* Is the chain mode valid ? */
1268 if (chain_mode != OMAP_DMA_STATIC_CHAIN
1269 && chain_mode != OMAP_DMA_DYNAMIC_CHAIN) {
1270 printk(KERN_ERR "Invalid chain mode requested\n");
1271 return -EINVAL;
1272 }
1273
1274 if (unlikely((no_of_chans < 1
Tony Lindgren4d963722008-07-03 12:24:31 +03001275 || no_of_chans > dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001276 printk(KERN_ERR "Invalid Number of channels requested\n");
1277 return -EINVAL;
1278 }
1279
1280 /* Allocate a queue to maintain the status of the channels
1281 * in the chain */
1282 channels = kmalloc(sizeof(*channels) * no_of_chans, GFP_KERNEL);
1283 if (channels == NULL) {
1284 printk(KERN_ERR "omap_dma: No memory for channel queue\n");
1285 return -ENOMEM;
1286 }
1287
1288 /* request and reserve DMA channels for the chain */
1289 for (i = 0; i < no_of_chans; i++) {
1290 err = omap_request_dma(dev_id, dev_name,
Russell Kingc0fc18c52008-09-05 15:10:27 +01001291 callback, NULL, &channels[i]);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001292 if (err < 0) {
1293 int j;
1294 for (j = 0; j < i; j++)
1295 omap_free_dma(channels[j]);
1296 kfree(channels);
1297 printk(KERN_ERR "omap_dma: Request failed %d\n", err);
1298 return err;
1299 }
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001300 dma_chan[channels[i]].prev_linked_ch = -1;
1301 dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;
1302
1303 /*
1304 * Allowing client drivers to set common parameters now,
1305 * so that later only relevant (src_start, dest_start
1306 * and element count) can be set
1307 */
1308 omap_set_dma_params(channels[i], &params);
1309 }
1310
1311 *chain_id = channels[0];
1312 dma_linked_lch[*chain_id].linked_dmach_q = channels;
1313 dma_linked_lch[*chain_id].chain_mode = chain_mode;
1314 dma_linked_lch[*chain_id].chain_state = DMA_CHAIN_NOTSTARTED;
1315 dma_linked_lch[*chain_id].no_of_lchs_linked = no_of_chans;
1316
1317 for (i = 0; i < no_of_chans; i++)
1318 dma_chan[channels[i]].chain_id = *chain_id;
1319
1320 /* Reset the Queue pointers */
1321 OMAP_DMA_CHAIN_QINIT(*chain_id);
1322
1323 /* Set up the chain */
1324 if (no_of_chans == 1)
1325 create_dma_lch_chain(channels[0], channels[0]);
1326 else {
1327 for (i = 0; i < (no_of_chans - 1); i++)
1328 create_dma_lch_chain(channels[i], channels[i + 1]);
1329 }
Tony Lindgren97b7f712008-07-03 12:24:37 +03001330
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001331 return 0;
1332}
1333EXPORT_SYMBOL(omap_request_dma_chain);
1334
1335/**
1336 * @brief omap_modify_dma_chain_param : Modify the chain's params - Modify the
1337 * params after setting it. Dont do this while dma is running!!
1338 *
1339 * @param chain_id - Chained logical channel id.
1340 * @param params
1341 *
1342 * @return - Success : 0
1343 * Failure : -EINVAL
1344 */
1345int omap_modify_dma_chain_params(int chain_id,
1346 struct omap_dma_channel_params params)
1347{
1348 int *channels;
1349 u32 i;
1350
1351 /* Check for input params */
1352 if (unlikely((chain_id < 0
Tony Lindgren4d963722008-07-03 12:24:31 +03001353 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001354 printk(KERN_ERR "Invalid chain id\n");
1355 return -EINVAL;
1356 }
1357
1358 /* Check if the chain exists */
1359 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1360 printk(KERN_ERR "Chain doesn't exists\n");
1361 return -EINVAL;
1362 }
1363 channels = dma_linked_lch[chain_id].linked_dmach_q;
1364
1365 for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {
1366 /*
1367 * Allowing client drivers to set common parameters now,
1368 * so that later only relevant (src_start, dest_start
1369 * and element count) can be set
1370 */
1371 omap_set_dma_params(channels[i], &params);
1372 }
Tony Lindgren97b7f712008-07-03 12:24:37 +03001373
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001374 return 0;
1375}
1376EXPORT_SYMBOL(omap_modify_dma_chain_params);
1377
1378/**
1379 * @brief omap_free_dma_chain - Free all the logical channels in a chain.
1380 *
1381 * @param chain_id
1382 *
1383 * @return - Success : 0
1384 * Failure : -EINVAL
1385 */
1386int omap_free_dma_chain(int chain_id)
1387{
1388 int *channels;
1389 u32 i;
1390
1391 /* Check for input params */
Tony Lindgren4d963722008-07-03 12:24:31 +03001392 if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001393 printk(KERN_ERR "Invalid chain id\n");
1394 return -EINVAL;
1395 }
1396
1397 /* Check if the chain exists */
1398 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1399 printk(KERN_ERR "Chain doesn't exists\n");
1400 return -EINVAL;
1401 }
1402
1403 channels = dma_linked_lch[chain_id].linked_dmach_q;
1404 for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {
1405 dma_chan[channels[i]].next_linked_ch = -1;
1406 dma_chan[channels[i]].prev_linked_ch = -1;
1407 dma_chan[channels[i]].chain_id = -1;
1408 dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;
1409 omap_free_dma(channels[i]);
1410 }
1411
1412 kfree(channels);
1413
1414 dma_linked_lch[chain_id].linked_dmach_q = NULL;
1415 dma_linked_lch[chain_id].chain_mode = -1;
1416 dma_linked_lch[chain_id].chain_state = -1;
Tony Lindgren97b7f712008-07-03 12:24:37 +03001417
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001418 return (0);
1419}
1420EXPORT_SYMBOL(omap_free_dma_chain);
1421
1422/**
1423 * @brief omap_dma_chain_status - Check if the chain is in
1424 * active / inactive state.
1425 * @param chain_id
1426 *
1427 * @return - Success : OMAP_DMA_CHAIN_ACTIVE/OMAP_DMA_CHAIN_INACTIVE
1428 * Failure : -EINVAL
1429 */
1430int omap_dma_chain_status(int chain_id)
1431{
1432 /* Check for input params */
Tony Lindgren4d963722008-07-03 12:24:31 +03001433 if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001434 printk(KERN_ERR "Invalid chain id\n");
1435 return -EINVAL;
1436 }
1437
1438 /* Check if the chain exists */
1439 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1440 printk(KERN_ERR "Chain doesn't exists\n");
1441 return -EINVAL;
1442 }
1443 pr_debug("CHAINID=%d, qcnt=%d\n", chain_id,
1444 dma_linked_lch[chain_id].q_count);
1445
1446 if (OMAP_DMA_CHAIN_QEMPTY(chain_id))
1447 return OMAP_DMA_CHAIN_INACTIVE;
Tony Lindgren97b7f712008-07-03 12:24:37 +03001448
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001449 return OMAP_DMA_CHAIN_ACTIVE;
1450}
1451EXPORT_SYMBOL(omap_dma_chain_status);
1452
1453/**
1454 * @brief omap_dma_chain_a_transfer - Get a free channel from a chain,
1455 * set the params and start the transfer.
1456 *
1457 * @param chain_id
1458 * @param src_start - buffer start address
1459 * @param dest_start - Dest address
1460 * @param elem_count
1461 * @param frame_count
1462 * @param callbk_data - channel callback parameter data.
1463 *
Anand Gadiyarf4b6a7e2008-03-11 01:10:35 +05301464 * @return - Success : 0
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001465 * Failure: -EINVAL/-EBUSY
1466 */
1467int omap_dma_chain_a_transfer(int chain_id, int src_start, int dest_start,
1468 int elem_count, int frame_count, void *callbk_data)
1469{
1470 int *channels;
Tony Lindgren0499bde2008-07-03 12:24:36 +03001471 u32 l, lch;
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001472 int start_dma = 0;
1473
Tony Lindgren97b7f712008-07-03 12:24:37 +03001474 /*
1475 * if buffer size is less than 1 then there is
1476 * no use of starting the chain
1477 */
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001478 if (elem_count < 1) {
1479 printk(KERN_ERR "Invalid buffer size\n");
1480 return -EINVAL;
1481 }
1482
1483 /* Check for input params */
1484 if (unlikely((chain_id < 0
Tony Lindgren4d963722008-07-03 12:24:31 +03001485 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001486 printk(KERN_ERR "Invalid chain id\n");
1487 return -EINVAL;
1488 }
1489
1490 /* Check if the chain exists */
1491 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1492 printk(KERN_ERR "Chain doesn't exist\n");
1493 return -EINVAL;
1494 }
1495
1496 /* Check if all the channels in chain are in use */
1497 if (OMAP_DMA_CHAIN_QFULL(chain_id))
1498 return -EBUSY;
1499
1500 /* Frame count may be negative in case of indexed transfers */
1501 channels = dma_linked_lch[chain_id].linked_dmach_q;
1502
1503 /* Get a free channel */
1504 lch = channels[dma_linked_lch[chain_id].q_tail];
1505
1506 /* Store the callback data */
1507 dma_chan[lch].data = callbk_data;
1508
1509 /* Increment the q_tail */
1510 OMAP_DMA_CHAIN_INCQTAIL(chain_id);
1511
1512 /* Set the params to the free channel */
1513 if (src_start != 0)
Tony Lindgren0499bde2008-07-03 12:24:36 +03001514 dma_write(src_start, CSSA(lch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001515 if (dest_start != 0)
Tony Lindgren0499bde2008-07-03 12:24:36 +03001516 dma_write(dest_start, CDSA(lch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001517
1518 /* Write the buffer size */
Tony Lindgren0499bde2008-07-03 12:24:36 +03001519 dma_write(elem_count, CEN(lch));
1520 dma_write(frame_count, CFN(lch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001521
Tony Lindgren97b7f712008-07-03 12:24:37 +03001522 /*
1523 * If the chain is dynamically linked,
1524 * then we may have to start the chain if its not active
1525 */
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001526 if (dma_linked_lch[chain_id].chain_mode == OMAP_DMA_DYNAMIC_CHAIN) {
1527
Tony Lindgren97b7f712008-07-03 12:24:37 +03001528 /*
1529 * In Dynamic chain, if the chain is not started,
1530 * queue the channel
1531 */
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001532 if (dma_linked_lch[chain_id].chain_state ==
1533 DMA_CHAIN_NOTSTARTED) {
1534 /* Enable the link in previous channel */
1535 if (dma_chan[dma_chan[lch].prev_linked_ch].state ==
1536 DMA_CH_QUEUED)
1537 enable_lnk(dma_chan[lch].prev_linked_ch);
1538 dma_chan[lch].state = DMA_CH_QUEUED;
1539 }
1540
Tony Lindgren97b7f712008-07-03 12:24:37 +03001541 /*
1542 * Chain is already started, make sure its active,
1543 * if not then start the chain
1544 */
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001545 else {
1546 start_dma = 1;
1547
1548 if (dma_chan[dma_chan[lch].prev_linked_ch].state ==
1549 DMA_CH_STARTED) {
1550 enable_lnk(dma_chan[lch].prev_linked_ch);
1551 dma_chan[lch].state = DMA_CH_QUEUED;
1552 start_dma = 0;
Tony Lindgren0499bde2008-07-03 12:24:36 +03001553 if (0 == ((1 << 7) & dma_read(
1554 CCR(dma_chan[lch].prev_linked_ch)))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001555 disable_lnk(dma_chan[lch].
1556 prev_linked_ch);
1557 pr_debug("\n prev ch is stopped\n");
1558 start_dma = 1;
1559 }
1560 }
1561
1562 else if (dma_chan[dma_chan[lch].prev_linked_ch].state
1563 == DMA_CH_QUEUED) {
1564 enable_lnk(dma_chan[lch].prev_linked_ch);
1565 dma_chan[lch].state = DMA_CH_QUEUED;
1566 start_dma = 0;
1567 }
1568 omap_enable_channel_irq(lch);
1569
Tony Lindgren0499bde2008-07-03 12:24:36 +03001570 l = dma_read(CCR(lch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001571
Tony Lindgren0499bde2008-07-03 12:24:36 +03001572 if ((0 == (l & (1 << 24))))
1573 l &= ~(1 << 25);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001574 else
Tony Lindgren0499bde2008-07-03 12:24:36 +03001575 l |= (1 << 25);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001576 if (start_dma == 1) {
Tony Lindgren0499bde2008-07-03 12:24:36 +03001577 if (0 == (l & (1 << 7))) {
1578 l |= (1 << 7);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001579 dma_chan[lch].state = DMA_CH_STARTED;
1580 pr_debug("starting %d\n", lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +03001581 dma_write(l, CCR(lch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001582 } else
1583 start_dma = 0;
1584 } else {
Tony Lindgren0499bde2008-07-03 12:24:36 +03001585 if (0 == (l & (1 << 7)))
1586 dma_write(l, CCR(lch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001587 }
1588 dma_chan[lch].flags |= OMAP_DMA_ACTIVE;
1589 }
1590 }
Tony Lindgren97b7f712008-07-03 12:24:37 +03001591
Anand Gadiyarf4b6a7e2008-03-11 01:10:35 +05301592 return 0;
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001593}
1594EXPORT_SYMBOL(omap_dma_chain_a_transfer);
1595
1596/**
1597 * @brief omap_start_dma_chain_transfers - Start the chain
1598 *
1599 * @param chain_id
1600 *
1601 * @return - Success : 0
1602 * Failure : -EINVAL/-EBUSY
1603 */
1604int omap_start_dma_chain_transfers(int chain_id)
1605{
1606 int *channels;
Tony Lindgren0499bde2008-07-03 12:24:36 +03001607 u32 l, i;
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001608
Tony Lindgren4d963722008-07-03 12:24:31 +03001609 if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001610 printk(KERN_ERR "Invalid chain id\n");
1611 return -EINVAL;
1612 }
1613
1614 channels = dma_linked_lch[chain_id].linked_dmach_q;
1615
1616 if (dma_linked_lch[channels[0]].chain_state == DMA_CHAIN_STARTED) {
1617 printk(KERN_ERR "Chain is already started\n");
1618 return -EBUSY;
1619 }
1620
1621 if (dma_linked_lch[chain_id].chain_mode == OMAP_DMA_STATIC_CHAIN) {
1622 for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked;
1623 i++) {
1624 enable_lnk(channels[i]);
1625 omap_enable_channel_irq(channels[i]);
1626 }
1627 } else {
1628 omap_enable_channel_irq(channels[0]);
1629 }
1630
Tony Lindgren0499bde2008-07-03 12:24:36 +03001631 l = dma_read(CCR(channels[0]));
1632 l |= (1 << 7);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001633 dma_linked_lch[chain_id].chain_state = DMA_CHAIN_STARTED;
1634 dma_chan[channels[0]].state = DMA_CH_STARTED;
1635
Tony Lindgren0499bde2008-07-03 12:24:36 +03001636 if ((0 == (l & (1 << 24))))
1637 l &= ~(1 << 25);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001638 else
Tony Lindgren0499bde2008-07-03 12:24:36 +03001639 l |= (1 << 25);
1640 dma_write(l, CCR(channels[0]));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001641
1642 dma_chan[channels[0]].flags |= OMAP_DMA_ACTIVE;
Tony Lindgren97b7f712008-07-03 12:24:37 +03001643
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001644 return 0;
1645}
1646EXPORT_SYMBOL(omap_start_dma_chain_transfers);
1647
1648/**
1649 * @brief omap_stop_dma_chain_transfers - Stop the dma transfer of a chain.
1650 *
1651 * @param chain_id
1652 *
1653 * @return - Success : 0
1654 * Failure : EINVAL
1655 */
1656int omap_stop_dma_chain_transfers(int chain_id)
1657{
1658 int *channels;
Tony Lindgren0499bde2008-07-03 12:24:36 +03001659 u32 l, i;
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001660 u32 sys_cf;
1661
1662 /* Check for input params */
Tony Lindgren4d963722008-07-03 12:24:31 +03001663 if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001664 printk(KERN_ERR "Invalid chain id\n");
1665 return -EINVAL;
1666 }
1667
1668 /* Check if the chain exists */
1669 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1670 printk(KERN_ERR "Chain doesn't exists\n");
1671 return -EINVAL;
1672 }
1673 channels = dma_linked_lch[chain_id].linked_dmach_q;
1674
Tony Lindgren97b7f712008-07-03 12:24:37 +03001675 /*
1676 * DMA Errata:
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001677 * Special programming model needed to disable DMA before end of block
1678 */
Tony Lindgren0499bde2008-07-03 12:24:36 +03001679 sys_cf = dma_read(OCP_SYSCONFIG);
1680 l = sys_cf;
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001681 /* Middle mode reg set no Standby */
Tony Lindgren0499bde2008-07-03 12:24:36 +03001682 l &= ~((1 << 12)|(1 << 13));
1683 dma_write(l, OCP_SYSCONFIG);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001684
1685 for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {
1686
1687 /* Stop the Channel transmission */
Tony Lindgren0499bde2008-07-03 12:24:36 +03001688 l = dma_read(CCR(channels[i]));
1689 l &= ~(1 << 7);
1690 dma_write(l, CCR(channels[i]));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001691
1692 /* Disable the link in all the channels */
1693 disable_lnk(channels[i]);
1694 dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;
1695
1696 }
1697 dma_linked_lch[chain_id].chain_state = DMA_CHAIN_NOTSTARTED;
1698
1699 /* Reset the Queue pointers */
1700 OMAP_DMA_CHAIN_QINIT(chain_id);
1701
1702 /* Errata - put in the old value */
Tony Lindgren0499bde2008-07-03 12:24:36 +03001703 dma_write(sys_cf, OCP_SYSCONFIG);
Tony Lindgren97b7f712008-07-03 12:24:37 +03001704
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001705 return 0;
1706}
1707EXPORT_SYMBOL(omap_stop_dma_chain_transfers);
1708
1709/* Get the index of the ongoing DMA in chain */
1710/**
1711 * @brief omap_get_dma_chain_index - Get the element and frame index
1712 * of the ongoing DMA in chain
1713 *
1714 * @param chain_id
1715 * @param ei - Element index
1716 * @param fi - Frame index
1717 *
1718 * @return - Success : 0
1719 * Failure : -EINVAL
1720 */
1721int omap_get_dma_chain_index(int chain_id, int *ei, int *fi)
1722{
1723 int lch;
1724 int *channels;
1725
1726 /* Check for input params */
Tony Lindgren4d963722008-07-03 12:24:31 +03001727 if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001728 printk(KERN_ERR "Invalid chain id\n");
1729 return -EINVAL;
1730 }
1731
1732 /* Check if the chain exists */
1733 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1734 printk(KERN_ERR "Chain doesn't exists\n");
1735 return -EINVAL;
1736 }
1737 if ((!ei) || (!fi))
1738 return -EINVAL;
1739
1740 channels = dma_linked_lch[chain_id].linked_dmach_q;
1741
1742 /* Get the current channel */
1743 lch = channels[dma_linked_lch[chain_id].q_head];
1744
Tony Lindgren0499bde2008-07-03 12:24:36 +03001745 *ei = dma_read(CCEN(lch));
1746 *fi = dma_read(CCFN(lch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001747
1748 return 0;
1749}
1750EXPORT_SYMBOL(omap_get_dma_chain_index);
1751
1752/**
1753 * @brief omap_get_dma_chain_dst_pos - Get the destination position of the
1754 * ongoing DMA in chain
1755 *
1756 * @param chain_id
1757 *
1758 * @return - Success : Destination position
1759 * Failure : -EINVAL
1760 */
1761int omap_get_dma_chain_dst_pos(int chain_id)
1762{
1763 int lch;
1764 int *channels;
1765
1766 /* Check for input params */
Tony Lindgren4d963722008-07-03 12:24:31 +03001767 if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001768 printk(KERN_ERR "Invalid chain id\n");
1769 return -EINVAL;
1770 }
1771
1772 /* Check if the chain exists */
1773 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1774 printk(KERN_ERR "Chain doesn't exists\n");
1775 return -EINVAL;
1776 }
1777
1778 channels = dma_linked_lch[chain_id].linked_dmach_q;
1779
1780 /* Get the current channel */
1781 lch = channels[dma_linked_lch[chain_id].q_head];
1782
Tony Lindgren0499bde2008-07-03 12:24:36 +03001783 return dma_read(CDAC(lch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001784}
1785EXPORT_SYMBOL(omap_get_dma_chain_dst_pos);
1786
1787/**
1788 * @brief omap_get_dma_chain_src_pos - Get the source position
1789 * of the ongoing DMA in chain
1790 * @param chain_id
1791 *
1792 * @return - Success : Destination position
1793 * Failure : -EINVAL
1794 */
1795int omap_get_dma_chain_src_pos(int chain_id)
1796{
1797 int lch;
1798 int *channels;
1799
1800 /* Check for input params */
Tony Lindgren4d963722008-07-03 12:24:31 +03001801 if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001802 printk(KERN_ERR "Invalid chain id\n");
1803 return -EINVAL;
1804 }
1805
1806 /* Check if the chain exists */
1807 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1808 printk(KERN_ERR "Chain doesn't exists\n");
1809 return -EINVAL;
1810 }
1811
1812 channels = dma_linked_lch[chain_id].linked_dmach_q;
1813
1814 /* Get the current channel */
1815 lch = channels[dma_linked_lch[chain_id].q_head];
1816
Tony Lindgren0499bde2008-07-03 12:24:36 +03001817 return dma_read(CSAC(lch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001818}
1819EXPORT_SYMBOL(omap_get_dma_chain_src_pos);
Tony Lindgren97b7f712008-07-03 12:24:37 +03001820#endif /* ifndef CONFIG_ARCH_OMAP1 */
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001821
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001822/*----------------------------------------------------------------------------*/
1823
1824#ifdef CONFIG_ARCH_OMAP1
1825
1826static int omap1_dma_handle_ch(int ch)
1827{
Tony Lindgren0499bde2008-07-03 12:24:36 +03001828 u32 csr;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001829
1830 if (enable_1510_mode && ch >= 6) {
1831 csr = dma_chan[ch].saved_csr;
1832 dma_chan[ch].saved_csr = 0;
1833 } else
Tony Lindgren0499bde2008-07-03 12:24:36 +03001834 csr = dma_read(CSR(ch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001835 if (enable_1510_mode && ch <= 2 && (csr >> 7) != 0) {
1836 dma_chan[ch + 6].saved_csr = csr >> 7;
1837 csr &= 0x7f;
1838 }
1839 if ((csr & 0x3f) == 0)
1840 return 0;
1841 if (unlikely(dma_chan[ch].dev_id == -1)) {
1842 printk(KERN_WARNING "Spurious interrupt from DMA channel "
1843 "%d (CSR %04x)\n", ch, csr);
1844 return 0;
1845 }
Tony Lindgren7ff879d2006-06-26 16:16:15 -07001846 if (unlikely(csr & OMAP1_DMA_TOUT_IRQ))
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001847 printk(KERN_WARNING "DMA timeout with device %d\n",
1848 dma_chan[ch].dev_id);
1849 if (unlikely(csr & OMAP_DMA_DROP_IRQ))
1850 printk(KERN_WARNING "DMA synchronization event drop occurred "
1851 "with device %d\n", dma_chan[ch].dev_id);
1852 if (likely(csr & OMAP_DMA_BLOCK_IRQ))
1853 dma_chan[ch].flags &= ~OMAP_DMA_ACTIVE;
1854 if (likely(dma_chan[ch].callback != NULL))
1855 dma_chan[ch].callback(ch, csr, dma_chan[ch].data);
Tony Lindgren97b7f712008-07-03 12:24:37 +03001856
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001857 return 1;
1858}
1859
Linus Torvalds0cd61b62006-10-06 10:53:39 -07001860static irqreturn_t omap1_dma_irq_handler(int irq, void *dev_id)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001861{
1862 int ch = ((int) dev_id) - 1;
1863 int handled = 0;
1864
1865 for (;;) {
1866 int handled_now = 0;
1867
1868 handled_now += omap1_dma_handle_ch(ch);
1869 if (enable_1510_mode && dma_chan[ch + 6].saved_csr)
1870 handled_now += omap1_dma_handle_ch(ch + 6);
1871 if (!handled_now)
1872 break;
1873 handled += handled_now;
1874 }
1875
1876 return handled ? IRQ_HANDLED : IRQ_NONE;
1877}
1878
1879#else
1880#define omap1_dma_irq_handler NULL
1881#endif
1882
Tony Lindgren140455f2010-02-12 12:26:48 -08001883#ifdef CONFIG_ARCH_OMAP2PLUS
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001884
1885static int omap2_dma_handle_ch(int ch)
1886{
Tony Lindgren0499bde2008-07-03 12:24:36 +03001887 u32 status = dma_read(CSR(ch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001888
Juha Yrjola31513692006-12-06 17:13:47 -08001889 if (!status) {
1890 if (printk_ratelimit())
Tony Lindgren97b7f712008-07-03 12:24:37 +03001891 printk(KERN_WARNING "Spurious DMA IRQ for lch %d\n",
1892 ch);
Tony Lindgren0499bde2008-07-03 12:24:36 +03001893 dma_write(1 << ch, IRQSTATUS_L0);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001894 return 0;
Juha Yrjola31513692006-12-06 17:13:47 -08001895 }
1896 if (unlikely(dma_chan[ch].dev_id == -1)) {
1897 if (printk_ratelimit())
1898 printk(KERN_WARNING "IRQ %04x for non-allocated DMA"
1899 "channel %d\n", status, ch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001900 return 0;
Juha Yrjola31513692006-12-06 17:13:47 -08001901 }
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001902 if (unlikely(status & OMAP_DMA_DROP_IRQ))
1903 printk(KERN_INFO
1904 "DMA synchronization event drop occurred with device "
1905 "%d\n", dma_chan[ch].dev_id);
Santosh Shilimkara50f18c2008-12-10 17:36:53 -08001906 if (unlikely(status & OMAP2_DMA_TRANS_ERR_IRQ)) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001907 printk(KERN_INFO "DMA transaction error with device %d\n",
1908 dma_chan[ch].dev_id);
Santosh Shilimkara50f18c2008-12-10 17:36:53 -08001909 if (cpu_class_is_omap2()) {
1910 /* Errata: sDMA Channel is not disabled
1911 * after a transaction error. So we explicitely
1912 * disable the channel
1913 */
1914 u32 ccr;
1915
1916 ccr = dma_read(CCR(ch));
1917 ccr &= ~OMAP_DMA_CCR_EN;
1918 dma_write(ccr, CCR(ch));
1919 dma_chan[ch].flags &= ~OMAP_DMA_ACTIVE;
1920 }
1921 }
Tony Lindgren7ff879d2006-06-26 16:16:15 -07001922 if (unlikely(status & OMAP2_DMA_SECURE_ERR_IRQ))
1923 printk(KERN_INFO "DMA secure error with device %d\n",
1924 dma_chan[ch].dev_id);
1925 if (unlikely(status & OMAP2_DMA_MISALIGNED_ERR_IRQ))
1926 printk(KERN_INFO "DMA misaligned error with device %d\n",
1927 dma_chan[ch].dev_id);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001928
Tony Lindgren0499bde2008-07-03 12:24:36 +03001929 dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR(ch));
1930 dma_write(1 << ch, IRQSTATUS_L0);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001931
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001932 /* If the ch is not chained then chain_id will be -1 */
1933 if (dma_chan[ch].chain_id != -1) {
1934 int chain_id = dma_chan[ch].chain_id;
1935 dma_chan[ch].state = DMA_CH_NOTSTARTED;
Tony Lindgren0499bde2008-07-03 12:24:36 +03001936 if (dma_read(CLNK_CTRL(ch)) & (1 << 15))
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001937 dma_chan[dma_chan[ch].next_linked_ch].state =
1938 DMA_CH_STARTED;
1939 if (dma_linked_lch[chain_id].chain_mode ==
1940 OMAP_DMA_DYNAMIC_CHAIN)
1941 disable_lnk(ch);
1942
1943 if (!OMAP_DMA_CHAIN_QEMPTY(chain_id))
1944 OMAP_DMA_CHAIN_INCQHEAD(chain_id);
1945
Tony Lindgren0499bde2008-07-03 12:24:36 +03001946 status = dma_read(CSR(ch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001947 }
1948
Juha Yrjola320ce6f2009-01-29 08:57:12 -08001949 dma_write(status, CSR(ch));
1950
Jarkko Nikula538528d2008-02-13 11:47:29 +02001951 if (likely(dma_chan[ch].callback != NULL))
1952 dma_chan[ch].callback(ch, status, dma_chan[ch].data);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001953
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001954 return 0;
1955}
1956
1957/* STATUS register count is from 1-32 while our is 0-31 */
Linus Torvalds0cd61b62006-10-06 10:53:39 -07001958static irqreturn_t omap2_dma_irq_handler(int irq, void *dev_id)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001959{
Santosh Shilimkar52176e72009-03-23 18:07:49 -07001960 u32 val, enable_reg;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001961 int i;
1962
Tony Lindgren0499bde2008-07-03 12:24:36 +03001963 val = dma_read(IRQSTATUS_L0);
Juha Yrjola31513692006-12-06 17:13:47 -08001964 if (val == 0) {
1965 if (printk_ratelimit())
1966 printk(KERN_WARNING "Spurious DMA IRQ\n");
1967 return IRQ_HANDLED;
1968 }
Santosh Shilimkar52176e72009-03-23 18:07:49 -07001969 enable_reg = dma_read(IRQENABLE_L0);
1970 val &= enable_reg; /* Dispatch only relevant interrupts */
Tony Lindgren4d963722008-07-03 12:24:31 +03001971 for (i = 0; i < dma_lch_count && val != 0; i++) {
Juha Yrjola31513692006-12-06 17:13:47 -08001972 if (val & 1)
1973 omap2_dma_handle_ch(i);
1974 val >>= 1;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001975 }
1976
1977 return IRQ_HANDLED;
1978}
1979
1980static struct irqaction omap24xx_dma_irq = {
1981 .name = "DMA",
1982 .handler = omap2_dma_irq_handler,
Thomas Gleixner52e405e2006-07-03 02:20:05 +02001983 .flags = IRQF_DISABLED
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001984};
1985
1986#else
1987static struct irqaction omap24xx_dma_irq;
1988#endif
1989
1990/*----------------------------------------------------------------------------*/
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001991
Tero Kristof2d11852008-08-28 13:13:31 +00001992void omap_dma_global_context_save(void)
1993{
1994 omap_dma_global_context.dma_irqenable_l0 =
1995 dma_read(IRQENABLE_L0);
1996 omap_dma_global_context.dma_ocp_sysconfig =
1997 dma_read(OCP_SYSCONFIG);
1998 omap_dma_global_context.dma_gcr = dma_read(GCR);
1999}
2000
2001void omap_dma_global_context_restore(void)
2002{
Aaro Koskinenbf07c9f2009-05-20 16:58:30 +03002003 int ch;
2004
Tero Kristof2d11852008-08-28 13:13:31 +00002005 dma_write(omap_dma_global_context.dma_gcr, GCR);
2006 dma_write(omap_dma_global_context.dma_ocp_sysconfig,
2007 OCP_SYSCONFIG);
2008 dma_write(omap_dma_global_context.dma_irqenable_l0,
2009 IRQENABLE_L0);
Tero Kristof2d11852008-08-28 13:13:31 +00002010
Kalle Jokiniemiba50ea72009-03-26 15:59:00 +02002011 /*
2012 * A bug in ROM code leaves IRQ status for channels 0 and 1 uncleared
2013 * after secure sram context save and restore. Hence we need to
2014 * manually clear those IRQs to avoid spurious interrupts. This
2015 * affects only secure devices.
2016 */
2017 if (cpu_is_omap34xx() && (omap_type() != OMAP2_DEVICE_TYPE_GP))
2018 dma_write(0x3 , IRQSTATUS_L0);
Aaro Koskinenbf07c9f2009-05-20 16:58:30 +03002019
2020 for (ch = 0; ch < dma_chan_count; ch++)
2021 if (dma_chan[ch].dev_id != -1)
2022 omap_clear_dma(ch);
Tero Kristof2d11852008-08-28 13:13:31 +00002023}
2024
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002025/*----------------------------------------------------------------------------*/
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +01002026
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002027static int __init omap_init_dma(void)
2028{
Tony Lindgren7e9bf842009-10-19 15:25:15 -07002029 unsigned long base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002030 int ch, r;
2031
Tony Lindgren0499bde2008-07-03 12:24:36 +03002032 if (cpu_class_is_omap1()) {
Tony Lindgren7e9bf842009-10-19 15:25:15 -07002033 base = OMAP1_DMA_BASE;
Tony Lindgren4d963722008-07-03 12:24:31 +03002034 dma_lch_count = OMAP1_LOGICAL_DMA_CH_COUNT;
Tony Lindgren0499bde2008-07-03 12:24:36 +03002035 } else if (cpu_is_omap24xx()) {
Tony Lindgren7e9bf842009-10-19 15:25:15 -07002036 base = OMAP24XX_DMA4_BASE;
Tony Lindgren4d963722008-07-03 12:24:31 +03002037 dma_lch_count = OMAP_DMA4_LOGICAL_DMA_CH_COUNT;
Tony Lindgren0499bde2008-07-03 12:24:36 +03002038 } else if (cpu_is_omap34xx()) {
Tony Lindgren7e9bf842009-10-19 15:25:15 -07002039 base = OMAP34XX_DMA4_BASE;
Tony Lindgren0499bde2008-07-03 12:24:36 +03002040 dma_lch_count = OMAP_DMA4_LOGICAL_DMA_CH_COUNT;
Santosh Shilimkar44169072009-05-28 14:16:04 -07002041 } else if (cpu_is_omap44xx()) {
Tony Lindgren7e9bf842009-10-19 15:25:15 -07002042 base = OMAP44XX_DMA4_BASE;
Santosh Shilimkar44169072009-05-28 14:16:04 -07002043 dma_lch_count = OMAP_DMA4_LOGICAL_DMA_CH_COUNT;
Tony Lindgren0499bde2008-07-03 12:24:36 +03002044 } else {
2045 pr_err("DMA init failed for unsupported omap\n");
2046 return -ENODEV;
2047 }
Tony Lindgren4d963722008-07-03 12:24:31 +03002048
Tony Lindgren7e9bf842009-10-19 15:25:15 -07002049 omap_dma_base = ioremap(base, SZ_4K);
2050 BUG_ON(!omap_dma_base);
2051
Santosh Shilimkar2263f022009-03-23 18:07:48 -07002052 if (cpu_class_is_omap2() && omap_dma_reserve_channels
2053 && (omap_dma_reserve_channels <= dma_lch_count))
2054 dma_lch_count = omap_dma_reserve_channels;
2055
Tony Lindgren4d963722008-07-03 12:24:31 +03002056 dma_chan = kzalloc(sizeof(struct omap_dma_lch) * dma_lch_count,
2057 GFP_KERNEL);
Tony Lindgren7e9bf842009-10-19 15:25:15 -07002058 if (!dma_chan) {
2059 r = -ENOMEM;
2060 goto out_unmap;
2061 }
Tony Lindgren4d963722008-07-03 12:24:31 +03002062
2063 if (cpu_class_is_omap2()) {
2064 dma_linked_lch = kzalloc(sizeof(struct dma_link_info) *
2065 dma_lch_count, GFP_KERNEL);
2066 if (!dma_linked_lch) {
Tony Lindgren7e9bf842009-10-19 15:25:15 -07002067 r = -ENOMEM;
2068 goto out_free;
Tony Lindgren4d963722008-07-03 12:24:31 +03002069 }
2070 }
2071
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002072 if (cpu_is_omap15xx()) {
2073 printk(KERN_INFO "DMA support for OMAP15xx initialized\n");
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002074 dma_chan_count = 9;
2075 enable_1510_mode = 1;
Zebediah C. McClure557096f2009-03-23 18:07:44 -07002076 } else if (cpu_is_omap16xx() || cpu_is_omap7xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002077 printk(KERN_INFO "OMAP DMA hardware version %d\n",
Tony Lindgren0499bde2008-07-03 12:24:36 +03002078 dma_read(HW_ID));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002079 printk(KERN_INFO "DMA capabilities: %08x:%08x:%04x:%04x:%04x\n",
Tony Lindgren0499bde2008-07-03 12:24:36 +03002080 (dma_read(CAPS_0_U) << 16) |
2081 dma_read(CAPS_0_L),
2082 (dma_read(CAPS_1_U) << 16) |
2083 dma_read(CAPS_1_L),
2084 dma_read(CAPS_2), dma_read(CAPS_3),
2085 dma_read(CAPS_4));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002086 if (!enable_1510_mode) {
2087 u16 w;
2088
2089 /* Disable OMAP 3.0/3.1 compatibility mode. */
Tony Lindgren0499bde2008-07-03 12:24:36 +03002090 w = dma_read(GSCR);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002091 w |= 1 << 3;
Tony Lindgren0499bde2008-07-03 12:24:36 +03002092 dma_write(w, GSCR);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002093 dma_chan_count = 16;
2094 } else
2095 dma_chan_count = 9;
Anand Gadiyarf8151e52007-12-01 12:14:11 -08002096 } else if (cpu_class_is_omap2()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +03002097 u8 revision = dma_read(REVISION) & 0xff;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002098 printk(KERN_INFO "OMAP DMA hardware revision %d.%d\n",
2099 revision >> 4, revision & 0xf);
Santosh Shilimkar2263f022009-03-23 18:07:48 -07002100 dma_chan_count = dma_lch_count;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002101 } else {
2102 dma_chan_count = 0;
2103 return 0;
2104 }
2105
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002106 spin_lock_init(&dma_chan_lock);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002107
2108 for (ch = 0; ch < dma_chan_count; ch++) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002109 omap_clear_dma(ch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002110 dma_chan[ch].dev_id = -1;
2111 dma_chan[ch].next_lch = -1;
2112
2113 if (ch >= 6 && enable_1510_mode)
2114 continue;
2115
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002116 if (cpu_class_is_omap1()) {
Tony Lindgren97b7f712008-07-03 12:24:37 +03002117 /*
2118 * request_irq() doesn't like dev_id (ie. ch) being
2119 * zero, so we have to kludge around this.
2120 */
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002121 r = request_irq(omap1_dma_irq[ch],
2122 omap1_dma_irq_handler, 0, "DMA",
2123 (void *) (ch + 1));
2124 if (r != 0) {
2125 int i;
2126
2127 printk(KERN_ERR "unable to request IRQ %d "
2128 "for DMA (error %d)\n",
2129 omap1_dma_irq[ch], r);
2130 for (i = 0; i < ch; i++)
2131 free_irq(omap1_dma_irq[i],
2132 (void *) (i + 1));
Tony Lindgren7e9bf842009-10-19 15:25:15 -07002133 goto out_free;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002134 }
2135 }
2136 }
2137
Santosh Shilimkar44169072009-05-28 14:16:04 -07002138 if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx())
Anand Gadiyarf8151e52007-12-01 12:14:11 -08002139 omap_dma_set_global_params(DMA_DEFAULT_ARB_RATE,
2140 DMA_DEFAULT_FIFO_DEPTH, 0);
2141
Santosh Shilimkar44169072009-05-28 14:16:04 -07002142 if (cpu_class_is_omap2()) {
2143 int irq;
2144 if (cpu_is_omap44xx())
Santosh Shilimkar5772ca72010-02-18 03:14:12 +05302145 irq = OMAP44XX_IRQ_SDMA_0;
Santosh Shilimkar44169072009-05-28 14:16:04 -07002146 else
2147 irq = INT_24XX_SDMA_IRQ0;
2148 setup_irq(irq, &omap24xx_dma_irq);
2149 }
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002150
Santosh Shilimkar1ce0f9d2010-02-18 08:59:08 +00002151 if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
Kalle Jokiniemiba50ea72009-03-26 15:59:00 +02002152 /* Enable smartidle idlemodes and autoidle */
Kalle Jokiniemiaecedb92009-06-23 13:30:24 +03002153 u32 v = dma_read(OCP_SYSCONFIG);
2154 v &= ~(DMA_SYSCONFIG_MIDLEMODE_MASK |
2155 DMA_SYSCONFIG_SIDLEMODE_MASK |
2156 DMA_SYSCONFIG_AUTOIDLE);
2157 v |= (DMA_SYSCONFIG_MIDLEMODE(DMA_IDLEMODE_SMARTIDLE) |
2158 DMA_SYSCONFIG_SIDLEMODE(DMA_IDLEMODE_SMARTIDLE) |
2159 DMA_SYSCONFIG_AUTOIDLE);
2160 dma_write(v , OCP_SYSCONFIG);
Kalle Jokiniemiba50ea72009-03-26 15:59:00 +02002161 /* reserve dma channels 0 and 1 in high security devices */
Santosh Shilimkar35c0dc32010-02-18 08:59:09 +00002162 if (cpu_is_omap34xx() &&
2163 (omap_type() != OMAP2_DEVICE_TYPE_GP)) {
Kalle Jokiniemiba50ea72009-03-26 15:59:00 +02002164 printk(KERN_INFO "Reserving DMA channels 0 and 1 for "
2165 "HS ROM code\n");
2166 dma_chan[0].dev_id = 0;
2167 dma_chan[1].dev_id = 1;
2168 }
Kalle Jokiniemiaecedb92009-06-23 13:30:24 +03002169 }
2170
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002171 return 0;
Tony Lindgren7e9bf842009-10-19 15:25:15 -07002172
2173out_free:
2174 kfree(dma_chan);
2175
2176out_unmap:
2177 iounmap(omap_dma_base);
2178
2179 return r;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002180}
2181
2182arch_initcall(omap_init_dma);
2183
Santosh Shilimkar2263f022009-03-23 18:07:48 -07002184/*
2185 * Reserve the omap SDMA channels using cmdline bootarg
2186 * "omap_dma_reserve_ch=". The valid range is 1 to 32
2187 */
2188static int __init omap_dma_cmdline_reserve_ch(char *str)
2189{
2190 if (get_option(&str, &omap_dma_reserve_channels) != 1)
2191 omap_dma_reserve_channels = 0;
2192 return 1;
2193}
2194
2195__setup("omap_dma_reserve_ch=", omap_dma_cmdline_reserve_ch);
2196
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002197