blob: 577a8369274cf8af37d73e443c3f46f225f04aa3 [file] [log] [blame]
Dan Williams6f231dd2011-07-02 22:56:22 -07001/*
2 * This file is provided under a dual BSD/GPLv2 license. When using or
3 * redistributing this file, you may do so under either license.
4 *
5 * GPL LICENSE SUMMARY
6 *
7 * Copyright(c) 2008 - 2011 Intel Corporation. All rights reserved.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of version 2 of the GNU General Public License as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
21 * The full GNU General Public License is included in this distribution
22 * in the file called LICENSE.GPL.
23 *
24 * BSD LICENSE
25 *
26 * Copyright(c) 2008 - 2011 Intel Corporation. All rights reserved.
27 * All rights reserved.
28 *
29 * Redistribution and use in source and binary forms, with or without
30 * modification, are permitted provided that the following conditions
31 * are met:
32 *
33 * * Redistributions of source code must retain the above copyright
34 * notice, this list of conditions and the following disclaimer.
35 * * Redistributions in binary form must reproduce the above copyright
36 * notice, this list of conditions and the following disclaimer in
37 * the documentation and/or other materials provided with the
38 * distribution.
39 * * Neither the name of Intel Corporation nor the names of its
40 * contributors may be used to endorse or promote products derived
41 * from this software without specific prior written permission.
42 *
43 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
44 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
45 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
46 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
47 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
48 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
49 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
50 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
51 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
52 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
53 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
54 */
Dan Williamsac668c62011-06-07 18:50:55 -070055#include <linux/circ_buf.h>
Dan Williamscc9203b2011-05-08 17:34:44 -070056#include <linux/device.h>
57#include <scsi/sas.h>
58#include "host.h"
Dan Williams6f231dd2011-07-02 22:56:22 -070059#include "isci.h"
Dan Williams6f231dd2011-07-02 22:56:22 -070060#include "port.h"
Dan Williamsd044af12011-03-08 09:52:49 -080061#include "probe_roms.h"
Dan Williamscc9203b2011-05-08 17:34:44 -070062#include "remote_device.h"
63#include "request.h"
Dan Williamscc9203b2011-05-08 17:34:44 -070064#include "scu_completion_codes.h"
65#include "scu_event_codes.h"
Dan Williams63a3a152011-05-08 21:36:46 -070066#include "registers.h"
Dan Williamscc9203b2011-05-08 17:34:44 -070067#include "scu_remote_node_context.h"
68#include "scu_task_context.h"
Dan Williams6f231dd2011-07-02 22:56:22 -070069
Dan Williamscc9203b2011-05-08 17:34:44 -070070#define SCU_CONTEXT_RAM_INIT_STALL_TIME 200
71
Dan Williams7c78da32011-06-01 16:00:01 -070072#define smu_max_ports(dcc_value) \
Dan Williamscc9203b2011-05-08 17:34:44 -070073 (\
74 (((dcc_value) & SMU_DEVICE_CONTEXT_CAPACITY_MAX_LP_MASK) \
75 >> SMU_DEVICE_CONTEXT_CAPACITY_MAX_LP_SHIFT) + 1 \
76 )
77
Dan Williams7c78da32011-06-01 16:00:01 -070078#define smu_max_task_contexts(dcc_value) \
Dan Williamscc9203b2011-05-08 17:34:44 -070079 (\
80 (((dcc_value) & SMU_DEVICE_CONTEXT_CAPACITY_MAX_TC_MASK) \
81 >> SMU_DEVICE_CONTEXT_CAPACITY_MAX_TC_SHIFT) + 1 \
82 )
83
Dan Williams7c78da32011-06-01 16:00:01 -070084#define smu_max_rncs(dcc_value) \
Dan Williamscc9203b2011-05-08 17:34:44 -070085 (\
86 (((dcc_value) & SMU_DEVICE_CONTEXT_CAPACITY_MAX_RNC_MASK) \
87 >> SMU_DEVICE_CONTEXT_CAPACITY_MAX_RNC_SHIFT) + 1 \
88 )
89
Dan Williamscc9203b2011-05-08 17:34:44 -070090#define SCIC_SDS_CONTROLLER_PHY_START_TIMEOUT 100
91
92/**
93 *
94 *
95 * The number of milliseconds to wait while a given phy is consuming power
96 * before allowing another set of phys to consume power. Ultimately, this will
97 * be specified by OEM parameter.
98 */
99#define SCIC_SDS_CONTROLLER_POWER_CONTROL_INTERVAL 500
100
101/**
102 * NORMALIZE_PUT_POINTER() -
103 *
104 * This macro will normalize the completion queue put pointer so its value can
105 * be used as an array inde
106 */
107#define NORMALIZE_PUT_POINTER(x) \
108 ((x) & SMU_COMPLETION_QUEUE_PUT_POINTER_MASK)
109
110
111/**
112 * NORMALIZE_EVENT_POINTER() -
113 *
114 * This macro will normalize the completion queue event entry so its value can
115 * be used as an index.
116 */
117#define NORMALIZE_EVENT_POINTER(x) \
118 (\
119 ((x) & SMU_COMPLETION_QUEUE_GET_EVENT_POINTER_MASK) \
120 >> SMU_COMPLETION_QUEUE_GET_EVENT_POINTER_SHIFT \
121 )
122
123/**
Dan Williamscc9203b2011-05-08 17:34:44 -0700124 * NORMALIZE_GET_POINTER() -
125 *
126 * This macro will normalize the completion queue get pointer so its value can
127 * be used as an index into an array
128 */
129#define NORMALIZE_GET_POINTER(x) \
130 ((x) & SMU_COMPLETION_QUEUE_GET_POINTER_MASK)
131
132/**
133 * NORMALIZE_GET_POINTER_CYCLE_BIT() -
134 *
135 * This macro will normalize the completion queue cycle pointer so it matches
136 * the completion queue cycle bit
137 */
138#define NORMALIZE_GET_POINTER_CYCLE_BIT(x) \
139 ((SMU_CQGR_CYCLE_BIT & (x)) << (31 - SMU_COMPLETION_QUEUE_GET_CYCLE_BIT_SHIFT))
140
141/**
142 * COMPLETION_QUEUE_CYCLE_BIT() -
143 *
144 * This macro will return the cycle bit of the completion queue entry
145 */
146#define COMPLETION_QUEUE_CYCLE_BIT(x) ((x) & 0x80000000)
147
Edmund Nadolski12ef6542011-06-02 00:10:50 +0000148/* Init the state machine and call the state entry function (if any) */
149void sci_init_sm(struct sci_base_state_machine *sm,
150 const struct sci_base_state *state_table, u32 initial_state)
151{
152 sci_state_transition_t handler;
153
154 sm->initial_state_id = initial_state;
155 sm->previous_state_id = initial_state;
156 sm->current_state_id = initial_state;
157 sm->state_table = state_table;
158
159 handler = sm->state_table[initial_state].enter_state;
160 if (handler)
161 handler(sm);
162}
163
164/* Call the state exit fn, update the current state, call the state entry fn */
165void sci_change_state(struct sci_base_state_machine *sm, u32 next_state)
166{
167 sci_state_transition_t handler;
168
169 handler = sm->state_table[sm->current_state_id].exit_state;
170 if (handler)
171 handler(sm);
172
173 sm->previous_state_id = sm->current_state_id;
174 sm->current_state_id = next_state;
175
176 handler = sm->state_table[sm->current_state_id].enter_state;
177 if (handler)
178 handler(sm);
179}
180
Dan Williams89a73012011-06-30 19:14:33 -0700181static bool sci_controller_completion_queue_has_entries(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700182{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700183 u32 get_value = ihost->completion_queue_get;
Dan Williamscc9203b2011-05-08 17:34:44 -0700184 u32 get_index = get_value & SMU_COMPLETION_QUEUE_GET_POINTER_MASK;
185
186 if (NORMALIZE_GET_POINTER_CYCLE_BIT(get_value) ==
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700187 COMPLETION_QUEUE_CYCLE_BIT(ihost->completion_queue[get_index]))
Dan Williamscc9203b2011-05-08 17:34:44 -0700188 return true;
189
190 return false;
191}
192
Dan Williams89a73012011-06-30 19:14:33 -0700193static bool sci_controller_isr(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700194{
Dan Williams89a73012011-06-30 19:14:33 -0700195 if (sci_controller_completion_queue_has_entries(ihost)) {
Dan Williamscc9203b2011-05-08 17:34:44 -0700196 return true;
197 } else {
198 /*
199 * we have a spurious interrupt it could be that we have already
200 * emptied the completion queue from a previous interrupt */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700201 writel(SMU_ISR_COMPLETION, &ihost->smu_registers->interrupt_status);
Dan Williamscc9203b2011-05-08 17:34:44 -0700202
203 /*
204 * There is a race in the hardware that could cause us not to be notified
205 * of an interrupt completion if we do not take this step. We will mask
206 * then unmask the interrupts so if there is another interrupt pending
207 * the clearing of the interrupt source we get the next interrupt message. */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700208 writel(0xFF000000, &ihost->smu_registers->interrupt_mask);
209 writel(0, &ihost->smu_registers->interrupt_mask);
Dan Williamscc9203b2011-05-08 17:34:44 -0700210 }
211
212 return false;
213}
214
Dan Williamsc7ef4032011-02-18 09:25:05 -0800215irqreturn_t isci_msix_isr(int vec, void *data)
Dan Williams6f231dd2011-07-02 22:56:22 -0700216{
Dan Williamsc7ef4032011-02-18 09:25:05 -0800217 struct isci_host *ihost = data;
Dan Williams6f231dd2011-07-02 22:56:22 -0700218
Dan Williams89a73012011-06-30 19:14:33 -0700219 if (sci_controller_isr(ihost))
Dan Williams0cf89d12011-02-18 09:25:07 -0800220 tasklet_schedule(&ihost->completion_tasklet);
Dan Williams6f231dd2011-07-02 22:56:22 -0700221
Dan Williamsc7ef4032011-02-18 09:25:05 -0800222 return IRQ_HANDLED;
Dan Williams6f231dd2011-07-02 22:56:22 -0700223}
224
Dan Williams89a73012011-06-30 19:14:33 -0700225static bool sci_controller_error_isr(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700226{
227 u32 interrupt_status;
228
229 interrupt_status =
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700230 readl(&ihost->smu_registers->interrupt_status);
Dan Williamscc9203b2011-05-08 17:34:44 -0700231 interrupt_status &= (SMU_ISR_QUEUE_ERROR | SMU_ISR_QUEUE_SUSPEND);
232
233 if (interrupt_status != 0) {
234 /*
235 * There is an error interrupt pending so let it through and handle
236 * in the callback */
237 return true;
238 }
239
240 /*
241 * There is a race in the hardware that could cause us not to be notified
242 * of an interrupt completion if we do not take this step. We will mask
243 * then unmask the error interrupts so if there was another interrupt
244 * pending we will be notified.
245 * Could we write the value of (SMU_ISR_QUEUE_ERROR | SMU_ISR_QUEUE_SUSPEND)? */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700246 writel(0xff, &ihost->smu_registers->interrupt_mask);
247 writel(0, &ihost->smu_registers->interrupt_mask);
Dan Williamscc9203b2011-05-08 17:34:44 -0700248
249 return false;
250}
251
Dan Williams89a73012011-06-30 19:14:33 -0700252static void sci_controller_task_completion(struct isci_host *ihost, u32 ent)
Dan Williamscc9203b2011-05-08 17:34:44 -0700253{
Dan Williams89a73012011-06-30 19:14:33 -0700254 u32 index = SCU_GET_COMPLETION_INDEX(ent);
Dan Williamsdb056252011-06-17 14:18:39 -0700255 struct isci_request *ireq = ihost->reqs[index];
Dan Williamscc9203b2011-05-08 17:34:44 -0700256
257 /* Make sure that we really want to process this IO request */
Dan Williamsdb056252011-06-17 14:18:39 -0700258 if (test_bit(IREQ_ACTIVE, &ireq->flags) &&
Dan Williams5076a1a2011-06-27 14:57:03 -0700259 ireq->io_tag != SCI_CONTROLLER_INVALID_IO_TAG &&
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700260 ISCI_TAG_SEQ(ireq->io_tag) == ihost->io_request_sequence[index])
Dan Williams89a73012011-06-30 19:14:33 -0700261 /* Yep this is a valid io request pass it along to the
262 * io request handler
263 */
264 sci_io_request_tc_completion(ireq, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700265}
266
Dan Williams89a73012011-06-30 19:14:33 -0700267static void sci_controller_sdma_completion(struct isci_host *ihost, u32 ent)
Dan Williamscc9203b2011-05-08 17:34:44 -0700268{
269 u32 index;
Dan Williams5076a1a2011-06-27 14:57:03 -0700270 struct isci_request *ireq;
Dan Williams78a6f062011-06-30 16:31:37 -0700271 struct isci_remote_device *idev;
Dan Williamscc9203b2011-05-08 17:34:44 -0700272
Dan Williams89a73012011-06-30 19:14:33 -0700273 index = SCU_GET_COMPLETION_INDEX(ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700274
Dan Williams89a73012011-06-30 19:14:33 -0700275 switch (scu_get_command_request_type(ent)) {
Dan Williamscc9203b2011-05-08 17:34:44 -0700276 case SCU_CONTEXT_COMMAND_REQUEST_TYPE_POST_TC:
277 case SCU_CONTEXT_COMMAND_REQUEST_TYPE_DUMP_TC:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700278 ireq = ihost->reqs[index];
279 dev_warn(&ihost->pdev->dev, "%s: %x for io request %p\n",
Dan Williams89a73012011-06-30 19:14:33 -0700280 __func__, ent, ireq);
Dan Williamscc9203b2011-05-08 17:34:44 -0700281 /* @todo For a post TC operation we need to fail the IO
282 * request
283 */
284 break;
Dan Williamscc9203b2011-05-08 17:34:44 -0700285 case SCU_CONTEXT_COMMAND_REQUEST_TYPE_DUMP_RNC:
286 case SCU_CONTEXT_COMMAND_REQUEST_TYPE_OTHER_RNC:
287 case SCU_CONTEXT_COMMAND_REQUEST_TYPE_POST_RNC:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700288 idev = ihost->device_table[index];
289 dev_warn(&ihost->pdev->dev, "%s: %x for device %p\n",
Dan Williams89a73012011-06-30 19:14:33 -0700290 __func__, ent, idev);
Dan Williamscc9203b2011-05-08 17:34:44 -0700291 /* @todo For a port RNC operation we need to fail the
292 * device
293 */
294 break;
Dan Williamscc9203b2011-05-08 17:34:44 -0700295 default:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700296 dev_warn(&ihost->pdev->dev, "%s: unknown completion type %x\n",
Dan Williams89a73012011-06-30 19:14:33 -0700297 __func__, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700298 break;
Dan Williamscc9203b2011-05-08 17:34:44 -0700299 }
300}
301
Dan Williams89a73012011-06-30 19:14:33 -0700302static void sci_controller_unsolicited_frame(struct isci_host *ihost, u32 ent)
Dan Williamscc9203b2011-05-08 17:34:44 -0700303{
304 u32 index;
305 u32 frame_index;
306
Dan Williamscc9203b2011-05-08 17:34:44 -0700307 struct scu_unsolicited_frame_header *frame_header;
Dan Williams85280952011-06-28 15:05:53 -0700308 struct isci_phy *iphy;
Dan Williams78a6f062011-06-30 16:31:37 -0700309 struct isci_remote_device *idev;
Dan Williamscc9203b2011-05-08 17:34:44 -0700310
311 enum sci_status result = SCI_FAILURE;
312
Dan Williams89a73012011-06-30 19:14:33 -0700313 frame_index = SCU_GET_FRAME_INDEX(ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700314
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700315 frame_header = ihost->uf_control.buffers.array[frame_index].header;
316 ihost->uf_control.buffers.array[frame_index].state = UNSOLICITED_FRAME_IN_USE;
Dan Williamscc9203b2011-05-08 17:34:44 -0700317
Dan Williams89a73012011-06-30 19:14:33 -0700318 if (SCU_GET_FRAME_ERROR(ent)) {
Dan Williamscc9203b2011-05-08 17:34:44 -0700319 /*
320 * / @todo If the IAF frame or SIGNATURE FIS frame has an error will
321 * / this cause a problem? We expect the phy initialization will
322 * / fail if there is an error in the frame. */
Dan Williams89a73012011-06-30 19:14:33 -0700323 sci_controller_release_frame(ihost, frame_index);
Dan Williamscc9203b2011-05-08 17:34:44 -0700324 return;
325 }
326
327 if (frame_header->is_address_frame) {
Dan Williams89a73012011-06-30 19:14:33 -0700328 index = SCU_GET_PROTOCOL_ENGINE_INDEX(ent);
Dan Williams85280952011-06-28 15:05:53 -0700329 iphy = &ihost->phys[index];
Dan Williams89a73012011-06-30 19:14:33 -0700330 result = sci_phy_frame_handler(iphy, frame_index);
Dan Williamscc9203b2011-05-08 17:34:44 -0700331 } else {
332
Dan Williams89a73012011-06-30 19:14:33 -0700333 index = SCU_GET_COMPLETION_INDEX(ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700334
335 if (index == SCIC_SDS_REMOTE_NODE_CONTEXT_INVALID_INDEX) {
336 /*
337 * This is a signature fis or a frame from a direct attached SATA
338 * device that has not yet been created. In either case forwared
339 * the frame to the PE and let it take care of the frame data. */
Dan Williams89a73012011-06-30 19:14:33 -0700340 index = SCU_GET_PROTOCOL_ENGINE_INDEX(ent);
Dan Williams85280952011-06-28 15:05:53 -0700341 iphy = &ihost->phys[index];
Dan Williams89a73012011-06-30 19:14:33 -0700342 result = sci_phy_frame_handler(iphy, frame_index);
Dan Williamscc9203b2011-05-08 17:34:44 -0700343 } else {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700344 if (index < ihost->remote_node_entries)
345 idev = ihost->device_table[index];
Dan Williamscc9203b2011-05-08 17:34:44 -0700346 else
Dan Williams78a6f062011-06-30 16:31:37 -0700347 idev = NULL;
Dan Williamscc9203b2011-05-08 17:34:44 -0700348
Dan Williams78a6f062011-06-30 16:31:37 -0700349 if (idev != NULL)
Dan Williams89a73012011-06-30 19:14:33 -0700350 result = sci_remote_device_frame_handler(idev, frame_index);
Dan Williamscc9203b2011-05-08 17:34:44 -0700351 else
Dan Williams89a73012011-06-30 19:14:33 -0700352 sci_controller_release_frame(ihost, frame_index);
Dan Williamscc9203b2011-05-08 17:34:44 -0700353 }
354 }
355
356 if (result != SCI_SUCCESS) {
357 /*
358 * / @todo Is there any reason to report some additional error message
359 * / when we get this failure notifiction? */
360 }
361}
362
Dan Williams89a73012011-06-30 19:14:33 -0700363static void sci_controller_event_completion(struct isci_host *ihost, u32 ent)
Dan Williamscc9203b2011-05-08 17:34:44 -0700364{
Dan Williams78a6f062011-06-30 16:31:37 -0700365 struct isci_remote_device *idev;
Dan Williams5076a1a2011-06-27 14:57:03 -0700366 struct isci_request *ireq;
Dan Williams85280952011-06-28 15:05:53 -0700367 struct isci_phy *iphy;
Dan Williamscc9203b2011-05-08 17:34:44 -0700368 u32 index;
369
Dan Williams89a73012011-06-30 19:14:33 -0700370 index = SCU_GET_COMPLETION_INDEX(ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700371
Dan Williams89a73012011-06-30 19:14:33 -0700372 switch (scu_get_event_type(ent)) {
Dan Williamscc9203b2011-05-08 17:34:44 -0700373 case SCU_EVENT_TYPE_SMU_COMMAND_ERROR:
374 /* / @todo The driver did something wrong and we need to fix the condtion. */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700375 dev_err(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700376 "%s: SCIC Controller 0x%p received SMU command error "
377 "0x%x\n",
378 __func__,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700379 ihost,
Dan Williams89a73012011-06-30 19:14:33 -0700380 ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700381 break;
382
383 case SCU_EVENT_TYPE_SMU_PCQ_ERROR:
384 case SCU_EVENT_TYPE_SMU_ERROR:
385 case SCU_EVENT_TYPE_FATAL_MEMORY_ERROR:
386 /*
387 * / @todo This is a hardware failure and its likely that we want to
388 * / reset the controller. */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700389 dev_err(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700390 "%s: SCIC Controller 0x%p received fatal controller "
391 "event 0x%x\n",
392 __func__,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700393 ihost,
Dan Williams89a73012011-06-30 19:14:33 -0700394 ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700395 break;
396
397 case SCU_EVENT_TYPE_TRANSPORT_ERROR:
Dan Williams5076a1a2011-06-27 14:57:03 -0700398 ireq = ihost->reqs[index];
Dan Williams89a73012011-06-30 19:14:33 -0700399 sci_io_request_event_handler(ireq, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700400 break;
401
402 case SCU_EVENT_TYPE_PTX_SCHEDULE_EVENT:
Dan Williams89a73012011-06-30 19:14:33 -0700403 switch (scu_get_event_specifier(ent)) {
Dan Williamscc9203b2011-05-08 17:34:44 -0700404 case SCU_EVENT_SPECIFIC_SMP_RESPONSE_NO_PE:
405 case SCU_EVENT_SPECIFIC_TASK_TIMEOUT:
Dan Williams5076a1a2011-06-27 14:57:03 -0700406 ireq = ihost->reqs[index];
407 if (ireq != NULL)
Dan Williams89a73012011-06-30 19:14:33 -0700408 sci_io_request_event_handler(ireq, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700409 else
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700410 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700411 "%s: SCIC Controller 0x%p received "
412 "event 0x%x for io request object "
413 "that doesnt exist.\n",
414 __func__,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700415 ihost,
Dan Williams89a73012011-06-30 19:14:33 -0700416 ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700417
418 break;
419
420 case SCU_EVENT_SPECIFIC_IT_NEXUS_TIMEOUT:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700421 idev = ihost->device_table[index];
Dan Williams78a6f062011-06-30 16:31:37 -0700422 if (idev != NULL)
Dan Williams89a73012011-06-30 19:14:33 -0700423 sci_remote_device_event_handler(idev, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700424 else
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700425 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700426 "%s: SCIC Controller 0x%p received "
427 "event 0x%x for remote device object "
428 "that doesnt exist.\n",
429 __func__,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700430 ihost,
Dan Williams89a73012011-06-30 19:14:33 -0700431 ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700432
433 break;
434 }
435 break;
436
437 case SCU_EVENT_TYPE_BROADCAST_CHANGE:
438 /*
439 * direct the broadcast change event to the phy first and then let
440 * the phy redirect the broadcast change to the port object */
441 case SCU_EVENT_TYPE_ERR_CNT_EVENT:
442 /*
443 * direct error counter event to the phy object since that is where
444 * we get the event notification. This is a type 4 event. */
445 case SCU_EVENT_TYPE_OSSP_EVENT:
Dan Williams89a73012011-06-30 19:14:33 -0700446 index = SCU_GET_PROTOCOL_ENGINE_INDEX(ent);
Dan Williams85280952011-06-28 15:05:53 -0700447 iphy = &ihost->phys[index];
Dan Williams89a73012011-06-30 19:14:33 -0700448 sci_phy_event_handler(iphy, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700449 break;
450
451 case SCU_EVENT_TYPE_RNC_SUSPEND_TX:
452 case SCU_EVENT_TYPE_RNC_SUSPEND_TX_RX:
453 case SCU_EVENT_TYPE_RNC_OPS_MISC:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700454 if (index < ihost->remote_node_entries) {
455 idev = ihost->device_table[index];
Dan Williamscc9203b2011-05-08 17:34:44 -0700456
Dan Williams78a6f062011-06-30 16:31:37 -0700457 if (idev != NULL)
Dan Williams89a73012011-06-30 19:14:33 -0700458 sci_remote_device_event_handler(idev, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700459 } else
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700460 dev_err(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700461 "%s: SCIC Controller 0x%p received event 0x%x "
462 "for remote device object 0x%0x that doesnt "
463 "exist.\n",
464 __func__,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700465 ihost,
Dan Williams89a73012011-06-30 19:14:33 -0700466 ent,
Dan Williamscc9203b2011-05-08 17:34:44 -0700467 index);
468
469 break;
470
471 default:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700472 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700473 "%s: SCIC Controller received unknown event code %x\n",
474 __func__,
Dan Williams89a73012011-06-30 19:14:33 -0700475 ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700476 break;
477 }
478}
479
Dan Williams89a73012011-06-30 19:14:33 -0700480static void sci_controller_process_completions(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700481{
482 u32 completion_count = 0;
Dan Williams89a73012011-06-30 19:14:33 -0700483 u32 ent;
Dan Williamscc9203b2011-05-08 17:34:44 -0700484 u32 get_index;
485 u32 get_cycle;
Dan Williams994a9302011-06-09 16:04:28 -0700486 u32 event_get;
Dan Williamscc9203b2011-05-08 17:34:44 -0700487 u32 event_cycle;
488
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700489 dev_dbg(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700490 "%s: completion queue begining get:0x%08x\n",
491 __func__,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700492 ihost->completion_queue_get);
Dan Williamscc9203b2011-05-08 17:34:44 -0700493
494 /* Get the component parts of the completion queue */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700495 get_index = NORMALIZE_GET_POINTER(ihost->completion_queue_get);
496 get_cycle = SMU_CQGR_CYCLE_BIT & ihost->completion_queue_get;
Dan Williamscc9203b2011-05-08 17:34:44 -0700497
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700498 event_get = NORMALIZE_EVENT_POINTER(ihost->completion_queue_get);
499 event_cycle = SMU_CQGR_EVENT_CYCLE_BIT & ihost->completion_queue_get;
Dan Williamscc9203b2011-05-08 17:34:44 -0700500
501 while (
502 NORMALIZE_GET_POINTER_CYCLE_BIT(get_cycle)
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700503 == COMPLETION_QUEUE_CYCLE_BIT(ihost->completion_queue[get_index])
Dan Williamscc9203b2011-05-08 17:34:44 -0700504 ) {
505 completion_count++;
506
Dan Williams89a73012011-06-30 19:14:33 -0700507 ent = ihost->completion_queue[get_index];
Dan Williams994a9302011-06-09 16:04:28 -0700508
509 /* increment the get pointer and check for rollover to toggle the cycle bit */
510 get_cycle ^= ((get_index+1) & SCU_MAX_COMPLETION_QUEUE_ENTRIES) <<
511 (SMU_COMPLETION_QUEUE_GET_CYCLE_BIT_SHIFT - SCU_MAX_COMPLETION_QUEUE_SHIFT);
512 get_index = (get_index+1) & (SCU_MAX_COMPLETION_QUEUE_ENTRIES-1);
Dan Williamscc9203b2011-05-08 17:34:44 -0700513
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700514 dev_dbg(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700515 "%s: completion queue entry:0x%08x\n",
516 __func__,
Dan Williams89a73012011-06-30 19:14:33 -0700517 ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700518
Dan Williams89a73012011-06-30 19:14:33 -0700519 switch (SCU_GET_COMPLETION_TYPE(ent)) {
Dan Williamscc9203b2011-05-08 17:34:44 -0700520 case SCU_COMPLETION_TYPE_TASK:
Dan Williams89a73012011-06-30 19:14:33 -0700521 sci_controller_task_completion(ihost, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700522 break;
523
524 case SCU_COMPLETION_TYPE_SDMA:
Dan Williams89a73012011-06-30 19:14:33 -0700525 sci_controller_sdma_completion(ihost, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700526 break;
527
528 case SCU_COMPLETION_TYPE_UFI:
Dan Williams89a73012011-06-30 19:14:33 -0700529 sci_controller_unsolicited_frame(ihost, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700530 break;
531
532 case SCU_COMPLETION_TYPE_EVENT:
Dan Williams77cd72a2011-07-29 17:17:16 -0700533 sci_controller_event_completion(ihost, ent);
534 break;
535
Dan Williams994a9302011-06-09 16:04:28 -0700536 case SCU_COMPLETION_TYPE_NOTIFY: {
537 event_cycle ^= ((event_get+1) & SCU_MAX_EVENTS) <<
538 (SMU_COMPLETION_QUEUE_GET_EVENT_CYCLE_BIT_SHIFT - SCU_MAX_EVENTS_SHIFT);
539 event_get = (event_get+1) & (SCU_MAX_EVENTS-1);
540
Dan Williams89a73012011-06-30 19:14:33 -0700541 sci_controller_event_completion(ihost, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700542 break;
Dan Williams994a9302011-06-09 16:04:28 -0700543 }
Dan Williamscc9203b2011-05-08 17:34:44 -0700544 default:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700545 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700546 "%s: SCIC Controller received unknown "
547 "completion type %x\n",
548 __func__,
Dan Williams89a73012011-06-30 19:14:33 -0700549 ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700550 break;
551 }
552 }
553
554 /* Update the get register if we completed one or more entries */
555 if (completion_count > 0) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700556 ihost->completion_queue_get =
Dan Williamscc9203b2011-05-08 17:34:44 -0700557 SMU_CQGR_GEN_BIT(ENABLE) |
558 SMU_CQGR_GEN_BIT(EVENT_ENABLE) |
559 event_cycle |
Dan Williams994a9302011-06-09 16:04:28 -0700560 SMU_CQGR_GEN_VAL(EVENT_POINTER, event_get) |
Dan Williamscc9203b2011-05-08 17:34:44 -0700561 get_cycle |
562 SMU_CQGR_GEN_VAL(POINTER, get_index);
563
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700564 writel(ihost->completion_queue_get,
565 &ihost->smu_registers->completion_queue_get);
Dan Williamscc9203b2011-05-08 17:34:44 -0700566
567 }
568
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700569 dev_dbg(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700570 "%s: completion queue ending get:0x%08x\n",
571 __func__,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700572 ihost->completion_queue_get);
Dan Williamscc9203b2011-05-08 17:34:44 -0700573
574}
575
Dan Williams89a73012011-06-30 19:14:33 -0700576static void sci_controller_error_handler(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700577{
578 u32 interrupt_status;
579
580 interrupt_status =
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700581 readl(&ihost->smu_registers->interrupt_status);
Dan Williamscc9203b2011-05-08 17:34:44 -0700582
583 if ((interrupt_status & SMU_ISR_QUEUE_SUSPEND) &&
Dan Williams89a73012011-06-30 19:14:33 -0700584 sci_controller_completion_queue_has_entries(ihost)) {
Dan Williamscc9203b2011-05-08 17:34:44 -0700585
Dan Williams89a73012011-06-30 19:14:33 -0700586 sci_controller_process_completions(ihost);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700587 writel(SMU_ISR_QUEUE_SUSPEND, &ihost->smu_registers->interrupt_status);
Dan Williamscc9203b2011-05-08 17:34:44 -0700588 } else {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700589 dev_err(&ihost->pdev->dev, "%s: status: %#x\n", __func__,
Dan Williamscc9203b2011-05-08 17:34:44 -0700590 interrupt_status);
591
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700592 sci_change_state(&ihost->sm, SCIC_FAILED);
Dan Williamscc9203b2011-05-08 17:34:44 -0700593
594 return;
595 }
596
597 /* If we dont process any completions I am not sure that we want to do this.
598 * We are in the middle of a hardware fault and should probably be reset.
599 */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700600 writel(0, &ihost->smu_registers->interrupt_mask);
Dan Williamscc9203b2011-05-08 17:34:44 -0700601}
602
Dan Williamsc7ef4032011-02-18 09:25:05 -0800603irqreturn_t isci_intx_isr(int vec, void *data)
Dan Williams6f231dd2011-07-02 22:56:22 -0700604{
Dan Williams6f231dd2011-07-02 22:56:22 -0700605 irqreturn_t ret = IRQ_NONE;
Dan Williams31e824e2011-04-19 12:32:51 -0700606 struct isci_host *ihost = data;
Dan Williams6f231dd2011-07-02 22:56:22 -0700607
Dan Williams89a73012011-06-30 19:14:33 -0700608 if (sci_controller_isr(ihost)) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700609 writel(SMU_ISR_COMPLETION, &ihost->smu_registers->interrupt_status);
Dan Williams31e824e2011-04-19 12:32:51 -0700610 tasklet_schedule(&ihost->completion_tasklet);
611 ret = IRQ_HANDLED;
Dan Williams89a73012011-06-30 19:14:33 -0700612 } else if (sci_controller_error_isr(ihost)) {
Dan Williams31e824e2011-04-19 12:32:51 -0700613 spin_lock(&ihost->scic_lock);
Dan Williams89a73012011-06-30 19:14:33 -0700614 sci_controller_error_handler(ihost);
Dan Williams31e824e2011-04-19 12:32:51 -0700615 spin_unlock(&ihost->scic_lock);
616 ret = IRQ_HANDLED;
Dan Williams6f231dd2011-07-02 22:56:22 -0700617 }
Dan Williams92f4f0f2011-02-18 09:25:11 -0800618
Dan Williams6f231dd2011-07-02 22:56:22 -0700619 return ret;
620}
621
Dan Williams92f4f0f2011-02-18 09:25:11 -0800622irqreturn_t isci_error_isr(int vec, void *data)
623{
624 struct isci_host *ihost = data;
Dan Williams92f4f0f2011-02-18 09:25:11 -0800625
Dan Williams89a73012011-06-30 19:14:33 -0700626 if (sci_controller_error_isr(ihost))
627 sci_controller_error_handler(ihost);
Dan Williams92f4f0f2011-02-18 09:25:11 -0800628
629 return IRQ_HANDLED;
630}
Dan Williams6f231dd2011-07-02 22:56:22 -0700631
632/**
633 * isci_host_start_complete() - This function is called by the core library,
634 * through the ISCI Module, to indicate controller start status.
635 * @isci_host: This parameter specifies the ISCI host object
636 * @completion_status: This parameter specifies the completion status from the
637 * core library.
638 *
639 */
Dan Williamscc9203b2011-05-08 17:34:44 -0700640static void isci_host_start_complete(struct isci_host *ihost, enum sci_status completion_status)
Dan Williams6f231dd2011-07-02 22:56:22 -0700641{
Dan Williams0cf89d12011-02-18 09:25:07 -0800642 if (completion_status != SCI_SUCCESS)
643 dev_info(&ihost->pdev->dev,
644 "controller start timed out, continuing...\n");
Dan Williams0cf89d12011-02-18 09:25:07 -0800645 clear_bit(IHOST_START_PENDING, &ihost->flags);
646 wake_up(&ihost->eventq);
Dan Williams6f231dd2011-07-02 22:56:22 -0700647}
648
Dan Williamsc7ef4032011-02-18 09:25:05 -0800649int isci_host_scan_finished(struct Scsi_Host *shost, unsigned long time)
Dan Williams6f231dd2011-07-02 22:56:22 -0700650{
Dan Williamsb1124cd2011-12-19 16:42:34 -0800651 struct sas_ha_struct *ha = SHOST_TO_SAS_HA(shost);
652 struct isci_host *ihost = ha->lldd_ha;
Dan Williams6f231dd2011-07-02 22:56:22 -0700653
Edmund Nadolski77950f52011-02-18 09:25:09 -0800654 if (test_bit(IHOST_START_PENDING, &ihost->flags))
Dan Williams6f231dd2011-07-02 22:56:22 -0700655 return 0;
Dan Williams6f231dd2011-07-02 22:56:22 -0700656
Dan Williamsb1124cd2011-12-19 16:42:34 -0800657 sas_drain_work(ha);
Dan Williams6f231dd2011-07-02 22:56:22 -0700658
Dan Williams6f231dd2011-07-02 22:56:22 -0700659 return 1;
Dan Williams6f231dd2011-07-02 22:56:22 -0700660}
661
Dan Williamscc9203b2011-05-08 17:34:44 -0700662/**
Dan Williams89a73012011-06-30 19:14:33 -0700663 * sci_controller_get_suggested_start_timeout() - This method returns the
664 * suggested sci_controller_start() timeout amount. The user is free to
Dan Williamscc9203b2011-05-08 17:34:44 -0700665 * use any timeout value, but this method provides the suggested minimum
666 * start timeout value. The returned value is based upon empirical
667 * information determined as a result of interoperability testing.
668 * @controller: the handle to the controller object for which to return the
669 * suggested start timeout.
670 *
671 * This method returns the number of milliseconds for the suggested start
672 * operation timeout.
673 */
Dan Williams89a73012011-06-30 19:14:33 -0700674static u32 sci_controller_get_suggested_start_timeout(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700675{
676 /* Validate the user supplied parameters. */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700677 if (!ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700678 return 0;
679
680 /*
681 * The suggested minimum timeout value for a controller start operation:
682 *
683 * Signature FIS Timeout
684 * + Phy Start Timeout
685 * + Number of Phy Spin Up Intervals
686 * ---------------------------------
687 * Number of milliseconds for the controller start operation.
688 *
689 * NOTE: The number of phy spin up intervals will be equivalent
690 * to the number of phys divided by the number phys allowed
691 * per interval - 1 (once OEM parameters are supported).
692 * Currently we assume only 1 phy per interval. */
693
694 return SCIC_SDS_SIGNATURE_FIS_TIMEOUT
695 + SCIC_SDS_CONTROLLER_PHY_START_TIMEOUT
696 + ((SCI_MAX_PHYS - 1) * SCIC_SDS_CONTROLLER_POWER_CONTROL_INTERVAL);
697}
698
Dan Williams89a73012011-06-30 19:14:33 -0700699static void sci_controller_enable_interrupts(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700700{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700701 BUG_ON(ihost->smu_registers == NULL);
702 writel(0, &ihost->smu_registers->interrupt_mask);
Dan Williamscc9203b2011-05-08 17:34:44 -0700703}
704
Dan Williams89a73012011-06-30 19:14:33 -0700705void sci_controller_disable_interrupts(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700706{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700707 BUG_ON(ihost->smu_registers == NULL);
708 writel(0xffffffff, &ihost->smu_registers->interrupt_mask);
Dan Williamscc9203b2011-05-08 17:34:44 -0700709}
710
Dan Williams89a73012011-06-30 19:14:33 -0700711static void sci_controller_enable_port_task_scheduler(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700712{
713 u32 port_task_scheduler_value;
714
715 port_task_scheduler_value =
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700716 readl(&ihost->scu_registers->peg0.ptsg.control);
Dan Williamscc9203b2011-05-08 17:34:44 -0700717 port_task_scheduler_value |=
718 (SCU_PTSGCR_GEN_BIT(ETM_ENABLE) |
719 SCU_PTSGCR_GEN_BIT(PTSG_ENABLE));
720 writel(port_task_scheduler_value,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700721 &ihost->scu_registers->peg0.ptsg.control);
Dan Williamscc9203b2011-05-08 17:34:44 -0700722}
723
Dan Williams89a73012011-06-30 19:14:33 -0700724static void sci_controller_assign_task_entries(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700725{
726 u32 task_assignment;
727
728 /*
729 * Assign all the TCs to function 0
730 * TODO: Do we actually need to read this register to write it back?
731 */
732
733 task_assignment =
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700734 readl(&ihost->smu_registers->task_context_assignment[0]);
Dan Williamscc9203b2011-05-08 17:34:44 -0700735
736 task_assignment |= (SMU_TCA_GEN_VAL(STARTING, 0)) |
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700737 (SMU_TCA_GEN_VAL(ENDING, ihost->task_context_entries - 1)) |
Dan Williamscc9203b2011-05-08 17:34:44 -0700738 (SMU_TCA_GEN_BIT(RANGE_CHECK_ENABLE));
739
740 writel(task_assignment,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700741 &ihost->smu_registers->task_context_assignment[0]);
Dan Williamscc9203b2011-05-08 17:34:44 -0700742
743}
744
Dan Williams89a73012011-06-30 19:14:33 -0700745static void sci_controller_initialize_completion_queue(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700746{
747 u32 index;
748 u32 completion_queue_control_value;
749 u32 completion_queue_get_value;
750 u32 completion_queue_put_value;
751
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700752 ihost->completion_queue_get = 0;
Dan Williamscc9203b2011-05-08 17:34:44 -0700753
Dan Williams7c78da32011-06-01 16:00:01 -0700754 completion_queue_control_value =
755 (SMU_CQC_QUEUE_LIMIT_SET(SCU_MAX_COMPLETION_QUEUE_ENTRIES - 1) |
756 SMU_CQC_EVENT_LIMIT_SET(SCU_MAX_EVENTS - 1));
Dan Williamscc9203b2011-05-08 17:34:44 -0700757
758 writel(completion_queue_control_value,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700759 &ihost->smu_registers->completion_queue_control);
Dan Williamscc9203b2011-05-08 17:34:44 -0700760
761
762 /* Set the completion queue get pointer and enable the queue */
763 completion_queue_get_value = (
764 (SMU_CQGR_GEN_VAL(POINTER, 0))
765 | (SMU_CQGR_GEN_VAL(EVENT_POINTER, 0))
766 | (SMU_CQGR_GEN_BIT(ENABLE))
767 | (SMU_CQGR_GEN_BIT(EVENT_ENABLE))
768 );
769
770 writel(completion_queue_get_value,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700771 &ihost->smu_registers->completion_queue_get);
Dan Williamscc9203b2011-05-08 17:34:44 -0700772
773 /* Set the completion queue put pointer */
774 completion_queue_put_value = (
775 (SMU_CQPR_GEN_VAL(POINTER, 0))
776 | (SMU_CQPR_GEN_VAL(EVENT_POINTER, 0))
777 );
778
779 writel(completion_queue_put_value,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700780 &ihost->smu_registers->completion_queue_put);
Dan Williamscc9203b2011-05-08 17:34:44 -0700781
782 /* Initialize the cycle bit of the completion queue entries */
Dan Williams7c78da32011-06-01 16:00:01 -0700783 for (index = 0; index < SCU_MAX_COMPLETION_QUEUE_ENTRIES; index++) {
Dan Williamscc9203b2011-05-08 17:34:44 -0700784 /*
785 * If get.cycle_bit != completion_queue.cycle_bit
786 * its not a valid completion queue entry
787 * so at system start all entries are invalid */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700788 ihost->completion_queue[index] = 0x80000000;
Dan Williamscc9203b2011-05-08 17:34:44 -0700789 }
790}
791
Dan Williams89a73012011-06-30 19:14:33 -0700792static void sci_controller_initialize_unsolicited_frame_queue(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700793{
794 u32 frame_queue_control_value;
795 u32 frame_queue_get_value;
796 u32 frame_queue_put_value;
797
798 /* Write the queue size */
799 frame_queue_control_value =
Dan Williams7c78da32011-06-01 16:00:01 -0700800 SCU_UFQC_GEN_VAL(QUEUE_SIZE, SCU_MAX_UNSOLICITED_FRAMES);
Dan Williamscc9203b2011-05-08 17:34:44 -0700801
802 writel(frame_queue_control_value,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700803 &ihost->scu_registers->sdma.unsolicited_frame_queue_control);
Dan Williamscc9203b2011-05-08 17:34:44 -0700804
805 /* Setup the get pointer for the unsolicited frame queue */
806 frame_queue_get_value = (
807 SCU_UFQGP_GEN_VAL(POINTER, 0)
808 | SCU_UFQGP_GEN_BIT(ENABLE_BIT)
809 );
810
811 writel(frame_queue_get_value,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700812 &ihost->scu_registers->sdma.unsolicited_frame_get_pointer);
Dan Williamscc9203b2011-05-08 17:34:44 -0700813 /* Setup the put pointer for the unsolicited frame queue */
814 frame_queue_put_value = SCU_UFQPP_GEN_VAL(POINTER, 0);
815 writel(frame_queue_put_value,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700816 &ihost->scu_registers->sdma.unsolicited_frame_put_pointer);
Dan Williamscc9203b2011-05-08 17:34:44 -0700817}
818
Dan Williams50a92d92012-02-29 01:07:56 -0800819void sci_controller_transition_to_ready(struct isci_host *ihost, enum sci_status status)
Dan Williamscc9203b2011-05-08 17:34:44 -0700820{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700821 if (ihost->sm.current_state_id == SCIC_STARTING) {
Dan Williamscc9203b2011-05-08 17:34:44 -0700822 /*
823 * We move into the ready state, because some of the phys/ports
824 * may be up and operational.
825 */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700826 sci_change_state(&ihost->sm, SCIC_READY);
Dan Williamscc9203b2011-05-08 17:34:44 -0700827
828 isci_host_start_complete(ihost, status);
829 }
830}
831
Dan Williams85280952011-06-28 15:05:53 -0700832static bool is_phy_starting(struct isci_phy *iphy)
Adam Gruchala4a33c522011-05-10 23:54:23 +0000833{
Dan Williams89a73012011-06-30 19:14:33 -0700834 enum sci_phy_states state;
Adam Gruchala4a33c522011-05-10 23:54:23 +0000835
Dan Williams85280952011-06-28 15:05:53 -0700836 state = iphy->sm.current_state_id;
Adam Gruchala4a33c522011-05-10 23:54:23 +0000837 switch (state) {
Edmund Nadolskie3013702011-06-02 00:10:43 +0000838 case SCI_PHY_STARTING:
839 case SCI_PHY_SUB_INITIAL:
840 case SCI_PHY_SUB_AWAIT_SAS_SPEED_EN:
841 case SCI_PHY_SUB_AWAIT_IAF_UF:
842 case SCI_PHY_SUB_AWAIT_SAS_POWER:
843 case SCI_PHY_SUB_AWAIT_SATA_POWER:
844 case SCI_PHY_SUB_AWAIT_SATA_PHY_EN:
845 case SCI_PHY_SUB_AWAIT_SATA_SPEED_EN:
Dan Williams50a92d92012-02-29 01:07:56 -0800846 case SCI_PHY_SUB_AWAIT_OSSP_EN:
Edmund Nadolskie3013702011-06-02 00:10:43 +0000847 case SCI_PHY_SUB_AWAIT_SIG_FIS_UF:
848 case SCI_PHY_SUB_FINAL:
Adam Gruchala4a33c522011-05-10 23:54:23 +0000849 return true;
850 default:
851 return false;
852 }
853}
854
Dan Williams50a92d92012-02-29 01:07:56 -0800855bool is_controller_start_complete(struct isci_host *ihost)
856{
857 int i;
858
859 for (i = 0; i < SCI_MAX_PHYS; i++) {
860 struct isci_phy *iphy = &ihost->phys[i];
861 u32 state = iphy->sm.current_state_id;
862
863 /* in apc mode we need to check every phy, in
864 * mpc mode we only need to check phys that have
865 * been configured into a port
866 */
867 if (is_port_config_apc(ihost))
868 /* pass */;
869 else if (!phy_get_non_dummy_port(iphy))
870 continue;
871
872 /* The controller start operation is complete iff:
873 * - all links have been given an opportunity to start
874 * - have no indication of a connected device
875 * - have an indication of a connected device and it has
876 * finished the link training process.
877 */
878 if ((iphy->is_in_link_training == false && state == SCI_PHY_INITIAL) ||
879 (iphy->is_in_link_training == false && state == SCI_PHY_STOPPED) ||
880 (iphy->is_in_link_training == true && is_phy_starting(iphy)) ||
881 (ihost->port_agent.phy_ready_mask != ihost->port_agent.phy_configured_mask))
882 return false;
883 }
884
885 return true;
886}
887
Dan Williamscc9203b2011-05-08 17:34:44 -0700888/**
Dan Williams89a73012011-06-30 19:14:33 -0700889 * sci_controller_start_next_phy - start phy
Dan Williamscc9203b2011-05-08 17:34:44 -0700890 * @scic: controller
891 *
892 * If all the phys have been started, then attempt to transition the
893 * controller to the READY state and inform the user
Dan Williams89a73012011-06-30 19:14:33 -0700894 * (sci_cb_controller_start_complete()).
Dan Williamscc9203b2011-05-08 17:34:44 -0700895 */
Dan Williams89a73012011-06-30 19:14:33 -0700896static enum sci_status sci_controller_start_next_phy(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700897{
Dan Williams89a73012011-06-30 19:14:33 -0700898 struct sci_oem_params *oem = &ihost->oem_parameters;
Dan Williams85280952011-06-28 15:05:53 -0700899 struct isci_phy *iphy;
Dan Williamscc9203b2011-05-08 17:34:44 -0700900 enum sci_status status;
901
902 status = SCI_SUCCESS;
903
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700904 if (ihost->phy_startup_timer_pending)
Dan Williamscc9203b2011-05-08 17:34:44 -0700905 return status;
906
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700907 if (ihost->next_phy_to_start >= SCI_MAX_PHYS) {
Dan Williams50a92d92012-02-29 01:07:56 -0800908 if (is_controller_start_complete(ihost)) {
Dan Williams89a73012011-06-30 19:14:33 -0700909 sci_controller_transition_to_ready(ihost, SCI_SUCCESS);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700910 sci_del_timer(&ihost->phy_timer);
911 ihost->phy_startup_timer_pending = false;
Dan Williamscc9203b2011-05-08 17:34:44 -0700912 }
913 } else {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700914 iphy = &ihost->phys[ihost->next_phy_to_start];
Dan Williamscc9203b2011-05-08 17:34:44 -0700915
916 if (oem->controller.mode_type == SCIC_PORT_MANUAL_CONFIGURATION_MODE) {
Dan Williams85280952011-06-28 15:05:53 -0700917 if (phy_get_non_dummy_port(iphy) == NULL) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700918 ihost->next_phy_to_start++;
Dan Williamscc9203b2011-05-08 17:34:44 -0700919
920 /* Caution recursion ahead be forwarned
921 *
922 * The PHY was never added to a PORT in MPC mode
923 * so start the next phy in sequence This phy
924 * will never go link up and will not draw power
925 * the OEM parameters either configured the phy
926 * incorrectly for the PORT or it was never
927 * assigned to a PORT
928 */
Dan Williams89a73012011-06-30 19:14:33 -0700929 return sci_controller_start_next_phy(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -0700930 }
931 }
932
Dan Williams89a73012011-06-30 19:14:33 -0700933 status = sci_phy_start(iphy);
Dan Williamscc9203b2011-05-08 17:34:44 -0700934
935 if (status == SCI_SUCCESS) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700936 sci_mod_timer(&ihost->phy_timer,
Edmund Nadolskibb3dbdf2011-05-19 20:26:02 -0700937 SCIC_SDS_CONTROLLER_PHY_START_TIMEOUT);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700938 ihost->phy_startup_timer_pending = true;
Dan Williamscc9203b2011-05-08 17:34:44 -0700939 } else {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700940 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700941 "%s: Controller stop operation failed "
942 "to stop phy %d because of status "
943 "%d.\n",
944 __func__,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700945 ihost->phys[ihost->next_phy_to_start].phy_index,
Dan Williamscc9203b2011-05-08 17:34:44 -0700946 status);
947 }
948
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700949 ihost->next_phy_to_start++;
Dan Williamscc9203b2011-05-08 17:34:44 -0700950 }
951
952 return status;
953}
954
Edmund Nadolskibb3dbdf2011-05-19 20:26:02 -0700955static void phy_startup_timeout(unsigned long data)
Dan Williamscc9203b2011-05-08 17:34:44 -0700956{
Edmund Nadolskibb3dbdf2011-05-19 20:26:02 -0700957 struct sci_timer *tmr = (struct sci_timer *)data;
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700958 struct isci_host *ihost = container_of(tmr, typeof(*ihost), phy_timer);
Edmund Nadolskibb3dbdf2011-05-19 20:26:02 -0700959 unsigned long flags;
Dan Williamscc9203b2011-05-08 17:34:44 -0700960 enum sci_status status;
961
Edmund Nadolskibb3dbdf2011-05-19 20:26:02 -0700962 spin_lock_irqsave(&ihost->scic_lock, flags);
963
964 if (tmr->cancel)
965 goto done;
966
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700967 ihost->phy_startup_timer_pending = false;
Edmund Nadolskibb3dbdf2011-05-19 20:26:02 -0700968
969 do {
Dan Williams89a73012011-06-30 19:14:33 -0700970 status = sci_controller_start_next_phy(ihost);
Edmund Nadolskibb3dbdf2011-05-19 20:26:02 -0700971 } while (status != SCI_SUCCESS);
972
973done:
974 spin_unlock_irqrestore(&ihost->scic_lock, flags);
Dan Williamscc9203b2011-05-08 17:34:44 -0700975}
976
Dan Williamsac668c62011-06-07 18:50:55 -0700977static u16 isci_tci_active(struct isci_host *ihost)
978{
979 return CIRC_CNT(ihost->tci_head, ihost->tci_tail, SCI_MAX_IO_REQUESTS);
980}
981
Dan Williams89a73012011-06-30 19:14:33 -0700982static enum sci_status sci_controller_start(struct isci_host *ihost,
Dan Williamscc9203b2011-05-08 17:34:44 -0700983 u32 timeout)
984{
Dan Williamscc9203b2011-05-08 17:34:44 -0700985 enum sci_status result;
986 u16 index;
987
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700988 if (ihost->sm.current_state_id != SCIC_INITIALIZED) {
Dan Williams14e99b42012-02-10 01:05:43 -0800989 dev_warn(&ihost->pdev->dev, "%s invalid state: %d\n",
990 __func__, ihost->sm.current_state_id);
Dan Williamscc9203b2011-05-08 17:34:44 -0700991 return SCI_FAILURE_INVALID_STATE;
992 }
993
994 /* Build the TCi free pool */
Dan Williamsac668c62011-06-07 18:50:55 -0700995 BUILD_BUG_ON(SCI_MAX_IO_REQUESTS > 1 << sizeof(ihost->tci_pool[0]) * 8);
996 ihost->tci_head = 0;
997 ihost->tci_tail = 0;
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700998 for (index = 0; index < ihost->task_context_entries; index++)
Dan Williamsac668c62011-06-07 18:50:55 -0700999 isci_tci_free(ihost, index);
Dan Williamscc9203b2011-05-08 17:34:44 -07001000
1001 /* Build the RNi free pool */
Dan Williams89a73012011-06-30 19:14:33 -07001002 sci_remote_node_table_initialize(&ihost->available_remote_nodes,
1003 ihost->remote_node_entries);
Dan Williamscc9203b2011-05-08 17:34:44 -07001004
1005 /*
1006 * Before anything else lets make sure we will not be
1007 * interrupted by the hardware.
1008 */
Dan Williams89a73012011-06-30 19:14:33 -07001009 sci_controller_disable_interrupts(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001010
1011 /* Enable the port task scheduler */
Dan Williams89a73012011-06-30 19:14:33 -07001012 sci_controller_enable_port_task_scheduler(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001013
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001014 /* Assign all the task entries to ihost physical function */
Dan Williams89a73012011-06-30 19:14:33 -07001015 sci_controller_assign_task_entries(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001016
1017 /* Now initialize the completion queue */
Dan Williams89a73012011-06-30 19:14:33 -07001018 sci_controller_initialize_completion_queue(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001019
1020 /* Initialize the unsolicited frame queue for use */
Dan Williams89a73012011-06-30 19:14:33 -07001021 sci_controller_initialize_unsolicited_frame_queue(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001022
1023 /* Start all of the ports on this controller */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001024 for (index = 0; index < ihost->logical_port_entries; index++) {
Dan Williamsffe191c2011-06-29 13:09:25 -07001025 struct isci_port *iport = &ihost->ports[index];
Dan Williamscc9203b2011-05-08 17:34:44 -07001026
Dan Williams89a73012011-06-30 19:14:33 -07001027 result = sci_port_start(iport);
Dan Williamscc9203b2011-05-08 17:34:44 -07001028 if (result)
1029 return result;
1030 }
1031
Dan Williams89a73012011-06-30 19:14:33 -07001032 sci_controller_start_next_phy(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001033
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001034 sci_mod_timer(&ihost->timer, timeout);
Dan Williamscc9203b2011-05-08 17:34:44 -07001035
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001036 sci_change_state(&ihost->sm, SCIC_STARTING);
Dan Williamscc9203b2011-05-08 17:34:44 -07001037
1038 return SCI_SUCCESS;
1039}
1040
Dan Williams6f231dd2011-07-02 22:56:22 -07001041void isci_host_scan_start(struct Scsi_Host *shost)
1042{
Dan Williams4393aa42011-03-31 13:10:44 -07001043 struct isci_host *ihost = SHOST_TO_SAS_HA(shost)->lldd_ha;
Dan Williams89a73012011-06-30 19:14:33 -07001044 unsigned long tmo = sci_controller_get_suggested_start_timeout(ihost);
Dan Williams6f231dd2011-07-02 22:56:22 -07001045
Dan Williams0cf89d12011-02-18 09:25:07 -08001046 set_bit(IHOST_START_PENDING, &ihost->flags);
Edmund Nadolski77950f52011-02-18 09:25:09 -08001047
1048 spin_lock_irq(&ihost->scic_lock);
Dan Williams89a73012011-06-30 19:14:33 -07001049 sci_controller_start(ihost, tmo);
1050 sci_controller_enable_interrupts(ihost);
Edmund Nadolski77950f52011-02-18 09:25:09 -08001051 spin_unlock_irq(&ihost->scic_lock);
Dan Williams6f231dd2011-07-02 22:56:22 -07001052}
1053
Dan Williamseb608c32012-02-23 01:12:10 -08001054static void isci_host_stop_complete(struct isci_host *ihost)
Dan Williams6f231dd2011-07-02 22:56:22 -07001055{
Dan Williams89a73012011-06-30 19:14:33 -07001056 sci_controller_disable_interrupts(ihost);
Dan Williams0cf89d12011-02-18 09:25:07 -08001057 clear_bit(IHOST_STOP_PENDING, &ihost->flags);
1058 wake_up(&ihost->eventq);
Dan Williams6f231dd2011-07-02 22:56:22 -07001059}
1060
Dan Williams89a73012011-06-30 19:14:33 -07001061static void sci_controller_completion_handler(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07001062{
1063 /* Empty out the completion queue */
Dan Williams89a73012011-06-30 19:14:33 -07001064 if (sci_controller_completion_queue_has_entries(ihost))
1065 sci_controller_process_completions(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001066
1067 /* Clear the interrupt and enable all interrupts again */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001068 writel(SMU_ISR_COMPLETION, &ihost->smu_registers->interrupt_status);
Dan Williamscc9203b2011-05-08 17:34:44 -07001069 /* Could we write the value of SMU_ISR_COMPLETION? */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001070 writel(0xFF000000, &ihost->smu_registers->interrupt_mask);
1071 writel(0, &ihost->smu_registers->interrupt_mask);
Dan Williamscc9203b2011-05-08 17:34:44 -07001072}
1073
Dan Williams6f231dd2011-07-02 22:56:22 -07001074/**
1075 * isci_host_completion_routine() - This function is the delayed service
1076 * routine that calls the sci core library's completion handler. It's
1077 * scheduled as a tasklet from the interrupt service routine when interrupts
1078 * in use, or set as the timeout function in polled mode.
1079 * @data: This parameter specifies the ISCI host object
1080 *
1081 */
Dan Williamsabec9122012-02-15 13:58:42 -08001082void isci_host_completion_routine(unsigned long data)
Dan Williams6f231dd2011-07-02 22:56:22 -07001083{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001084 struct isci_host *ihost = (struct isci_host *)data;
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001085 struct list_head completed_request_list;
1086 struct list_head errored_request_list;
1087 struct list_head *current_position;
1088 struct list_head *next_position;
Dan Williams6f231dd2011-07-02 22:56:22 -07001089 struct isci_request *request;
1090 struct isci_request *next_request;
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001091 struct sas_task *task;
Dan Williams9b4be522011-07-29 17:17:10 -07001092 u16 active;
Dan Williams6f231dd2011-07-02 22:56:22 -07001093
1094 INIT_LIST_HEAD(&completed_request_list);
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001095 INIT_LIST_HEAD(&errored_request_list);
Dan Williams6f231dd2011-07-02 22:56:22 -07001096
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001097 spin_lock_irq(&ihost->scic_lock);
Dan Williams6f231dd2011-07-02 22:56:22 -07001098
Dan Williams89a73012011-06-30 19:14:33 -07001099 sci_controller_completion_handler(ihost);
Dan Williamsc7ef4032011-02-18 09:25:05 -08001100
Dan Williams6f231dd2011-07-02 22:56:22 -07001101 /* Take the lists of completed I/Os from the host. */
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001102
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001103 list_splice_init(&ihost->requests_to_complete,
Dan Williams6f231dd2011-07-02 22:56:22 -07001104 &completed_request_list);
1105
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001106 /* Take the list of errored I/Os from the host. */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001107 list_splice_init(&ihost->requests_to_errorback,
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001108 &errored_request_list);
Dan Williams6f231dd2011-07-02 22:56:22 -07001109
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001110 spin_unlock_irq(&ihost->scic_lock);
Dan Williams6f231dd2011-07-02 22:56:22 -07001111
1112 /* Process any completions in the lists. */
1113 list_for_each_safe(current_position, next_position,
1114 &completed_request_list) {
1115
1116 request = list_entry(current_position, struct isci_request,
1117 completed_node);
1118 task = isci_request_access_task(request);
1119
1120 /* Normal notification (task_done) */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001121 dev_dbg(&ihost->pdev->dev,
Dan Williams6f231dd2011-07-02 22:56:22 -07001122 "%s: Normal - request/task = %p/%p\n",
1123 __func__,
1124 request,
1125 task);
1126
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001127 /* Return the task to libsas */
1128 if (task != NULL) {
Dan Williams6f231dd2011-07-02 22:56:22 -07001129
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001130 task->lldd_task = NULL;
1131 if (!(task->task_state_flags & SAS_TASK_STATE_ABORTED)) {
1132
1133 /* If the task is already in the abort path,
1134 * the task_done callback cannot be called.
1135 */
1136 task->task_done(task);
1137 }
1138 }
Dan Williams312e0c22011-06-28 13:47:09 -07001139
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001140 spin_lock_irq(&ihost->scic_lock);
1141 isci_free_tag(ihost, request->io_tag);
1142 spin_unlock_irq(&ihost->scic_lock);
Dan Williams6f231dd2011-07-02 22:56:22 -07001143 }
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001144 list_for_each_entry_safe(request, next_request, &errored_request_list,
Dan Williams6f231dd2011-07-02 22:56:22 -07001145 completed_node) {
1146
1147 task = isci_request_access_task(request);
1148
1149 /* Use sas_task_abort */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001150 dev_warn(&ihost->pdev->dev,
Dan Williams6f231dd2011-07-02 22:56:22 -07001151 "%s: Error - request/task = %p/%p\n",
1152 __func__,
1153 request,
1154 task);
1155
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001156 if (task != NULL) {
1157
1158 /* Put the task into the abort path if it's not there
1159 * already.
1160 */
1161 if (!(task->task_state_flags & SAS_TASK_STATE_ABORTED))
1162 sas_task_abort(task);
1163
1164 } else {
1165 /* This is a case where the request has completed with a
1166 * status such that it needed further target servicing,
1167 * but the sas_task reference has already been removed
1168 * from the request. Since it was errored, it was not
1169 * being aborted, so there is nothing to do except free
1170 * it.
1171 */
1172
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001173 spin_lock_irq(&ihost->scic_lock);
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001174 /* Remove the request from the remote device's list
1175 * of pending requests.
1176 */
1177 list_del_init(&request->dev_node);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001178 isci_free_tag(ihost, request->io_tag);
1179 spin_unlock_irq(&ihost->scic_lock);
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001180 }
Dan Williams6f231dd2011-07-02 22:56:22 -07001181 }
1182
Dan Williams9b4be522011-07-29 17:17:10 -07001183 /* the coalesence timeout doubles at each encoding step, so
1184 * update it based on the ilog2 value of the outstanding requests
1185 */
1186 active = isci_tci_active(ihost);
1187 writel(SMU_ICC_GEN_VAL(NUMBER, active) |
1188 SMU_ICC_GEN_VAL(TIMER, ISCI_COALESCE_BASE + ilog2(active)),
1189 &ihost->smu_registers->interrupt_coalesce_control);
Dan Williams6f231dd2011-07-02 22:56:22 -07001190}
1191
Dan Williamscc9203b2011-05-08 17:34:44 -07001192/**
Dan Williams89a73012011-06-30 19:14:33 -07001193 * sci_controller_stop() - This method will stop an individual controller
Dan Williamscc9203b2011-05-08 17:34:44 -07001194 * object.This method will invoke the associated user callback upon
1195 * completion. The completion callback is called when the following
1196 * conditions are met: -# the method return status is SCI_SUCCESS. -# the
1197 * controller has been quiesced. This method will ensure that all IO
1198 * requests are quiesced, phys are stopped, and all additional operation by
1199 * the hardware is halted.
1200 * @controller: the handle to the controller object to stop.
1201 * @timeout: This parameter specifies the number of milliseconds in which the
1202 * stop operation should complete.
1203 *
1204 * The controller must be in the STARTED or STOPPED state. Indicate if the
1205 * controller stop method succeeded or failed in some way. SCI_SUCCESS if the
1206 * stop operation successfully began. SCI_WARNING_ALREADY_IN_STATE if the
1207 * controller is already in the STOPPED state. SCI_FAILURE_INVALID_STATE if the
1208 * controller is not either in the STARTED or STOPPED states.
1209 */
Dan Williams89a73012011-06-30 19:14:33 -07001210static enum sci_status sci_controller_stop(struct isci_host *ihost, u32 timeout)
Dan Williamscc9203b2011-05-08 17:34:44 -07001211{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001212 if (ihost->sm.current_state_id != SCIC_READY) {
Dan Williams14e99b42012-02-10 01:05:43 -08001213 dev_warn(&ihost->pdev->dev, "%s invalid state: %d\n",
1214 __func__, ihost->sm.current_state_id);
Dan Williamscc9203b2011-05-08 17:34:44 -07001215 return SCI_FAILURE_INVALID_STATE;
1216 }
1217
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001218 sci_mod_timer(&ihost->timer, timeout);
1219 sci_change_state(&ihost->sm, SCIC_STOPPING);
Dan Williamscc9203b2011-05-08 17:34:44 -07001220 return SCI_SUCCESS;
1221}
1222
1223/**
Dan Williams89a73012011-06-30 19:14:33 -07001224 * sci_controller_reset() - This method will reset the supplied core
Dan Williamscc9203b2011-05-08 17:34:44 -07001225 * controller regardless of the state of said controller. This operation is
1226 * considered destructive. In other words, all current operations are wiped
1227 * out. No IO completions for outstanding devices occur. Outstanding IO
1228 * requests are not aborted or completed at the actual remote device.
1229 * @controller: the handle to the controller object to reset.
1230 *
1231 * Indicate if the controller reset method succeeded or failed in some way.
1232 * SCI_SUCCESS if the reset operation successfully started. SCI_FATAL_ERROR if
1233 * the controller reset operation is unable to complete.
1234 */
Dan Williams89a73012011-06-30 19:14:33 -07001235static enum sci_status sci_controller_reset(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07001236{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001237 switch (ihost->sm.current_state_id) {
Edmund Nadolskie3013702011-06-02 00:10:43 +00001238 case SCIC_RESET:
1239 case SCIC_READY:
Dan Williamseb608c32012-02-23 01:12:10 -08001240 case SCIC_STOPPING:
Edmund Nadolskie3013702011-06-02 00:10:43 +00001241 case SCIC_FAILED:
Dan Williamscc9203b2011-05-08 17:34:44 -07001242 /*
1243 * The reset operation is not a graceful cleanup, just
1244 * perform the state transition.
1245 */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001246 sci_change_state(&ihost->sm, SCIC_RESETTING);
Dan Williamscc9203b2011-05-08 17:34:44 -07001247 return SCI_SUCCESS;
1248 default:
Dan Williams14e99b42012-02-10 01:05:43 -08001249 dev_warn(&ihost->pdev->dev, "%s invalid state: %d\n",
1250 __func__, ihost->sm.current_state_id);
Dan Williamscc9203b2011-05-08 17:34:44 -07001251 return SCI_FAILURE_INVALID_STATE;
1252 }
1253}
1254
Dan Williamseb608c32012-02-23 01:12:10 -08001255static enum sci_status sci_controller_stop_phys(struct isci_host *ihost)
1256{
1257 u32 index;
1258 enum sci_status status;
1259 enum sci_status phy_status;
1260
1261 status = SCI_SUCCESS;
1262
1263 for (index = 0; index < SCI_MAX_PHYS; index++) {
1264 phy_status = sci_phy_stop(&ihost->phys[index]);
1265
1266 if (phy_status != SCI_SUCCESS &&
1267 phy_status != SCI_FAILURE_INVALID_STATE) {
1268 status = SCI_FAILURE;
1269
1270 dev_warn(&ihost->pdev->dev,
1271 "%s: Controller stop operation failed to stop "
1272 "phy %d because of status %d.\n",
1273 __func__,
1274 ihost->phys[index].phy_index, phy_status);
1275 }
1276 }
1277
1278 return status;
1279}
1280
1281
1282/**
1283 * isci_host_deinit - shutdown frame reception and dma
1284 * @ihost: host to take down
1285 *
1286 * This is called in either the driver shutdown or the suspend path. In
1287 * the shutdown case libsas went through port teardown and normal device
1288 * removal (i.e. physical links stayed up to service scsi_device removal
1289 * commands). In the suspend case we disable the hardware without
1290 * notifying libsas of the link down events since we want libsas to
1291 * remember the domain across the suspend/resume cycle
1292 */
Dan Williams0cf89d12011-02-18 09:25:07 -08001293void isci_host_deinit(struct isci_host *ihost)
Dan Williams6f231dd2011-07-02 22:56:22 -07001294{
1295 int i;
1296
Dan Williamsad4f4c12011-09-01 21:18:31 -07001297 /* disable output data selects */
1298 for (i = 0; i < isci_gpio_count(ihost); i++)
1299 writel(SGPIO_HW_CONTROL, &ihost->scu_registers->peg0.sgpio.output_data_select[i]);
1300
Dan Williams0cf89d12011-02-18 09:25:07 -08001301 set_bit(IHOST_STOP_PENDING, &ihost->flags);
Dan Williams7c40a802011-03-02 11:49:26 -08001302
1303 spin_lock_irq(&ihost->scic_lock);
Dan Williams89a73012011-06-30 19:14:33 -07001304 sci_controller_stop(ihost, SCIC_CONTROLLER_STOP_TIMEOUT);
Dan Williams7c40a802011-03-02 11:49:26 -08001305 spin_unlock_irq(&ihost->scic_lock);
1306
Dan Williams0cf89d12011-02-18 09:25:07 -08001307 wait_for_stop(ihost);
Dan Williamsad4f4c12011-09-01 21:18:31 -07001308
Dan Williamseb608c32012-02-23 01:12:10 -08001309 /* phy stop is after controller stop to allow port and device to
1310 * go idle before shutting down the phys, but the expectation is
1311 * that i/o has been shut off well before we reach this
1312 * function.
1313 */
1314 sci_controller_stop_phys(ihost);
1315
Dan Williamsad4f4c12011-09-01 21:18:31 -07001316 /* disable sgpio: where the above wait should give time for the
1317 * enclosure to sample the gpios going inactive
1318 */
1319 writel(0, &ihost->scu_registers->peg0.sgpio.interface_control);
1320
Dan Williams89a73012011-06-30 19:14:33 -07001321 sci_controller_reset(ihost);
Edmund Nadolski5553ba22011-05-19 11:59:10 +00001322
1323 /* Cancel any/all outstanding port timers */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001324 for (i = 0; i < ihost->logical_port_entries; i++) {
Dan Williamsffe191c2011-06-29 13:09:25 -07001325 struct isci_port *iport = &ihost->ports[i];
1326 del_timer_sync(&iport->timer.timer);
Edmund Nadolski5553ba22011-05-19 11:59:10 +00001327 }
1328
Edmund Nadolskia628d472011-05-19 11:59:36 +00001329 /* Cancel any/all outstanding phy timers */
1330 for (i = 0; i < SCI_MAX_PHYS; i++) {
Dan Williams85280952011-06-28 15:05:53 -07001331 struct isci_phy *iphy = &ihost->phys[i];
1332 del_timer_sync(&iphy->sata_timer.timer);
Edmund Nadolskia628d472011-05-19 11:59:36 +00001333 }
1334
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001335 del_timer_sync(&ihost->port_agent.timer.timer);
Edmund Nadolskiac0eeb42011-05-19 20:00:51 -07001336
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001337 del_timer_sync(&ihost->power_control.timer.timer);
Edmund Nadolski04736612011-05-19 20:17:47 -07001338
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001339 del_timer_sync(&ihost->timer.timer);
Edmund Nadolski6cb58532011-05-19 11:59:56 +00001340
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001341 del_timer_sync(&ihost->phy_timer.timer);
Dan Williams6f231dd2011-07-02 22:56:22 -07001342}
1343
Dan Williams6f231dd2011-07-02 22:56:22 -07001344static void __iomem *scu_base(struct isci_host *isci_host)
1345{
1346 struct pci_dev *pdev = isci_host->pdev;
1347 int id = isci_host->id;
1348
1349 return pcim_iomap_table(pdev)[SCI_SCU_BAR * 2] + SCI_SCU_BAR_SIZE * id;
1350}
1351
1352static void __iomem *smu_base(struct isci_host *isci_host)
1353{
1354 struct pci_dev *pdev = isci_host->pdev;
1355 int id = isci_host->id;
1356
1357 return pcim_iomap_table(pdev)[SCI_SMU_BAR * 2] + SCI_SMU_BAR_SIZE * id;
1358}
1359
Dan Williams89a73012011-06-30 19:14:33 -07001360static void sci_controller_initial_state_enter(struct sci_base_state_machine *sm)
Dan Williamscc9203b2011-05-08 17:34:44 -07001361{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001362 struct isci_host *ihost = container_of(sm, typeof(*ihost), sm);
Dan Williamscc9203b2011-05-08 17:34:44 -07001363
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001364 sci_change_state(&ihost->sm, SCIC_RESET);
Dan Williamscc9203b2011-05-08 17:34:44 -07001365}
1366
Dan Williams89a73012011-06-30 19:14:33 -07001367static inline void sci_controller_starting_state_exit(struct sci_base_state_machine *sm)
Dan Williamscc9203b2011-05-08 17:34:44 -07001368{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001369 struct isci_host *ihost = container_of(sm, typeof(*ihost), sm);
Dan Williamscc9203b2011-05-08 17:34:44 -07001370
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001371 sci_del_timer(&ihost->timer);
Dan Williamscc9203b2011-05-08 17:34:44 -07001372}
1373
1374#define INTERRUPT_COALESCE_TIMEOUT_BASE_RANGE_LOWER_BOUND_NS 853
1375#define INTERRUPT_COALESCE_TIMEOUT_BASE_RANGE_UPPER_BOUND_NS 1280
1376#define INTERRUPT_COALESCE_TIMEOUT_MAX_US 2700000
1377#define INTERRUPT_COALESCE_NUMBER_MAX 256
1378#define INTERRUPT_COALESCE_TIMEOUT_ENCODE_MIN 7
1379#define INTERRUPT_COALESCE_TIMEOUT_ENCODE_MAX 28
1380
1381/**
Dan Williams89a73012011-06-30 19:14:33 -07001382 * sci_controller_set_interrupt_coalescence() - This method allows the user to
Dan Williamscc9203b2011-05-08 17:34:44 -07001383 * configure the interrupt coalescence.
1384 * @controller: This parameter represents the handle to the controller object
1385 * for which its interrupt coalesce register is overridden.
1386 * @coalesce_number: Used to control the number of entries in the Completion
1387 * Queue before an interrupt is generated. If the number of entries exceed
1388 * this number, an interrupt will be generated. The valid range of the input
1389 * is [0, 256]. A setting of 0 results in coalescing being disabled.
1390 * @coalesce_timeout: Timeout value in microseconds. The valid range of the
1391 * input is [0, 2700000] . A setting of 0 is allowed and results in no
1392 * interrupt coalescing timeout.
1393 *
1394 * Indicate if the user successfully set the interrupt coalesce parameters.
1395 * SCI_SUCCESS The user successfully updated the interrutp coalescence.
1396 * SCI_FAILURE_INVALID_PARAMETER_VALUE The user input value is out of range.
1397 */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001398static enum sci_status
Dan Williams89a73012011-06-30 19:14:33 -07001399sci_controller_set_interrupt_coalescence(struct isci_host *ihost,
1400 u32 coalesce_number,
1401 u32 coalesce_timeout)
Dan Williamscc9203b2011-05-08 17:34:44 -07001402{
1403 u8 timeout_encode = 0;
1404 u32 min = 0;
1405 u32 max = 0;
1406
1407 /* Check if the input parameters fall in the range. */
1408 if (coalesce_number > INTERRUPT_COALESCE_NUMBER_MAX)
1409 return SCI_FAILURE_INVALID_PARAMETER_VALUE;
1410
1411 /*
1412 * Defined encoding for interrupt coalescing timeout:
1413 * Value Min Max Units
1414 * ----- --- --- -----
1415 * 0 - - Disabled
1416 * 1 13.3 20.0 ns
1417 * 2 26.7 40.0
1418 * 3 53.3 80.0
1419 * 4 106.7 160.0
1420 * 5 213.3 320.0
1421 * 6 426.7 640.0
1422 * 7 853.3 1280.0
1423 * 8 1.7 2.6 us
1424 * 9 3.4 5.1
1425 * 10 6.8 10.2
1426 * 11 13.7 20.5
1427 * 12 27.3 41.0
1428 * 13 54.6 81.9
1429 * 14 109.2 163.8
1430 * 15 218.5 327.7
1431 * 16 436.9 655.4
1432 * 17 873.8 1310.7
1433 * 18 1.7 2.6 ms
1434 * 19 3.5 5.2
1435 * 20 7.0 10.5
1436 * 21 14.0 21.0
1437 * 22 28.0 41.9
1438 * 23 55.9 83.9
1439 * 24 111.8 167.8
1440 * 25 223.7 335.5
1441 * 26 447.4 671.1
1442 * 27 894.8 1342.2
1443 * 28 1.8 2.7 s
1444 * Others Undefined */
1445
1446 /*
1447 * Use the table above to decide the encode of interrupt coalescing timeout
1448 * value for register writing. */
1449 if (coalesce_timeout == 0)
1450 timeout_encode = 0;
1451 else{
1452 /* make the timeout value in unit of (10 ns). */
1453 coalesce_timeout = coalesce_timeout * 100;
1454 min = INTERRUPT_COALESCE_TIMEOUT_BASE_RANGE_LOWER_BOUND_NS / 10;
1455 max = INTERRUPT_COALESCE_TIMEOUT_BASE_RANGE_UPPER_BOUND_NS / 10;
1456
1457 /* get the encode of timeout for register writing. */
1458 for (timeout_encode = INTERRUPT_COALESCE_TIMEOUT_ENCODE_MIN;
1459 timeout_encode <= INTERRUPT_COALESCE_TIMEOUT_ENCODE_MAX;
1460 timeout_encode++) {
1461 if (min <= coalesce_timeout && max > coalesce_timeout)
1462 break;
1463 else if (coalesce_timeout >= max && coalesce_timeout < min * 2
1464 && coalesce_timeout <= INTERRUPT_COALESCE_TIMEOUT_MAX_US * 100) {
1465 if ((coalesce_timeout - max) < (2 * min - coalesce_timeout))
1466 break;
1467 else{
1468 timeout_encode++;
1469 break;
1470 }
1471 } else {
1472 max = max * 2;
1473 min = min * 2;
1474 }
1475 }
1476
1477 if (timeout_encode == INTERRUPT_COALESCE_TIMEOUT_ENCODE_MAX + 1)
1478 /* the value is out of range. */
1479 return SCI_FAILURE_INVALID_PARAMETER_VALUE;
1480 }
1481
1482 writel(SMU_ICC_GEN_VAL(NUMBER, coalesce_number) |
1483 SMU_ICC_GEN_VAL(TIMER, timeout_encode),
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001484 &ihost->smu_registers->interrupt_coalesce_control);
Dan Williamscc9203b2011-05-08 17:34:44 -07001485
1486
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001487 ihost->interrupt_coalesce_number = (u16)coalesce_number;
1488 ihost->interrupt_coalesce_timeout = coalesce_timeout / 100;
Dan Williamscc9203b2011-05-08 17:34:44 -07001489
1490 return SCI_SUCCESS;
1491}
1492
1493
Dan Williams89a73012011-06-30 19:14:33 -07001494static void sci_controller_ready_state_enter(struct sci_base_state_machine *sm)
Dan Williamscc9203b2011-05-08 17:34:44 -07001495{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001496 struct isci_host *ihost = container_of(sm, typeof(*ihost), sm);
Marcin Tomczake5cc6aa2012-01-27 11:14:50 -08001497 u32 val;
1498
1499 /* enable clock gating for power control of the scu unit */
1500 val = readl(&ihost->smu_registers->clock_gating_control);
1501 val &= ~(SMU_CGUCR_GEN_BIT(REGCLK_ENABLE) |
1502 SMU_CGUCR_GEN_BIT(TXCLK_ENABLE) |
1503 SMU_CGUCR_GEN_BIT(XCLK_ENABLE));
1504 val |= SMU_CGUCR_GEN_BIT(IDLE_ENABLE);
1505 writel(val, &ihost->smu_registers->clock_gating_control);
Dan Williamscc9203b2011-05-08 17:34:44 -07001506
1507 /* set the default interrupt coalescence number and timeout value. */
Dan Williams9b4be522011-07-29 17:17:10 -07001508 sci_controller_set_interrupt_coalescence(ihost, 0, 0);
Dan Williamscc9203b2011-05-08 17:34:44 -07001509}
1510
Dan Williams89a73012011-06-30 19:14:33 -07001511static void sci_controller_ready_state_exit(struct sci_base_state_machine *sm)
Dan Williamscc9203b2011-05-08 17:34:44 -07001512{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001513 struct isci_host *ihost = container_of(sm, typeof(*ihost), sm);
Dan Williamscc9203b2011-05-08 17:34:44 -07001514
1515 /* disable interrupt coalescence. */
Dan Williams89a73012011-06-30 19:14:33 -07001516 sci_controller_set_interrupt_coalescence(ihost, 0, 0);
Dan Williamscc9203b2011-05-08 17:34:44 -07001517}
1518
Dan Williams89a73012011-06-30 19:14:33 -07001519static enum sci_status sci_controller_stop_ports(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07001520{
1521 u32 index;
1522 enum sci_status port_status;
1523 enum sci_status status = SCI_SUCCESS;
Dan Williamscc9203b2011-05-08 17:34:44 -07001524
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001525 for (index = 0; index < ihost->logical_port_entries; index++) {
Dan Williamsffe191c2011-06-29 13:09:25 -07001526 struct isci_port *iport = &ihost->ports[index];
Dan Williamscc9203b2011-05-08 17:34:44 -07001527
Dan Williams89a73012011-06-30 19:14:33 -07001528 port_status = sci_port_stop(iport);
Dan Williamscc9203b2011-05-08 17:34:44 -07001529
1530 if ((port_status != SCI_SUCCESS) &&
1531 (port_status != SCI_FAILURE_INVALID_STATE)) {
1532 status = SCI_FAILURE;
1533
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001534 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -07001535 "%s: Controller stop operation failed to "
1536 "stop port %d because of status %d.\n",
1537 __func__,
Dan Williamsffe191c2011-06-29 13:09:25 -07001538 iport->logical_port_index,
Dan Williamscc9203b2011-05-08 17:34:44 -07001539 port_status);
1540 }
1541 }
1542
1543 return status;
1544}
1545
Dan Williams89a73012011-06-30 19:14:33 -07001546static enum sci_status sci_controller_stop_devices(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07001547{
1548 u32 index;
1549 enum sci_status status;
1550 enum sci_status device_status;
1551
1552 status = SCI_SUCCESS;
1553
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001554 for (index = 0; index < ihost->remote_node_entries; index++) {
1555 if (ihost->device_table[index] != NULL) {
Dan Williamscc9203b2011-05-08 17:34:44 -07001556 /* / @todo What timeout value do we want to provide to this request? */
Dan Williams89a73012011-06-30 19:14:33 -07001557 device_status = sci_remote_device_stop(ihost->device_table[index], 0);
Dan Williamscc9203b2011-05-08 17:34:44 -07001558
1559 if ((device_status != SCI_SUCCESS) &&
1560 (device_status != SCI_FAILURE_INVALID_STATE)) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001561 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -07001562 "%s: Controller stop operation failed "
1563 "to stop device 0x%p because of "
1564 "status %d.\n",
1565 __func__,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001566 ihost->device_table[index], device_status);
Dan Williamscc9203b2011-05-08 17:34:44 -07001567 }
1568 }
1569 }
1570
1571 return status;
1572}
1573
Dan Williams89a73012011-06-30 19:14:33 -07001574static void sci_controller_stopping_state_enter(struct sci_base_state_machine *sm)
Dan Williamscc9203b2011-05-08 17:34:44 -07001575{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001576 struct isci_host *ihost = container_of(sm, typeof(*ihost), sm);
Dan Williamscc9203b2011-05-08 17:34:44 -07001577
Dan Williams89a73012011-06-30 19:14:33 -07001578 sci_controller_stop_devices(ihost);
Dan Williamseb608c32012-02-23 01:12:10 -08001579 sci_controller_stop_ports(ihost);
1580
1581 if (!sci_controller_has_remote_devices_stopping(ihost))
1582 isci_host_stop_complete(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001583}
1584
Dan Williams89a73012011-06-30 19:14:33 -07001585static void sci_controller_stopping_state_exit(struct sci_base_state_machine *sm)
Dan Williamscc9203b2011-05-08 17:34:44 -07001586{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001587 struct isci_host *ihost = container_of(sm, typeof(*ihost), sm);
Dan Williamscc9203b2011-05-08 17:34:44 -07001588
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001589 sci_del_timer(&ihost->timer);
Dan Williamscc9203b2011-05-08 17:34:44 -07001590}
1591
Dan Williams89a73012011-06-30 19:14:33 -07001592static void sci_controller_reset_hardware(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07001593{
1594 /* Disable interrupts so we dont take any spurious interrupts */
Dan Williams89a73012011-06-30 19:14:33 -07001595 sci_controller_disable_interrupts(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001596
1597 /* Reset the SCU */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001598 writel(0xFFFFFFFF, &ihost->smu_registers->soft_reset_control);
Dan Williamscc9203b2011-05-08 17:34:44 -07001599
1600 /* Delay for 1ms to before clearing the CQP and UFQPR. */
1601 udelay(1000);
1602
1603 /* The write to the CQGR clears the CQP */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001604 writel(0x00000000, &ihost->smu_registers->completion_queue_get);
Dan Williamscc9203b2011-05-08 17:34:44 -07001605
1606 /* The write to the UFQGP clears the UFQPR */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001607 writel(0, &ihost->scu_registers->sdma.unsolicited_frame_get_pointer);
Dan Williamscc9203b2011-05-08 17:34:44 -07001608}
1609
Dan Williams89a73012011-06-30 19:14:33 -07001610static void sci_controller_resetting_state_enter(struct sci_base_state_machine *sm)
Dan Williamscc9203b2011-05-08 17:34:44 -07001611{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001612 struct isci_host *ihost = container_of(sm, typeof(*ihost), sm);
Dan Williamscc9203b2011-05-08 17:34:44 -07001613
Dan Williams89a73012011-06-30 19:14:33 -07001614 sci_controller_reset_hardware(ihost);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001615 sci_change_state(&ihost->sm, SCIC_RESET);
Dan Williamscc9203b2011-05-08 17:34:44 -07001616}
1617
Dan Williams89a73012011-06-30 19:14:33 -07001618static const struct sci_base_state sci_controller_state_table[] = {
Edmund Nadolskie3013702011-06-02 00:10:43 +00001619 [SCIC_INITIAL] = {
Dan Williams89a73012011-06-30 19:14:33 -07001620 .enter_state = sci_controller_initial_state_enter,
Dan Williamscc9203b2011-05-08 17:34:44 -07001621 },
Edmund Nadolskie3013702011-06-02 00:10:43 +00001622 [SCIC_RESET] = {},
1623 [SCIC_INITIALIZING] = {},
1624 [SCIC_INITIALIZED] = {},
1625 [SCIC_STARTING] = {
Dan Williams89a73012011-06-30 19:14:33 -07001626 .exit_state = sci_controller_starting_state_exit,
Dan Williamscc9203b2011-05-08 17:34:44 -07001627 },
Edmund Nadolskie3013702011-06-02 00:10:43 +00001628 [SCIC_READY] = {
Dan Williams89a73012011-06-30 19:14:33 -07001629 .enter_state = sci_controller_ready_state_enter,
1630 .exit_state = sci_controller_ready_state_exit,
Dan Williamscc9203b2011-05-08 17:34:44 -07001631 },
Edmund Nadolskie3013702011-06-02 00:10:43 +00001632 [SCIC_RESETTING] = {
Dan Williams89a73012011-06-30 19:14:33 -07001633 .enter_state = sci_controller_resetting_state_enter,
Dan Williamscc9203b2011-05-08 17:34:44 -07001634 },
Edmund Nadolskie3013702011-06-02 00:10:43 +00001635 [SCIC_STOPPING] = {
Dan Williams89a73012011-06-30 19:14:33 -07001636 .enter_state = sci_controller_stopping_state_enter,
1637 .exit_state = sci_controller_stopping_state_exit,
Dan Williamscc9203b2011-05-08 17:34:44 -07001638 },
Edmund Nadolskie3013702011-06-02 00:10:43 +00001639 [SCIC_FAILED] = {}
Dan Williamscc9203b2011-05-08 17:34:44 -07001640};
1641
Edmund Nadolski6cb58532011-05-19 11:59:56 +00001642static void controller_timeout(unsigned long data)
1643{
1644 struct sci_timer *tmr = (struct sci_timer *)data;
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001645 struct isci_host *ihost = container_of(tmr, typeof(*ihost), timer);
1646 struct sci_base_state_machine *sm = &ihost->sm;
Edmund Nadolski6cb58532011-05-19 11:59:56 +00001647 unsigned long flags;
Dan Williamscc9203b2011-05-08 17:34:44 -07001648
Edmund Nadolski6cb58532011-05-19 11:59:56 +00001649 spin_lock_irqsave(&ihost->scic_lock, flags);
1650
1651 if (tmr->cancel)
1652 goto done;
1653
Edmund Nadolskie3013702011-06-02 00:10:43 +00001654 if (sm->current_state_id == SCIC_STARTING)
Dan Williams89a73012011-06-30 19:14:33 -07001655 sci_controller_transition_to_ready(ihost, SCI_FAILURE_TIMEOUT);
Edmund Nadolskie3013702011-06-02 00:10:43 +00001656 else if (sm->current_state_id == SCIC_STOPPING) {
1657 sci_change_state(sm, SCIC_FAILED);
Dan Williamseb608c32012-02-23 01:12:10 -08001658 isci_host_stop_complete(ihost);
Edmund Nadolski6cb58532011-05-19 11:59:56 +00001659 } else /* / @todo Now what do we want to do in this case? */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001660 dev_err(&ihost->pdev->dev,
Edmund Nadolski6cb58532011-05-19 11:59:56 +00001661 "%s: Controller timer fired when controller was not "
1662 "in a state being timed.\n",
1663 __func__);
1664
1665done:
1666 spin_unlock_irqrestore(&ihost->scic_lock, flags);
1667}
Dan Williamscc9203b2011-05-08 17:34:44 -07001668
Dan Williams89a73012011-06-30 19:14:33 -07001669static enum sci_status sci_controller_construct(struct isci_host *ihost,
1670 void __iomem *scu_base,
1671 void __iomem *smu_base)
Dan Williamscc9203b2011-05-08 17:34:44 -07001672{
Dan Williamscc9203b2011-05-08 17:34:44 -07001673 u8 i;
1674
Dan Williams89a73012011-06-30 19:14:33 -07001675 sci_init_sm(&ihost->sm, sci_controller_state_table, SCIC_INITIAL);
Dan Williamscc9203b2011-05-08 17:34:44 -07001676
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001677 ihost->scu_registers = scu_base;
1678 ihost->smu_registers = smu_base;
Dan Williamscc9203b2011-05-08 17:34:44 -07001679
Dan Williams89a73012011-06-30 19:14:33 -07001680 sci_port_configuration_agent_construct(&ihost->port_agent);
Dan Williamscc9203b2011-05-08 17:34:44 -07001681
1682 /* Construct the ports for this controller */
1683 for (i = 0; i < SCI_MAX_PORTS; i++)
Dan Williams89a73012011-06-30 19:14:33 -07001684 sci_port_construct(&ihost->ports[i], i, ihost);
1685 sci_port_construct(&ihost->ports[i], SCIC_SDS_DUMMY_PORT, ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001686
1687 /* Construct the phys for this controller */
1688 for (i = 0; i < SCI_MAX_PHYS; i++) {
1689 /* Add all the PHYs to the dummy port */
Dan Williams89a73012011-06-30 19:14:33 -07001690 sci_phy_construct(&ihost->phys[i],
1691 &ihost->ports[SCI_MAX_PORTS], i);
Dan Williamscc9203b2011-05-08 17:34:44 -07001692 }
1693
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001694 ihost->invalid_phy_mask = 0;
Dan Williamscc9203b2011-05-08 17:34:44 -07001695
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001696 sci_init_timer(&ihost->timer, controller_timeout);
Edmund Nadolski6cb58532011-05-19 11:59:56 +00001697
Dan Williams89a73012011-06-30 19:14:33 -07001698 return sci_controller_reset(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001699}
1700
Dave Jiang594e5662012-01-04 01:32:44 -08001701int sci_oem_parameters_validate(struct sci_oem_params *oem, u8 version)
Dan Williamscc9203b2011-05-08 17:34:44 -07001702{
1703 int i;
1704
1705 for (i = 0; i < SCI_MAX_PORTS; i++)
1706 if (oem->ports[i].phy_mask > SCIC_SDS_PARM_PHY_MASK_MAX)
1707 return -EINVAL;
1708
1709 for (i = 0; i < SCI_MAX_PHYS; i++)
1710 if (oem->phys[i].sas_address.high == 0 &&
1711 oem->phys[i].sas_address.low == 0)
1712 return -EINVAL;
1713
1714 if (oem->controller.mode_type == SCIC_PORT_AUTOMATIC_CONFIGURATION_MODE) {
1715 for (i = 0; i < SCI_MAX_PHYS; i++)
1716 if (oem->ports[i].phy_mask != 0)
1717 return -EINVAL;
1718 } else if (oem->controller.mode_type == SCIC_PORT_MANUAL_CONFIGURATION_MODE) {
1719 u8 phy_mask = 0;
1720
1721 for (i = 0; i < SCI_MAX_PHYS; i++)
1722 phy_mask |= oem->ports[i].phy_mask;
1723
1724 if (phy_mask == 0)
1725 return -EINVAL;
1726 } else
1727 return -EINVAL;
1728
Andrzej Jakowski7000f7c2011-10-27 15:05:42 -07001729 if (oem->controller.max_concurr_spin_up > MAX_CONCURRENT_DEVICE_SPIN_UP_COUNT ||
1730 oem->controller.max_concurr_spin_up < 1)
Dan Williamscc9203b2011-05-08 17:34:44 -07001731 return -EINVAL;
1732
Dave Jiang594e5662012-01-04 01:32:44 -08001733 if (oem->controller.do_enable_ssc) {
1734 if (version < ISCI_ROM_VER_1_1 && oem->controller.do_enable_ssc != 1)
1735 return -EINVAL;
1736
1737 if (version >= ISCI_ROM_VER_1_1) {
1738 u8 test = oem->controller.ssc_sata_tx_spread_level;
1739
1740 switch (test) {
1741 case 0:
1742 case 2:
1743 case 3:
1744 case 6:
1745 case 7:
1746 break;
1747 default:
1748 return -EINVAL;
1749 }
1750
1751 test = oem->controller.ssc_sas_tx_spread_level;
1752 if (oem->controller.ssc_sas_tx_type == 0) {
1753 switch (test) {
1754 case 0:
1755 case 2:
1756 case 3:
1757 break;
1758 default:
1759 return -EINVAL;
1760 }
1761 } else if (oem->controller.ssc_sas_tx_type == 1) {
1762 switch (test) {
1763 case 0:
1764 case 3:
1765 case 6:
1766 break;
1767 default:
1768 return -EINVAL;
1769 }
1770 }
1771 }
1772 }
1773
Dan Williamscc9203b2011-05-08 17:34:44 -07001774 return 0;
1775}
1776
Andrzej Jakowski7000f7c2011-10-27 15:05:42 -07001777static u8 max_spin_up(struct isci_host *ihost)
1778{
1779 if (ihost->user_parameters.max_concurr_spinup)
1780 return min_t(u8, ihost->user_parameters.max_concurr_spinup,
1781 MAX_CONCURRENT_DEVICE_SPIN_UP_COUNT);
1782 else
1783 return min_t(u8, ihost->oem_parameters.controller.max_concurr_spin_up,
1784 MAX_CONCURRENT_DEVICE_SPIN_UP_COUNT);
1785}
1786
Edmund Nadolski04736612011-05-19 20:17:47 -07001787static void power_control_timeout(unsigned long data)
Dan Williamscc9203b2011-05-08 17:34:44 -07001788{
Edmund Nadolski04736612011-05-19 20:17:47 -07001789 struct sci_timer *tmr = (struct sci_timer *)data;
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001790 struct isci_host *ihost = container_of(tmr, typeof(*ihost), power_control.timer);
Dan Williams85280952011-06-28 15:05:53 -07001791 struct isci_phy *iphy;
Edmund Nadolski04736612011-05-19 20:17:47 -07001792 unsigned long flags;
1793 u8 i;
Dan Williamscc9203b2011-05-08 17:34:44 -07001794
Edmund Nadolski04736612011-05-19 20:17:47 -07001795 spin_lock_irqsave(&ihost->scic_lock, flags);
Dan Williamscc9203b2011-05-08 17:34:44 -07001796
Edmund Nadolski04736612011-05-19 20:17:47 -07001797 if (tmr->cancel)
1798 goto done;
Dan Williamscc9203b2011-05-08 17:34:44 -07001799
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001800 ihost->power_control.phys_granted_power = 0;
Dan Williamscc9203b2011-05-08 17:34:44 -07001801
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001802 if (ihost->power_control.phys_waiting == 0) {
1803 ihost->power_control.timer_started = false;
Edmund Nadolski04736612011-05-19 20:17:47 -07001804 goto done;
Dan Williamscc9203b2011-05-08 17:34:44 -07001805 }
Edmund Nadolski04736612011-05-19 20:17:47 -07001806
1807 for (i = 0; i < SCI_MAX_PHYS; i++) {
1808
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001809 if (ihost->power_control.phys_waiting == 0)
Edmund Nadolski04736612011-05-19 20:17:47 -07001810 break;
1811
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001812 iphy = ihost->power_control.requesters[i];
Dan Williams85280952011-06-28 15:05:53 -07001813 if (iphy == NULL)
Edmund Nadolski04736612011-05-19 20:17:47 -07001814 continue;
1815
Andrzej Jakowski7000f7c2011-10-27 15:05:42 -07001816 if (ihost->power_control.phys_granted_power >= max_spin_up(ihost))
Edmund Nadolski04736612011-05-19 20:17:47 -07001817 break;
1818
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001819 ihost->power_control.requesters[i] = NULL;
1820 ihost->power_control.phys_waiting--;
1821 ihost->power_control.phys_granted_power++;
Dan Williams89a73012011-06-30 19:14:33 -07001822 sci_phy_consume_power_handler(iphy);
Marcin Tomczakbe778342012-01-04 01:33:31 -08001823
Dan Williamsc79dd802012-02-01 00:44:14 -08001824 if (iphy->protocol == SAS_PROTOCOL_SSP) {
Marcin Tomczakbe778342012-01-04 01:33:31 -08001825 u8 j;
1826
1827 for (j = 0; j < SCI_MAX_PHYS; j++) {
1828 struct isci_phy *requester = ihost->power_control.requesters[j];
1829
1830 /*
1831 * Search the power_control queue to see if there are other phys
1832 * attached to the same remote device. If found, take all of
1833 * them out of await_sas_power state.
1834 */
1835 if (requester != NULL && requester != iphy) {
1836 u8 other = memcmp(requester->frame_rcvd.iaf.sas_addr,
1837 iphy->frame_rcvd.iaf.sas_addr,
1838 sizeof(requester->frame_rcvd.iaf.sas_addr));
1839
1840 if (other == 0) {
1841 ihost->power_control.requesters[j] = NULL;
1842 ihost->power_control.phys_waiting--;
1843 sci_phy_consume_power_handler(requester);
1844 }
1845 }
1846 }
1847 }
Edmund Nadolski04736612011-05-19 20:17:47 -07001848 }
1849
1850 /*
1851 * It doesn't matter if the power list is empty, we need to start the
1852 * timer in case another phy becomes ready.
1853 */
1854 sci_mod_timer(tmr, SCIC_SDS_CONTROLLER_POWER_CONTROL_INTERVAL);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001855 ihost->power_control.timer_started = true;
Edmund Nadolski04736612011-05-19 20:17:47 -07001856
1857done:
1858 spin_unlock_irqrestore(&ihost->scic_lock, flags);
Dan Williamscc9203b2011-05-08 17:34:44 -07001859}
1860
Dan Williams89a73012011-06-30 19:14:33 -07001861void sci_controller_power_control_queue_insert(struct isci_host *ihost,
1862 struct isci_phy *iphy)
Dan Williamscc9203b2011-05-08 17:34:44 -07001863{
Dan Williams85280952011-06-28 15:05:53 -07001864 BUG_ON(iphy == NULL);
Dan Williamscc9203b2011-05-08 17:34:44 -07001865
Andrzej Jakowski7000f7c2011-10-27 15:05:42 -07001866 if (ihost->power_control.phys_granted_power < max_spin_up(ihost)) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001867 ihost->power_control.phys_granted_power++;
Dan Williams89a73012011-06-30 19:14:33 -07001868 sci_phy_consume_power_handler(iphy);
Dan Williamscc9203b2011-05-08 17:34:44 -07001869
1870 /*
1871 * stop and start the power_control timer. When the timer fires, the
1872 * no_of_phys_granted_power will be set to 0
1873 */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001874 if (ihost->power_control.timer_started)
1875 sci_del_timer(&ihost->power_control.timer);
Edmund Nadolski04736612011-05-19 20:17:47 -07001876
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001877 sci_mod_timer(&ihost->power_control.timer,
Edmund Nadolski04736612011-05-19 20:17:47 -07001878 SCIC_SDS_CONTROLLER_POWER_CONTROL_INTERVAL);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001879 ihost->power_control.timer_started = true;
Edmund Nadolski04736612011-05-19 20:17:47 -07001880
Dan Williamscc9203b2011-05-08 17:34:44 -07001881 } else {
Marcin Tomczakbe778342012-01-04 01:33:31 -08001882 /*
1883 * There are phys, attached to the same sas address as this phy, are
1884 * already in READY state, this phy don't need wait.
1885 */
1886 u8 i;
1887 struct isci_phy *current_phy;
1888
1889 for (i = 0; i < SCI_MAX_PHYS; i++) {
1890 u8 other;
1891 current_phy = &ihost->phys[i];
1892
1893 other = memcmp(current_phy->frame_rcvd.iaf.sas_addr,
1894 iphy->frame_rcvd.iaf.sas_addr,
1895 sizeof(current_phy->frame_rcvd.iaf.sas_addr));
1896
1897 if (current_phy->sm.current_state_id == SCI_PHY_READY &&
Dan Williamsc79dd802012-02-01 00:44:14 -08001898 current_phy->protocol == SAS_PROTOCOL_SSP &&
Marcin Tomczakbe778342012-01-04 01:33:31 -08001899 other == 0) {
1900 sci_phy_consume_power_handler(iphy);
1901 break;
1902 }
1903 }
1904
1905 if (i == SCI_MAX_PHYS) {
1906 /* Add the phy in the waiting list */
1907 ihost->power_control.requesters[iphy->phy_index] = iphy;
1908 ihost->power_control.phys_waiting++;
1909 }
Dan Williamscc9203b2011-05-08 17:34:44 -07001910 }
1911}
1912
Dan Williams89a73012011-06-30 19:14:33 -07001913void sci_controller_power_control_queue_remove(struct isci_host *ihost,
1914 struct isci_phy *iphy)
Dan Williamscc9203b2011-05-08 17:34:44 -07001915{
Dan Williams85280952011-06-28 15:05:53 -07001916 BUG_ON(iphy == NULL);
Dan Williamscc9203b2011-05-08 17:34:44 -07001917
Dan Williams89a73012011-06-30 19:14:33 -07001918 if (ihost->power_control.requesters[iphy->phy_index])
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001919 ihost->power_control.phys_waiting--;
Dan Williamscc9203b2011-05-08 17:34:44 -07001920
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001921 ihost->power_control.requesters[iphy->phy_index] = NULL;
Dan Williamscc9203b2011-05-08 17:34:44 -07001922}
1923
Jeff Skirvinafd13a12012-01-04 01:32:39 -08001924static int is_long_cable(int phy, unsigned char selection_byte)
1925{
Jeff Skirvin9fee6072012-01-04 01:32:49 -08001926 return !!(selection_byte & (1 << phy));
Jeff Skirvinafd13a12012-01-04 01:32:39 -08001927}
1928
1929static int is_medium_cable(int phy, unsigned char selection_byte)
1930{
Jeff Skirvin9fee6072012-01-04 01:32:49 -08001931 return !!(selection_byte & (1 << (phy + 4)));
1932}
1933
1934static enum cable_selections decode_selection_byte(
1935 int phy,
1936 unsigned char selection_byte)
1937{
1938 return ((selection_byte & (1 << phy)) ? 1 : 0)
1939 + (selection_byte & (1 << (phy + 4)) ? 2 : 0);
1940}
1941
1942static unsigned char *to_cable_select(struct isci_host *ihost)
1943{
1944 if (is_cable_select_overridden())
1945 return ((unsigned char *)&cable_selection_override)
1946 + ihost->id;
1947 else
1948 return &ihost->oem_parameters.controller.cable_selection_mask;
1949}
1950
1951enum cable_selections decode_cable_selection(struct isci_host *ihost, int phy)
1952{
1953 return decode_selection_byte(phy, *to_cable_select(ihost));
1954}
1955
1956char *lookup_cable_names(enum cable_selections selection)
1957{
1958 static char *cable_names[] = {
1959 [short_cable] = "short",
1960 [long_cable] = "long",
1961 [medium_cable] = "medium",
1962 [undefined_cable] = "<undefined, assumed long>" /* bit 0==1 */
1963 };
1964 return (selection <= undefined_cable) ? cable_names[selection]
1965 : cable_names[undefined_cable];
Jeff Skirvinafd13a12012-01-04 01:32:39 -08001966}
1967
Dan Williamscc9203b2011-05-08 17:34:44 -07001968#define AFE_REGISTER_WRITE_DELAY 10
1969
Dan Williams89a73012011-06-30 19:14:33 -07001970static void sci_controller_afe_initialization(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07001971{
Dan Williams2e5da882012-01-04 01:32:34 -08001972 struct scu_afe_registers __iomem *afe = &ihost->scu_registers->afe;
Dan Williams89a73012011-06-30 19:14:33 -07001973 const struct sci_oem_params *oem = &ihost->oem_parameters;
Dan Williamsdc00c8b2011-07-01 11:41:21 -07001974 struct pci_dev *pdev = ihost->pdev;
Dan Williamscc9203b2011-05-08 17:34:44 -07001975 u32 afe_status;
1976 u32 phy_id;
Jeff Skirvin9fee6072012-01-04 01:32:49 -08001977 unsigned char cable_selection_mask = *to_cable_select(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001978
1979 /* Clear DFX Status registers */
Dan Williams2e5da882012-01-04 01:32:34 -08001980 writel(0x0081000f, &afe->afe_dfx_master_control0);
Dan Williamscc9203b2011-05-08 17:34:44 -07001981 udelay(AFE_REGISTER_WRITE_DELAY);
1982
Jeff Skirvinafd13a12012-01-04 01:32:39 -08001983 if (is_b0(pdev) || is_c0(pdev) || is_c1(pdev)) {
Dan Williamscc9203b2011-05-08 17:34:44 -07001984 /* PM Rx Equalization Save, PM SPhy Rx Acknowledgement
Dan Williams2e5da882012-01-04 01:32:34 -08001985 * Timer, PM Stagger Timer
1986 */
Jeff Skirvinafd13a12012-01-04 01:32:39 -08001987 writel(0x0007FFFF, &afe->afe_pmsn_master_control2);
Dan Williamscc9203b2011-05-08 17:34:44 -07001988 udelay(AFE_REGISTER_WRITE_DELAY);
1989 }
1990
1991 /* Configure bias currents to normal */
Dan Williamsdc00c8b2011-07-01 11:41:21 -07001992 if (is_a2(pdev))
Dan Williams2e5da882012-01-04 01:32:34 -08001993 writel(0x00005A00, &afe->afe_bias_control);
Dan Williamsdc00c8b2011-07-01 11:41:21 -07001994 else if (is_b0(pdev) || is_c0(pdev))
Dan Williams2e5da882012-01-04 01:32:34 -08001995 writel(0x00005F00, &afe->afe_bias_control);
Jeff Skirvinafd13a12012-01-04 01:32:39 -08001996 else if (is_c1(pdev))
1997 writel(0x00005500, &afe->afe_bias_control);
Dan Williamscc9203b2011-05-08 17:34:44 -07001998
1999 udelay(AFE_REGISTER_WRITE_DELAY);
2000
2001 /* Enable PLL */
Jeff Skirvinafd13a12012-01-04 01:32:39 -08002002 if (is_a2(pdev))
Dan Williams2e5da882012-01-04 01:32:34 -08002003 writel(0x80040908, &afe->afe_pll_control0);
Jeff Skirvinafd13a12012-01-04 01:32:39 -08002004 else if (is_b0(pdev) || is_c0(pdev))
2005 writel(0x80040A08, &afe->afe_pll_control0);
2006 else if (is_c1(pdev)) {
2007 writel(0x80000B08, &afe->afe_pll_control0);
2008 udelay(AFE_REGISTER_WRITE_DELAY);
2009 writel(0x00000B08, &afe->afe_pll_control0);
2010 udelay(AFE_REGISTER_WRITE_DELAY);
2011 writel(0x80000B08, &afe->afe_pll_control0);
2012 }
Dan Williamscc9203b2011-05-08 17:34:44 -07002013
2014 udelay(AFE_REGISTER_WRITE_DELAY);
2015
2016 /* Wait for the PLL to lock */
2017 do {
Dan Williams2e5da882012-01-04 01:32:34 -08002018 afe_status = readl(&afe->afe_common_block_status);
Dan Williamscc9203b2011-05-08 17:34:44 -07002019 udelay(AFE_REGISTER_WRITE_DELAY);
2020 } while ((afe_status & 0x00001000) == 0);
2021
Dan Williamsdc00c8b2011-07-01 11:41:21 -07002022 if (is_a2(pdev)) {
Dan Williams2e5da882012-01-04 01:32:34 -08002023 /* Shorten SAS SNW lock time (RxLock timer value from 76
2024 * us to 50 us)
2025 */
2026 writel(0x7bcc96ad, &afe->afe_pmsn_master_control0);
Dan Williamscc9203b2011-05-08 17:34:44 -07002027 udelay(AFE_REGISTER_WRITE_DELAY);
2028 }
2029
2030 for (phy_id = 0; phy_id < SCI_MAX_PHYS; phy_id++) {
Dan Williams2e5da882012-01-04 01:32:34 -08002031 struct scu_afe_transceiver *xcvr = &afe->scu_afe_xcvr[phy_id];
Dan Williamscc9203b2011-05-08 17:34:44 -07002032 const struct sci_phy_oem_params *oem_phy = &oem->phys[phy_id];
Jeff Skirvinafd13a12012-01-04 01:32:39 -08002033 int cable_length_long =
2034 is_long_cable(phy_id, cable_selection_mask);
2035 int cable_length_medium =
2036 is_medium_cable(phy_id, cable_selection_mask);
Dan Williamscc9203b2011-05-08 17:34:44 -07002037
Jeff Skirvinafd13a12012-01-04 01:32:39 -08002038 if (is_a2(pdev)) {
Dan Williams2e5da882012-01-04 01:32:34 -08002039 /* All defaults, except the Receive Word
2040 * Alignament/Comma Detect Enable....(0xe800)
2041 */
2042 writel(0x00004512, &xcvr->afe_xcvr_control0);
Dan Williamscc9203b2011-05-08 17:34:44 -07002043 udelay(AFE_REGISTER_WRITE_DELAY);
2044
Dan Williams2e5da882012-01-04 01:32:34 -08002045 writel(0x0050100F, &xcvr->afe_xcvr_control1);
Dan Williamscc9203b2011-05-08 17:34:44 -07002046 udelay(AFE_REGISTER_WRITE_DELAY);
Jeff Skirvinafd13a12012-01-04 01:32:39 -08002047 } else if (is_b0(pdev)) {
2048 /* Configure transmitter SSC parameters */
2049 writel(0x00030000, &xcvr->afe_tx_ssc_control);
2050 udelay(AFE_REGISTER_WRITE_DELAY);
2051 } else if (is_c0(pdev)) {
2052 /* Configure transmitter SSC parameters */
2053 writel(0x00010202, &xcvr->afe_tx_ssc_control);
2054 udelay(AFE_REGISTER_WRITE_DELAY);
2055
2056 /* All defaults, except the Receive Word
2057 * Alignament/Comma Detect Enable....(0xe800)
2058 */
2059 writel(0x00014500, &xcvr->afe_xcvr_control0);
2060 udelay(AFE_REGISTER_WRITE_DELAY);
2061 } else if (is_c1(pdev)) {
2062 /* Configure transmitter SSC parameters */
2063 writel(0x00010202, &xcvr->afe_tx_ssc_control);
2064 udelay(AFE_REGISTER_WRITE_DELAY);
2065
2066 /* All defaults, except the Receive Word
2067 * Alignament/Comma Detect Enable....(0xe800)
2068 */
2069 writel(0x0001C500, &xcvr->afe_xcvr_control0);
2070 udelay(AFE_REGISTER_WRITE_DELAY);
Dan Williamscc9203b2011-05-08 17:34:44 -07002071 }
2072
Jeff Skirvinafd13a12012-01-04 01:32:39 -08002073 /* Power up TX and RX out from power down (PWRDNTX and
2074 * PWRDNRX) & increase TX int & ext bias 20%....(0xe85c)
Dan Williams2e5da882012-01-04 01:32:34 -08002075 */
Dan Williamsdc00c8b2011-07-01 11:41:21 -07002076 if (is_a2(pdev))
Dan Williams2e5da882012-01-04 01:32:34 -08002077 writel(0x000003F0, &xcvr->afe_channel_control);
Dan Williamsdc00c8b2011-07-01 11:41:21 -07002078 else if (is_b0(pdev)) {
Dan Williams2e5da882012-01-04 01:32:34 -08002079 writel(0x000003D7, &xcvr->afe_channel_control);
Dan Williamscc9203b2011-05-08 17:34:44 -07002080 udelay(AFE_REGISTER_WRITE_DELAY);
Jeff Skirvinafd13a12012-01-04 01:32:39 -08002081
Dan Williams2e5da882012-01-04 01:32:34 -08002082 writel(0x000003D4, &xcvr->afe_channel_control);
Jeff Skirvinafd13a12012-01-04 01:32:39 -08002083 } else if (is_c0(pdev)) {
Dan Williams2e5da882012-01-04 01:32:34 -08002084 writel(0x000001E7, &xcvr->afe_channel_control);
Adam Gruchaladbb07432011-06-01 22:31:03 +00002085 udelay(AFE_REGISTER_WRITE_DELAY);
Jeff Skirvinafd13a12012-01-04 01:32:39 -08002086
Dan Williams2e5da882012-01-04 01:32:34 -08002087 writel(0x000001E4, &xcvr->afe_channel_control);
Jeff Skirvinafd13a12012-01-04 01:32:39 -08002088 } else if (is_c1(pdev)) {
2089 writel(cable_length_long ? 0x000002F7 : 0x000001F7,
2090 &xcvr->afe_channel_control);
2091 udelay(AFE_REGISTER_WRITE_DELAY);
2092
2093 writel(cable_length_long ? 0x000002F4 : 0x000001F4,
2094 &xcvr->afe_channel_control);
Dan Williamscc9203b2011-05-08 17:34:44 -07002095 }
2096 udelay(AFE_REGISTER_WRITE_DELAY);
2097
Dan Williamsdc00c8b2011-07-01 11:41:21 -07002098 if (is_a2(pdev)) {
Dan Williamscc9203b2011-05-08 17:34:44 -07002099 /* Enable TX equalization (0xe824) */
Dan Williams2e5da882012-01-04 01:32:34 -08002100 writel(0x00040000, &xcvr->afe_tx_control);
Dan Williamscc9203b2011-05-08 17:34:44 -07002101 udelay(AFE_REGISTER_WRITE_DELAY);
2102 }
2103
Jeff Skirvinafd13a12012-01-04 01:32:39 -08002104 if (is_a2(pdev) || is_b0(pdev))
2105 /* RDPI=0x0(RX Power On), RXOOBDETPDNC=0x0,
2106 * TPD=0x0(TX Power On), RDD=0x0(RX Detect
2107 * Enabled) ....(0xe800)
2108 */
2109 writel(0x00004100, &xcvr->afe_xcvr_control0);
2110 else if (is_c0(pdev))
2111 writel(0x00014100, &xcvr->afe_xcvr_control0);
2112 else if (is_c1(pdev))
2113 writel(0x0001C100, &xcvr->afe_xcvr_control0);
Dan Williamscc9203b2011-05-08 17:34:44 -07002114 udelay(AFE_REGISTER_WRITE_DELAY);
2115
2116 /* Leave DFE/FFE on */
Dan Williamsdc00c8b2011-07-01 11:41:21 -07002117 if (is_a2(pdev))
Dan Williams2e5da882012-01-04 01:32:34 -08002118 writel(0x3F11103F, &xcvr->afe_rx_ssc_control0);
Dan Williamsdc00c8b2011-07-01 11:41:21 -07002119 else if (is_b0(pdev)) {
Dan Williams2e5da882012-01-04 01:32:34 -08002120 writel(0x3F11103F, &xcvr->afe_rx_ssc_control0);
Dan Williamscc9203b2011-05-08 17:34:44 -07002121 udelay(AFE_REGISTER_WRITE_DELAY);
2122 /* Enable TX equalization (0xe824) */
Dan Williams2e5da882012-01-04 01:32:34 -08002123 writel(0x00040000, &xcvr->afe_tx_control);
Jeff Skirvinafd13a12012-01-04 01:32:39 -08002124 } else if (is_c0(pdev)) {
2125 writel(0x01400C0F, &xcvr->afe_rx_ssc_control1);
Adam Gruchaladbb07432011-06-01 22:31:03 +00002126 udelay(AFE_REGISTER_WRITE_DELAY);
2127
Dan Williams2e5da882012-01-04 01:32:34 -08002128 writel(0x3F6F103F, &xcvr->afe_rx_ssc_control0);
Adam Gruchaladbb07432011-06-01 22:31:03 +00002129 udelay(AFE_REGISTER_WRITE_DELAY);
2130
2131 /* Enable TX equalization (0xe824) */
Dan Williams2e5da882012-01-04 01:32:34 -08002132 writel(0x00040000, &xcvr->afe_tx_control);
Jeff Skirvinafd13a12012-01-04 01:32:39 -08002133 } else if (is_c1(pdev)) {
2134 writel(cable_length_long ? 0x01500C0C :
2135 cable_length_medium ? 0x01400C0D : 0x02400C0D,
2136 &xcvr->afe_xcvr_control1);
2137 udelay(AFE_REGISTER_WRITE_DELAY);
2138
2139 writel(0x000003E0, &xcvr->afe_dfx_rx_control1);
2140 udelay(AFE_REGISTER_WRITE_DELAY);
2141
2142 writel(cable_length_long ? 0x33091C1F :
2143 cable_length_medium ? 0x3315181F : 0x2B17161F,
2144 &xcvr->afe_rx_ssc_control0);
2145 udelay(AFE_REGISTER_WRITE_DELAY);
2146
2147 /* Enable TX equalization (0xe824) */
2148 writel(0x00040000, &xcvr->afe_tx_control);
Dan Williamscc9203b2011-05-08 17:34:44 -07002149 }
Adam Gruchaladbb07432011-06-01 22:31:03 +00002150
Dan Williamscc9203b2011-05-08 17:34:44 -07002151 udelay(AFE_REGISTER_WRITE_DELAY);
2152
Dan Williams2e5da882012-01-04 01:32:34 -08002153 writel(oem_phy->afe_tx_amp_control0, &xcvr->afe_tx_amp_control0);
Dan Williamscc9203b2011-05-08 17:34:44 -07002154 udelay(AFE_REGISTER_WRITE_DELAY);
2155
Dan Williams2e5da882012-01-04 01:32:34 -08002156 writel(oem_phy->afe_tx_amp_control1, &xcvr->afe_tx_amp_control1);
Dan Williamscc9203b2011-05-08 17:34:44 -07002157 udelay(AFE_REGISTER_WRITE_DELAY);
2158
Dan Williams2e5da882012-01-04 01:32:34 -08002159 writel(oem_phy->afe_tx_amp_control2, &xcvr->afe_tx_amp_control2);
Dan Williamscc9203b2011-05-08 17:34:44 -07002160 udelay(AFE_REGISTER_WRITE_DELAY);
2161
Dan Williams2e5da882012-01-04 01:32:34 -08002162 writel(oem_phy->afe_tx_amp_control3, &xcvr->afe_tx_amp_control3);
Dan Williamscc9203b2011-05-08 17:34:44 -07002163 udelay(AFE_REGISTER_WRITE_DELAY);
2164 }
2165
2166 /* Transfer control to the PEs */
Dan Williams2e5da882012-01-04 01:32:34 -08002167 writel(0x00010f00, &afe->afe_dfx_master_control0);
Dan Williamscc9203b2011-05-08 17:34:44 -07002168 udelay(AFE_REGISTER_WRITE_DELAY);
2169}
2170
Dan Williams89a73012011-06-30 19:14:33 -07002171static void sci_controller_initialize_power_control(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07002172{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002173 sci_init_timer(&ihost->power_control.timer, power_control_timeout);
Dan Williamscc9203b2011-05-08 17:34:44 -07002174
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002175 memset(ihost->power_control.requesters, 0,
2176 sizeof(ihost->power_control.requesters));
Dan Williamscc9203b2011-05-08 17:34:44 -07002177
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002178 ihost->power_control.phys_waiting = 0;
2179 ihost->power_control.phys_granted_power = 0;
Dan Williamscc9203b2011-05-08 17:34:44 -07002180}
2181
Dan Williams89a73012011-06-30 19:14:33 -07002182static enum sci_status sci_controller_initialize(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07002183{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002184 struct sci_base_state_machine *sm = &ihost->sm;
Dan Williams7c78da32011-06-01 16:00:01 -07002185 enum sci_status result = SCI_FAILURE;
2186 unsigned long i, state, val;
Dan Williamscc9203b2011-05-08 17:34:44 -07002187
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002188 if (ihost->sm.current_state_id != SCIC_RESET) {
Dan Williams14e99b42012-02-10 01:05:43 -08002189 dev_warn(&ihost->pdev->dev, "%s invalid state: %d\n",
2190 __func__, ihost->sm.current_state_id);
Dan Williamscc9203b2011-05-08 17:34:44 -07002191 return SCI_FAILURE_INVALID_STATE;
2192 }
2193
Edmund Nadolskie3013702011-06-02 00:10:43 +00002194 sci_change_state(sm, SCIC_INITIALIZING);
Dan Williamscc9203b2011-05-08 17:34:44 -07002195
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002196 sci_init_timer(&ihost->phy_timer, phy_startup_timeout);
Edmund Nadolskibb3dbdf2011-05-19 20:26:02 -07002197
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002198 ihost->next_phy_to_start = 0;
2199 ihost->phy_startup_timer_pending = false;
Dan Williamscc9203b2011-05-08 17:34:44 -07002200
Dan Williams89a73012011-06-30 19:14:33 -07002201 sci_controller_initialize_power_control(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07002202
2203 /*
2204 * There is nothing to do here for B0 since we do not have to
2205 * program the AFE registers.
2206 * / @todo The AFE settings are supposed to be correct for the B0 but
2207 * / presently they seem to be wrong. */
Dan Williams89a73012011-06-30 19:14:33 -07002208 sci_controller_afe_initialization(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07002209
Dan Williams7c78da32011-06-01 16:00:01 -07002210
2211 /* Take the hardware out of reset */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002212 writel(0, &ihost->smu_registers->soft_reset_control);
Dan Williams7c78da32011-06-01 16:00:01 -07002213
2214 /*
2215 * / @todo Provide meaningfull error code for hardware failure
2216 * result = SCI_FAILURE_CONTROLLER_HARDWARE; */
2217 for (i = 100; i >= 1; i--) {
Dan Williamscc9203b2011-05-08 17:34:44 -07002218 u32 status;
Dan Williamscc9203b2011-05-08 17:34:44 -07002219
Dan Williams7c78da32011-06-01 16:00:01 -07002220 /* Loop until the hardware reports success */
2221 udelay(SCU_CONTEXT_RAM_INIT_STALL_TIME);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002222 status = readl(&ihost->smu_registers->control_status);
Dan Williamscc9203b2011-05-08 17:34:44 -07002223
Dan Williams7c78da32011-06-01 16:00:01 -07002224 if ((status & SCU_RAM_INIT_COMPLETED) == SCU_RAM_INIT_COMPLETED)
2225 break;
Dan Williamscc9203b2011-05-08 17:34:44 -07002226 }
Dan Williams7c78da32011-06-01 16:00:01 -07002227 if (i == 0)
2228 goto out;
Dan Williamscc9203b2011-05-08 17:34:44 -07002229
Dan Williams7c78da32011-06-01 16:00:01 -07002230 /*
2231 * Determine what are the actaul device capacities that the
2232 * hardware will support */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002233 val = readl(&ihost->smu_registers->device_context_capacity);
Dan Williamscc9203b2011-05-08 17:34:44 -07002234
Dan Williams7c78da32011-06-01 16:00:01 -07002235 /* Record the smaller of the two capacity values */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002236 ihost->logical_port_entries = min(smu_max_ports(val), SCI_MAX_PORTS);
2237 ihost->task_context_entries = min(smu_max_task_contexts(val), SCI_MAX_IO_REQUESTS);
2238 ihost->remote_node_entries = min(smu_max_rncs(val), SCI_MAX_REMOTE_DEVICES);
Dan Williamscc9203b2011-05-08 17:34:44 -07002239
Dan Williams7c78da32011-06-01 16:00:01 -07002240 /*
2241 * Make all PEs that are unassigned match up with the
2242 * logical ports
2243 */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002244 for (i = 0; i < ihost->logical_port_entries; i++) {
Dan Williams7c78da32011-06-01 16:00:01 -07002245 struct scu_port_task_scheduler_group_registers __iomem
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002246 *ptsg = &ihost->scu_registers->peg0.ptsg;
Dan Williamscc9203b2011-05-08 17:34:44 -07002247
Dan Williams7c78da32011-06-01 16:00:01 -07002248 writel(i, &ptsg->protocol_engine[i]);
Dan Williamscc9203b2011-05-08 17:34:44 -07002249 }
2250
2251 /* Initialize hardware PCI Relaxed ordering in DMA engines */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002252 val = readl(&ihost->scu_registers->sdma.pdma_configuration);
Dan Williams7c78da32011-06-01 16:00:01 -07002253 val |= SCU_PDMACR_GEN_BIT(PCI_RELAXED_ORDERING_ENABLE);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002254 writel(val, &ihost->scu_registers->sdma.pdma_configuration);
Dan Williamscc9203b2011-05-08 17:34:44 -07002255
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002256 val = readl(&ihost->scu_registers->sdma.cdma_configuration);
Dan Williams7c78da32011-06-01 16:00:01 -07002257 val |= SCU_CDMACR_GEN_BIT(PCI_RELAXED_ORDERING_ENABLE);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002258 writel(val, &ihost->scu_registers->sdma.cdma_configuration);
Dan Williamscc9203b2011-05-08 17:34:44 -07002259
2260 /*
2261 * Initialize the PHYs before the PORTs because the PHY registers
2262 * are accessed during the port initialization.
2263 */
Dan Williams7c78da32011-06-01 16:00:01 -07002264 for (i = 0; i < SCI_MAX_PHYS; i++) {
Dan Williams89a73012011-06-30 19:14:33 -07002265 result = sci_phy_initialize(&ihost->phys[i],
2266 &ihost->scu_registers->peg0.pe[i].tl,
2267 &ihost->scu_registers->peg0.pe[i].ll);
Dan Williams7c78da32011-06-01 16:00:01 -07002268 if (result != SCI_SUCCESS)
2269 goto out;
Dan Williamscc9203b2011-05-08 17:34:44 -07002270 }
2271
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002272 for (i = 0; i < ihost->logical_port_entries; i++) {
Dan Williams89a73012011-06-30 19:14:33 -07002273 struct isci_port *iport = &ihost->ports[i];
Dan Williams7c78da32011-06-01 16:00:01 -07002274
Dan Williams89a73012011-06-30 19:14:33 -07002275 iport->port_task_scheduler_registers = &ihost->scu_registers->peg0.ptsg.port[i];
2276 iport->port_pe_configuration_register = &ihost->scu_registers->peg0.ptsg.protocol_engine[0];
2277 iport->viit_registers = &ihost->scu_registers->peg0.viit[i];
Dan Williamscc9203b2011-05-08 17:34:44 -07002278 }
2279
Dan Williams89a73012011-06-30 19:14:33 -07002280 result = sci_port_configuration_agent_initialize(ihost, &ihost->port_agent);
Dan Williamscc9203b2011-05-08 17:34:44 -07002281
Dan Williams7c78da32011-06-01 16:00:01 -07002282 out:
Dan Williamscc9203b2011-05-08 17:34:44 -07002283 /* Advance the controller state machine */
2284 if (result == SCI_SUCCESS)
Edmund Nadolskie3013702011-06-02 00:10:43 +00002285 state = SCIC_INITIALIZED;
Dan Williamscc9203b2011-05-08 17:34:44 -07002286 else
Edmund Nadolskie3013702011-06-02 00:10:43 +00002287 state = SCIC_FAILED;
2288 sci_change_state(sm, state);
Dan Williamscc9203b2011-05-08 17:34:44 -07002289
2290 return result;
2291}
2292
Dan Williamsabec9122012-02-15 13:58:42 -08002293static int sci_controller_dma_alloc(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07002294{
Dan Williamsabec9122012-02-15 13:58:42 -08002295 struct device *dev = &ihost->pdev->dev;
2296 size_t size;
2297 int i;
Dan Williamscc9203b2011-05-08 17:34:44 -07002298
Dan Williamsabec9122012-02-15 13:58:42 -08002299 /* detect re-initialization */
2300 if (ihost->completion_queue)
2301 return 0;
Dan Williamscc9203b2011-05-08 17:34:44 -07002302
Dan Williamsabec9122012-02-15 13:58:42 -08002303 size = SCU_MAX_COMPLETION_QUEUE_ENTRIES * sizeof(u32);
2304 ihost->completion_queue = dmam_alloc_coherent(dev, size, &ihost->cq_dma,
2305 GFP_KERNEL);
2306 if (!ihost->completion_queue)
2307 return -ENOMEM;
Dan Williamscc9203b2011-05-08 17:34:44 -07002308
Dan Williamsabec9122012-02-15 13:58:42 -08002309 size = ihost->remote_node_entries * sizeof(union scu_remote_node_context);
2310 ihost->remote_node_context_table = dmam_alloc_coherent(dev, size, &ihost->rnc_dma,
2311 GFP_KERNEL);
Dan Williamscc9203b2011-05-08 17:34:44 -07002312
Dan Williamsabec9122012-02-15 13:58:42 -08002313 if (!ihost->remote_node_context_table)
2314 return -ENOMEM;
Dan Williamscc9203b2011-05-08 17:34:44 -07002315
Dan Williamsabec9122012-02-15 13:58:42 -08002316 size = ihost->task_context_entries * sizeof(struct scu_task_context),
2317 ihost->task_context_table = dmam_alloc_coherent(dev, size, &ihost->tc_dma,
2318 GFP_KERNEL);
2319 if (!ihost->task_context_table)
2320 return -ENOMEM;
Dan Williamscc9203b2011-05-08 17:34:44 -07002321
Dan Williamsabec9122012-02-15 13:58:42 -08002322 size = SCI_UFI_TOTAL_SIZE;
2323 ihost->ufi_buf = dmam_alloc_coherent(dev, size, &ihost->ufi_dma, GFP_KERNEL);
2324 if (!ihost->ufi_buf)
2325 return -ENOMEM;
Dan Williamscc9203b2011-05-08 17:34:44 -07002326
Dan Williamsabec9122012-02-15 13:58:42 -08002327 for (i = 0; i < SCI_MAX_IO_REQUESTS; i++) {
2328 struct isci_request *ireq;
2329 dma_addr_t dma;
Dan Williamscc9203b2011-05-08 17:34:44 -07002330
Dan Williamsabec9122012-02-15 13:58:42 -08002331 ireq = dmam_alloc_coherent(dev, sizeof(*ireq), &dma, GFP_KERNEL);
2332 if (!ireq)
2333 return -ENOMEM;
Dan Williamscc9203b2011-05-08 17:34:44 -07002334
Dan Williamsabec9122012-02-15 13:58:42 -08002335 ireq->tc = &ihost->task_context_table[i];
2336 ireq->owning_controller = ihost;
2337 spin_lock_init(&ireq->state_lock);
2338 ireq->request_daddr = dma;
2339 ireq->isci_host = ihost;
2340 ihost->reqs[i] = ireq;
Dan Williamscc9203b2011-05-08 17:34:44 -07002341 }
2342
Dan Williamsabec9122012-02-15 13:58:42 -08002343 return 0;
Dan Williamscc9203b2011-05-08 17:34:44 -07002344}
2345
Dan Williams89a73012011-06-30 19:14:33 -07002346static int sci_controller_mem_init(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07002347{
Dan Williamsabec9122012-02-15 13:58:42 -08002348 int err = sci_controller_dma_alloc(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07002349
Dan Williams7c78da32011-06-01 16:00:01 -07002350 if (err)
2351 return err;
Dan Williamscc9203b2011-05-08 17:34:44 -07002352
Dan Williamsabec9122012-02-15 13:58:42 -08002353 writel(lower_32_bits(ihost->cq_dma), &ihost->smu_registers->completion_queue_lower);
2354 writel(upper_32_bits(ihost->cq_dma), &ihost->smu_registers->completion_queue_upper);
2355
2356 writel(lower_32_bits(ihost->rnc_dma), &ihost->smu_registers->remote_node_context_lower);
2357 writel(upper_32_bits(ihost->rnc_dma), &ihost->smu_registers->remote_node_context_upper);
2358
2359 writel(lower_32_bits(ihost->tc_dma), &ihost->smu_registers->host_task_table_lower);
2360 writel(upper_32_bits(ihost->tc_dma), &ihost->smu_registers->host_task_table_upper);
2361
2362 sci_unsolicited_frame_control_construct(ihost);
2363
Dan Williamscc9203b2011-05-08 17:34:44 -07002364 /*
2365 * Inform the silicon as to the location of the UF headers and
2366 * address table.
2367 */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002368 writel(lower_32_bits(ihost->uf_control.headers.physical_address),
2369 &ihost->scu_registers->sdma.uf_header_base_address_lower);
2370 writel(upper_32_bits(ihost->uf_control.headers.physical_address),
2371 &ihost->scu_registers->sdma.uf_header_base_address_upper);
Dan Williamscc9203b2011-05-08 17:34:44 -07002372
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002373 writel(lower_32_bits(ihost->uf_control.address_table.physical_address),
2374 &ihost->scu_registers->sdma.uf_address_table_lower);
2375 writel(upper_32_bits(ihost->uf_control.address_table.physical_address),
2376 &ihost->scu_registers->sdma.uf_address_table_upper);
Dan Williamscc9203b2011-05-08 17:34:44 -07002377
2378 return 0;
2379}
2380
Dan Williamsabec9122012-02-15 13:58:42 -08002381/**
2382 * isci_host_init - (re-)initialize hardware and internal (private) state
2383 * @ihost: host to init
2384 *
2385 * Any public facing objects (like asd_sas_port, and asd_sas_phys), or
2386 * one-time initialization objects like locks and waitqueues, are
2387 * not touched (they are initialized in isci_host_alloc)
2388 */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002389int isci_host_init(struct isci_host *ihost)
Dan Williams6f231dd2011-07-02 22:56:22 -07002390{
Dan Williamsabec9122012-02-15 13:58:42 -08002391 int i, err;
Dan Williams6f231dd2011-07-02 22:56:22 -07002392 enum sci_status status;
Dan Williams6f231dd2011-07-02 22:56:22 -07002393
Dan Williamsabec9122012-02-15 13:58:42 -08002394 status = sci_controller_construct(ihost, scu_base(ihost), smu_base(ihost));
Dan Williams6f231dd2011-07-02 22:56:22 -07002395 if (status != SCI_SUCCESS) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002396 dev_err(&ihost->pdev->dev,
Dan Williams89a73012011-06-30 19:14:33 -07002397 "%s: sci_controller_construct failed - status = %x\n",
Dan Williams6f231dd2011-07-02 22:56:22 -07002398 __func__,
2399 status);
Dave Jiang858d4aa2011-02-22 01:27:03 -08002400 return -ENODEV;
Dan Williams6f231dd2011-07-02 22:56:22 -07002401 }
2402
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002403 spin_lock_irq(&ihost->scic_lock);
Dan Williams89a73012011-06-30 19:14:33 -07002404 status = sci_controller_initialize(ihost);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002405 spin_unlock_irq(&ihost->scic_lock);
Dan Williams7c40a802011-03-02 11:49:26 -08002406 if (status != SCI_SUCCESS) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002407 dev_warn(&ihost->pdev->dev,
Dan Williams89a73012011-06-30 19:14:33 -07002408 "%s: sci_controller_initialize failed -"
Dan Williams7c40a802011-03-02 11:49:26 -08002409 " status = 0x%x\n",
2410 __func__, status);
2411 return -ENODEV;
2412 }
2413
Dan Williams89a73012011-06-30 19:14:33 -07002414 err = sci_controller_mem_init(ihost);
Dan Williams6f231dd2011-07-02 22:56:22 -07002415 if (err)
Dave Jiang858d4aa2011-02-22 01:27:03 -08002416 return err;
Dan Williams6f231dd2011-07-02 22:56:22 -07002417
Dan Williamsad4f4c12011-09-01 21:18:31 -07002418 /* enable sgpio */
2419 writel(1, &ihost->scu_registers->peg0.sgpio.interface_control);
2420 for (i = 0; i < isci_gpio_count(ihost); i++)
2421 writel(SGPIO_HW_CONTROL, &ihost->scu_registers->peg0.sgpio.output_data_select[i]);
2422 writel(0, &ihost->scu_registers->peg0.sgpio.vendor_specific_code);
2423
Dave Jiang858d4aa2011-02-22 01:27:03 -08002424 return 0;
Dan Williams6f231dd2011-07-02 22:56:22 -07002425}
Dan Williamscc9203b2011-05-08 17:34:44 -07002426
Dan Williams89a73012011-06-30 19:14:33 -07002427void sci_controller_link_up(struct isci_host *ihost, struct isci_port *iport,
2428 struct isci_phy *iphy)
Dan Williamscc9203b2011-05-08 17:34:44 -07002429{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002430 switch (ihost->sm.current_state_id) {
Edmund Nadolskie3013702011-06-02 00:10:43 +00002431 case SCIC_STARTING:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002432 sci_del_timer(&ihost->phy_timer);
2433 ihost->phy_startup_timer_pending = false;
2434 ihost->port_agent.link_up_handler(ihost, &ihost->port_agent,
Dan Williams89a73012011-06-30 19:14:33 -07002435 iport, iphy);
2436 sci_controller_start_next_phy(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07002437 break;
Edmund Nadolskie3013702011-06-02 00:10:43 +00002438 case SCIC_READY:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002439 ihost->port_agent.link_up_handler(ihost, &ihost->port_agent,
Dan Williams89a73012011-06-30 19:14:33 -07002440 iport, iphy);
Dan Williamscc9203b2011-05-08 17:34:44 -07002441 break;
2442 default:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002443 dev_dbg(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -07002444 "%s: SCIC Controller linkup event from phy %d in "
Dan Williams85280952011-06-28 15:05:53 -07002445 "unexpected state %d\n", __func__, iphy->phy_index,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002446 ihost->sm.current_state_id);
Dan Williamscc9203b2011-05-08 17:34:44 -07002447 }
2448}
2449
Dan Williams89a73012011-06-30 19:14:33 -07002450void sci_controller_link_down(struct isci_host *ihost, struct isci_port *iport,
2451 struct isci_phy *iphy)
Dan Williamscc9203b2011-05-08 17:34:44 -07002452{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002453 switch (ihost->sm.current_state_id) {
Edmund Nadolskie3013702011-06-02 00:10:43 +00002454 case SCIC_STARTING:
2455 case SCIC_READY:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002456 ihost->port_agent.link_down_handler(ihost, &ihost->port_agent,
Dan Williamsffe191c2011-06-29 13:09:25 -07002457 iport, iphy);
Dan Williamscc9203b2011-05-08 17:34:44 -07002458 break;
2459 default:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002460 dev_dbg(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -07002461 "%s: SCIC Controller linkdown event from phy %d in "
2462 "unexpected state %d\n",
2463 __func__,
Dan Williams85280952011-06-28 15:05:53 -07002464 iphy->phy_index,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002465 ihost->sm.current_state_id);
Dan Williamscc9203b2011-05-08 17:34:44 -07002466 }
2467}
2468
Dan Williamseb608c32012-02-23 01:12:10 -08002469bool sci_controller_has_remote_devices_stopping(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07002470{
2471 u32 index;
2472
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002473 for (index = 0; index < ihost->remote_node_entries; index++) {
2474 if ((ihost->device_table[index] != NULL) &&
2475 (ihost->device_table[index]->sm.current_state_id == SCI_DEV_STOPPING))
Dan Williamscc9203b2011-05-08 17:34:44 -07002476 return true;
2477 }
2478
2479 return false;
2480}
2481
Dan Williams89a73012011-06-30 19:14:33 -07002482void sci_controller_remote_device_stopped(struct isci_host *ihost,
2483 struct isci_remote_device *idev)
Dan Williamscc9203b2011-05-08 17:34:44 -07002484{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002485 if (ihost->sm.current_state_id != SCIC_STOPPING) {
2486 dev_dbg(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -07002487 "SCIC Controller 0x%p remote device stopped event "
2488 "from device 0x%p in unexpected state %d\n",
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002489 ihost, idev,
2490 ihost->sm.current_state_id);
Dan Williamscc9203b2011-05-08 17:34:44 -07002491 return;
2492 }
2493
Dan Williams89a73012011-06-30 19:14:33 -07002494 if (!sci_controller_has_remote_devices_stopping(ihost))
Dan Williamseb608c32012-02-23 01:12:10 -08002495 isci_host_stop_complete(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07002496}
2497
Dan Williams89a73012011-06-30 19:14:33 -07002498void sci_controller_post_request(struct isci_host *ihost, u32 request)
Dan Williamscc9203b2011-05-08 17:34:44 -07002499{
Dan Williams89a73012011-06-30 19:14:33 -07002500 dev_dbg(&ihost->pdev->dev, "%s[%d]: %#x\n",
2501 __func__, ihost->id, request);
Dan Williamscc9203b2011-05-08 17:34:44 -07002502
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002503 writel(request, &ihost->smu_registers->post_context_port);
Dan Williamscc9203b2011-05-08 17:34:44 -07002504}
2505
Dan Williams89a73012011-06-30 19:14:33 -07002506struct isci_request *sci_request_by_tag(struct isci_host *ihost, u16 io_tag)
Dan Williamscc9203b2011-05-08 17:34:44 -07002507{
2508 u16 task_index;
2509 u16 task_sequence;
2510
Dan Williamsdd047c82011-06-09 11:06:58 -07002511 task_index = ISCI_TAG_TCI(io_tag);
Dan Williamscc9203b2011-05-08 17:34:44 -07002512
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002513 if (task_index < ihost->task_context_entries) {
2514 struct isci_request *ireq = ihost->reqs[task_index];
Dan Williamsdb056252011-06-17 14:18:39 -07002515
2516 if (test_bit(IREQ_ACTIVE, &ireq->flags)) {
Dan Williamsdd047c82011-06-09 11:06:58 -07002517 task_sequence = ISCI_TAG_SEQ(io_tag);
Dan Williamscc9203b2011-05-08 17:34:44 -07002518
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002519 if (task_sequence == ihost->io_request_sequence[task_index])
Dan Williams5076a1a2011-06-27 14:57:03 -07002520 return ireq;
Dan Williamscc9203b2011-05-08 17:34:44 -07002521 }
2522 }
2523
2524 return NULL;
2525}
2526
2527/**
2528 * This method allocates remote node index and the reserves the remote node
2529 * context space for use. This method can fail if there are no more remote
2530 * node index available.
2531 * @scic: This is the controller object which contains the set of
2532 * free remote node ids
2533 * @sci_dev: This is the device object which is requesting the a remote node
2534 * id
2535 * @node_id: This is the remote node id that is assinged to the device if one
2536 * is available
2537 *
2538 * enum sci_status SCI_FAILURE_OUT_OF_RESOURCES if there are no available remote
2539 * node index available.
2540 */
Dan Williams89a73012011-06-30 19:14:33 -07002541enum sci_status sci_controller_allocate_remote_node_context(struct isci_host *ihost,
2542 struct isci_remote_device *idev,
2543 u16 *node_id)
Dan Williamscc9203b2011-05-08 17:34:44 -07002544{
2545 u16 node_index;
Dan Williams89a73012011-06-30 19:14:33 -07002546 u32 remote_node_count = sci_remote_device_node_count(idev);
Dan Williamscc9203b2011-05-08 17:34:44 -07002547
Dan Williams89a73012011-06-30 19:14:33 -07002548 node_index = sci_remote_node_table_allocate_remote_node(
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002549 &ihost->available_remote_nodes, remote_node_count
Dan Williamscc9203b2011-05-08 17:34:44 -07002550 );
2551
2552 if (node_index != SCIC_SDS_REMOTE_NODE_CONTEXT_INVALID_INDEX) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002553 ihost->device_table[node_index] = idev;
Dan Williamscc9203b2011-05-08 17:34:44 -07002554
2555 *node_id = node_index;
2556
2557 return SCI_SUCCESS;
2558 }
2559
2560 return SCI_FAILURE_INSUFFICIENT_RESOURCES;
2561}
2562
Dan Williams89a73012011-06-30 19:14:33 -07002563void sci_controller_free_remote_node_context(struct isci_host *ihost,
2564 struct isci_remote_device *idev,
2565 u16 node_id)
Dan Williamscc9203b2011-05-08 17:34:44 -07002566{
Dan Williams89a73012011-06-30 19:14:33 -07002567 u32 remote_node_count = sci_remote_device_node_count(idev);
Dan Williamscc9203b2011-05-08 17:34:44 -07002568
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002569 if (ihost->device_table[node_id] == idev) {
2570 ihost->device_table[node_id] = NULL;
Dan Williamscc9203b2011-05-08 17:34:44 -07002571
Dan Williams89a73012011-06-30 19:14:33 -07002572 sci_remote_node_table_release_remote_node_index(
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002573 &ihost->available_remote_nodes, remote_node_count, node_id
Dan Williamscc9203b2011-05-08 17:34:44 -07002574 );
2575 }
2576}
2577
Dan Williams89a73012011-06-30 19:14:33 -07002578void sci_controller_copy_sata_response(void *response_buffer,
2579 void *frame_header,
2580 void *frame_buffer)
Dan Williamscc9203b2011-05-08 17:34:44 -07002581{
Dan Williams89a73012011-06-30 19:14:33 -07002582 /* XXX type safety? */
Dan Williamscc9203b2011-05-08 17:34:44 -07002583 memcpy(response_buffer, frame_header, sizeof(u32));
2584
2585 memcpy(response_buffer + sizeof(u32),
2586 frame_buffer,
2587 sizeof(struct dev_to_host_fis) - sizeof(u32));
2588}
2589
Dan Williams89a73012011-06-30 19:14:33 -07002590void sci_controller_release_frame(struct isci_host *ihost, u32 frame_index)
Dan Williamscc9203b2011-05-08 17:34:44 -07002591{
Dan Williams89a73012011-06-30 19:14:33 -07002592 if (sci_unsolicited_frame_control_release_frame(&ihost->uf_control, frame_index))
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002593 writel(ihost->uf_control.get,
2594 &ihost->scu_registers->sdma.unsolicited_frame_get_pointer);
Dan Williamscc9203b2011-05-08 17:34:44 -07002595}
2596
Dan Williams312e0c22011-06-28 13:47:09 -07002597void isci_tci_free(struct isci_host *ihost, u16 tci)
2598{
2599 u16 tail = ihost->tci_tail & (SCI_MAX_IO_REQUESTS-1);
2600
2601 ihost->tci_pool[tail] = tci;
2602 ihost->tci_tail = tail + 1;
2603}
2604
2605static u16 isci_tci_alloc(struct isci_host *ihost)
2606{
2607 u16 head = ihost->tci_head & (SCI_MAX_IO_REQUESTS-1);
2608 u16 tci = ihost->tci_pool[head];
2609
2610 ihost->tci_head = head + 1;
2611 return tci;
2612}
2613
2614static u16 isci_tci_space(struct isci_host *ihost)
2615{
2616 return CIRC_SPACE(ihost->tci_head, ihost->tci_tail, SCI_MAX_IO_REQUESTS);
2617}
2618
2619u16 isci_alloc_tag(struct isci_host *ihost)
2620{
2621 if (isci_tci_space(ihost)) {
2622 u16 tci = isci_tci_alloc(ihost);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002623 u8 seq = ihost->io_request_sequence[tci];
Dan Williams312e0c22011-06-28 13:47:09 -07002624
2625 return ISCI_TAG(seq, tci);
2626 }
2627
2628 return SCI_CONTROLLER_INVALID_IO_TAG;
2629}
2630
2631enum sci_status isci_free_tag(struct isci_host *ihost, u16 io_tag)
2632{
Dan Williams312e0c22011-06-28 13:47:09 -07002633 u16 tci = ISCI_TAG_TCI(io_tag);
2634 u16 seq = ISCI_TAG_SEQ(io_tag);
2635
2636 /* prevent tail from passing head */
2637 if (isci_tci_active(ihost) == 0)
2638 return SCI_FAILURE_INVALID_IO_TAG;
2639
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002640 if (seq == ihost->io_request_sequence[tci]) {
2641 ihost->io_request_sequence[tci] = (seq+1) & (SCI_MAX_SEQ-1);
Dan Williams312e0c22011-06-28 13:47:09 -07002642
2643 isci_tci_free(ihost, tci);
2644
2645 return SCI_SUCCESS;
2646 }
2647 return SCI_FAILURE_INVALID_IO_TAG;
2648}
2649
Dan Williams89a73012011-06-30 19:14:33 -07002650enum sci_status sci_controller_start_io(struct isci_host *ihost,
2651 struct isci_remote_device *idev,
2652 struct isci_request *ireq)
Dan Williamscc9203b2011-05-08 17:34:44 -07002653{
2654 enum sci_status status;
2655
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002656 if (ihost->sm.current_state_id != SCIC_READY) {
Dan Williams14e99b42012-02-10 01:05:43 -08002657 dev_warn(&ihost->pdev->dev, "%s invalid state: %d\n",
2658 __func__, ihost->sm.current_state_id);
Dan Williamscc9203b2011-05-08 17:34:44 -07002659 return SCI_FAILURE_INVALID_STATE;
2660 }
2661
Dan Williams89a73012011-06-30 19:14:33 -07002662 status = sci_remote_device_start_io(ihost, idev, ireq);
Dan Williamscc9203b2011-05-08 17:34:44 -07002663 if (status != SCI_SUCCESS)
2664 return status;
2665
Dan Williams5076a1a2011-06-27 14:57:03 -07002666 set_bit(IREQ_ACTIVE, &ireq->flags);
Dan Williams34a99152011-07-01 02:25:15 -07002667 sci_controller_post_request(ihost, ireq->post_context);
Dan Williamscc9203b2011-05-08 17:34:44 -07002668 return SCI_SUCCESS;
2669}
2670
Dan Williams89a73012011-06-30 19:14:33 -07002671enum sci_status sci_controller_terminate_request(struct isci_host *ihost,
2672 struct isci_remote_device *idev,
2673 struct isci_request *ireq)
Dan Williamscc9203b2011-05-08 17:34:44 -07002674{
Dan Williams89a73012011-06-30 19:14:33 -07002675 /* terminate an ongoing (i.e. started) core IO request. This does not
2676 * abort the IO request at the target, but rather removes the IO
2677 * request from the host controller.
2678 */
Dan Williamscc9203b2011-05-08 17:34:44 -07002679 enum sci_status status;
2680
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002681 if (ihost->sm.current_state_id != SCIC_READY) {
Dan Williams14e99b42012-02-10 01:05:43 -08002682 dev_warn(&ihost->pdev->dev, "%s invalid state: %d\n",
2683 __func__, ihost->sm.current_state_id);
Dan Williamscc9203b2011-05-08 17:34:44 -07002684 return SCI_FAILURE_INVALID_STATE;
2685 }
2686
Dan Williams89a73012011-06-30 19:14:33 -07002687 status = sci_io_request_terminate(ireq);
Dan Williamscc9203b2011-05-08 17:34:44 -07002688 if (status != SCI_SUCCESS)
2689 return status;
2690
2691 /*
2692 * Utilize the original post context command and or in the POST_TC_ABORT
2693 * request sub-type.
2694 */
Dan Williams89a73012011-06-30 19:14:33 -07002695 sci_controller_post_request(ihost,
2696 ireq->post_context | SCU_CONTEXT_COMMAND_REQUEST_POST_TC_ABORT);
Dan Williamscc9203b2011-05-08 17:34:44 -07002697 return SCI_SUCCESS;
2698}
2699
2700/**
Dan Williams89a73012011-06-30 19:14:33 -07002701 * sci_controller_complete_io() - This method will perform core specific
Dan Williamscc9203b2011-05-08 17:34:44 -07002702 * completion operations for an IO request. After this method is invoked,
2703 * the user should consider the IO request as invalid until it is properly
2704 * reused (i.e. re-constructed).
Dan Williams89a73012011-06-30 19:14:33 -07002705 * @ihost: The handle to the controller object for which to complete the
Dan Williamscc9203b2011-05-08 17:34:44 -07002706 * IO request.
Dan Williams89a73012011-06-30 19:14:33 -07002707 * @idev: The handle to the remote device object for which to complete
Dan Williamscc9203b2011-05-08 17:34:44 -07002708 * the IO request.
Dan Williams89a73012011-06-30 19:14:33 -07002709 * @ireq: the handle to the io request object to complete.
Dan Williamscc9203b2011-05-08 17:34:44 -07002710 */
Dan Williams89a73012011-06-30 19:14:33 -07002711enum sci_status sci_controller_complete_io(struct isci_host *ihost,
2712 struct isci_remote_device *idev,
2713 struct isci_request *ireq)
Dan Williamscc9203b2011-05-08 17:34:44 -07002714{
2715 enum sci_status status;
2716 u16 index;
2717
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002718 switch (ihost->sm.current_state_id) {
Edmund Nadolskie3013702011-06-02 00:10:43 +00002719 case SCIC_STOPPING:
Dan Williamscc9203b2011-05-08 17:34:44 -07002720 /* XXX: Implement this function */
2721 return SCI_FAILURE;
Edmund Nadolskie3013702011-06-02 00:10:43 +00002722 case SCIC_READY:
Dan Williams89a73012011-06-30 19:14:33 -07002723 status = sci_remote_device_complete_io(ihost, idev, ireq);
Dan Williamscc9203b2011-05-08 17:34:44 -07002724 if (status != SCI_SUCCESS)
2725 return status;
2726
Dan Williams5076a1a2011-06-27 14:57:03 -07002727 index = ISCI_TAG_TCI(ireq->io_tag);
2728 clear_bit(IREQ_ACTIVE, &ireq->flags);
Dan Williamscc9203b2011-05-08 17:34:44 -07002729 return SCI_SUCCESS;
2730 default:
Dan Williams14e99b42012-02-10 01:05:43 -08002731 dev_warn(&ihost->pdev->dev, "%s invalid state: %d\n",
2732 __func__, ihost->sm.current_state_id);
Dan Williamscc9203b2011-05-08 17:34:44 -07002733 return SCI_FAILURE_INVALID_STATE;
2734 }
2735
2736}
2737
Dan Williams89a73012011-06-30 19:14:33 -07002738enum sci_status sci_controller_continue_io(struct isci_request *ireq)
Dan Williamscc9203b2011-05-08 17:34:44 -07002739{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002740 struct isci_host *ihost = ireq->owning_controller;
Dan Williamscc9203b2011-05-08 17:34:44 -07002741
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002742 if (ihost->sm.current_state_id != SCIC_READY) {
Dan Williams14e99b42012-02-10 01:05:43 -08002743 dev_warn(&ihost->pdev->dev, "%s invalid state: %d\n",
2744 __func__, ihost->sm.current_state_id);
Dan Williamscc9203b2011-05-08 17:34:44 -07002745 return SCI_FAILURE_INVALID_STATE;
2746 }
2747
Dan Williams5076a1a2011-06-27 14:57:03 -07002748 set_bit(IREQ_ACTIVE, &ireq->flags);
Dan Williams34a99152011-07-01 02:25:15 -07002749 sci_controller_post_request(ihost, ireq->post_context);
Dan Williamscc9203b2011-05-08 17:34:44 -07002750 return SCI_SUCCESS;
2751}
2752
2753/**
Dan Williams89a73012011-06-30 19:14:33 -07002754 * sci_controller_start_task() - This method is called by the SCIC user to
Dan Williamscc9203b2011-05-08 17:34:44 -07002755 * send/start a framework task management request.
2756 * @controller: the handle to the controller object for which to start the task
2757 * management request.
2758 * @remote_device: the handle to the remote device object for which to start
2759 * the task management request.
2760 * @task_request: the handle to the task request object to start.
Dan Williamscc9203b2011-05-08 17:34:44 -07002761 */
Dan Williams89a73012011-06-30 19:14:33 -07002762enum sci_task_status sci_controller_start_task(struct isci_host *ihost,
2763 struct isci_remote_device *idev,
2764 struct isci_request *ireq)
Dan Williamscc9203b2011-05-08 17:34:44 -07002765{
2766 enum sci_status status;
2767
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002768 if (ihost->sm.current_state_id != SCIC_READY) {
2769 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -07002770 "%s: SCIC Controller starting task from invalid "
2771 "state\n",
2772 __func__);
2773 return SCI_TASK_FAILURE_INVALID_STATE;
2774 }
2775
Dan Williams89a73012011-06-30 19:14:33 -07002776 status = sci_remote_device_start_task(ihost, idev, ireq);
Dan Williamscc9203b2011-05-08 17:34:44 -07002777 switch (status) {
2778 case SCI_FAILURE_RESET_DEVICE_PARTIAL_SUCCESS:
Dan Williamsdb056252011-06-17 14:18:39 -07002779 set_bit(IREQ_ACTIVE, &ireq->flags);
Dan Williamscc9203b2011-05-08 17:34:44 -07002780
2781 /*
2782 * We will let framework know this task request started successfully,
2783 * although core is still woring on starting the request (to post tc when
2784 * RNC is resumed.)
2785 */
2786 return SCI_SUCCESS;
2787 case SCI_SUCCESS:
Dan Williamsdb056252011-06-17 14:18:39 -07002788 set_bit(IREQ_ACTIVE, &ireq->flags);
Dan Williams34a99152011-07-01 02:25:15 -07002789 sci_controller_post_request(ihost, ireq->post_context);
Dan Williamscc9203b2011-05-08 17:34:44 -07002790 break;
2791 default:
2792 break;
2793 }
2794
2795 return status;
2796}
Dan Williamsad4f4c12011-09-01 21:18:31 -07002797
2798static int sci_write_gpio_tx_gp(struct isci_host *ihost, u8 reg_index, u8 reg_count, u8 *write_data)
2799{
2800 int d;
2801
2802 /* no support for TX_GP_CFG */
2803 if (reg_index == 0)
2804 return -EINVAL;
2805
2806 for (d = 0; d < isci_gpio_count(ihost); d++) {
2807 u32 val = 0x444; /* all ODx.n clear */
2808 int i;
2809
2810 for (i = 0; i < 3; i++) {
2811 int bit = (i << 2) + 2;
2812
2813 bit = try_test_sas_gpio_gp_bit(to_sas_gpio_od(d, i),
2814 write_data, reg_index,
2815 reg_count);
2816 if (bit < 0)
2817 break;
2818
2819 /* if od is set, clear the 'invert' bit */
2820 val &= ~(bit << ((i << 2) + 2));
2821 }
2822
2823 if (i < 3)
2824 break;
2825 writel(val, &ihost->scu_registers->peg0.sgpio.output_data_select[d]);
2826 }
2827
2828 /* unless reg_index is > 1, we should always be able to write at
2829 * least one register
2830 */
2831 return d > 0;
2832}
2833
2834int isci_gpio_write(struct sas_ha_struct *sas_ha, u8 reg_type, u8 reg_index,
2835 u8 reg_count, u8 *write_data)
2836{
2837 struct isci_host *ihost = sas_ha->lldd_ha;
2838 int written;
2839
2840 switch (reg_type) {
2841 case SAS_GPIO_REG_TX_GP:
2842 written = sci_write_gpio_tx_gp(ihost, reg_index, reg_count, write_data);
2843 break;
2844 default:
2845 written = -EINVAL;
2846 }
2847
2848 return written;
2849}