blob: f80ec6839003f2790f7031a3179df25630ea8cfb [file] [log] [blame]
Steve Glendinning2cb37722008-12-11 20:54:30 -08001 /***************************************************************************
2 *
3 * Copyright (C) 2007,2008 SMSC
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
18 *
19 ***************************************************************************
20 */
21
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000022#include <linux/interrupt.h>
Steve Glendinning2cb37722008-12-11 20:54:30 -080023#include <linux/kernel.h>
24#include <linux/netdevice.h>
25#include <linux/phy.h>
26#include <linux/pci.h>
27#include <linux/if_vlan.h>
28#include <linux/dma-mapping.h>
29#include <linux/crc32.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040031#include <linux/module.h>
Steve Glendinning2cb37722008-12-11 20:54:30 -080032#include <asm/unaligned.h>
33#include "smsc9420.h"
34
35#define DRV_NAME "smsc9420"
36#define PFX DRV_NAME ": "
37#define DRV_MDIONAME "smsc9420-mdio"
38#define DRV_DESCRIPTION "SMSC LAN9420 driver"
39#define DRV_VERSION "1.01"
40
41MODULE_LICENSE("GPL");
42MODULE_VERSION(DRV_VERSION);
43
44struct smsc9420_dma_desc {
45 u32 status;
46 u32 length;
47 u32 buffer1;
48 u32 buffer2;
49};
50
51struct smsc9420_ring_info {
52 struct sk_buff *skb;
53 dma_addr_t mapping;
54};
55
56struct smsc9420_pdata {
57 void __iomem *base_addr;
58 struct pci_dev *pdev;
59 struct net_device *dev;
60
61 struct smsc9420_dma_desc *rx_ring;
62 struct smsc9420_dma_desc *tx_ring;
63 struct smsc9420_ring_info *tx_buffers;
64 struct smsc9420_ring_info *rx_buffers;
65 dma_addr_t rx_dma_addr;
66 dma_addr_t tx_dma_addr;
67 int tx_ring_head, tx_ring_tail;
68 int rx_ring_head, rx_ring_tail;
69
70 spinlock_t int_lock;
71 spinlock_t phy_lock;
72
73 struct napi_struct napi;
74
75 bool software_irq_signal;
76 bool rx_csum;
77 u32 msg_enable;
78
79 struct phy_device *phy_dev;
80 struct mii_bus *mii_bus;
81 int phy_irq[PHY_MAX_ADDR];
82 int last_duplex;
83 int last_carrier;
84};
85
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000086static DEFINE_PCI_DEVICE_TABLE(smsc9420_id_table) = {
Steve Glendinning2cb37722008-12-11 20:54:30 -080087 { PCI_VENDOR_ID_9420, PCI_DEVICE_ID_9420, PCI_ANY_ID, PCI_ANY_ID, },
88 { 0, }
89};
90
91MODULE_DEVICE_TABLE(pci, smsc9420_id_table);
92
93#define SMSC_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
94
95static uint smsc_debug;
96static uint debug = -1;
97module_param(debug, uint, 0);
98MODULE_PARM_DESC(debug, "debug level");
99
100#define smsc_dbg(TYPE, f, a...) \
101do { if ((pd)->msg_enable & NETIF_MSG_##TYPE) \
102 printk(KERN_DEBUG PFX f "\n", ## a); \
103} while (0)
104
105#define smsc_info(TYPE, f, a...) \
106do { if ((pd)->msg_enable & NETIF_MSG_##TYPE) \
107 printk(KERN_INFO PFX f "\n", ## a); \
108} while (0)
109
110#define smsc_warn(TYPE, f, a...) \
111do { if ((pd)->msg_enable & NETIF_MSG_##TYPE) \
112 printk(KERN_WARNING PFX f "\n", ## a); \
113} while (0)
114
115static inline u32 smsc9420_reg_read(struct smsc9420_pdata *pd, u32 offset)
116{
117 return ioread32(pd->base_addr + offset);
118}
119
120static inline void
121smsc9420_reg_write(struct smsc9420_pdata *pd, u32 offset, u32 value)
122{
123 iowrite32(value, pd->base_addr + offset);
124}
125
126static inline void smsc9420_pci_flush_write(struct smsc9420_pdata *pd)
127{
128 /* to ensure PCI write completion, we must perform a PCI read */
129 smsc9420_reg_read(pd, ID_REV);
130}
131
132static int smsc9420_mii_read(struct mii_bus *bus, int phyaddr, int regidx)
133{
134 struct smsc9420_pdata *pd = (struct smsc9420_pdata *)bus->priv;
135 unsigned long flags;
136 u32 addr;
137 int i, reg = -EIO;
138
139 spin_lock_irqsave(&pd->phy_lock, flags);
140
141 /* confirm MII not busy */
142 if ((smsc9420_reg_read(pd, MII_ACCESS) & MII_ACCESS_MII_BUSY_)) {
143 smsc_warn(DRV, "MII is busy???");
144 goto out;
145 }
146
147 /* set the address, index & direction (read from PHY) */
148 addr = ((phyaddr & 0x1F) << 11) | ((regidx & 0x1F) << 6) |
149 MII_ACCESS_MII_READ_;
150 smsc9420_reg_write(pd, MII_ACCESS, addr);
151
152 /* wait for read to complete with 50us timeout */
153 for (i = 0; i < 5; i++) {
154 if (!(smsc9420_reg_read(pd, MII_ACCESS) &
155 MII_ACCESS_MII_BUSY_)) {
156 reg = (u16)smsc9420_reg_read(pd, MII_DATA);
157 goto out;
158 }
159 udelay(10);
160 }
161
162 smsc_warn(DRV, "MII busy timeout!");
163
164out:
165 spin_unlock_irqrestore(&pd->phy_lock, flags);
166 return reg;
167}
168
169static int smsc9420_mii_write(struct mii_bus *bus, int phyaddr, int regidx,
170 u16 val)
171{
172 struct smsc9420_pdata *pd = (struct smsc9420_pdata *)bus->priv;
173 unsigned long flags;
174 u32 addr;
175 int i, reg = -EIO;
176
177 spin_lock_irqsave(&pd->phy_lock, flags);
178
179 /* confirm MII not busy */
180 if ((smsc9420_reg_read(pd, MII_ACCESS) & MII_ACCESS_MII_BUSY_)) {
181 smsc_warn(DRV, "MII is busy???");
182 goto out;
183 }
184
185 /* put the data to write in the MAC */
186 smsc9420_reg_write(pd, MII_DATA, (u32)val);
187
188 /* set the address, index & direction (write to PHY) */
189 addr = ((phyaddr & 0x1F) << 11) | ((regidx & 0x1F) << 6) |
190 MII_ACCESS_MII_WRITE_;
191 smsc9420_reg_write(pd, MII_ACCESS, addr);
192
193 /* wait for write to complete with 50us timeout */
194 for (i = 0; i < 5; i++) {
195 if (!(smsc9420_reg_read(pd, MII_ACCESS) &
196 MII_ACCESS_MII_BUSY_)) {
197 reg = 0;
198 goto out;
199 }
200 udelay(10);
201 }
202
203 smsc_warn(DRV, "MII busy timeout!");
204
205out:
206 spin_unlock_irqrestore(&pd->phy_lock, flags);
207 return reg;
208}
209
210/* Returns hash bit number for given MAC address
211 * Example:
212 * 01 00 5E 00 00 01 -> returns bit number 31 */
213static u32 smsc9420_hash(u8 addr[ETH_ALEN])
214{
215 return (ether_crc(ETH_ALEN, addr) >> 26) & 0x3f;
216}
217
218static int smsc9420_eeprom_reload(struct smsc9420_pdata *pd)
219{
220 int timeout = 100000;
221
222 BUG_ON(!pd);
223
224 if (smsc9420_reg_read(pd, E2P_CMD) & E2P_CMD_EPC_BUSY_) {
225 smsc_dbg(DRV, "smsc9420_eeprom_reload: Eeprom busy");
226 return -EIO;
227 }
228
229 smsc9420_reg_write(pd, E2P_CMD,
230 (E2P_CMD_EPC_BUSY_ | E2P_CMD_EPC_CMD_RELOAD_));
231
232 do {
233 udelay(10);
234 if (!(smsc9420_reg_read(pd, E2P_CMD) & E2P_CMD_EPC_BUSY_))
235 return 0;
236 } while (timeout--);
237
238 smsc_warn(DRV, "smsc9420_eeprom_reload: Eeprom timed out");
239 return -EIO;
240}
241
242/* Standard ioctls for mii-tool */
243static int smsc9420_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
244{
245 struct smsc9420_pdata *pd = netdev_priv(dev);
246
247 if (!netif_running(dev) || !pd->phy_dev)
248 return -EINVAL;
249
Richard Cochran28b04112010-07-17 08:48:55 +0000250 return phy_mii_ioctl(pd->phy_dev, ifr, cmd);
Steve Glendinning2cb37722008-12-11 20:54:30 -0800251}
252
253static int smsc9420_ethtool_get_settings(struct net_device *dev,
254 struct ethtool_cmd *cmd)
255{
256 struct smsc9420_pdata *pd = netdev_priv(dev);
257
Steve Glendinning6c53b1b2009-11-29 23:14:45 -0800258 if (!pd->phy_dev)
259 return -ENODEV;
260
Steve Glendinning2cb37722008-12-11 20:54:30 -0800261 cmd->maxtxpkt = 1;
262 cmd->maxrxpkt = 1;
263 return phy_ethtool_gset(pd->phy_dev, cmd);
264}
265
266static int smsc9420_ethtool_set_settings(struct net_device *dev,
267 struct ethtool_cmd *cmd)
268{
269 struct smsc9420_pdata *pd = netdev_priv(dev);
270
Steve Glendinning6c53b1b2009-11-29 23:14:45 -0800271 if (!pd->phy_dev)
272 return -ENODEV;
273
Steve Glendinning2cb37722008-12-11 20:54:30 -0800274 return phy_ethtool_sset(pd->phy_dev, cmd);
275}
276
277static void smsc9420_ethtool_get_drvinfo(struct net_device *netdev,
278 struct ethtool_drvinfo *drvinfo)
279{
280 struct smsc9420_pdata *pd = netdev_priv(netdev);
281
Rick Jones68aad782011-11-07 13:29:27 +0000282 strlcpy(drvinfo->driver, DRV_NAME, sizeof(drvinfo->driver));
283 strlcpy(drvinfo->bus_info, pci_name(pd->pdev),
284 sizeof(drvinfo->bus_info));
285 strlcpy(drvinfo->version, DRV_VERSION, sizeof(drvinfo->version));
Steve Glendinning2cb37722008-12-11 20:54:30 -0800286}
287
288static u32 smsc9420_ethtool_get_msglevel(struct net_device *netdev)
289{
290 struct smsc9420_pdata *pd = netdev_priv(netdev);
291 return pd->msg_enable;
292}
293
294static void smsc9420_ethtool_set_msglevel(struct net_device *netdev, u32 data)
295{
296 struct smsc9420_pdata *pd = netdev_priv(netdev);
297 pd->msg_enable = data;
298}
299
300static int smsc9420_ethtool_nway_reset(struct net_device *netdev)
301{
302 struct smsc9420_pdata *pd = netdev_priv(netdev);
Steve Glendinning6c53b1b2009-11-29 23:14:45 -0800303
304 if (!pd->phy_dev)
305 return -ENODEV;
306
Steve Glendinning2cb37722008-12-11 20:54:30 -0800307 return phy_start_aneg(pd->phy_dev);
308}
309
Steve Glendinninga7276db2008-12-15 00:59:47 -0800310static int smsc9420_ethtool_getregslen(struct net_device *dev)
311{
312 /* all smsc9420 registers plus all phy registers */
313 return 0x100 + (32 * sizeof(u32));
314}
315
316static void
317smsc9420_ethtool_getregs(struct net_device *dev, struct ethtool_regs *regs,
318 void *buf)
319{
320 struct smsc9420_pdata *pd = netdev_priv(dev);
321 struct phy_device *phy_dev = pd->phy_dev;
322 unsigned int i, j = 0;
323 u32 *data = buf;
324
325 regs->version = smsc9420_reg_read(pd, ID_REV);
326 for (i = 0; i < 0x100; i += (sizeof(u32)))
327 data[j++] = smsc9420_reg_read(pd, i);
328
Steve Glendinning6c53b1b2009-11-29 23:14:45 -0800329 // cannot read phy registers if the net device is down
330 if (!phy_dev)
331 return;
332
Steve Glendinninga7276db2008-12-15 00:59:47 -0800333 for (i = 0; i <= 31; i++)
334 data[j++] = smsc9420_mii_read(phy_dev->bus, phy_dev->addr, i);
335}
336
Steve Glendinning012b2152008-12-12 22:32:22 -0800337static void smsc9420_eeprom_enable_access(struct smsc9420_pdata *pd)
338{
339 unsigned int temp = smsc9420_reg_read(pd, GPIO_CFG);
340 temp &= ~GPIO_CFG_EEPR_EN_;
341 smsc9420_reg_write(pd, GPIO_CFG, temp);
342 msleep(1);
343}
344
345static int smsc9420_eeprom_send_cmd(struct smsc9420_pdata *pd, u32 op)
346{
347 int timeout = 100;
348 u32 e2cmd;
349
350 smsc_dbg(HW, "op 0x%08x", op);
351 if (smsc9420_reg_read(pd, E2P_CMD) & E2P_CMD_EPC_BUSY_) {
352 smsc_warn(HW, "Busy at start");
353 return -EBUSY;
354 }
355
356 e2cmd = op | E2P_CMD_EPC_BUSY_;
357 smsc9420_reg_write(pd, E2P_CMD, e2cmd);
358
359 do {
360 msleep(1);
361 e2cmd = smsc9420_reg_read(pd, E2P_CMD);
Steve Glendinning9df8f4e2009-02-16 07:46:06 +0000362 } while ((e2cmd & E2P_CMD_EPC_BUSY_) && (--timeout));
Steve Glendinning012b2152008-12-12 22:32:22 -0800363
364 if (!timeout) {
365 smsc_info(HW, "TIMED OUT");
366 return -EAGAIN;
367 }
368
369 if (e2cmd & E2P_CMD_EPC_TIMEOUT_) {
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300370 smsc_info(HW, "Error occurred during eeprom operation");
Steve Glendinning012b2152008-12-12 22:32:22 -0800371 return -EINVAL;
372 }
373
374 return 0;
375}
376
377static int smsc9420_eeprom_read_location(struct smsc9420_pdata *pd,
378 u8 address, u8 *data)
379{
380 u32 op = E2P_CMD_EPC_CMD_READ_ | address;
381 int ret;
382
383 smsc_dbg(HW, "address 0x%x", address);
384 ret = smsc9420_eeprom_send_cmd(pd, op);
385
386 if (!ret)
387 data[address] = smsc9420_reg_read(pd, E2P_DATA);
388
389 return ret;
390}
391
392static int smsc9420_eeprom_write_location(struct smsc9420_pdata *pd,
393 u8 address, u8 data)
394{
395 u32 op = E2P_CMD_EPC_CMD_ERASE_ | address;
396 int ret;
397
398 smsc_dbg(HW, "address 0x%x, data 0x%x", address, data);
399 ret = smsc9420_eeprom_send_cmd(pd, op);
400
401 if (!ret) {
402 op = E2P_CMD_EPC_CMD_WRITE_ | address;
403 smsc9420_reg_write(pd, E2P_DATA, (u32)data);
404 ret = smsc9420_eeprom_send_cmd(pd, op);
405 }
406
407 return ret;
408}
409
410static int smsc9420_ethtool_get_eeprom_len(struct net_device *dev)
411{
412 return SMSC9420_EEPROM_SIZE;
413}
414
415static int smsc9420_ethtool_get_eeprom(struct net_device *dev,
416 struct ethtool_eeprom *eeprom, u8 *data)
417{
418 struct smsc9420_pdata *pd = netdev_priv(dev);
419 u8 eeprom_data[SMSC9420_EEPROM_SIZE];
420 int len, i;
421
422 smsc9420_eeprom_enable_access(pd);
423
424 len = min(eeprom->len, SMSC9420_EEPROM_SIZE);
425 for (i = 0; i < len; i++) {
426 int ret = smsc9420_eeprom_read_location(pd, i, eeprom_data);
427 if (ret < 0) {
428 eeprom->len = 0;
429 return ret;
430 }
431 }
432
433 memcpy(data, &eeprom_data[eeprom->offset], len);
Steve Glendinning196b7e12009-02-15 22:55:01 +0000434 eeprom->magic = SMSC9420_EEPROM_MAGIC;
Steve Glendinning012b2152008-12-12 22:32:22 -0800435 eeprom->len = len;
436 return 0;
437}
438
439static int smsc9420_ethtool_set_eeprom(struct net_device *dev,
440 struct ethtool_eeprom *eeprom, u8 *data)
441{
442 struct smsc9420_pdata *pd = netdev_priv(dev);
443 int ret;
444
Steve Glendinning196b7e12009-02-15 22:55:01 +0000445 if (eeprom->magic != SMSC9420_EEPROM_MAGIC)
446 return -EINVAL;
447
Steve Glendinning012b2152008-12-12 22:32:22 -0800448 smsc9420_eeprom_enable_access(pd);
449 smsc9420_eeprom_send_cmd(pd, E2P_CMD_EPC_CMD_EWEN_);
450 ret = smsc9420_eeprom_write_location(pd, eeprom->offset, *data);
451 smsc9420_eeprom_send_cmd(pd, E2P_CMD_EPC_CMD_EWDS_);
452
453 /* Single byte write, according to man page */
454 eeprom->len = 1;
455
456 return ret;
457}
458
Steve Glendinning2cb37722008-12-11 20:54:30 -0800459static const struct ethtool_ops smsc9420_ethtool_ops = {
460 .get_settings = smsc9420_ethtool_get_settings,
461 .set_settings = smsc9420_ethtool_set_settings,
462 .get_drvinfo = smsc9420_ethtool_get_drvinfo,
463 .get_msglevel = smsc9420_ethtool_get_msglevel,
464 .set_msglevel = smsc9420_ethtool_set_msglevel,
465 .nway_reset = smsc9420_ethtool_nway_reset,
466 .get_link = ethtool_op_get_link,
Steve Glendinning012b2152008-12-12 22:32:22 -0800467 .get_eeprom_len = smsc9420_ethtool_get_eeprom_len,
468 .get_eeprom = smsc9420_ethtool_get_eeprom,
469 .set_eeprom = smsc9420_ethtool_set_eeprom,
Steve Glendinninga7276db2008-12-15 00:59:47 -0800470 .get_regs_len = smsc9420_ethtool_getregslen,
471 .get_regs = smsc9420_ethtool_getregs,
Richard Cochran50c0c112012-04-03 22:59:37 +0000472 .get_ts_info = ethtool_op_get_ts_info,
Steve Glendinning2cb37722008-12-11 20:54:30 -0800473};
474
475/* Sets the device MAC address to dev_addr */
476static void smsc9420_set_mac_address(struct net_device *dev)
477{
478 struct smsc9420_pdata *pd = netdev_priv(dev);
479 u8 *dev_addr = dev->dev_addr;
480 u32 mac_high16 = (dev_addr[5] << 8) | dev_addr[4];
481 u32 mac_low32 = (dev_addr[3] << 24) | (dev_addr[2] << 16) |
482 (dev_addr[1] << 8) | dev_addr[0];
483
484 smsc9420_reg_write(pd, ADDRH, mac_high16);
485 smsc9420_reg_write(pd, ADDRL, mac_low32);
486}
487
488static void smsc9420_check_mac_address(struct net_device *dev)
489{
490 struct smsc9420_pdata *pd = netdev_priv(dev);
491
492 /* Check if mac address has been specified when bringing interface up */
493 if (is_valid_ether_addr(dev->dev_addr)) {
494 smsc9420_set_mac_address(dev);
495 smsc_dbg(PROBE, "MAC Address is specified by configuration");
496 } else {
497 /* Try reading mac address from device. if EEPROM is present
498 * it will already have been set */
499 u32 mac_high16 = smsc9420_reg_read(pd, ADDRH);
500 u32 mac_low32 = smsc9420_reg_read(pd, ADDRL);
501 dev->dev_addr[0] = (u8)(mac_low32);
502 dev->dev_addr[1] = (u8)(mac_low32 >> 8);
503 dev->dev_addr[2] = (u8)(mac_low32 >> 16);
504 dev->dev_addr[3] = (u8)(mac_low32 >> 24);
505 dev->dev_addr[4] = (u8)(mac_high16);
506 dev->dev_addr[5] = (u8)(mac_high16 >> 8);
507
508 if (is_valid_ether_addr(dev->dev_addr)) {
509 /* eeprom values are valid so use them */
510 smsc_dbg(PROBE, "Mac Address is read from EEPROM");
511 } else {
512 /* eeprom values are invalid, generate random MAC */
Danny Kukawkaf2cedb62012-02-15 06:45:39 +0000513 eth_hw_addr_random(dev);
Steve Glendinning2cb37722008-12-11 20:54:30 -0800514 smsc9420_set_mac_address(dev);
Danny Kukawkaf2cedb62012-02-15 06:45:39 +0000515 smsc_dbg(PROBE, "MAC Address is set to random");
Steve Glendinning2cb37722008-12-11 20:54:30 -0800516 }
517 }
518}
519
520static void smsc9420_stop_tx(struct smsc9420_pdata *pd)
521{
522 u32 dmac_control, mac_cr, dma_intr_ena;
Roel Kluin46578a692009-02-02 21:39:02 -0800523 int timeout = 1000;
Steve Glendinning2cb37722008-12-11 20:54:30 -0800524
525 /* disable TX DMAC */
526 dmac_control = smsc9420_reg_read(pd, DMAC_CONTROL);
527 dmac_control &= (~DMAC_CONTROL_ST_);
528 smsc9420_reg_write(pd, DMAC_CONTROL, dmac_control);
529
530 /* Wait max 10ms for transmit process to stop */
Roel Kluin46578a692009-02-02 21:39:02 -0800531 while (--timeout) {
Steve Glendinning2cb37722008-12-11 20:54:30 -0800532 if (smsc9420_reg_read(pd, DMAC_STATUS) & DMAC_STS_TS_)
533 break;
534 udelay(10);
535 }
536
Roel Kluin46578a692009-02-02 21:39:02 -0800537 if (!timeout)
Steve Glendinning2cb37722008-12-11 20:54:30 -0800538 smsc_warn(IFDOWN, "TX DMAC failed to stop");
539
540 /* ACK Tx DMAC stop bit */
541 smsc9420_reg_write(pd, DMAC_STATUS, DMAC_STS_TXPS_);
542
543 /* mask TX DMAC interrupts */
544 dma_intr_ena = smsc9420_reg_read(pd, DMAC_INTR_ENA);
545 dma_intr_ena &= ~(DMAC_INTR_ENA_TX_);
546 smsc9420_reg_write(pd, DMAC_INTR_ENA, dma_intr_ena);
547 smsc9420_pci_flush_write(pd);
548
549 /* stop MAC TX */
550 mac_cr = smsc9420_reg_read(pd, MAC_CR) & (~MAC_CR_TXEN_);
551 smsc9420_reg_write(pd, MAC_CR, mac_cr);
552 smsc9420_pci_flush_write(pd);
553}
554
555static void smsc9420_free_tx_ring(struct smsc9420_pdata *pd)
556{
557 int i;
558
559 BUG_ON(!pd->tx_ring);
560
561 if (!pd->tx_buffers)
562 return;
563
564 for (i = 0; i < TX_RING_SIZE; i++) {
565 struct sk_buff *skb = pd->tx_buffers[i].skb;
566
567 if (skb) {
568 BUG_ON(!pd->tx_buffers[i].mapping);
569 pci_unmap_single(pd->pdev, pd->tx_buffers[i].mapping,
570 skb->len, PCI_DMA_TODEVICE);
571 dev_kfree_skb_any(skb);
572 }
573
574 pd->tx_ring[i].status = 0;
575 pd->tx_ring[i].length = 0;
576 pd->tx_ring[i].buffer1 = 0;
577 pd->tx_ring[i].buffer2 = 0;
578 }
579 wmb();
580
581 kfree(pd->tx_buffers);
582 pd->tx_buffers = NULL;
583
584 pd->tx_ring_head = 0;
585 pd->tx_ring_tail = 0;
586}
587
588static void smsc9420_free_rx_ring(struct smsc9420_pdata *pd)
589{
590 int i;
591
592 BUG_ON(!pd->rx_ring);
593
594 if (!pd->rx_buffers)
595 return;
596
597 for (i = 0; i < RX_RING_SIZE; i++) {
598 if (pd->rx_buffers[i].skb)
599 dev_kfree_skb_any(pd->rx_buffers[i].skb);
600
601 if (pd->rx_buffers[i].mapping)
602 pci_unmap_single(pd->pdev, pd->rx_buffers[i].mapping,
603 PKT_BUF_SZ, PCI_DMA_FROMDEVICE);
604
605 pd->rx_ring[i].status = 0;
606 pd->rx_ring[i].length = 0;
607 pd->rx_ring[i].buffer1 = 0;
608 pd->rx_ring[i].buffer2 = 0;
609 }
610 wmb();
611
612 kfree(pd->rx_buffers);
613 pd->rx_buffers = NULL;
614
615 pd->rx_ring_head = 0;
616 pd->rx_ring_tail = 0;
617}
618
619static void smsc9420_stop_rx(struct smsc9420_pdata *pd)
620{
Roel Kluin46578a692009-02-02 21:39:02 -0800621 int timeout = 1000;
Steve Glendinning2cb37722008-12-11 20:54:30 -0800622 u32 mac_cr, dmac_control, dma_intr_ena;
623
624 /* mask RX DMAC interrupts */
625 dma_intr_ena = smsc9420_reg_read(pd, DMAC_INTR_ENA);
626 dma_intr_ena &= (~DMAC_INTR_ENA_RX_);
627 smsc9420_reg_write(pd, DMAC_INTR_ENA, dma_intr_ena);
628 smsc9420_pci_flush_write(pd);
629
630 /* stop RX MAC prior to stoping DMA */
631 mac_cr = smsc9420_reg_read(pd, MAC_CR) & (~MAC_CR_RXEN_);
632 smsc9420_reg_write(pd, MAC_CR, mac_cr);
633 smsc9420_pci_flush_write(pd);
634
635 /* stop RX DMAC */
636 dmac_control = smsc9420_reg_read(pd, DMAC_CONTROL);
637 dmac_control &= (~DMAC_CONTROL_SR_);
638 smsc9420_reg_write(pd, DMAC_CONTROL, dmac_control);
639 smsc9420_pci_flush_write(pd);
640
641 /* wait up to 10ms for receive to stop */
Roel Kluin46578a692009-02-02 21:39:02 -0800642 while (--timeout) {
Steve Glendinning2cb37722008-12-11 20:54:30 -0800643 if (smsc9420_reg_read(pd, DMAC_STATUS) & DMAC_STS_RS_)
644 break;
645 udelay(10);
646 }
647
Roel Kluin46578a692009-02-02 21:39:02 -0800648 if (!timeout)
Steve Glendinning2cb37722008-12-11 20:54:30 -0800649 smsc_warn(IFDOWN, "RX DMAC did not stop! timeout.");
650
651 /* ACK the Rx DMAC stop bit */
652 smsc9420_reg_write(pd, DMAC_STATUS, DMAC_STS_RXPS_);
653}
654
655static irqreturn_t smsc9420_isr(int irq, void *dev_id)
656{
657 struct smsc9420_pdata *pd = dev_id;
658 u32 int_cfg, int_sts, int_ctl;
659 irqreturn_t ret = IRQ_NONE;
660 ulong flags;
661
662 BUG_ON(!pd);
663 BUG_ON(!pd->base_addr);
664
665 int_cfg = smsc9420_reg_read(pd, INT_CFG);
666
667 /* check if it's our interrupt */
668 if ((int_cfg & (INT_CFG_IRQ_EN_ | INT_CFG_IRQ_INT_)) !=
669 (INT_CFG_IRQ_EN_ | INT_CFG_IRQ_INT_))
670 return IRQ_NONE;
671
672 int_sts = smsc9420_reg_read(pd, INT_STAT);
673
674 if (likely(INT_STAT_DMAC_INT_ & int_sts)) {
675 u32 status = smsc9420_reg_read(pd, DMAC_STATUS);
676 u32 ints_to_clear = 0;
677
678 if (status & DMAC_STS_TX_) {
679 ints_to_clear |= (DMAC_STS_TX_ | DMAC_STS_NIS_);
680 netif_wake_queue(pd->dev);
681 }
682
683 if (status & DMAC_STS_RX_) {
684 /* mask RX DMAC interrupts */
685 u32 dma_intr_ena = smsc9420_reg_read(pd, DMAC_INTR_ENA);
686 dma_intr_ena &= (~DMAC_INTR_ENA_RX_);
687 smsc9420_reg_write(pd, DMAC_INTR_ENA, dma_intr_ena);
688 smsc9420_pci_flush_write(pd);
689
690 ints_to_clear |= (DMAC_STS_RX_ | DMAC_STS_NIS_);
Ben Hutchings288379f2009-01-19 16:43:59 -0800691 napi_schedule(&pd->napi);
Steve Glendinning2cb37722008-12-11 20:54:30 -0800692 }
693
694 if (ints_to_clear)
695 smsc9420_reg_write(pd, DMAC_STATUS, ints_to_clear);
696
697 ret = IRQ_HANDLED;
698 }
699
700 if (unlikely(INT_STAT_SW_INT_ & int_sts)) {
701 /* mask software interrupt */
702 spin_lock_irqsave(&pd->int_lock, flags);
703 int_ctl = smsc9420_reg_read(pd, INT_CTL);
704 int_ctl &= (~INT_CTL_SW_INT_EN_);
705 smsc9420_reg_write(pd, INT_CTL, int_ctl);
706 spin_unlock_irqrestore(&pd->int_lock, flags);
707
708 smsc9420_reg_write(pd, INT_STAT, INT_STAT_SW_INT_);
709 pd->software_irq_signal = true;
710 smp_wmb();
711
712 ret = IRQ_HANDLED;
713 }
714
715 /* to ensure PCI write completion, we must perform a PCI read */
716 smsc9420_pci_flush_write(pd);
717
718 return ret;
719}
720
Steve Glendinninge3126742008-12-12 22:31:50 -0800721#ifdef CONFIG_NET_POLL_CONTROLLER
722static void smsc9420_poll_controller(struct net_device *dev)
723{
724 disable_irq(dev->irq);
725 smsc9420_isr(0, dev);
726 enable_irq(dev->irq);
727}
728#endif /* CONFIG_NET_POLL_CONTROLLER */
729
Steve Glendinning2cb37722008-12-11 20:54:30 -0800730static void smsc9420_dmac_soft_reset(struct smsc9420_pdata *pd)
731{
732 smsc9420_reg_write(pd, BUS_MODE, BUS_MODE_SWR_);
733 smsc9420_reg_read(pd, BUS_MODE);
734 udelay(2);
735 if (smsc9420_reg_read(pd, BUS_MODE) & BUS_MODE_SWR_)
736 smsc_warn(DRV, "Software reset not cleared");
737}
738
739static int smsc9420_stop(struct net_device *dev)
740{
741 struct smsc9420_pdata *pd = netdev_priv(dev);
742 u32 int_cfg;
743 ulong flags;
744
745 BUG_ON(!pd);
746 BUG_ON(!pd->phy_dev);
747
748 /* disable master interrupt */
749 spin_lock_irqsave(&pd->int_lock, flags);
750 int_cfg = smsc9420_reg_read(pd, INT_CFG) & (~INT_CFG_IRQ_EN_);
751 smsc9420_reg_write(pd, INT_CFG, int_cfg);
752 spin_unlock_irqrestore(&pd->int_lock, flags);
753
754 netif_tx_disable(dev);
755 napi_disable(&pd->napi);
756
757 smsc9420_stop_tx(pd);
758 smsc9420_free_tx_ring(pd);
759
760 smsc9420_stop_rx(pd);
761 smsc9420_free_rx_ring(pd);
762
763 free_irq(dev->irq, pd);
764
765 smsc9420_dmac_soft_reset(pd);
766
767 phy_stop(pd->phy_dev);
768
769 phy_disconnect(pd->phy_dev);
770 pd->phy_dev = NULL;
771 mdiobus_unregister(pd->mii_bus);
772 mdiobus_free(pd->mii_bus);
773
774 return 0;
775}
776
777static void smsc9420_rx_count_stats(struct net_device *dev, u32 desc_status)
778{
779 if (unlikely(desc_status & RDES0_ERROR_SUMMARY_)) {
780 dev->stats.rx_errors++;
781 if (desc_status & RDES0_DESCRIPTOR_ERROR_)
782 dev->stats.rx_over_errors++;
783 else if (desc_status & (RDES0_FRAME_TOO_LONG_ |
784 RDES0_RUNT_FRAME_ | RDES0_COLLISION_SEEN_))
785 dev->stats.rx_frame_errors++;
786 else if (desc_status & RDES0_CRC_ERROR_)
787 dev->stats.rx_crc_errors++;
788 }
789
790 if (unlikely(desc_status & RDES0_LENGTH_ERROR_))
791 dev->stats.rx_length_errors++;
792
793 if (unlikely(!((desc_status & RDES0_LAST_DESCRIPTOR_) &&
794 (desc_status & RDES0_FIRST_DESCRIPTOR_))))
795 dev->stats.rx_length_errors++;
796
797 if (desc_status & RDES0_MULTICAST_FRAME_)
798 dev->stats.multicast++;
799}
800
801static void smsc9420_rx_handoff(struct smsc9420_pdata *pd, const int index,
802 const u32 status)
803{
804 struct net_device *dev = pd->dev;
805 struct sk_buff *skb;
806 u16 packet_length = (status & RDES0_FRAME_LENGTH_MASK_)
807 >> RDES0_FRAME_LENGTH_SHFT_;
808
809 /* remove crc from packet lendth */
810 packet_length -= 4;
811
812 if (pd->rx_csum)
813 packet_length -= 2;
814
815 dev->stats.rx_packets++;
816 dev->stats.rx_bytes += packet_length;
817
818 pci_unmap_single(pd->pdev, pd->rx_buffers[index].mapping,
819 PKT_BUF_SZ, PCI_DMA_FROMDEVICE);
820 pd->rx_buffers[index].mapping = 0;
821
822 skb = pd->rx_buffers[index].skb;
823 pd->rx_buffers[index].skb = NULL;
824
825 if (pd->rx_csum) {
826 u16 hw_csum = get_unaligned_le16(skb_tail_pointer(skb) +
827 NET_IP_ALIGN + packet_length + 4);
Steve Glendinningcd7a3b72009-03-20 01:14:53 -0700828 put_unaligned_le16(hw_csum, &skb->csum);
Steve Glendinning2cb37722008-12-11 20:54:30 -0800829 skb->ip_summed = CHECKSUM_COMPLETE;
830 }
831
832 skb_reserve(skb, NET_IP_ALIGN);
833 skb_put(skb, packet_length);
834
835 skb->protocol = eth_type_trans(skb, dev);
836
837 netif_receive_skb(skb);
Steve Glendinning2cb37722008-12-11 20:54:30 -0800838}
839
840static int smsc9420_alloc_rx_buffer(struct smsc9420_pdata *pd, int index)
841{
842 struct sk_buff *skb = netdev_alloc_skb(pd->dev, PKT_BUF_SZ);
843 dma_addr_t mapping;
844
845 BUG_ON(pd->rx_buffers[index].skb);
846 BUG_ON(pd->rx_buffers[index].mapping);
847
848 if (unlikely(!skb)) {
849 smsc_warn(RX_ERR, "Failed to allocate new skb!");
850 return -ENOMEM;
851 }
852
Steve Glendinning2cb37722008-12-11 20:54:30 -0800853 mapping = pci_map_single(pd->pdev, skb_tail_pointer(skb),
854 PKT_BUF_SZ, PCI_DMA_FROMDEVICE);
855 if (pci_dma_mapping_error(pd->pdev, mapping)) {
856 dev_kfree_skb_any(skb);
857 smsc_warn(RX_ERR, "pci_map_single failed!");
858 return -ENOMEM;
859 }
860
861 pd->rx_buffers[index].skb = skb;
862 pd->rx_buffers[index].mapping = mapping;
863 pd->rx_ring[index].buffer1 = mapping + NET_IP_ALIGN;
864 pd->rx_ring[index].status = RDES0_OWN_;
865 wmb();
866
867 return 0;
868}
869
870static void smsc9420_alloc_new_rx_buffers(struct smsc9420_pdata *pd)
871{
872 while (pd->rx_ring_tail != pd->rx_ring_head) {
873 if (smsc9420_alloc_rx_buffer(pd, pd->rx_ring_tail))
874 break;
875
876 pd->rx_ring_tail = (pd->rx_ring_tail + 1) % RX_RING_SIZE;
877 }
878}
879
880static int smsc9420_rx_poll(struct napi_struct *napi, int budget)
881{
882 struct smsc9420_pdata *pd =
883 container_of(napi, struct smsc9420_pdata, napi);
884 struct net_device *dev = pd->dev;
885 u32 drop_frame_cnt, dma_intr_ena, status;
886 int work_done;
887
888 for (work_done = 0; work_done < budget; work_done++) {
889 rmb();
890 status = pd->rx_ring[pd->rx_ring_head].status;
891
892 /* stop if DMAC owns this dma descriptor */
893 if (status & RDES0_OWN_)
894 break;
895
896 smsc9420_rx_count_stats(dev, status);
897 smsc9420_rx_handoff(pd, pd->rx_ring_head, status);
898 pd->rx_ring_head = (pd->rx_ring_head + 1) % RX_RING_SIZE;
899 smsc9420_alloc_new_rx_buffers(pd);
900 }
901
902 drop_frame_cnt = smsc9420_reg_read(pd, MISS_FRAME_CNTR);
903 dev->stats.rx_dropped +=
904 (drop_frame_cnt & 0xFFFF) + ((drop_frame_cnt >> 17) & 0x3FF);
905
906 /* Kick RXDMA */
907 smsc9420_reg_write(pd, RX_POLL_DEMAND, 1);
908 smsc9420_pci_flush_write(pd);
909
910 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -0800911 napi_complete(&pd->napi);
Steve Glendinning2cb37722008-12-11 20:54:30 -0800912
913 /* re-enable RX DMA interrupts */
914 dma_intr_ena = smsc9420_reg_read(pd, DMAC_INTR_ENA);
915 dma_intr_ena |= (DMAC_INTR_ENA_RX_ | DMAC_INTR_ENA_NIS_);
916 smsc9420_reg_write(pd, DMAC_INTR_ENA, dma_intr_ena);
917 smsc9420_pci_flush_write(pd);
918 }
919 return work_done;
920}
921
922static void
923smsc9420_tx_update_stats(struct net_device *dev, u32 status, u32 length)
924{
925 if (unlikely(status & TDES0_ERROR_SUMMARY_)) {
926 dev->stats.tx_errors++;
927 if (status & (TDES0_EXCESSIVE_DEFERRAL_ |
928 TDES0_EXCESSIVE_COLLISIONS_))
929 dev->stats.tx_aborted_errors++;
930
931 if (status & (TDES0_LOSS_OF_CARRIER_ | TDES0_NO_CARRIER_))
932 dev->stats.tx_carrier_errors++;
933 } else {
934 dev->stats.tx_packets++;
935 dev->stats.tx_bytes += (length & 0x7FF);
936 }
937
938 if (unlikely(status & TDES0_EXCESSIVE_COLLISIONS_)) {
939 dev->stats.collisions += 16;
940 } else {
941 dev->stats.collisions +=
942 (status & TDES0_COLLISION_COUNT_MASK_) >>
943 TDES0_COLLISION_COUNT_SHFT_;
944 }
945
946 if (unlikely(status & TDES0_HEARTBEAT_FAIL_))
947 dev->stats.tx_heartbeat_errors++;
948}
949
950/* Check for completed dma transfers, update stats and free skbs */
951static void smsc9420_complete_tx(struct net_device *dev)
952{
953 struct smsc9420_pdata *pd = netdev_priv(dev);
954
955 while (pd->tx_ring_tail != pd->tx_ring_head) {
956 int index = pd->tx_ring_tail;
957 u32 status, length;
958
959 rmb();
960 status = pd->tx_ring[index].status;
961 length = pd->tx_ring[index].length;
962
963 /* Check if DMA still owns this descriptor */
964 if (unlikely(TDES0_OWN_ & status))
965 break;
966
967 smsc9420_tx_update_stats(dev, status, length);
968
969 BUG_ON(!pd->tx_buffers[index].skb);
970 BUG_ON(!pd->tx_buffers[index].mapping);
971
972 pci_unmap_single(pd->pdev, pd->tx_buffers[index].mapping,
973 pd->tx_buffers[index].skb->len, PCI_DMA_TODEVICE);
974 pd->tx_buffers[index].mapping = 0;
975
976 dev_kfree_skb_any(pd->tx_buffers[index].skb);
977 pd->tx_buffers[index].skb = NULL;
978
979 pd->tx_ring[index].buffer1 = 0;
980 wmb();
981
982 pd->tx_ring_tail = (pd->tx_ring_tail + 1) % TX_RING_SIZE;
983 }
984}
985
Stephen Hemminger613573252009-08-31 19:50:58 +0000986static netdev_tx_t smsc9420_hard_start_xmit(struct sk_buff *skb,
987 struct net_device *dev)
Steve Glendinning2cb37722008-12-11 20:54:30 -0800988{
989 struct smsc9420_pdata *pd = netdev_priv(dev);
990 dma_addr_t mapping;
991 int index = pd->tx_ring_head;
992 u32 tmp_desc1;
993 bool about_to_take_last_desc =
994 (((pd->tx_ring_head + 2) % TX_RING_SIZE) == pd->tx_ring_tail);
995
996 smsc9420_complete_tx(dev);
997
998 rmb();
999 BUG_ON(pd->tx_ring[index].status & TDES0_OWN_);
1000 BUG_ON(pd->tx_buffers[index].skb);
1001 BUG_ON(pd->tx_buffers[index].mapping);
1002
1003 mapping = pci_map_single(pd->pdev, skb->data,
1004 skb->len, PCI_DMA_TODEVICE);
1005 if (pci_dma_mapping_error(pd->pdev, mapping)) {
1006 smsc_warn(TX_ERR, "pci_map_single failed, dropping packet");
1007 return NETDEV_TX_BUSY;
1008 }
1009
1010 pd->tx_buffers[index].skb = skb;
1011 pd->tx_buffers[index].mapping = mapping;
1012
1013 tmp_desc1 = (TDES1_LS_ | ((u32)skb->len & 0x7FF));
1014 if (unlikely(about_to_take_last_desc)) {
1015 tmp_desc1 |= TDES1_IC_;
1016 netif_stop_queue(pd->dev);
1017 }
1018
1019 /* check if we are at the last descriptor and need to set EOR */
1020 if (unlikely(index == (TX_RING_SIZE - 1)))
1021 tmp_desc1 |= TDES1_TER_;
1022
1023 pd->tx_ring[index].buffer1 = mapping;
1024 pd->tx_ring[index].length = tmp_desc1;
1025 wmb();
1026
1027 /* increment head */
1028 pd->tx_ring_head = (pd->tx_ring_head + 1) % TX_RING_SIZE;
1029
1030 /* assign ownership to DMAC */
1031 pd->tx_ring[index].status = TDES0_OWN_;
1032 wmb();
1033
Richard Cochran62412072011-06-19 03:31:44 +00001034 skb_tx_timestamp(skb);
1035
Steve Glendinning2cb37722008-12-11 20:54:30 -08001036 /* kick the DMA */
1037 smsc9420_reg_write(pd, TX_POLL_DEMAND, 1);
1038 smsc9420_pci_flush_write(pd);
1039
Steve Glendinning2cb37722008-12-11 20:54:30 -08001040 return NETDEV_TX_OK;
1041}
1042
1043static struct net_device_stats *smsc9420_get_stats(struct net_device *dev)
1044{
1045 struct smsc9420_pdata *pd = netdev_priv(dev);
1046 u32 counter = smsc9420_reg_read(pd, MISS_FRAME_CNTR);
1047 dev->stats.rx_dropped +=
1048 (counter & 0x0000FFFF) + ((counter >> 17) & 0x000003FF);
1049 return &dev->stats;
1050}
1051
1052static void smsc9420_set_multicast_list(struct net_device *dev)
1053{
1054 struct smsc9420_pdata *pd = netdev_priv(dev);
1055 u32 mac_cr = smsc9420_reg_read(pd, MAC_CR);
1056
1057 if (dev->flags & IFF_PROMISC) {
1058 smsc_dbg(HW, "Promiscuous Mode Enabled");
1059 mac_cr |= MAC_CR_PRMS_;
1060 mac_cr &= (~MAC_CR_MCPAS_);
1061 mac_cr &= (~MAC_CR_HPFILT_);
1062 } else if (dev->flags & IFF_ALLMULTI) {
1063 smsc_dbg(HW, "Receive all Multicast Enabled");
1064 mac_cr &= (~MAC_CR_PRMS_);
1065 mac_cr |= MAC_CR_MCPAS_;
1066 mac_cr &= (~MAC_CR_HPFILT_);
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00001067 } else if (!netdev_mc_empty(dev)) {
Jiri Pirko22bedad2010-04-01 21:22:57 +00001068 struct netdev_hw_addr *ha;
Steve Glendinning2cb37722008-12-11 20:54:30 -08001069 u32 hash_lo = 0, hash_hi = 0;
1070
1071 smsc_dbg(HW, "Multicast filter enabled");
Jiri Pirko22bedad2010-04-01 21:22:57 +00001072 netdev_for_each_mc_addr(ha, dev) {
1073 u32 bit_num = smsc9420_hash(ha->addr);
Steve Glendinning2cb37722008-12-11 20:54:30 -08001074 u32 mask = 1 << (bit_num & 0x1F);
1075
1076 if (bit_num & 0x20)
1077 hash_hi |= mask;
1078 else
1079 hash_lo |= mask;
1080
Steve Glendinning2cb37722008-12-11 20:54:30 -08001081 }
1082 smsc9420_reg_write(pd, HASHH, hash_hi);
1083 smsc9420_reg_write(pd, HASHL, hash_lo);
1084
1085 mac_cr &= (~MAC_CR_PRMS_);
1086 mac_cr &= (~MAC_CR_MCPAS_);
1087 mac_cr |= MAC_CR_HPFILT_;
1088 } else {
1089 smsc_dbg(HW, "Receive own packets only.");
1090 smsc9420_reg_write(pd, HASHH, 0);
1091 smsc9420_reg_write(pd, HASHL, 0);
1092
1093 mac_cr &= (~MAC_CR_PRMS_);
1094 mac_cr &= (~MAC_CR_MCPAS_);
1095 mac_cr &= (~MAC_CR_HPFILT_);
1096 }
1097
1098 smsc9420_reg_write(pd, MAC_CR, mac_cr);
1099 smsc9420_pci_flush_write(pd);
1100}
1101
Steve Glendinning2cb37722008-12-11 20:54:30 -08001102static void smsc9420_phy_update_flowcontrol(struct smsc9420_pdata *pd)
1103{
1104 struct phy_device *phy_dev = pd->phy_dev;
1105 u32 flow;
1106
1107 if (phy_dev->duplex == DUPLEX_FULL) {
1108 u16 lcladv = phy_read(phy_dev, MII_ADVERTISE);
1109 u16 rmtadv = phy_read(phy_dev, MII_LPA);
Steve Glendinningbc02ff92008-12-16 02:00:48 -08001110 u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
Steve Glendinning2cb37722008-12-11 20:54:30 -08001111
1112 if (cap & FLOW_CTRL_RX)
1113 flow = 0xFFFF0002;
1114 else
1115 flow = 0;
1116
1117 smsc_info(LINK, "rx pause %s, tx pause %s",
1118 (cap & FLOW_CTRL_RX ? "enabled" : "disabled"),
1119 (cap & FLOW_CTRL_TX ? "enabled" : "disabled"));
1120 } else {
1121 smsc_info(LINK, "half duplex");
1122 flow = 0;
1123 }
1124
1125 smsc9420_reg_write(pd, FLOW, flow);
1126}
1127
1128/* Update link mode if anything has changed. Called periodically when the
1129 * PHY is in polling mode, even if nothing has changed. */
1130static void smsc9420_phy_adjust_link(struct net_device *dev)
1131{
1132 struct smsc9420_pdata *pd = netdev_priv(dev);
1133 struct phy_device *phy_dev = pd->phy_dev;
1134 int carrier;
1135
1136 if (phy_dev->duplex != pd->last_duplex) {
1137 u32 mac_cr = smsc9420_reg_read(pd, MAC_CR);
1138 if (phy_dev->duplex) {
1139 smsc_dbg(LINK, "full duplex mode");
1140 mac_cr |= MAC_CR_FDPX_;
1141 } else {
1142 smsc_dbg(LINK, "half duplex mode");
1143 mac_cr &= ~MAC_CR_FDPX_;
1144 }
1145 smsc9420_reg_write(pd, MAC_CR, mac_cr);
1146
1147 smsc9420_phy_update_flowcontrol(pd);
1148 pd->last_duplex = phy_dev->duplex;
1149 }
1150
1151 carrier = netif_carrier_ok(dev);
1152 if (carrier != pd->last_carrier) {
1153 if (carrier)
1154 smsc_dbg(LINK, "carrier OK");
1155 else
1156 smsc_dbg(LINK, "no carrier");
1157 pd->last_carrier = carrier;
1158 }
1159}
1160
1161static int smsc9420_mii_probe(struct net_device *dev)
1162{
1163 struct smsc9420_pdata *pd = netdev_priv(dev);
1164 struct phy_device *phydev = NULL;
1165
1166 BUG_ON(pd->phy_dev);
1167
1168 /* Device only supports internal PHY at address 1 */
1169 if (!pd->mii_bus->phy_map[1]) {
1170 pr_err("%s: no PHY found at address 1\n", dev->name);
1171 return -ENODEV;
1172 }
1173
1174 phydev = pd->mii_bus->phy_map[1];
1175 smsc_info(PROBE, "PHY addr %d, phy_id 0x%08X", phydev->addr,
1176 phydev->phy_id);
1177
Kay Sieversdb1d7bf2009-01-26 21:12:58 -08001178 phydev = phy_connect(dev, dev_name(&phydev->dev),
Julia Lawalla974a672009-11-18 08:23:17 +00001179 smsc9420_phy_adjust_link, 0, PHY_INTERFACE_MODE_MII);
Steve Glendinning2cb37722008-12-11 20:54:30 -08001180
1181 if (IS_ERR(phydev)) {
1182 pr_err("%s: Could not attach to PHY\n", dev->name);
1183 return PTR_ERR(phydev);
1184 }
1185
1186 pr_info("%s: attached PHY driver [%s] (mii_bus:phy_addr=%s, irq=%d)\n",
Kay Sieversdb1d7bf2009-01-26 21:12:58 -08001187 dev->name, phydev->drv->name, dev_name(&phydev->dev), phydev->irq);
Steve Glendinning2cb37722008-12-11 20:54:30 -08001188
1189 /* mask with MAC supported features */
1190 phydev->supported &= (PHY_BASIC_FEATURES | SUPPORTED_Pause |
1191 SUPPORTED_Asym_Pause);
1192 phydev->advertising = phydev->supported;
1193
1194 pd->phy_dev = phydev;
1195 pd->last_duplex = -1;
1196 pd->last_carrier = -1;
1197
1198 return 0;
1199}
1200
1201static int smsc9420_mii_init(struct net_device *dev)
1202{
1203 struct smsc9420_pdata *pd = netdev_priv(dev);
1204 int err = -ENXIO, i;
1205
1206 pd->mii_bus = mdiobus_alloc();
1207 if (!pd->mii_bus) {
1208 err = -ENOMEM;
1209 goto err_out_1;
1210 }
1211 pd->mii_bus->name = DRV_MDIONAME;
1212 snprintf(pd->mii_bus->id, MII_BUS_ID_SIZE, "%x",
1213 (pd->pdev->bus->number << 8) | pd->pdev->devfn);
1214 pd->mii_bus->priv = pd;
1215 pd->mii_bus->read = smsc9420_mii_read;
1216 pd->mii_bus->write = smsc9420_mii_write;
1217 pd->mii_bus->irq = pd->phy_irq;
1218 for (i = 0; i < PHY_MAX_ADDR; ++i)
1219 pd->mii_bus->irq[i] = PHY_POLL;
1220
1221 /* Mask all PHYs except ID 1 (internal) */
1222 pd->mii_bus->phy_mask = ~(1 << 1);
1223
1224 if (mdiobus_register(pd->mii_bus)) {
1225 smsc_warn(PROBE, "Error registering mii bus");
1226 goto err_out_free_bus_2;
1227 }
1228
1229 if (smsc9420_mii_probe(dev) < 0) {
1230 smsc_warn(PROBE, "Error probing mii bus");
1231 goto err_out_unregister_bus_3;
1232 }
1233
1234 return 0;
1235
1236err_out_unregister_bus_3:
1237 mdiobus_unregister(pd->mii_bus);
1238err_out_free_bus_2:
1239 mdiobus_free(pd->mii_bus);
1240err_out_1:
1241 return err;
1242}
1243
1244static int smsc9420_alloc_tx_ring(struct smsc9420_pdata *pd)
1245{
1246 int i;
1247
1248 BUG_ON(!pd->tx_ring);
1249
1250 pd->tx_buffers = kmalloc((sizeof(struct smsc9420_ring_info) *
1251 TX_RING_SIZE), GFP_KERNEL);
1252 if (!pd->tx_buffers) {
1253 smsc_warn(IFUP, "Failed to allocated tx_buffers");
1254 return -ENOMEM;
1255 }
1256
1257 /* Initialize the TX Ring */
1258 for (i = 0; i < TX_RING_SIZE; i++) {
1259 pd->tx_buffers[i].skb = NULL;
1260 pd->tx_buffers[i].mapping = 0;
1261 pd->tx_ring[i].status = 0;
1262 pd->tx_ring[i].length = 0;
1263 pd->tx_ring[i].buffer1 = 0;
1264 pd->tx_ring[i].buffer2 = 0;
1265 }
1266 pd->tx_ring[TX_RING_SIZE - 1].length = TDES1_TER_;
1267 wmb();
1268
1269 pd->tx_ring_head = 0;
1270 pd->tx_ring_tail = 0;
1271
1272 smsc9420_reg_write(pd, TX_BASE_ADDR, pd->tx_dma_addr);
1273 smsc9420_pci_flush_write(pd);
1274
1275 return 0;
1276}
1277
1278static int smsc9420_alloc_rx_ring(struct smsc9420_pdata *pd)
1279{
1280 int i;
1281
1282 BUG_ON(!pd->rx_ring);
1283
1284 pd->rx_buffers = kmalloc((sizeof(struct smsc9420_ring_info) *
1285 RX_RING_SIZE), GFP_KERNEL);
1286 if (pd->rx_buffers == NULL) {
1287 smsc_warn(IFUP, "Failed to allocated rx_buffers");
1288 goto out;
1289 }
1290
1291 /* initialize the rx ring */
1292 for (i = 0; i < RX_RING_SIZE; i++) {
1293 pd->rx_ring[i].status = 0;
1294 pd->rx_ring[i].length = PKT_BUF_SZ;
1295 pd->rx_ring[i].buffer2 = 0;
1296 pd->rx_buffers[i].skb = NULL;
1297 pd->rx_buffers[i].mapping = 0;
1298 }
1299 pd->rx_ring[RX_RING_SIZE - 1].length = (PKT_BUF_SZ | RDES1_RER_);
1300
1301 /* now allocate the entire ring of skbs */
1302 for (i = 0; i < RX_RING_SIZE; i++) {
1303 if (smsc9420_alloc_rx_buffer(pd, i)) {
1304 smsc_warn(IFUP, "failed to allocate rx skb %d", i);
1305 goto out_free_rx_skbs;
1306 }
1307 }
1308
1309 pd->rx_ring_head = 0;
1310 pd->rx_ring_tail = 0;
1311
1312 smsc9420_reg_write(pd, VLAN1, ETH_P_8021Q);
1313 smsc_dbg(IFUP, "VLAN1 = 0x%08x", smsc9420_reg_read(pd, VLAN1));
1314
1315 if (pd->rx_csum) {
1316 /* Enable RX COE */
1317 u32 coe = smsc9420_reg_read(pd, COE_CR) | RX_COE_EN;
1318 smsc9420_reg_write(pd, COE_CR, coe);
1319 smsc_dbg(IFUP, "COE_CR = 0x%08x", coe);
1320 }
1321
1322 smsc9420_reg_write(pd, RX_BASE_ADDR, pd->rx_dma_addr);
1323 smsc9420_pci_flush_write(pd);
1324
1325 return 0;
1326
1327out_free_rx_skbs:
1328 smsc9420_free_rx_ring(pd);
1329out:
1330 return -ENOMEM;
1331}
1332
1333static int smsc9420_open(struct net_device *dev)
1334{
1335 struct smsc9420_pdata *pd;
1336 u32 bus_mode, mac_cr, dmac_control, int_cfg, dma_intr_ena, int_ctl;
1337 unsigned long flags;
1338 int result = 0, timeout;
1339
1340 BUG_ON(!dev);
1341 pd = netdev_priv(dev);
1342 BUG_ON(!pd);
1343
1344 if (!is_valid_ether_addr(dev->dev_addr)) {
1345 smsc_warn(IFUP, "dev_addr is not a valid MAC address");
1346 result = -EADDRNOTAVAIL;
1347 goto out_0;
1348 }
1349
1350 netif_carrier_off(dev);
1351
Daniel Mack3ad2f3f2010-02-03 08:01:28 +08001352 /* disable, mask and acknowledge all interrupts */
Steve Glendinning2cb37722008-12-11 20:54:30 -08001353 spin_lock_irqsave(&pd->int_lock, flags);
1354 int_cfg = smsc9420_reg_read(pd, INT_CFG) & (~INT_CFG_IRQ_EN_);
1355 smsc9420_reg_write(pd, INT_CFG, int_cfg);
1356 smsc9420_reg_write(pd, INT_CTL, 0);
1357 spin_unlock_irqrestore(&pd->int_lock, flags);
1358 smsc9420_reg_write(pd, DMAC_INTR_ENA, 0);
1359 smsc9420_reg_write(pd, INT_STAT, 0xFFFFFFFF);
1360 smsc9420_pci_flush_write(pd);
1361
1362 if (request_irq(dev->irq, smsc9420_isr, IRQF_SHARED | IRQF_DISABLED,
1363 DRV_NAME, pd)) {
1364 smsc_warn(IFUP, "Unable to use IRQ = %d", dev->irq);
1365 result = -ENODEV;
1366 goto out_0;
1367 }
1368
1369 smsc9420_dmac_soft_reset(pd);
1370
1371 /* make sure MAC_CR is sane */
1372 smsc9420_reg_write(pd, MAC_CR, 0);
1373
1374 smsc9420_set_mac_address(dev);
1375
1376 /* Configure GPIO pins to drive LEDs */
1377 smsc9420_reg_write(pd, GPIO_CFG,
1378 (GPIO_CFG_LED_3_ | GPIO_CFG_LED_2_ | GPIO_CFG_LED_1_));
1379
1380 bus_mode = BUS_MODE_DMA_BURST_LENGTH_16;
1381
1382#ifdef __BIG_ENDIAN
1383 bus_mode |= BUS_MODE_DBO_;
1384#endif
1385
1386 smsc9420_reg_write(pd, BUS_MODE, bus_mode);
1387
1388 smsc9420_pci_flush_write(pd);
1389
1390 /* set bus master bridge arbitration priority for Rx and TX DMA */
1391 smsc9420_reg_write(pd, BUS_CFG, BUS_CFG_RXTXWEIGHT_4_1);
1392
1393 smsc9420_reg_write(pd, DMAC_CONTROL,
1394 (DMAC_CONTROL_SF_ | DMAC_CONTROL_OSF_));
1395
1396 smsc9420_pci_flush_write(pd);
1397
1398 /* test the IRQ connection to the ISR */
1399 smsc_dbg(IFUP, "Testing ISR using IRQ %d", dev->irq);
Steve Glendinning16095592009-01-29 17:29:15 -08001400 pd->software_irq_signal = false;
Steve Glendinning2cb37722008-12-11 20:54:30 -08001401
1402 spin_lock_irqsave(&pd->int_lock, flags);
1403 /* configure interrupt deassertion timer and enable interrupts */
1404 int_cfg = smsc9420_reg_read(pd, INT_CFG) | INT_CFG_IRQ_EN_;
1405 int_cfg &= ~(INT_CFG_INT_DEAS_MASK);
1406 int_cfg |= (INT_DEAS_TIME & INT_CFG_INT_DEAS_MASK);
1407 smsc9420_reg_write(pd, INT_CFG, int_cfg);
1408
1409 /* unmask software interrupt */
1410 int_ctl = smsc9420_reg_read(pd, INT_CTL) | INT_CTL_SW_INT_EN_;
1411 smsc9420_reg_write(pd, INT_CTL, int_ctl);
1412 spin_unlock_irqrestore(&pd->int_lock, flags);
1413 smsc9420_pci_flush_write(pd);
1414
1415 timeout = 1000;
Steve Glendinning2cb37722008-12-11 20:54:30 -08001416 while (timeout--) {
1417 if (pd->software_irq_signal)
1418 break;
1419 msleep(1);
1420 }
1421
1422 /* disable interrupts */
1423 spin_lock_irqsave(&pd->int_lock, flags);
1424 int_cfg = smsc9420_reg_read(pd, INT_CFG) & (~INT_CFG_IRQ_EN_);
1425 smsc9420_reg_write(pd, INT_CFG, int_cfg);
1426 spin_unlock_irqrestore(&pd->int_lock, flags);
1427
1428 if (!pd->software_irq_signal) {
1429 smsc_warn(IFUP, "ISR failed signaling test");
1430 result = -ENODEV;
1431 goto out_free_irq_1;
1432 }
1433
1434 smsc_dbg(IFUP, "ISR passed test using IRQ %d", dev->irq);
1435
1436 result = smsc9420_alloc_tx_ring(pd);
1437 if (result) {
1438 smsc_warn(IFUP, "Failed to Initialize tx dma ring");
1439 result = -ENOMEM;
1440 goto out_free_irq_1;
1441 }
1442
1443 result = smsc9420_alloc_rx_ring(pd);
1444 if (result) {
1445 smsc_warn(IFUP, "Failed to Initialize rx dma ring");
1446 result = -ENOMEM;
1447 goto out_free_tx_ring_2;
1448 }
1449
1450 result = smsc9420_mii_init(dev);
1451 if (result) {
1452 smsc_warn(IFUP, "Failed to initialize Phy");
1453 result = -ENODEV;
1454 goto out_free_rx_ring_3;
1455 }
1456
1457 /* Bring the PHY up */
1458 phy_start(pd->phy_dev);
1459
1460 napi_enable(&pd->napi);
1461
1462 /* start tx and rx */
1463 mac_cr = smsc9420_reg_read(pd, MAC_CR) | MAC_CR_TXEN_ | MAC_CR_RXEN_;
1464 smsc9420_reg_write(pd, MAC_CR, mac_cr);
1465
1466 dmac_control = smsc9420_reg_read(pd, DMAC_CONTROL);
1467 dmac_control |= DMAC_CONTROL_ST_ | DMAC_CONTROL_SR_;
1468 smsc9420_reg_write(pd, DMAC_CONTROL, dmac_control);
1469 smsc9420_pci_flush_write(pd);
1470
1471 dma_intr_ena = smsc9420_reg_read(pd, DMAC_INTR_ENA);
1472 dma_intr_ena |=
1473 (DMAC_INTR_ENA_TX_ | DMAC_INTR_ENA_RX_ | DMAC_INTR_ENA_NIS_);
1474 smsc9420_reg_write(pd, DMAC_INTR_ENA, dma_intr_ena);
1475 smsc9420_pci_flush_write(pd);
1476
1477 netif_wake_queue(dev);
1478
1479 smsc9420_reg_write(pd, RX_POLL_DEMAND, 1);
1480
1481 /* enable interrupts */
1482 spin_lock_irqsave(&pd->int_lock, flags);
1483 int_cfg = smsc9420_reg_read(pd, INT_CFG) | INT_CFG_IRQ_EN_;
1484 smsc9420_reg_write(pd, INT_CFG, int_cfg);
1485 spin_unlock_irqrestore(&pd->int_lock, flags);
1486
1487 return 0;
1488
1489out_free_rx_ring_3:
1490 smsc9420_free_rx_ring(pd);
1491out_free_tx_ring_2:
1492 smsc9420_free_tx_ring(pd);
1493out_free_irq_1:
1494 free_irq(dev->irq, pd);
1495out_0:
1496 return result;
1497}
1498
1499#ifdef CONFIG_PM
1500
1501static int smsc9420_suspend(struct pci_dev *pdev, pm_message_t state)
1502{
1503 struct net_device *dev = pci_get_drvdata(pdev);
1504 struct smsc9420_pdata *pd = netdev_priv(dev);
1505 u32 int_cfg;
1506 ulong flags;
1507
1508 /* disable interrupts */
1509 spin_lock_irqsave(&pd->int_lock, flags);
1510 int_cfg = smsc9420_reg_read(pd, INT_CFG) & (~INT_CFG_IRQ_EN_);
1511 smsc9420_reg_write(pd, INT_CFG, int_cfg);
1512 spin_unlock_irqrestore(&pd->int_lock, flags);
1513
1514 if (netif_running(dev)) {
1515 netif_tx_disable(dev);
1516 smsc9420_stop_tx(pd);
1517 smsc9420_free_tx_ring(pd);
1518
1519 napi_disable(&pd->napi);
1520 smsc9420_stop_rx(pd);
1521 smsc9420_free_rx_ring(pd);
1522
1523 free_irq(dev->irq, pd);
1524
1525 netif_device_detach(dev);
1526 }
1527
1528 pci_save_state(pdev);
1529 pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
1530 pci_disable_device(pdev);
1531 pci_set_power_state(pdev, pci_choose_state(pdev, state));
1532
1533 return 0;
1534}
1535
1536static int smsc9420_resume(struct pci_dev *pdev)
1537{
1538 struct net_device *dev = pci_get_drvdata(pdev);
1539 struct smsc9420_pdata *pd = netdev_priv(dev);
1540 int err;
1541
1542 pci_set_power_state(pdev, PCI_D0);
1543 pci_restore_state(pdev);
1544
1545 err = pci_enable_device(pdev);
1546 if (err)
1547 return err;
1548
1549 pci_set_master(pdev);
1550
1551 err = pci_enable_wake(pdev, 0, 0);
1552 if (err)
1553 smsc_warn(IFUP, "pci_enable_wake failed: %d", err);
1554
1555 if (netif_running(dev)) {
1556 err = smsc9420_open(dev);
1557 netif_device_attach(dev);
1558 }
1559 return err;
1560}
1561
1562#endif /* CONFIG_PM */
1563
1564static const struct net_device_ops smsc9420_netdev_ops = {
1565 .ndo_open = smsc9420_open,
1566 .ndo_stop = smsc9420_stop,
1567 .ndo_start_xmit = smsc9420_hard_start_xmit,
1568 .ndo_get_stats = smsc9420_get_stats,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00001569 .ndo_set_rx_mode = smsc9420_set_multicast_list,
Steve Glendinning2cb37722008-12-11 20:54:30 -08001570 .ndo_do_ioctl = smsc9420_do_ioctl,
1571 .ndo_validate_addr = eth_validate_addr,
Stephen Hemmingerfe96aaa2009-01-09 11:13:14 +00001572 .ndo_set_mac_address = eth_mac_addr,
Steve Glendinninge3126742008-12-12 22:31:50 -08001573#ifdef CONFIG_NET_POLL_CONTROLLER
1574 .ndo_poll_controller = smsc9420_poll_controller,
1575#endif /* CONFIG_NET_POLL_CONTROLLER */
Steve Glendinning2cb37722008-12-11 20:54:30 -08001576};
1577
1578static int __devinit
1579smsc9420_probe(struct pci_dev *pdev, const struct pci_device_id *id)
1580{
1581 struct net_device *dev;
1582 struct smsc9420_pdata *pd;
1583 void __iomem *virt_addr;
1584 int result = 0;
1585 u32 id_rev;
1586
1587 printk(KERN_INFO DRV_DESCRIPTION " version " DRV_VERSION "\n");
1588
1589 /* First do the PCI initialisation */
1590 result = pci_enable_device(pdev);
1591 if (unlikely(result)) {
1592 printk(KERN_ERR "Cannot enable smsc9420\n");
1593 goto out_0;
1594 }
1595
1596 pci_set_master(pdev);
1597
1598 dev = alloc_etherdev(sizeof(*pd));
Joe Perches41de8d42012-01-29 13:47:52 +00001599 if (!dev)
Steve Glendinning2cb37722008-12-11 20:54:30 -08001600 goto out_disable_pci_device_1;
Steve Glendinning2cb37722008-12-11 20:54:30 -08001601
1602 SET_NETDEV_DEV(dev, &pdev->dev);
1603
1604 if (!(pci_resource_flags(pdev, SMSC_BAR) & IORESOURCE_MEM)) {
1605 printk(KERN_ERR "Cannot find PCI device base address\n");
1606 goto out_free_netdev_2;
1607 }
1608
1609 if ((pci_request_regions(pdev, DRV_NAME))) {
1610 printk(KERN_ERR "Cannot obtain PCI resources, aborting.\n");
1611 goto out_free_netdev_2;
1612 }
1613
Yang Hongyang284901a2009-04-06 19:01:15 -07001614 if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
Steve Glendinning2cb37722008-12-11 20:54:30 -08001615 printk(KERN_ERR "No usable DMA configuration, aborting.\n");
1616 goto out_free_regions_3;
1617 }
1618
1619 virt_addr = ioremap(pci_resource_start(pdev, SMSC_BAR),
1620 pci_resource_len(pdev, SMSC_BAR));
1621 if (!virt_addr) {
1622 printk(KERN_ERR "Cannot map device registers, aborting.\n");
1623 goto out_free_regions_3;
1624 }
1625
1626 /* registers are double mapped with 0 offset for LE and 0x200 for BE */
1627 virt_addr += LAN9420_CPSR_ENDIAN_OFFSET;
1628
1629 dev->base_addr = (ulong)virt_addr;
1630
1631 pd = netdev_priv(dev);
1632
1633 /* pci descriptors are created in the PCI consistent area */
1634 pd->rx_ring = pci_alloc_consistent(pdev,
1635 sizeof(struct smsc9420_dma_desc) * RX_RING_SIZE +
1636 sizeof(struct smsc9420_dma_desc) * TX_RING_SIZE,
1637 &pd->rx_dma_addr);
1638
1639 if (!pd->rx_ring)
1640 goto out_free_io_4;
1641
1642 /* descriptors are aligned due to the nature of pci_alloc_consistent */
1643 pd->tx_ring = (struct smsc9420_dma_desc *)
1644 (pd->rx_ring + RX_RING_SIZE);
1645 pd->tx_dma_addr = pd->rx_dma_addr +
1646 sizeof(struct smsc9420_dma_desc) * RX_RING_SIZE;
1647
1648 pd->pdev = pdev;
1649 pd->dev = dev;
1650 pd->base_addr = virt_addr;
1651 pd->msg_enable = smsc_debug;
1652 pd->rx_csum = true;
1653
1654 smsc_dbg(PROBE, "lan_base=0x%08lx", (ulong)virt_addr);
1655
1656 id_rev = smsc9420_reg_read(pd, ID_REV);
1657 switch (id_rev & 0xFFFF0000) {
1658 case 0x94200000:
1659 smsc_info(PROBE, "LAN9420 identified, ID_REV=0x%08X", id_rev);
1660 break;
1661 default:
1662 smsc_warn(PROBE, "LAN9420 NOT identified");
1663 smsc_warn(PROBE, "ID_REV=0x%08X", id_rev);
1664 goto out_free_dmadesc_5;
1665 }
1666
1667 smsc9420_dmac_soft_reset(pd);
1668 smsc9420_eeprom_reload(pd);
1669 smsc9420_check_mac_address(dev);
1670
1671 dev->netdev_ops = &smsc9420_netdev_ops;
1672 dev->ethtool_ops = &smsc9420_ethtool_ops;
1673 dev->irq = pdev->irq;
1674
1675 netif_napi_add(dev, &pd->napi, smsc9420_rx_poll, NAPI_WEIGHT);
1676
1677 result = register_netdev(dev);
1678 if (result) {
1679 smsc_warn(PROBE, "error %i registering device", result);
1680 goto out_free_dmadesc_5;
1681 }
1682
1683 pci_set_drvdata(pdev, dev);
1684
1685 spin_lock_init(&pd->int_lock);
1686 spin_lock_init(&pd->phy_lock);
1687
1688 dev_info(&dev->dev, "MAC Address: %pM\n", dev->dev_addr);
1689
1690 return 0;
1691
1692out_free_dmadesc_5:
1693 pci_free_consistent(pdev, sizeof(struct smsc9420_dma_desc) *
1694 (RX_RING_SIZE + TX_RING_SIZE), pd->rx_ring, pd->rx_dma_addr);
1695out_free_io_4:
1696 iounmap(virt_addr - LAN9420_CPSR_ENDIAN_OFFSET);
1697out_free_regions_3:
1698 pci_release_regions(pdev);
1699out_free_netdev_2:
1700 free_netdev(dev);
1701out_disable_pci_device_1:
1702 pci_disable_device(pdev);
1703out_0:
1704 return -ENODEV;
1705}
1706
1707static void __devexit smsc9420_remove(struct pci_dev *pdev)
1708{
1709 struct net_device *dev;
1710 struct smsc9420_pdata *pd;
1711
1712 dev = pci_get_drvdata(pdev);
1713 if (!dev)
1714 return;
1715
1716 pci_set_drvdata(pdev, NULL);
1717
1718 pd = netdev_priv(dev);
1719 unregister_netdev(dev);
1720
1721 /* tx_buffers and rx_buffers are freed in stop */
1722 BUG_ON(pd->tx_buffers);
1723 BUG_ON(pd->rx_buffers);
1724
1725 BUG_ON(!pd->tx_ring);
1726 BUG_ON(!pd->rx_ring);
1727
1728 pci_free_consistent(pdev, sizeof(struct smsc9420_dma_desc) *
1729 (RX_RING_SIZE + TX_RING_SIZE), pd->rx_ring, pd->rx_dma_addr);
1730
1731 iounmap(pd->base_addr - LAN9420_CPSR_ENDIAN_OFFSET);
1732 pci_release_regions(pdev);
1733 free_netdev(dev);
1734 pci_disable_device(pdev);
1735}
1736
1737static struct pci_driver smsc9420_driver = {
1738 .name = DRV_NAME,
1739 .id_table = smsc9420_id_table,
1740 .probe = smsc9420_probe,
1741 .remove = __devexit_p(smsc9420_remove),
1742#ifdef CONFIG_PM
1743 .suspend = smsc9420_suspend,
1744 .resume = smsc9420_resume,
1745#endif /* CONFIG_PM */
1746};
1747
1748static int __init smsc9420_init_module(void)
1749{
1750 smsc_debug = netif_msg_init(debug, SMSC_MSG_DEFAULT);
1751
1752 return pci_register_driver(&smsc9420_driver);
1753}
1754
1755static void __exit smsc9420_exit_module(void)
1756{
1757 pci_unregister_driver(&smsc9420_driver);
1758}
1759
1760module_init(smsc9420_init_module);
1761module_exit(smsc9420_exit_module);