blob: 5d8f9a79fa5d193a13b74ebcecd3ca6ff806b83c [file] [log] [blame]
Roland McGrath1eeaed72008-01-30 13:31:51 +01001/*
2 * Copyright (C) 1994 Linus Torvalds
3 *
4 * Pentium III FXSR, SSE support
5 * General FPU state handling cleanups
6 * Gareth Hughes <gareth@valinux.com>, May 2000
7 * x86-64 work by Andi Kleen 2002
8 */
9
H. Peter Anvin1965aae2008-10-22 22:26:29 -070010#ifndef _ASM_X86_I387_H
11#define _ASM_X86_I387_H
Roland McGrath1eeaed72008-01-30 13:31:51 +010012
Herbert Xu3b0d6592009-11-03 09:11:15 -050013#ifndef __ASSEMBLY__
14
Roland McGrath1eeaed72008-01-30 13:31:51 +010015#include <linux/sched.h>
16#include <linux/kernel_stat.h>
17#include <linux/regset.h>
Suresh Siddhae4914012008-08-13 22:02:26 +100018#include <linux/hardirq.h>
Avi Kivity86603282010-05-06 11:45:46 +030019#include <linux/slab.h>
H. Peter Anvin92c37fa2008-02-04 16:47:58 +010020#include <asm/asm.h>
H. Peter Anvinc9775b42010-05-11 17:49:54 -070021#include <asm/cpufeature.h>
Roland McGrath1eeaed72008-01-30 13:31:51 +010022#include <asm/processor.h>
23#include <asm/sigcontext.h>
24#include <asm/user.h>
25#include <asm/uaccess.h>
Suresh Siddhadc1e35c2008-07-29 10:29:19 -070026#include <asm/xsave.h>
Roland McGrath1eeaed72008-01-30 13:31:51 +010027
Suresh Siddha3c1c7f12008-07-29 10:29:21 -070028extern unsigned int sig_xstate_size;
Roland McGrath1eeaed72008-01-30 13:31:51 +010029extern void fpu_init(void);
Roland McGrath1eeaed72008-01-30 13:31:51 +010030extern void mxcsr_feature_mask_init(void);
Suresh Siddhaaa283f42008-03-10 15:28:05 -070031extern int init_fpu(struct task_struct *child);
Roland McGrath1eeaed72008-01-30 13:31:51 +010032extern asmlinkage void math_state_restore(void);
Jeremy Fitzhardingee6e9cac2009-04-24 00:40:59 -070033extern void __math_state_restore(void);
Jaswinder Singh36454932008-07-21 22:31:57 +053034extern int dump_fpu(struct pt_regs *, struct user_i387_struct *);
Roland McGrath1eeaed72008-01-30 13:31:51 +010035
36extern user_regset_active_fn fpregs_active, xfpregs_active;
Suresh Siddha5b3efd52010-02-11 11:50:59 -080037extern user_regset_get_fn fpregs_get, xfpregs_get, fpregs_soft_get,
38 xstateregs_get;
39extern user_regset_set_fn fpregs_set, xfpregs_set, fpregs_soft_set,
40 xstateregs_set;
41
42/*
43 * xstateregs_active == fpregs_active. Please refer to the comment
44 * at the definition of fpregs_active.
45 */
46#define xstateregs_active fpregs_active
Roland McGrath1eeaed72008-01-30 13:31:51 +010047
Suresh Siddhac37b5ef2008-07-29 10:29:25 -070048extern struct _fpx_sw_bytes fx_sw_reserved;
Roland McGrath1eeaed72008-01-30 13:31:51 +010049#ifdef CONFIG_IA32_EMULATION
Suresh Siddha3c1c7f12008-07-29 10:29:21 -070050extern unsigned int sig_xstate_ia32_size;
Suresh Siddhac37b5ef2008-07-29 10:29:25 -070051extern struct _fpx_sw_bytes fx_sw_reserved_ia32;
Roland McGrath1eeaed72008-01-30 13:31:51 +010052struct _fpstate_ia32;
Suresh Siddhaab513702008-07-29 10:29:22 -070053struct _xstate_ia32;
54extern int save_i387_xstate_ia32(void __user *buf);
55extern int restore_i387_xstate_ia32(void __user *buf);
Roland McGrath1eeaed72008-01-30 13:31:51 +010056#endif
57
Suresh Siddhab359e8a2008-07-29 10:29:20 -070058#define X87_FSW_ES (1 << 7) /* Exception Summary */
59
Suresh Siddha29104e12010-07-19 16:05:49 -070060static __always_inline __pure bool use_xsaveopt(void)
61{
Suresh Siddha6bad06b2010-07-19 16:05:52 -070062 return static_cpu_has(X86_FEATURE_XSAVEOPT);
Suresh Siddha29104e12010-07-19 16:05:49 -070063}
64
H. Peter Anvinc9775b42010-05-11 17:49:54 -070065static __always_inline __pure bool use_xsave(void)
Avi Kivityc9ad4882010-05-06 11:45:45 +030066{
H. Peter Anvinc9775b42010-05-11 17:49:54 -070067 return static_cpu_has(X86_FEATURE_XSAVE);
Avi Kivityc9ad4882010-05-06 11:45:45 +030068}
69
Suresh Siddha29104e12010-07-19 16:05:49 -070070extern void __sanitize_i387_state(struct task_struct *);
71
72static inline void sanitize_i387_state(struct task_struct *tsk)
73{
74 if (!use_xsaveopt())
75 return;
76 __sanitize_i387_state(tsk);
77}
78
Roland McGrath1eeaed72008-01-30 13:31:51 +010079#ifdef CONFIG_X86_64
Suresh Siddhab359e8a2008-07-29 10:29:20 -070080static inline int fxrstor_checking(struct i387_fxsave_struct *fx)
Roland McGrath1eeaed72008-01-30 13:31:51 +010081{
82 int err;
83
84 asm volatile("1: rex64/fxrstor (%[fx])\n\t"
85 "2:\n"
86 ".section .fixup,\"ax\"\n"
87 "3: movl $-1,%[err]\n"
88 " jmp 2b\n"
89 ".previous\n"
Joe Perchesaffe6632008-03-23 01:02:18 -070090 _ASM_EXTABLE(1b, 3b)
Roland McGrath1eeaed72008-01-30 13:31:51 +010091 : [err] "=r" (err)
Jiri Slaby4ecf4582009-04-08 13:32:00 +020092#if 0 /* See comment in fxsave() below. */
Roland McGrath1eeaed72008-01-30 13:31:51 +010093 : [fx] "r" (fx), "m" (*fx), "0" (0));
94#else
95 : [fx] "cdaSDb" (fx), "m" (*fx), "0" (0));
96#endif
Roland McGrath1eeaed72008-01-30 13:31:51 +010097 return err;
98}
99
Roland McGrath1eeaed72008-01-30 13:31:51 +0100100/* AMD CPUs don't save/restore FDP/FIP/FOP unless an exception
101 is pending. Clear the x87 state here by setting it to fixed
102 values. The kernel data segment can be sometimes 0 and sometimes
103 new user value. Both should be ok.
104 Use the PDA as safe address because it should be already in L1. */
Avi Kivity86603282010-05-06 11:45:46 +0300105static inline void fpu_clear(struct fpu *fpu)
Roland McGrath1eeaed72008-01-30 13:31:51 +0100106{
Avi Kivity86603282010-05-06 11:45:46 +0300107 struct xsave_struct *xstate = &fpu->state->xsave;
108 struct i387_fxsave_struct *fx = &fpu->state->fxsave;
Suresh Siddhab359e8a2008-07-29 10:29:20 -0700109
110 /*
111 * xsave header may indicate the init state of the FP.
112 */
Avi Kivityc9ad4882010-05-06 11:45:45 +0300113 if (use_xsave() &&
Suresh Siddhab359e8a2008-07-29 10:29:20 -0700114 !(xstate->xsave_hdr.xstate_bv & XSTATE_FP))
115 return;
116
Roland McGrath1eeaed72008-01-30 13:31:51 +0100117 if (unlikely(fx->swd & X87_FSW_ES))
Joe Perchesaffe6632008-03-23 01:02:18 -0700118 asm volatile("fnclex");
Roland McGrath1eeaed72008-01-30 13:31:51 +0100119 alternative_input(ASM_NOP8 ASM_NOP2,
Joe Perchesaffe6632008-03-23 01:02:18 -0700120 " emms\n" /* clear stack tags */
121 " fildl %%gs:0", /* load to clear state */
122 X86_FEATURE_FXSAVE_LEAK);
Roland McGrath1eeaed72008-01-30 13:31:51 +0100123}
124
Avi Kivity86603282010-05-06 11:45:46 +0300125static inline void clear_fpu_state(struct task_struct *tsk)
126{
127 fpu_clear(&tsk->thread.fpu);
128}
129
Suresh Siddhac37b5ef2008-07-29 10:29:25 -0700130static inline int fxsave_user(struct i387_fxsave_struct __user *fx)
Roland McGrath1eeaed72008-01-30 13:31:51 +0100131{
132 int err;
133
Suresh Siddha8e221b62010-06-22 16:23:37 -0700134 /*
135 * Clear the bytes not touched by the fxsave and reserved
136 * for the SW usage.
137 */
138 err = __clear_user(&fx->sw_reserved,
139 sizeof(struct _fpx_sw_bytes));
140 if (unlikely(err))
141 return -EFAULT;
142
Roland McGrath1eeaed72008-01-30 13:31:51 +0100143 asm volatile("1: rex64/fxsave (%[fx])\n\t"
144 "2:\n"
145 ".section .fixup,\"ax\"\n"
146 "3: movl $-1,%[err]\n"
147 " jmp 2b\n"
148 ".previous\n"
Joe Perchesaffe6632008-03-23 01:02:18 -0700149 _ASM_EXTABLE(1b, 3b)
Roland McGrath1eeaed72008-01-30 13:31:51 +0100150 : [err] "=r" (err), "=m" (*fx)
Jiri Slaby4ecf4582009-04-08 13:32:00 +0200151#if 0 /* See comment in fxsave() below. */
Roland McGrath1eeaed72008-01-30 13:31:51 +0100152 : [fx] "r" (fx), "0" (0));
153#else
154 : [fx] "cdaSDb" (fx), "0" (0));
155#endif
Joe Perchesaffe6632008-03-23 01:02:18 -0700156 if (unlikely(err) &&
157 __clear_user(fx, sizeof(struct i387_fxsave_struct)))
Roland McGrath1eeaed72008-01-30 13:31:51 +0100158 err = -EFAULT;
159 /* No need to clear here because the caller clears USED_MATH */
160 return err;
161}
162
Avi Kivity86603282010-05-06 11:45:46 +0300163static inline void fpu_fxsave(struct fpu *fpu)
Roland McGrath1eeaed72008-01-30 13:31:51 +0100164{
165 /* Using "rex64; fxsave %0" is broken because, if the memory operand
166 uses any extended registers for addressing, a second REX prefix
167 will be generated (to the assembler, rex64 followed by semicolon
168 is a separate instruction), and hence the 64-bitness is lost. */
169#if 0
170 /* Using "fxsaveq %0" would be the ideal choice, but is only supported
171 starting with gas 2.16. */
172 __asm__ __volatile__("fxsaveq %0"
Avi Kivity86603282010-05-06 11:45:46 +0300173 : "=m" (fpu->state->fxsave));
Roland McGrath1eeaed72008-01-30 13:31:51 +0100174#elif 0
175 /* Using, as a workaround, the properly prefixed form below isn't
176 accepted by any binutils version so far released, complaining that
177 the same type of prefix is used twice if an extended register is
178 needed for addressing (fix submitted to mainline 2005-11-21). */
179 __asm__ __volatile__("rex64/fxsave %0"
Avi Kivity86603282010-05-06 11:45:46 +0300180 : "=m" (fpu->state->fxsave));
Roland McGrath1eeaed72008-01-30 13:31:51 +0100181#else
182 /* This, however, we can work around by forcing the compiler to select
183 an addressing mode that doesn't require extended registers. */
Suresh Siddha61c46282008-03-10 15:28:04 -0700184 __asm__ __volatile__("rex64/fxsave (%1)"
Avi Kivity86603282010-05-06 11:45:46 +0300185 : "=m" (fpu->state->fxsave)
186 : "cdaSDb" (&fpu->state->fxsave));
Roland McGrath1eeaed72008-01-30 13:31:51 +0100187#endif
Suresh Siddhab359e8a2008-07-29 10:29:20 -0700188}
189
Avi Kivity86603282010-05-06 11:45:46 +0300190static inline void fpu_save_init(struct fpu *fpu)
191{
192 if (use_xsave())
193 fpu_xsave(fpu);
194 else
195 fpu_fxsave(fpu);
196
197 fpu_clear(fpu);
198}
199
Suresh Siddhab359e8a2008-07-29 10:29:20 -0700200static inline void __save_init_fpu(struct task_struct *tsk)
201{
Avi Kivity86603282010-05-06 11:45:46 +0300202 fpu_save_init(&tsk->thread.fpu);
Roland McGrath1eeaed72008-01-30 13:31:51 +0100203 task_thread_info(tsk)->status &= ~TS_USEDFPU;
204}
205
Roland McGrath1eeaed72008-01-30 13:31:51 +0100206#else /* CONFIG_X86_32 */
207
Daniel Glöcknerab9e1852009-03-04 19:42:27 +0100208#ifdef CONFIG_MATH_EMULATION
Avi Kivity86603282010-05-06 11:45:46 +0300209extern void finit_soft_fpu(struct i387_soft_struct *soft);
Daniel Glöcknerab9e1852009-03-04 19:42:27 +0100210#else
Avi Kivity86603282010-05-06 11:45:46 +0300211static inline void finit_soft_fpu(struct i387_soft_struct *soft) {}
Daniel Glöcknerab9e1852009-03-04 19:42:27 +0100212#endif
Suresh Siddhae8a496a2008-05-23 16:26:37 -0700213
Jiri Slaby34ba4762009-04-08 13:31:59 +0200214/* perform fxrstor iff the processor has extended states, otherwise frstor */
215static inline int fxrstor_checking(struct i387_fxsave_struct *fx)
Roland McGrath1eeaed72008-01-30 13:31:51 +0100216{
217 /*
218 * The "nop" is needed to make the instructions the same
219 * length.
220 */
221 alternative_input(
222 "nop ; frstor %1",
223 "fxrstor %1",
224 X86_FEATURE_FXSR,
Jiri Slaby34ba4762009-04-08 13:31:59 +0200225 "m" (*fx));
226
Jiri Slabyfcb2ac52009-04-08 13:31:58 +0200227 return 0;
Roland McGrath1eeaed72008-01-30 13:31:51 +0100228}
229
230/* We need a safe address that is cheap to find and that is already
231 in L1 during context switch. The best choices are unfortunately
232 different for UP and SMP */
233#ifdef CONFIG_SMP
234#define safe_address (__per_cpu_offset[0])
235#else
236#define safe_address (kstat_cpu(0).cpustat.user)
237#endif
238
239/*
240 * These must be called with preempt disabled
241 */
Avi Kivity86603282010-05-06 11:45:46 +0300242static inline void fpu_save_init(struct fpu *fpu)
Roland McGrath1eeaed72008-01-30 13:31:51 +0100243{
Avi Kivityc9ad4882010-05-06 11:45:45 +0300244 if (use_xsave()) {
Avi Kivity86603282010-05-06 11:45:46 +0300245 struct xsave_struct *xstate = &fpu->state->xsave;
246 struct i387_fxsave_struct *fx = &fpu->state->fxsave;
Suresh Siddhab359e8a2008-07-29 10:29:20 -0700247
Avi Kivity86603282010-05-06 11:45:46 +0300248 fpu_xsave(fpu);
Suresh Siddhab359e8a2008-07-29 10:29:20 -0700249
250 /*
251 * xsave header may indicate the init state of the FP.
252 */
253 if (!(xstate->xsave_hdr.xstate_bv & XSTATE_FP))
254 goto end;
255
256 if (unlikely(fx->swd & X87_FSW_ES))
257 asm volatile("fnclex");
258
259 /*
260 * we can do a simple return here or be paranoid :)
261 */
262 goto clear_state;
263 }
264
Roland McGrath1eeaed72008-01-30 13:31:51 +0100265 /* Use more nops than strictly needed in case the compiler
266 varies code */
267 alternative_input(
268 "fnsave %[fx] ;fwait;" GENERIC_NOP8 GENERIC_NOP4,
269 "fxsave %[fx]\n"
270 "bt $7,%[fsw] ; jnc 1f ; fnclex\n1:",
271 X86_FEATURE_FXSR,
Avi Kivity86603282010-05-06 11:45:46 +0300272 [fx] "m" (fpu->state->fxsave),
273 [fsw] "m" (fpu->state->fxsave.swd) : "memory");
Suresh Siddhab359e8a2008-07-29 10:29:20 -0700274clear_state:
Roland McGrath1eeaed72008-01-30 13:31:51 +0100275 /* AMD K7/K8 CPUs don't save/restore FDP/FIP/FOP unless an exception
276 is pending. Clear the x87 state here by setting it to fixed
277 values. safe_address is a random variable that should be in L1 */
278 alternative_input(
279 GENERIC_NOP8 GENERIC_NOP2,
280 "emms\n\t" /* clear stack tags */
281 "fildl %[addr]", /* set F?P to defined value */
282 X86_FEATURE_FXSAVE_LEAK,
283 [addr] "m" (safe_address));
Suresh Siddhab359e8a2008-07-29 10:29:20 -0700284end:
Avi Kivity86603282010-05-06 11:45:46 +0300285 ;
286}
287
288static inline void __save_init_fpu(struct task_struct *tsk)
289{
290 fpu_save_init(&tsk->thread.fpu);
Roland McGrath1eeaed72008-01-30 13:31:51 +0100291 task_thread_info(tsk)->status &= ~TS_USEDFPU;
292}
293
Avi Kivity86603282010-05-06 11:45:46 +0300294
Suresh Siddhaab513702008-07-29 10:29:22 -0700295#endif /* CONFIG_X86_64 */
296
Avi Kivity86603282010-05-06 11:45:46 +0300297static inline int fpu_fxrstor_checking(struct fpu *fpu)
298{
299 return fxrstor_checking(&fpu->state->fxsave);
300}
301
302static inline int fpu_restore_checking(struct fpu *fpu)
303{
304 if (use_xsave())
305 return fpu_xrstor_checking(fpu);
306 else
307 return fpu_fxrstor_checking(fpu);
308}
309
Jiri Slaby34ba4762009-04-08 13:31:59 +0200310static inline int restore_fpu_checking(struct task_struct *tsk)
311{
Avi Kivity86603282010-05-06 11:45:46 +0300312 return fpu_restore_checking(&tsk->thread.fpu);
Jiri Slaby34ba4762009-04-08 13:31:59 +0200313}
314
Roland McGrath1eeaed72008-01-30 13:31:51 +0100315/*
316 * Signal frame handlers...
317 */
Suresh Siddhaab513702008-07-29 10:29:22 -0700318extern int save_i387_xstate(void __user *buf);
319extern int restore_i387_xstate(void __user *buf);
Roland McGrath1eeaed72008-01-30 13:31:51 +0100320
321static inline void __unlazy_fpu(struct task_struct *tsk)
322{
323 if (task_thread_info(tsk)->status & TS_USEDFPU) {
324 __save_init_fpu(tsk);
325 stts();
326 } else
327 tsk->fpu_counter = 0;
328}
329
330static inline void __clear_fpu(struct task_struct *tsk)
331{
332 if (task_thread_info(tsk)->status & TS_USEDFPU) {
Brian Gerst51115d42010-09-03 21:17:10 -0400333 /* Ignore delayed exceptions from user space */
334 asm volatile("1: fwait\n"
335 "2:\n"
336 _ASM_EXTABLE(1b, 2b));
Roland McGrath1eeaed72008-01-30 13:31:51 +0100337 task_thread_info(tsk)->status &= ~TS_USEDFPU;
338 stts();
339 }
340}
341
342static inline void kernel_fpu_begin(void)
343{
344 struct thread_info *me = current_thread_info();
345 preempt_disable();
346 if (me->status & TS_USEDFPU)
347 __save_init_fpu(me->task);
348 else
349 clts();
350}
351
352static inline void kernel_fpu_end(void)
353{
354 stts();
355 preempt_enable();
356}
357
Huang Yingae4b6882009-08-31 13:11:54 +0800358static inline bool irq_fpu_usable(void)
359{
360 struct pt_regs *regs;
361
362 return !in_interrupt() || !(regs = get_irq_regs()) || \
363 user_mode(regs) || (read_cr0() & X86_CR0_TS);
364}
365
Suresh Siddhae4914012008-08-13 22:02:26 +1000366/*
367 * Some instructions like VIA's padlock instructions generate a spurious
368 * DNA fault but don't modify SSE registers. And these instructions
Chuck Ebbert0b8c3d52009-06-09 10:40:50 -0400369 * get used from interrupt context as well. To prevent these kernel instructions
370 * in interrupt context interacting wrongly with other user/kernel fpu usage, we
Suresh Siddhae4914012008-08-13 22:02:26 +1000371 * should use them only in the context of irq_ts_save/restore()
372 */
373static inline int irq_ts_save(void)
374{
375 /*
Chuck Ebbert0b8c3d52009-06-09 10:40:50 -0400376 * If in process context and not atomic, we can take a spurious DNA fault.
377 * Otherwise, doing clts() in process context requires disabling preemption
378 * or some heavy lifting like kernel_fpu_begin()
Suresh Siddhae4914012008-08-13 22:02:26 +1000379 */
Chuck Ebbert0b8c3d52009-06-09 10:40:50 -0400380 if (!in_atomic())
Suresh Siddhae4914012008-08-13 22:02:26 +1000381 return 0;
382
383 if (read_cr0() & X86_CR0_TS) {
384 clts();
385 return 1;
386 }
387
388 return 0;
389}
390
391static inline void irq_ts_restore(int TS_state)
392{
393 if (TS_state)
394 stts();
395}
396
Roland McGrath1eeaed72008-01-30 13:31:51 +0100397#ifdef CONFIG_X86_64
398
399static inline void save_init_fpu(struct task_struct *tsk)
400{
401 __save_init_fpu(tsk);
402 stts();
403}
404
405#define unlazy_fpu __unlazy_fpu
406#define clear_fpu __clear_fpu
407
408#else /* CONFIG_X86_32 */
409
410/*
411 * These disable preemption on their own and are safe
412 */
413static inline void save_init_fpu(struct task_struct *tsk)
414{
415 preempt_disable();
416 __save_init_fpu(tsk);
417 stts();
418 preempt_enable();
419}
420
421static inline void unlazy_fpu(struct task_struct *tsk)
422{
423 preempt_disable();
424 __unlazy_fpu(tsk);
425 preempt_enable();
426}
427
428static inline void clear_fpu(struct task_struct *tsk)
429{
430 preempt_disable();
431 __clear_fpu(tsk);
432 preempt_enable();
433}
434
435#endif /* CONFIG_X86_64 */
436
437/*
Roland McGrath1eeaed72008-01-30 13:31:51 +0100438 * i387 state interaction
439 */
440static inline unsigned short get_fpu_cwd(struct task_struct *tsk)
441{
442 if (cpu_has_fxsr) {
Avi Kivity86603282010-05-06 11:45:46 +0300443 return tsk->thread.fpu.state->fxsave.cwd;
Roland McGrath1eeaed72008-01-30 13:31:51 +0100444 } else {
Avi Kivity86603282010-05-06 11:45:46 +0300445 return (unsigned short)tsk->thread.fpu.state->fsave.cwd;
Roland McGrath1eeaed72008-01-30 13:31:51 +0100446 }
447}
448
449static inline unsigned short get_fpu_swd(struct task_struct *tsk)
450{
451 if (cpu_has_fxsr) {
Avi Kivity86603282010-05-06 11:45:46 +0300452 return tsk->thread.fpu.state->fxsave.swd;
Roland McGrath1eeaed72008-01-30 13:31:51 +0100453 } else {
Avi Kivity86603282010-05-06 11:45:46 +0300454 return (unsigned short)tsk->thread.fpu.state->fsave.swd;
Roland McGrath1eeaed72008-01-30 13:31:51 +0100455 }
456}
457
458static inline unsigned short get_fpu_mxcsr(struct task_struct *tsk)
459{
460 if (cpu_has_xmm) {
Avi Kivity86603282010-05-06 11:45:46 +0300461 return tsk->thread.fpu.state->fxsave.mxcsr;
Roland McGrath1eeaed72008-01-30 13:31:51 +0100462 } else {
463 return MXCSR_DEFAULT;
464 }
465}
466
Avi Kivity86603282010-05-06 11:45:46 +0300467static bool fpu_allocated(struct fpu *fpu)
468{
469 return fpu->state != NULL;
470}
471
472static inline int fpu_alloc(struct fpu *fpu)
473{
474 if (fpu_allocated(fpu))
475 return 0;
476 fpu->state = kmem_cache_alloc(task_xstate_cachep, GFP_KERNEL);
477 if (!fpu->state)
478 return -ENOMEM;
479 WARN_ON((unsigned long)fpu->state & 15);
480 return 0;
481}
482
483static inline void fpu_free(struct fpu *fpu)
484{
485 if (fpu->state) {
486 kmem_cache_free(task_xstate_cachep, fpu->state);
487 fpu->state = NULL;
488 }
489}
490
491static inline void fpu_copy(struct fpu *dst, struct fpu *src)
492{
493 memcpy(dst->state, src->state, xstate_size);
494}
495
Sheng Yang5ee481d2010-05-17 17:22:23 +0800496extern void fpu_finit(struct fpu *fpu);
497
Herbert Xu3b0d6592009-11-03 09:11:15 -0500498#endif /* __ASSEMBLY__ */
499
500#define PSHUFB_XMM5_XMM0 .byte 0x66, 0x0f, 0x38, 0x00, 0xc5
501#define PSHUFB_XMM5_XMM6 .byte 0x66, 0x0f, 0x38, 0x00, 0xf5
502
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700503#endif /* _ASM_X86_I387_H */