blob: 4e7948e291408156230adb5e5ea30982328c9949 [file] [log] [blame]
Brett Russ20f733e2005-09-01 18:26:17 -04001/*
2 * sata_mv.c - Marvell SATA support
3 *
Mark Lorde12bef52008-03-31 19:33:56 -04004 * Copyright 2008: Marvell Corporation, all rights reserved.
Jeff Garzik8b260242005-11-12 12:32:50 -05005 * Copyright 2005: EMC Corporation, all rights reserved.
Jeff Garzike2b1be52005-11-18 14:04:23 -05006 * Copyright 2005 Red Hat, Inc. All rights reserved.
Brett Russ20f733e2005-09-01 18:26:17 -04007 *
8 * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; version 2 of the License.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
22 *
23 */
24
Jeff Garzik4a05e202007-05-24 23:40:15 -040025/*
Mark Lord85afb932008-04-19 14:54:41 -040026 * sata_mv TODO list:
27 *
28 * --> Errata workaround for NCQ device errors.
29 *
30 * --> More errata workarounds for PCI-X.
31 *
32 * --> Complete a full errata audit for all chipsets to identify others.
33 *
34 * --> ATAPI support (Marvell claims the 60xx/70xx chips can do it).
35 *
36 * --> Investigate problems with PCI Message Signalled Interrupts (MSI).
37 *
38 * --> Cache frequently-accessed registers in mv_port_priv to reduce overhead.
39 *
40 * --> Develop a low-power-consumption strategy, and implement it.
41 *
42 * --> [Experiment, low priority] Investigate interrupt coalescing.
43 * Quite often, especially with PCI Message Signalled Interrupts (MSI),
44 * the overhead reduced by interrupt mitigation is quite often not
45 * worth the latency cost.
46 *
47 * --> [Experiment, Marvell value added] Is it possible to use target
48 * mode to cross-connect two Linux boxes with Marvell cards? If so,
49 * creating LibATA target mode support would be very interesting.
50 *
51 * Target mode, for those without docs, is the ability to directly
52 * connect two SATA ports.
53 */
Jeff Garzik4a05e202007-05-24 23:40:15 -040054
Brett Russ20f733e2005-09-01 18:26:17 -040055#include <linux/kernel.h>
56#include <linux/module.h>
57#include <linux/pci.h>
58#include <linux/init.h>
59#include <linux/blkdev.h>
60#include <linux/delay.h>
61#include <linux/interrupt.h>
Andrew Morton8d8b6002008-02-04 23:43:44 -080062#include <linux/dmapool.h>
Brett Russ20f733e2005-09-01 18:26:17 -040063#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050064#include <linux/device.h>
Saeed Bisharaf351b2d2008-02-01 18:08:03 -050065#include <linux/platform_device.h>
66#include <linux/ata_platform.h>
Lennert Buytenhek15a32632008-03-27 14:51:39 -040067#include <linux/mbus.h>
Mark Lordc46938c2008-05-02 14:02:28 -040068#include <linux/bitops.h>
Brett Russ20f733e2005-09-01 18:26:17 -040069#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050070#include <scsi/scsi_cmnd.h>
Jeff Garzik6c087722007-10-12 00:16:23 -040071#include <scsi/scsi_device.h>
Brett Russ20f733e2005-09-01 18:26:17 -040072#include <linux/libata.h>
Brett Russ20f733e2005-09-01 18:26:17 -040073
74#define DRV_NAME "sata_mv"
Mark Lord1fd2e1c2008-01-26 18:33:59 -050075#define DRV_VERSION "1.20"
Brett Russ20f733e2005-09-01 18:26:17 -040076
77enum {
78 /* BAR's are enumerated in terms of pci_resource_start() terms */
79 MV_PRIMARY_BAR = 0, /* offset 0x10: memory space */
80 MV_IO_BAR = 2, /* offset 0x18: IO space */
81 MV_MISC_BAR = 3, /* offset 0x1c: FLASH, NVRAM, SRAM */
82
83 MV_MAJOR_REG_AREA_SZ = 0x10000, /* 64KB */
84 MV_MINOR_REG_AREA_SZ = 0x2000, /* 8KB */
85
86 MV_PCI_REG_BASE = 0,
87 MV_IRQ_COAL_REG_BASE = 0x18000, /* 6xxx part only */
Mark Lord615ab952006-05-19 16:24:56 -040088 MV_IRQ_COAL_CAUSE = (MV_IRQ_COAL_REG_BASE + 0x08),
89 MV_IRQ_COAL_CAUSE_LO = (MV_IRQ_COAL_REG_BASE + 0x88),
90 MV_IRQ_COAL_CAUSE_HI = (MV_IRQ_COAL_REG_BASE + 0x8c),
91 MV_IRQ_COAL_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xcc),
92 MV_IRQ_COAL_TIME_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xd0),
93
Brett Russ20f733e2005-09-01 18:26:17 -040094 MV_SATAHC0_REG_BASE = 0x20000,
Mark Lord8e7decd2008-05-02 02:07:51 -040095 MV_FLASH_CTL_OFS = 0x1046c,
96 MV_GPIO_PORT_CTL_OFS = 0x104f0,
97 MV_RESET_CFG_OFS = 0x180d8,
Brett Russ20f733e2005-09-01 18:26:17 -040098
99 MV_PCI_REG_SZ = MV_MAJOR_REG_AREA_SZ,
100 MV_SATAHC_REG_SZ = MV_MAJOR_REG_AREA_SZ,
101 MV_SATAHC_ARBTR_REG_SZ = MV_MINOR_REG_AREA_SZ, /* arbiter */
102 MV_PORT_REG_SZ = MV_MINOR_REG_AREA_SZ,
103
Brett Russ31961942005-09-30 01:36:00 -0400104 MV_MAX_Q_DEPTH = 32,
105 MV_MAX_Q_DEPTH_MASK = MV_MAX_Q_DEPTH - 1,
106
107 /* CRQB needs alignment on a 1KB boundary. Size == 1KB
108 * CRPB needs alignment on a 256B boundary. Size == 256B
Brett Russ31961942005-09-30 01:36:00 -0400109 * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
110 */
111 MV_CRQB_Q_SZ = (32 * MV_MAX_Q_DEPTH),
112 MV_CRPB_Q_SZ = (8 * MV_MAX_Q_DEPTH),
Mark Lordda2fa9b2008-01-26 18:32:45 -0500113 MV_MAX_SG_CT = 256,
Brett Russ31961942005-09-30 01:36:00 -0400114 MV_SG_TBL_SZ = (16 * MV_MAX_SG_CT),
Brett Russ31961942005-09-30 01:36:00 -0400115
Mark Lord352fab72008-04-19 14:43:42 -0400116 /* Determine hc from 0-7 port: hc = port >> MV_PORT_HC_SHIFT */
Brett Russ20f733e2005-09-01 18:26:17 -0400117 MV_PORT_HC_SHIFT = 2,
Mark Lord352fab72008-04-19 14:43:42 -0400118 MV_PORTS_PER_HC = (1 << MV_PORT_HC_SHIFT), /* 4 */
119 /* Determine hc port from 0-7 port: hardport = port & MV_PORT_MASK */
120 MV_PORT_MASK = (MV_PORTS_PER_HC - 1), /* 3 */
Brett Russ20f733e2005-09-01 18:26:17 -0400121
122 /* Host Flags */
123 MV_FLAG_DUAL_HC = (1 << 30), /* two SATA Host Controllers */
124 MV_FLAG_IRQ_COALESCE = (1 << 29), /* IRQ coalescing capability */
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100125 /* SoC integrated controllers, no PCI interface */
Mark Lorde12bef52008-03-31 19:33:56 -0400126 MV_FLAG_SOC = (1 << 28),
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100127
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400128 MV_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400129 ATA_FLAG_MMIO | ATA_FLAG_NO_ATAPI |
130 ATA_FLAG_PIO_POLLING,
Mark Lordad3aef52008-05-14 09:21:43 -0400131
Jeff Garzik47c2b672005-11-12 21:13:17 -0500132 MV_6XXX_FLAGS = MV_FLAG_IRQ_COALESCE,
Brett Russ20f733e2005-09-01 18:26:17 -0400133
Mark Lordad3aef52008-05-14 09:21:43 -0400134 MV_GENIIE_FLAGS = MV_COMMON_FLAGS | MV_6XXX_FLAGS |
135 ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
Mark Lordc443c502008-05-14 09:24:39 -0400136 ATA_FLAG_NCQ | ATA_FLAG_AN,
Mark Lordad3aef52008-05-14 09:21:43 -0400137
Brett Russ31961942005-09-30 01:36:00 -0400138 CRQB_FLAG_READ = (1 << 0),
139 CRQB_TAG_SHIFT = 1,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400140 CRQB_IOID_SHIFT = 6, /* CRQB Gen-II/IIE IO Id shift */
Mark Lorde12bef52008-03-31 19:33:56 -0400141 CRQB_PMP_SHIFT = 12, /* CRQB Gen-II/IIE PMP shift */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400142 CRQB_HOSTQ_SHIFT = 17, /* CRQB Gen-II/IIE HostQueTag shift */
Brett Russ31961942005-09-30 01:36:00 -0400143 CRQB_CMD_ADDR_SHIFT = 8,
144 CRQB_CMD_CS = (0x2 << 11),
145 CRQB_CMD_LAST = (1 << 15),
146
147 CRPB_FLAG_STATUS_SHIFT = 8,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400148 CRPB_IOID_SHIFT_6 = 5, /* CRPB Gen-II IO Id shift */
149 CRPB_IOID_SHIFT_7 = 7, /* CRPB Gen-IIE IO Id shift */
Brett Russ31961942005-09-30 01:36:00 -0400150
151 EPRD_FLAG_END_OF_TBL = (1 << 31),
152
Brett Russ20f733e2005-09-01 18:26:17 -0400153 /* PCI interface registers */
154
Brett Russ31961942005-09-30 01:36:00 -0400155 PCI_COMMAND_OFS = 0xc00,
Mark Lord8e7decd2008-05-02 02:07:51 -0400156 PCI_COMMAND_MRDTRIG = (1 << 7), /* PCI Master Read Trigger */
Brett Russ31961942005-09-30 01:36:00 -0400157
Brett Russ20f733e2005-09-01 18:26:17 -0400158 PCI_MAIN_CMD_STS_OFS = 0xd30,
159 STOP_PCI_MASTER = (1 << 2),
160 PCI_MASTER_EMPTY = (1 << 3),
161 GLOB_SFT_RST = (1 << 4),
162
Mark Lord8e7decd2008-05-02 02:07:51 -0400163 MV_PCI_MODE_OFS = 0xd00,
164 MV_PCI_MODE_MASK = 0x30,
165
Jeff Garzik522479f2005-11-12 22:14:02 -0500166 MV_PCI_EXP_ROM_BAR_CTL = 0xd2c,
167 MV_PCI_DISC_TIMER = 0xd04,
168 MV_PCI_MSI_TRIGGER = 0xc38,
169 MV_PCI_SERR_MASK = 0xc28,
Mark Lord8e7decd2008-05-02 02:07:51 -0400170 MV_PCI_XBAR_TMOUT_OFS = 0x1d04,
Jeff Garzik522479f2005-11-12 22:14:02 -0500171 MV_PCI_ERR_LOW_ADDRESS = 0x1d40,
172 MV_PCI_ERR_HIGH_ADDRESS = 0x1d44,
173 MV_PCI_ERR_ATTRIBUTE = 0x1d48,
174 MV_PCI_ERR_COMMAND = 0x1d50,
175
Mark Lord02a121d2007-12-01 13:07:22 -0500176 PCI_IRQ_CAUSE_OFS = 0x1d58,
177 PCI_IRQ_MASK_OFS = 0x1d5c,
Brett Russ20f733e2005-09-01 18:26:17 -0400178 PCI_UNMASK_ALL_IRQS = 0x7fffff, /* bits 22-0 */
179
Mark Lord02a121d2007-12-01 13:07:22 -0500180 PCIE_IRQ_CAUSE_OFS = 0x1900,
181 PCIE_IRQ_MASK_OFS = 0x1910,
Mark Lord646a4da2008-01-26 18:30:37 -0500182 PCIE_UNMASK_ALL_IRQS = 0x40a, /* assorted bits */
Mark Lord02a121d2007-12-01 13:07:22 -0500183
Mark Lord7368f912008-04-25 11:24:24 -0400184 /* Host Controller Main Interrupt Cause/Mask registers (1 per-chip) */
185 PCI_HC_MAIN_IRQ_CAUSE_OFS = 0x1d60,
186 PCI_HC_MAIN_IRQ_MASK_OFS = 0x1d64,
187 SOC_HC_MAIN_IRQ_CAUSE_OFS = 0x20020,
188 SOC_HC_MAIN_IRQ_MASK_OFS = 0x20024,
Mark Lord352fab72008-04-19 14:43:42 -0400189 ERR_IRQ = (1 << 0), /* shift by port # */
190 DONE_IRQ = (1 << 1), /* shift by port # */
Brett Russ20f733e2005-09-01 18:26:17 -0400191 HC0_IRQ_PEND = 0x1ff, /* bits 0-8 = HC0's ports */
192 HC_SHIFT = 9, /* bits 9-17 = HC1's ports */
193 PCI_ERR = (1 << 18),
194 TRAN_LO_DONE = (1 << 19), /* 6xxx: IRQ coalescing */
195 TRAN_HI_DONE = (1 << 20), /* 6xxx: IRQ coalescing */
Jeff Garzikfb621e22007-02-25 04:19:45 -0500196 PORTS_0_3_COAL_DONE = (1 << 8),
197 PORTS_4_7_COAL_DONE = (1 << 17),
Brett Russ20f733e2005-09-01 18:26:17 -0400198 PORTS_0_7_COAL_DONE = (1 << 21), /* 6xxx: IRQ coalescing */
199 GPIO_INT = (1 << 22),
200 SELF_INT = (1 << 23),
201 TWSI_INT = (1 << 24),
202 HC_MAIN_RSVD = (0x7f << 25), /* bits 31-25 */
Jeff Garzikfb621e22007-02-25 04:19:45 -0500203 HC_MAIN_RSVD_5 = (0x1fff << 19), /* bits 31-19 */
Mark Lorde12bef52008-03-31 19:33:56 -0400204 HC_MAIN_RSVD_SOC = (0x3fffffb << 6), /* bits 31-9, 7-6 */
Brett Russ20f733e2005-09-01 18:26:17 -0400205
206 /* SATAHC registers */
207 HC_CFG_OFS = 0,
208
209 HC_IRQ_CAUSE_OFS = 0x14,
Mark Lord352fab72008-04-19 14:43:42 -0400210 DMA_IRQ = (1 << 0), /* shift by port # */
211 HC_COAL_IRQ = (1 << 4), /* IRQ coalescing */
Brett Russ20f733e2005-09-01 18:26:17 -0400212 DEV_IRQ = (1 << 8), /* shift by port # */
213
214 /* Shadow block registers */
Brett Russ31961942005-09-30 01:36:00 -0400215 SHD_BLK_OFS = 0x100,
216 SHD_CTL_AST_OFS = 0x20, /* ofs from SHD_BLK_OFS */
Brett Russ20f733e2005-09-01 18:26:17 -0400217
218 /* SATA registers */
219 SATA_STATUS_OFS = 0x300, /* ctrl, err regs follow status */
220 SATA_ACTIVE_OFS = 0x350,
Mark Lord0c589122008-01-26 18:31:16 -0500221 SATA_FIS_IRQ_CAUSE_OFS = 0x364,
Mark Lordc443c502008-05-14 09:24:39 -0400222 SATA_FIS_IRQ_AN = (1 << 9), /* async notification */
Mark Lord17c5aab2008-04-16 14:56:51 -0400223
Mark Lorde12bef52008-03-31 19:33:56 -0400224 LTMODE_OFS = 0x30c,
Mark Lord17c5aab2008-04-16 14:56:51 -0400225 LTMODE_BIT8 = (1 << 8), /* unknown, but necessary */
226
Jeff Garzik47c2b672005-11-12 21:13:17 -0500227 PHY_MODE3 = 0x310,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500228 PHY_MODE4 = 0x314,
229 PHY_MODE2 = 0x330,
Mark Lorde12bef52008-03-31 19:33:56 -0400230 SATA_IFCTL_OFS = 0x344,
Mark Lord8e7decd2008-05-02 02:07:51 -0400231 SATA_TESTCTL_OFS = 0x348,
Mark Lorde12bef52008-03-31 19:33:56 -0400232 SATA_IFSTAT_OFS = 0x34c,
233 VENDOR_UNIQUE_FIS_OFS = 0x35c,
Mark Lord17c5aab2008-04-16 14:56:51 -0400234
Mark Lord8e7decd2008-05-02 02:07:51 -0400235 FISCFG_OFS = 0x360,
236 FISCFG_WAIT_DEV_ERR = (1 << 8), /* wait for host on DevErr */
237 FISCFG_SINGLE_SYNC = (1 << 16), /* SYNC on DMA activation */
Mark Lord17c5aab2008-04-16 14:56:51 -0400238
Jeff Garzikc9d39132005-11-13 17:47:51 -0500239 MV5_PHY_MODE = 0x74,
Mark Lord8e7decd2008-05-02 02:07:51 -0400240 MV5_LTMODE_OFS = 0x30,
241 MV5_PHY_CTL_OFS = 0x0C,
242 SATA_INTERFACE_CFG_OFS = 0x050,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500243
244 MV_M2_PREAMP_MASK = 0x7e0,
Brett Russ20f733e2005-09-01 18:26:17 -0400245
246 /* Port registers */
247 EDMA_CFG_OFS = 0,
Mark Lord0c589122008-01-26 18:31:16 -0500248 EDMA_CFG_Q_DEPTH = 0x1f, /* max device queue depth */
249 EDMA_CFG_NCQ = (1 << 5), /* for R/W FPDMA queued */
250 EDMA_CFG_NCQ_GO_ON_ERR = (1 << 14), /* continue on error */
251 EDMA_CFG_RD_BRST_EXT = (1 << 11), /* read burst 512B */
252 EDMA_CFG_WR_BUFF_LEN = (1 << 13), /* write buffer 512B */
Mark Lorde12bef52008-03-31 19:33:56 -0400253 EDMA_CFG_EDMA_FBS = (1 << 16), /* EDMA FIS-Based Switching */
254 EDMA_CFG_FBS = (1 << 26), /* FIS-Based Switching */
Brett Russ20f733e2005-09-01 18:26:17 -0400255
256 EDMA_ERR_IRQ_CAUSE_OFS = 0x8,
257 EDMA_ERR_IRQ_MASK_OFS = 0xc,
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400258 EDMA_ERR_D_PAR = (1 << 0), /* UDMA data parity err */
259 EDMA_ERR_PRD_PAR = (1 << 1), /* UDMA PRD parity err */
260 EDMA_ERR_DEV = (1 << 2), /* device error */
261 EDMA_ERR_DEV_DCON = (1 << 3), /* device disconnect */
262 EDMA_ERR_DEV_CON = (1 << 4), /* device connected */
263 EDMA_ERR_SERR = (1 << 5), /* SError bits [WBDST] raised */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400264 EDMA_ERR_SELF_DIS = (1 << 7), /* Gen II/IIE self-disable */
265 EDMA_ERR_SELF_DIS_5 = (1 << 8), /* Gen I self-disable */
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400266 EDMA_ERR_BIST_ASYNC = (1 << 8), /* BIST FIS or Async Notify */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400267 EDMA_ERR_TRANS_IRQ_7 = (1 << 8), /* Gen IIE transprt layer irq */
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400268 EDMA_ERR_CRQB_PAR = (1 << 9), /* CRQB parity error */
269 EDMA_ERR_CRPB_PAR = (1 << 10), /* CRPB parity error */
270 EDMA_ERR_INTRL_PAR = (1 << 11), /* internal parity error */
271 EDMA_ERR_IORDY = (1 << 12), /* IORdy timeout */
Mark Lord646a4da2008-01-26 18:30:37 -0500272
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400273 EDMA_ERR_LNK_CTRL_RX = (0xf << 13), /* link ctrl rx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500274 EDMA_ERR_LNK_CTRL_RX_0 = (1 << 13), /* transient: CRC err */
275 EDMA_ERR_LNK_CTRL_RX_1 = (1 << 14), /* transient: FIFO err */
276 EDMA_ERR_LNK_CTRL_RX_2 = (1 << 15), /* fatal: caught SYNC */
277 EDMA_ERR_LNK_CTRL_RX_3 = (1 << 16), /* transient: FIS rx err */
278
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400279 EDMA_ERR_LNK_DATA_RX = (0xf << 17), /* link data rx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500280
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400281 EDMA_ERR_LNK_CTRL_TX = (0x1f << 21), /* link ctrl tx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500282 EDMA_ERR_LNK_CTRL_TX_0 = (1 << 21), /* transient: CRC err */
283 EDMA_ERR_LNK_CTRL_TX_1 = (1 << 22), /* transient: FIFO err */
284 EDMA_ERR_LNK_CTRL_TX_2 = (1 << 23), /* transient: caught SYNC */
285 EDMA_ERR_LNK_CTRL_TX_3 = (1 << 24), /* transient: caught DMAT */
286 EDMA_ERR_LNK_CTRL_TX_4 = (1 << 25), /* transient: FIS collision */
287
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400288 EDMA_ERR_LNK_DATA_TX = (0x1f << 26), /* link data tx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500289
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400290 EDMA_ERR_TRANS_PROTO = (1 << 31), /* transport protocol error */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400291 EDMA_ERR_OVERRUN_5 = (1 << 5),
292 EDMA_ERR_UNDERRUN_5 = (1 << 6),
Mark Lord646a4da2008-01-26 18:30:37 -0500293
294 EDMA_ERR_IRQ_TRANSIENT = EDMA_ERR_LNK_CTRL_RX_0 |
295 EDMA_ERR_LNK_CTRL_RX_1 |
296 EDMA_ERR_LNK_CTRL_RX_3 |
Mark Lord85afb932008-04-19 14:54:41 -0400297 EDMA_ERR_LNK_CTRL_TX,
Mark Lord646a4da2008-01-26 18:30:37 -0500298
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400299 EDMA_EH_FREEZE = EDMA_ERR_D_PAR |
300 EDMA_ERR_PRD_PAR |
301 EDMA_ERR_DEV_DCON |
302 EDMA_ERR_DEV_CON |
303 EDMA_ERR_SERR |
304 EDMA_ERR_SELF_DIS |
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400305 EDMA_ERR_CRQB_PAR |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400306 EDMA_ERR_CRPB_PAR |
307 EDMA_ERR_INTRL_PAR |
308 EDMA_ERR_IORDY |
309 EDMA_ERR_LNK_CTRL_RX_2 |
310 EDMA_ERR_LNK_DATA_RX |
311 EDMA_ERR_LNK_DATA_TX |
312 EDMA_ERR_TRANS_PROTO,
Mark Lorde12bef52008-03-31 19:33:56 -0400313
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400314 EDMA_EH_FREEZE_5 = EDMA_ERR_D_PAR |
315 EDMA_ERR_PRD_PAR |
316 EDMA_ERR_DEV_DCON |
317 EDMA_ERR_DEV_CON |
318 EDMA_ERR_OVERRUN_5 |
319 EDMA_ERR_UNDERRUN_5 |
320 EDMA_ERR_SELF_DIS_5 |
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400321 EDMA_ERR_CRQB_PAR |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400322 EDMA_ERR_CRPB_PAR |
323 EDMA_ERR_INTRL_PAR |
324 EDMA_ERR_IORDY,
Brett Russ20f733e2005-09-01 18:26:17 -0400325
Brett Russ31961942005-09-30 01:36:00 -0400326 EDMA_REQ_Q_BASE_HI_OFS = 0x10,
327 EDMA_REQ_Q_IN_PTR_OFS = 0x14, /* also contains BASE_LO */
Brett Russ31961942005-09-30 01:36:00 -0400328
329 EDMA_REQ_Q_OUT_PTR_OFS = 0x18,
330 EDMA_REQ_Q_PTR_SHIFT = 5,
331
332 EDMA_RSP_Q_BASE_HI_OFS = 0x1c,
333 EDMA_RSP_Q_IN_PTR_OFS = 0x20,
334 EDMA_RSP_Q_OUT_PTR_OFS = 0x24, /* also contains BASE_LO */
Brett Russ31961942005-09-30 01:36:00 -0400335 EDMA_RSP_Q_PTR_SHIFT = 3,
336
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400337 EDMA_CMD_OFS = 0x28, /* EDMA command register */
338 EDMA_EN = (1 << 0), /* enable EDMA */
339 EDMA_DS = (1 << 1), /* disable EDMA; self-negated */
Mark Lord8e7decd2008-05-02 02:07:51 -0400340 EDMA_RESET = (1 << 2), /* reset eng/trans/link/phy */
Brett Russ20f733e2005-09-01 18:26:17 -0400341
Mark Lord8e7decd2008-05-02 02:07:51 -0400342 EDMA_STATUS_OFS = 0x30, /* EDMA engine status */
343 EDMA_STATUS_CACHE_EMPTY = (1 << 6), /* GenIIe command cache empty */
344 EDMA_STATUS_IDLE = (1 << 7), /* GenIIe EDMA enabled/idle */
345
346 EDMA_IORDY_TMOUT_OFS = 0x34,
347 EDMA_ARB_CFG_OFS = 0x38,
348
349 EDMA_HALTCOND_OFS = 0x60, /* GenIIe halt conditions */
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500350
Mark Lord352fab72008-04-19 14:43:42 -0400351 GEN_II_NCQ_MAX_SECTORS = 256, /* max sects/io on Gen2 w/NCQ */
352
Brett Russ31961942005-09-30 01:36:00 -0400353 /* Host private flags (hp_flags) */
354 MV_HP_FLAG_MSI = (1 << 0),
Jeff Garzik47c2b672005-11-12 21:13:17 -0500355 MV_HP_ERRATA_50XXB0 = (1 << 1),
356 MV_HP_ERRATA_50XXB2 = (1 << 2),
357 MV_HP_ERRATA_60X1B2 = (1 << 3),
358 MV_HP_ERRATA_60X1C0 = (1 << 4),
Jeff Garzike4e7b892006-01-31 12:18:41 -0500359 MV_HP_ERRATA_XX42A0 = (1 << 5),
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400360 MV_HP_GEN_I = (1 << 6), /* Generation I: 50xx */
361 MV_HP_GEN_II = (1 << 7), /* Generation II: 60xx */
362 MV_HP_GEN_IIE = (1 << 8), /* Generation IIE: 6042/7042 */
Mark Lord02a121d2007-12-01 13:07:22 -0500363 MV_HP_PCIE = (1 << 9), /* PCIe bus/regs: 7042 */
Mark Lord616d4a92008-05-02 02:08:32 -0400364 MV_HP_CUT_THROUGH = (1 << 10), /* can use EDMA cut-through */
Brett Russ20f733e2005-09-01 18:26:17 -0400365
Brett Russ31961942005-09-30 01:36:00 -0400366 /* Port private flags (pp_flags) */
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400367 MV_PP_FLAG_EDMA_EN = (1 << 0), /* is EDMA engine enabled? */
Mark Lord72109162008-01-26 18:31:33 -0500368 MV_PP_FLAG_NCQ_EN = (1 << 1), /* is EDMA set up for NCQ? */
Mark Lord00f42ea2008-05-02 02:11:45 -0400369 MV_PP_FLAG_FBS_EN = (1 << 2), /* is EDMA set up for FBS? */
Mark Lord29d187b2008-05-02 02:15:37 -0400370 MV_PP_FLAG_DELAYED_EH = (1 << 3), /* delayed dev err handling */
Brett Russ31961942005-09-30 01:36:00 -0400371};
372
Jeff Garzikee9ccdf2007-07-12 15:51:22 -0400373#define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I)
374#define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II)
Jeff Garzike4e7b892006-01-31 12:18:41 -0500375#define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE)
Mark Lord8e7decd2008-05-02 02:07:51 -0400376#define IS_PCIE(hpriv) ((hpriv)->hp_flags & MV_HP_PCIE)
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100377#define HAS_PCI(host) (!((host)->ports[0]->flags & MV_FLAG_SOC))
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500378
Lennert Buytenhek15a32632008-03-27 14:51:39 -0400379#define WINDOW_CTRL(i) (0x20030 + ((i) << 4))
380#define WINDOW_BASE(i) (0x20034 + ((i) << 4))
381
Jeff Garzik095fec82005-11-12 09:50:49 -0500382enum {
Jeff Garzikbaf14aa2007-10-09 13:51:57 -0400383 /* DMA boundary 0xffff is required by the s/g splitting
384 * we need on /length/ in mv_fill-sg().
385 */
386 MV_DMA_BOUNDARY = 0xffffU,
Jeff Garzik095fec82005-11-12 09:50:49 -0500387
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400388 /* mask of register bits containing lower 32 bits
389 * of EDMA request queue DMA address
390 */
Jeff Garzik095fec82005-11-12 09:50:49 -0500391 EDMA_REQ_Q_BASE_LO_MASK = 0xfffffc00U,
392
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400393 /* ditto, for response queue */
Jeff Garzik095fec82005-11-12 09:50:49 -0500394 EDMA_RSP_Q_BASE_LO_MASK = 0xffffff00U,
395};
396
Jeff Garzik522479f2005-11-12 22:14:02 -0500397enum chip_type {
398 chip_504x,
399 chip_508x,
400 chip_5080,
401 chip_604x,
402 chip_608x,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500403 chip_6042,
404 chip_7042,
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500405 chip_soc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500406};
407
Brett Russ31961942005-09-30 01:36:00 -0400408/* Command ReQuest Block: 32B */
409struct mv_crqb {
Mark Lorde1469872006-05-22 19:02:03 -0400410 __le32 sg_addr;
411 __le32 sg_addr_hi;
412 __le16 ctrl_flags;
413 __le16 ata_cmd[11];
Brett Russ31961942005-09-30 01:36:00 -0400414};
415
Jeff Garzike4e7b892006-01-31 12:18:41 -0500416struct mv_crqb_iie {
Mark Lorde1469872006-05-22 19:02:03 -0400417 __le32 addr;
418 __le32 addr_hi;
419 __le32 flags;
420 __le32 len;
421 __le32 ata_cmd[4];
Jeff Garzike4e7b892006-01-31 12:18:41 -0500422};
423
Brett Russ31961942005-09-30 01:36:00 -0400424/* Command ResPonse Block: 8B */
425struct mv_crpb {
Mark Lorde1469872006-05-22 19:02:03 -0400426 __le16 id;
427 __le16 flags;
428 __le32 tmstmp;
Brett Russ31961942005-09-30 01:36:00 -0400429};
430
431/* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
432struct mv_sg {
Mark Lorde1469872006-05-22 19:02:03 -0400433 __le32 addr;
434 __le32 flags_size;
435 __le32 addr_hi;
436 __le32 reserved;
Brett Russ20f733e2005-09-01 18:26:17 -0400437};
438
439struct mv_port_priv {
Brett Russ31961942005-09-30 01:36:00 -0400440 struct mv_crqb *crqb;
441 dma_addr_t crqb_dma;
442 struct mv_crpb *crpb;
443 dma_addr_t crpb_dma;
Mark Lordeb73d552008-01-29 13:24:00 -0500444 struct mv_sg *sg_tbl[MV_MAX_Q_DEPTH];
445 dma_addr_t sg_tbl_dma[MV_MAX_Q_DEPTH];
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400446
447 unsigned int req_idx;
448 unsigned int resp_idx;
449
Brett Russ31961942005-09-30 01:36:00 -0400450 u32 pp_flags;
Mark Lord29d187b2008-05-02 02:15:37 -0400451 unsigned int delayed_eh_pmp_map;
Brett Russ20f733e2005-09-01 18:26:17 -0400452};
453
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500454struct mv_port_signal {
455 u32 amps;
456 u32 pre;
457};
458
Mark Lord02a121d2007-12-01 13:07:22 -0500459struct mv_host_priv {
460 u32 hp_flags;
461 struct mv_port_signal signal[8];
462 const struct mv_hw_ops *ops;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500463 int n_ports;
464 void __iomem *base;
Mark Lord7368f912008-04-25 11:24:24 -0400465 void __iomem *main_irq_cause_addr;
466 void __iomem *main_irq_mask_addr;
Mark Lord02a121d2007-12-01 13:07:22 -0500467 u32 irq_cause_ofs;
468 u32 irq_mask_ofs;
469 u32 unmask_all_irqs;
Mark Lordda2fa9b2008-01-26 18:32:45 -0500470 /*
471 * These consistent DMA memory pools give us guaranteed
472 * alignment for hardware-accessed data structures,
473 * and less memory waste in accomplishing the alignment.
474 */
475 struct dma_pool *crqb_pool;
476 struct dma_pool *crpb_pool;
477 struct dma_pool *sg_tbl_pool;
Mark Lord02a121d2007-12-01 13:07:22 -0500478};
479
Jeff Garzik47c2b672005-11-12 21:13:17 -0500480struct mv_hw_ops {
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500481 void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
482 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500483 void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
484 void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
485 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500486 int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
487 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500488 void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100489 void (*reset_bus)(struct ata_host *host, void __iomem *mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500490};
491
Tejun Heoda3dbb12007-07-16 14:29:40 +0900492static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val);
493static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
494static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val);
495static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
Brett Russ31961942005-09-30 01:36:00 -0400496static int mv_port_start(struct ata_port *ap);
497static void mv_port_stop(struct ata_port *ap);
Mark Lord3e4a1392008-05-02 02:10:02 -0400498static int mv_qc_defer(struct ata_queued_cmd *qc);
Brett Russ31961942005-09-30 01:36:00 -0400499static void mv_qc_prep(struct ata_queued_cmd *qc);
Jeff Garzike4e7b892006-01-31 12:18:41 -0500500static void mv_qc_prep_iie(struct ata_queued_cmd *qc);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900501static unsigned int mv_qc_issue(struct ata_queued_cmd *qc);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900502static int mv_hardreset(struct ata_link *link, unsigned int *class,
503 unsigned long deadline);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400504static void mv_eh_freeze(struct ata_port *ap);
505static void mv_eh_thaw(struct ata_port *ap);
Mark Lordf2738272008-01-26 18:32:29 -0500506static void mv6_dev_config(struct ata_device *dev);
Brett Russ20f733e2005-09-01 18:26:17 -0400507
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500508static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
509 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500510static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
511static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
512 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500513static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
514 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500515static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100516static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500517
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500518static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
519 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500520static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
521static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
522 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500523static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
524 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500525static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500526static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
527 void __iomem *mmio);
528static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
529 void __iomem *mmio);
530static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
531 void __iomem *mmio, unsigned int n_hc);
532static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
533 void __iomem *mmio);
534static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100535static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio);
Mark Lorde12bef52008-03-31 19:33:56 -0400536static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500537 unsigned int port_no);
Mark Lorde12bef52008-03-31 19:33:56 -0400538static int mv_stop_edma(struct ata_port *ap);
Mark Lordb5624682008-03-31 19:34:40 -0400539static int mv_stop_edma_engine(void __iomem *port_mmio);
Mark Lorde12bef52008-03-31 19:33:56 -0400540static void mv_edma_cfg(struct ata_port *ap, int want_ncq);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500541
Mark Lorde49856d2008-04-16 14:59:07 -0400542static void mv_pmp_select(struct ata_port *ap, int pmp);
543static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
544 unsigned long deadline);
545static int mv_softreset(struct ata_link *link, unsigned int *class,
546 unsigned long deadline);
Mark Lord29d187b2008-05-02 02:15:37 -0400547static void mv_pmp_error_handler(struct ata_port *ap);
Mark Lord4c299ca2008-05-02 02:16:20 -0400548static void mv_process_crpb_entries(struct ata_port *ap,
549 struct mv_port_priv *pp);
Brett Russ20f733e2005-09-01 18:26:17 -0400550
Mark Lordeb73d552008-01-29 13:24:00 -0500551/* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below
552 * because we have to allow room for worst case splitting of
553 * PRDs for 64K boundaries in mv_fill_sg().
554 */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400555static struct scsi_host_template mv5_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900556 ATA_BASE_SHT(DRV_NAME),
Jeff Garzikbaf14aa2007-10-09 13:51:57 -0400557 .sg_tablesize = MV_MAX_SG_CT / 2,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400558 .dma_boundary = MV_DMA_BOUNDARY,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400559};
560
561static struct scsi_host_template mv6_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900562 ATA_NCQ_SHT(DRV_NAME),
Mark Lord138bfdd2008-01-26 18:33:18 -0500563 .can_queue = MV_MAX_Q_DEPTH - 1,
Jeff Garzikbaf14aa2007-10-09 13:51:57 -0400564 .sg_tablesize = MV_MAX_SG_CT / 2,
Brett Russ20f733e2005-09-01 18:26:17 -0400565 .dma_boundary = MV_DMA_BOUNDARY,
Brett Russ20f733e2005-09-01 18:26:17 -0400566};
567
Tejun Heo029cfd62008-03-25 12:22:49 +0900568static struct ata_port_operations mv5_ops = {
569 .inherits = &ata_sff_port_ops,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500570
Mark Lord3e4a1392008-05-02 02:10:02 -0400571 .qc_defer = mv_qc_defer,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500572 .qc_prep = mv_qc_prep,
573 .qc_issue = mv_qc_issue,
574
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400575 .freeze = mv_eh_freeze,
576 .thaw = mv_eh_thaw,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900577 .hardreset = mv_hardreset,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900578 .error_handler = ata_std_error_handler, /* avoid SFF EH */
Tejun Heo029cfd62008-03-25 12:22:49 +0900579 .post_internal_cmd = ATA_OP_NULL,
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400580
Jeff Garzikc9d39132005-11-13 17:47:51 -0500581 .scr_read = mv5_scr_read,
582 .scr_write = mv5_scr_write,
583
584 .port_start = mv_port_start,
585 .port_stop = mv_port_stop,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500586};
587
Tejun Heo029cfd62008-03-25 12:22:49 +0900588static struct ata_port_operations mv6_ops = {
589 .inherits = &mv5_ops,
Mark Lordf2738272008-01-26 18:32:29 -0500590 .dev_config = mv6_dev_config,
Brett Russ20f733e2005-09-01 18:26:17 -0400591 .scr_read = mv_scr_read,
592 .scr_write = mv_scr_write,
593
Mark Lorde49856d2008-04-16 14:59:07 -0400594 .pmp_hardreset = mv_pmp_hardreset,
595 .pmp_softreset = mv_softreset,
596 .softreset = mv_softreset,
Mark Lord29d187b2008-05-02 02:15:37 -0400597 .error_handler = mv_pmp_error_handler,
Brett Russ20f733e2005-09-01 18:26:17 -0400598};
599
Tejun Heo029cfd62008-03-25 12:22:49 +0900600static struct ata_port_operations mv_iie_ops = {
601 .inherits = &mv6_ops,
602 .dev_config = ATA_OP_NULL,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500603 .qc_prep = mv_qc_prep_iie,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500604};
605
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100606static const struct ata_port_info mv_port_info[] = {
Brett Russ20f733e2005-09-01 18:26:17 -0400607 { /* chip_504x */
Jeff Garzikcca39742006-08-24 03:19:22 -0400608 .flags = MV_COMMON_FLAGS,
Brett Russ31961942005-09-30 01:36:00 -0400609 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400610 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500611 .port_ops = &mv5_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400612 },
613 { /* chip_508x */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400614 .flags = MV_COMMON_FLAGS | MV_FLAG_DUAL_HC,
Brett Russ31961942005-09-30 01:36:00 -0400615 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400616 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500617 .port_ops = &mv5_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400618 },
Jeff Garzik47c2b672005-11-12 21:13:17 -0500619 { /* chip_5080 */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400620 .flags = MV_COMMON_FLAGS | MV_FLAG_DUAL_HC,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500621 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400622 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500623 .port_ops = &mv5_ops,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500624 },
Brett Russ20f733e2005-09-01 18:26:17 -0400625 { /* chip_604x */
Mark Lord138bfdd2008-01-26 18:33:18 -0500626 .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS |
Mark Lorde49856d2008-04-16 14:59:07 -0400627 ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
Mark Lord138bfdd2008-01-26 18:33:18 -0500628 ATA_FLAG_NCQ,
Brett Russ31961942005-09-30 01:36:00 -0400629 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400630 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500631 .port_ops = &mv6_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400632 },
633 { /* chip_608x */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400634 .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS |
Mark Lorde49856d2008-04-16 14:59:07 -0400635 ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
Mark Lord138bfdd2008-01-26 18:33:18 -0500636 ATA_FLAG_NCQ | MV_FLAG_DUAL_HC,
Brett Russ31961942005-09-30 01:36:00 -0400637 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400638 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500639 .port_ops = &mv6_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400640 },
Jeff Garzike4e7b892006-01-31 12:18:41 -0500641 { /* chip_6042 */
Mark Lordad3aef52008-05-14 09:21:43 -0400642 .flags = MV_GENIIE_FLAGS,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500643 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400644 .udma_mask = ATA_UDMA6,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500645 .port_ops = &mv_iie_ops,
646 },
647 { /* chip_7042 */
Mark Lordad3aef52008-05-14 09:21:43 -0400648 .flags = MV_GENIIE_FLAGS,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500649 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400650 .udma_mask = ATA_UDMA6,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500651 .port_ops = &mv_iie_ops,
652 },
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500653 { /* chip_soc */
Mark Lordad3aef52008-05-14 09:21:43 -0400654 .flags = MV_GENIIE_FLAGS | MV_FLAG_SOC,
Mark Lord17c5aab2008-04-16 14:56:51 -0400655 .pio_mask = 0x1f, /* pio0-4 */
656 .udma_mask = ATA_UDMA6,
657 .port_ops = &mv_iie_ops,
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500658 },
Brett Russ20f733e2005-09-01 18:26:17 -0400659};
660
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500661static const struct pci_device_id mv_pci_tbl[] = {
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400662 { PCI_VDEVICE(MARVELL, 0x5040), chip_504x },
663 { PCI_VDEVICE(MARVELL, 0x5041), chip_504x },
664 { PCI_VDEVICE(MARVELL, 0x5080), chip_5080 },
665 { PCI_VDEVICE(MARVELL, 0x5081), chip_508x },
Alan Coxcfbf7232007-07-09 14:38:41 +0100666 /* RocketRAID 1740/174x have different identifiers */
667 { PCI_VDEVICE(TTI, 0x1740), chip_508x },
668 { PCI_VDEVICE(TTI, 0x1742), chip_508x },
Brett Russ20f733e2005-09-01 18:26:17 -0400669
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400670 { PCI_VDEVICE(MARVELL, 0x6040), chip_604x },
671 { PCI_VDEVICE(MARVELL, 0x6041), chip_604x },
672 { PCI_VDEVICE(MARVELL, 0x6042), chip_6042 },
673 { PCI_VDEVICE(MARVELL, 0x6080), chip_608x },
674 { PCI_VDEVICE(MARVELL, 0x6081), chip_608x },
Jeff Garzik29179532005-11-11 08:08:03 -0500675
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400676 { PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x },
677
Florian Attenbergerd9f9c6b2007-07-02 17:09:29 +0200678 /* Adaptec 1430SA */
679 { PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 },
680
Mark Lord02a121d2007-12-01 13:07:22 -0500681 /* Marvell 7042 support */
Morrison, Tom6a3d5862007-03-06 02:38:10 -0800682 { PCI_VDEVICE(MARVELL, 0x7042), chip_7042 },
683
Mark Lord02a121d2007-12-01 13:07:22 -0500684 /* Highpoint RocketRAID PCIe series */
685 { PCI_VDEVICE(TTI, 0x2300), chip_7042 },
686 { PCI_VDEVICE(TTI, 0x2310), chip_7042 },
687
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400688 { } /* terminate list */
Brett Russ20f733e2005-09-01 18:26:17 -0400689};
690
Jeff Garzik47c2b672005-11-12 21:13:17 -0500691static const struct mv_hw_ops mv5xxx_ops = {
692 .phy_errata = mv5_phy_errata,
693 .enable_leds = mv5_enable_leds,
694 .read_preamp = mv5_read_preamp,
695 .reset_hc = mv5_reset_hc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500696 .reset_flash = mv5_reset_flash,
697 .reset_bus = mv5_reset_bus,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500698};
699
700static const struct mv_hw_ops mv6xxx_ops = {
701 .phy_errata = mv6_phy_errata,
702 .enable_leds = mv6_enable_leds,
703 .read_preamp = mv6_read_preamp,
704 .reset_hc = mv6_reset_hc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500705 .reset_flash = mv6_reset_flash,
706 .reset_bus = mv_reset_pci_bus,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500707};
708
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500709static const struct mv_hw_ops mv_soc_ops = {
710 .phy_errata = mv6_phy_errata,
711 .enable_leds = mv_soc_enable_leds,
712 .read_preamp = mv_soc_read_preamp,
713 .reset_hc = mv_soc_reset_hc,
714 .reset_flash = mv_soc_reset_flash,
715 .reset_bus = mv_soc_reset_bus,
716};
717
Brett Russ20f733e2005-09-01 18:26:17 -0400718/*
719 * Functions
720 */
721
722static inline void writelfl(unsigned long data, void __iomem *addr)
723{
724 writel(data, addr);
725 (void) readl(addr); /* flush to avoid PCI posted write */
726}
727
Jeff Garzikc9d39132005-11-13 17:47:51 -0500728static inline unsigned int mv_hc_from_port(unsigned int port)
729{
730 return port >> MV_PORT_HC_SHIFT;
731}
732
733static inline unsigned int mv_hardport_from_port(unsigned int port)
734{
735 return port & MV_PORT_MASK;
736}
737
Mark Lord1cfd19a2008-04-19 15:05:50 -0400738/*
739 * Consolidate some rather tricky bit shift calculations.
740 * This is hot-path stuff, so not a function.
741 * Simple code, with two return values, so macro rather than inline.
742 *
743 * port is the sole input, in range 0..7.
Mark Lord7368f912008-04-25 11:24:24 -0400744 * shift is one output, for use with main_irq_cause / main_irq_mask registers.
745 * hardport is the other output, in range 0..3.
Mark Lord1cfd19a2008-04-19 15:05:50 -0400746 *
747 * Note that port and hardport may be the same variable in some cases.
748 */
749#define MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport) \
750{ \
751 shift = mv_hc_from_port(port) * HC_SHIFT; \
752 hardport = mv_hardport_from_port(port); \
753 shift += hardport * 2; \
754}
755
Mark Lord352fab72008-04-19 14:43:42 -0400756static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
757{
758 return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
759}
760
Jeff Garzikc9d39132005-11-13 17:47:51 -0500761static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
762 unsigned int port)
763{
764 return mv_hc_base(base, mv_hc_from_port(port));
765}
766
Brett Russ20f733e2005-09-01 18:26:17 -0400767static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
768{
Jeff Garzikc9d39132005-11-13 17:47:51 -0500769 return mv_hc_base_from_port(base, port) +
Jeff Garzik8b260242005-11-12 12:32:50 -0500770 MV_SATAHC_ARBTR_REG_SZ +
Jeff Garzikc9d39132005-11-13 17:47:51 -0500771 (mv_hardport_from_port(port) * MV_PORT_REG_SZ);
Brett Russ20f733e2005-09-01 18:26:17 -0400772}
773
Mark Lorde12bef52008-03-31 19:33:56 -0400774static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
775{
776 void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
777 unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;
778
779 return hc_mmio + ofs;
780}
781
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500782static inline void __iomem *mv_host_base(struct ata_host *host)
783{
784 struct mv_host_priv *hpriv = host->private_data;
785 return hpriv->base;
786}
787
Brett Russ20f733e2005-09-01 18:26:17 -0400788static inline void __iomem *mv_ap_base(struct ata_port *ap)
789{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500790 return mv_port_base(mv_host_base(ap->host), ap->port_no);
Brett Russ20f733e2005-09-01 18:26:17 -0400791}
792
Jeff Garzikcca39742006-08-24 03:19:22 -0400793static inline int mv_get_hc_count(unsigned long port_flags)
Brett Russ20f733e2005-09-01 18:26:17 -0400794{
Jeff Garzikcca39742006-08-24 03:19:22 -0400795 return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
Brett Russ20f733e2005-09-01 18:26:17 -0400796}
797
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400798static void mv_set_edma_ptrs(void __iomem *port_mmio,
799 struct mv_host_priv *hpriv,
800 struct mv_port_priv *pp)
801{
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400802 u32 index;
803
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400804 /*
805 * initialize request queue
806 */
Mark Lordfcfb1f72008-04-19 15:06:40 -0400807 pp->req_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */
808 index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400809
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400810 WARN_ON(pp->crqb_dma & 0x3ff);
811 writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400812 writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400813 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
814
815 if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400816 writelfl((pp->crqb_dma & 0xffffffff) | index,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400817 port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
818 else
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400819 writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400820
821 /*
822 * initialize response queue
823 */
Mark Lordfcfb1f72008-04-19 15:06:40 -0400824 pp->resp_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */
825 index = pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400826
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400827 WARN_ON(pp->crpb_dma & 0xff);
828 writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS);
829
830 if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400831 writelfl((pp->crpb_dma & 0xffffffff) | index,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400832 port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
833 else
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400834 writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400835
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400836 writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400837 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400838}
839
Brett Russ05b308e2005-10-05 17:08:53 -0400840/**
841 * mv_start_dma - Enable eDMA engine
842 * @base: port base address
843 * @pp: port private data
844 *
Tejun Heobeec7db2006-02-11 19:11:13 +0900845 * Verify the local cache of the eDMA state is accurate with a
846 * WARN_ON.
Brett Russ05b308e2005-10-05 17:08:53 -0400847 *
848 * LOCKING:
849 * Inherited from caller.
850 */
Mark Lord0c589122008-01-26 18:31:16 -0500851static void mv_start_dma(struct ata_port *ap, void __iomem *port_mmio,
Mark Lord72109162008-01-26 18:31:33 -0500852 struct mv_port_priv *pp, u8 protocol)
Brett Russ31961942005-09-30 01:36:00 -0400853{
Mark Lord72109162008-01-26 18:31:33 -0500854 int want_ncq = (protocol == ATA_PROT_NCQ);
855
856 if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
857 int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0);
858 if (want_ncq != using_ncq)
Mark Lordb5624682008-03-31 19:34:40 -0400859 mv_stop_edma(ap);
Mark Lord72109162008-01-26 18:31:33 -0500860 }
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400861 if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) {
Mark Lord0c589122008-01-26 18:31:16 -0500862 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lord352fab72008-04-19 14:43:42 -0400863 int hardport = mv_hardport_from_port(ap->port_no);
Mark Lord0c589122008-01-26 18:31:16 -0500864 void __iomem *hc_mmio = mv_hc_base_from_port(
Mark Lord352fab72008-04-19 14:43:42 -0400865 mv_host_base(ap->host), hardport);
Mark Lord0c589122008-01-26 18:31:16 -0500866 u32 hc_irq_cause, ipending;
867
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400868 /* clear EDMA event indicators, if any */
Mark Lordf630d562008-01-26 18:31:00 -0500869 writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400870
Mark Lord0c589122008-01-26 18:31:16 -0500871 /* clear EDMA interrupt indicator, if any */
872 hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
Mark Lord352fab72008-04-19 14:43:42 -0400873 ipending = (DEV_IRQ | DMA_IRQ) << hardport;
Mark Lord0c589122008-01-26 18:31:16 -0500874 if (hc_irq_cause & ipending) {
875 writelfl(hc_irq_cause & ~ipending,
876 hc_mmio + HC_IRQ_CAUSE_OFS);
877 }
878
Mark Lorde12bef52008-03-31 19:33:56 -0400879 mv_edma_cfg(ap, want_ncq);
Mark Lord0c589122008-01-26 18:31:16 -0500880
881 /* clear FIS IRQ Cause */
Mark Lorde4006072008-05-14 09:19:30 -0400882 if (IS_GEN_IIE(hpriv))
883 writelfl(0, port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
Mark Lord0c589122008-01-26 18:31:16 -0500884
Mark Lordf630d562008-01-26 18:31:00 -0500885 mv_set_edma_ptrs(port_mmio, hpriv, pp);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400886
Mark Lordf630d562008-01-26 18:31:00 -0500887 writelfl(EDMA_EN, port_mmio + EDMA_CMD_OFS);
Brett Russafb0edd2005-10-05 17:08:42 -0400888 pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
889 }
Brett Russ31961942005-09-30 01:36:00 -0400890}
891
Mark Lord9b2c4e02008-05-02 02:09:14 -0400892static void mv_wait_for_edma_empty_idle(struct ata_port *ap)
893{
894 void __iomem *port_mmio = mv_ap_base(ap);
895 const u32 empty_idle = (EDMA_STATUS_CACHE_EMPTY | EDMA_STATUS_IDLE);
896 const int per_loop = 5, timeout = (15 * 1000 / per_loop);
897 int i;
898
899 /*
900 * Wait for the EDMA engine to finish transactions in progress.
Mark Lordc46938c2008-05-02 14:02:28 -0400901 * No idea what a good "timeout" value might be, but measurements
902 * indicate that it often requires hundreds of microseconds
903 * with two drives in-use. So we use the 15msec value above
904 * as a rough guess at what even more drives might require.
Mark Lord9b2c4e02008-05-02 02:09:14 -0400905 */
906 for (i = 0; i < timeout; ++i) {
907 u32 edma_stat = readl(port_mmio + EDMA_STATUS_OFS);
908 if ((edma_stat & empty_idle) == empty_idle)
909 break;
910 udelay(per_loop);
911 }
912 /* ata_port_printk(ap, KERN_INFO, "%s: %u+ usecs\n", __func__, i); */
913}
914
Brett Russ05b308e2005-10-05 17:08:53 -0400915/**
Mark Lorde12bef52008-03-31 19:33:56 -0400916 * mv_stop_edma_engine - Disable eDMA engine
Mark Lordb5624682008-03-31 19:34:40 -0400917 * @port_mmio: io base address
Brett Russ05b308e2005-10-05 17:08:53 -0400918 *
919 * LOCKING:
920 * Inherited from caller.
921 */
Mark Lordb5624682008-03-31 19:34:40 -0400922static int mv_stop_edma_engine(void __iomem *port_mmio)
Brett Russ31961942005-09-30 01:36:00 -0400923{
Mark Lordb5624682008-03-31 19:34:40 -0400924 int i;
Brett Russ31961942005-09-30 01:36:00 -0400925
Mark Lordb5624682008-03-31 19:34:40 -0400926 /* Disable eDMA. The disable bit auto clears. */
927 writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
Jeff Garzik8b260242005-11-12 12:32:50 -0500928
Mark Lordb5624682008-03-31 19:34:40 -0400929 /* Wait for the chip to confirm eDMA is off. */
930 for (i = 10000; i > 0; i--) {
931 u32 reg = readl(port_mmio + EDMA_CMD_OFS);
Jeff Garzik4537deb2007-07-12 14:30:19 -0400932 if (!(reg & EDMA_EN))
Mark Lordb5624682008-03-31 19:34:40 -0400933 return 0;
934 udelay(10);
Brett Russ31961942005-09-30 01:36:00 -0400935 }
Mark Lordb5624682008-03-31 19:34:40 -0400936 return -EIO;
Brett Russ31961942005-09-30 01:36:00 -0400937}
938
Mark Lorde12bef52008-03-31 19:33:56 -0400939static int mv_stop_edma(struct ata_port *ap)
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400940{
Mark Lordb5624682008-03-31 19:34:40 -0400941 void __iomem *port_mmio = mv_ap_base(ap);
942 struct mv_port_priv *pp = ap->private_data;
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400943
Mark Lordb5624682008-03-31 19:34:40 -0400944 if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
945 return 0;
946 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Mark Lord9b2c4e02008-05-02 02:09:14 -0400947 mv_wait_for_edma_empty_idle(ap);
Mark Lordb5624682008-03-31 19:34:40 -0400948 if (mv_stop_edma_engine(port_mmio)) {
949 ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n");
950 return -EIO;
951 }
952 return 0;
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400953}
954
Jeff Garzik8a70f8d2005-10-05 17:19:47 -0400955#ifdef ATA_DEBUG
Brett Russ31961942005-09-30 01:36:00 -0400956static void mv_dump_mem(void __iomem *start, unsigned bytes)
957{
Brett Russ31961942005-09-30 01:36:00 -0400958 int b, w;
959 for (b = 0; b < bytes; ) {
960 DPRINTK("%p: ", start + b);
961 for (w = 0; b < bytes && w < 4; w++) {
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400962 printk("%08x ", readl(start + b));
Brett Russ31961942005-09-30 01:36:00 -0400963 b += sizeof(u32);
964 }
965 printk("\n");
966 }
Brett Russ31961942005-09-30 01:36:00 -0400967}
Jeff Garzik8a70f8d2005-10-05 17:19:47 -0400968#endif
969
Brett Russ31961942005-09-30 01:36:00 -0400970static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
971{
972#ifdef ATA_DEBUG
973 int b, w;
974 u32 dw;
975 for (b = 0; b < bytes; ) {
976 DPRINTK("%02x: ", b);
977 for (w = 0; b < bytes && w < 4; w++) {
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400978 (void) pci_read_config_dword(pdev, b, &dw);
979 printk("%08x ", dw);
Brett Russ31961942005-09-30 01:36:00 -0400980 b += sizeof(u32);
981 }
982 printk("\n");
983 }
984#endif
985}
986static void mv_dump_all_regs(void __iomem *mmio_base, int port,
987 struct pci_dev *pdev)
988{
989#ifdef ATA_DEBUG
Jeff Garzik8b260242005-11-12 12:32:50 -0500990 void __iomem *hc_base = mv_hc_base(mmio_base,
Brett Russ31961942005-09-30 01:36:00 -0400991 port >> MV_PORT_HC_SHIFT);
992 void __iomem *port_base;
993 int start_port, num_ports, p, start_hc, num_hcs, hc;
994
995 if (0 > port) {
996 start_hc = start_port = 0;
997 num_ports = 8; /* shld be benign for 4 port devs */
998 num_hcs = 2;
999 } else {
1000 start_hc = port >> MV_PORT_HC_SHIFT;
1001 start_port = port;
1002 num_ports = num_hcs = 1;
1003 }
Jeff Garzik8b260242005-11-12 12:32:50 -05001004 DPRINTK("All registers for port(s) %u-%u:\n", start_port,
Brett Russ31961942005-09-30 01:36:00 -04001005 num_ports > 1 ? num_ports - 1 : start_port);
1006
1007 if (NULL != pdev) {
1008 DPRINTK("PCI config space regs:\n");
1009 mv_dump_pci_cfg(pdev, 0x68);
1010 }
1011 DPRINTK("PCI regs:\n");
1012 mv_dump_mem(mmio_base+0xc00, 0x3c);
1013 mv_dump_mem(mmio_base+0xd00, 0x34);
1014 mv_dump_mem(mmio_base+0xf00, 0x4);
1015 mv_dump_mem(mmio_base+0x1d00, 0x6c);
1016 for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
Dan Alonid220c372006-04-10 23:20:22 -07001017 hc_base = mv_hc_base(mmio_base, hc);
Brett Russ31961942005-09-30 01:36:00 -04001018 DPRINTK("HC regs (HC %i):\n", hc);
1019 mv_dump_mem(hc_base, 0x1c);
1020 }
1021 for (p = start_port; p < start_port + num_ports; p++) {
1022 port_base = mv_port_base(mmio_base, p);
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001023 DPRINTK("EDMA regs (port %i):\n", p);
Brett Russ31961942005-09-30 01:36:00 -04001024 mv_dump_mem(port_base, 0x54);
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001025 DPRINTK("SATA regs (port %i):\n", p);
Brett Russ31961942005-09-30 01:36:00 -04001026 mv_dump_mem(port_base+0x300, 0x60);
1027 }
1028#endif
1029}
1030
Brett Russ20f733e2005-09-01 18:26:17 -04001031static unsigned int mv_scr_offset(unsigned int sc_reg_in)
1032{
1033 unsigned int ofs;
1034
1035 switch (sc_reg_in) {
1036 case SCR_STATUS:
1037 case SCR_CONTROL:
1038 case SCR_ERROR:
1039 ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32));
1040 break;
1041 case SCR_ACTIVE:
1042 ofs = SATA_ACTIVE_OFS; /* active is not with the others */
1043 break;
1044 default:
1045 ofs = 0xffffffffU;
1046 break;
1047 }
1048 return ofs;
1049}
1050
Tejun Heoda3dbb12007-07-16 14:29:40 +09001051static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val)
Brett Russ20f733e2005-09-01 18:26:17 -04001052{
1053 unsigned int ofs = mv_scr_offset(sc_reg_in);
1054
Tejun Heoda3dbb12007-07-16 14:29:40 +09001055 if (ofs != 0xffffffffU) {
1056 *val = readl(mv_ap_base(ap) + ofs);
1057 return 0;
1058 } else
1059 return -EINVAL;
Brett Russ20f733e2005-09-01 18:26:17 -04001060}
1061
Tejun Heoda3dbb12007-07-16 14:29:40 +09001062static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
Brett Russ20f733e2005-09-01 18:26:17 -04001063{
1064 unsigned int ofs = mv_scr_offset(sc_reg_in);
1065
Tejun Heoda3dbb12007-07-16 14:29:40 +09001066 if (ofs != 0xffffffffU) {
Brett Russ20f733e2005-09-01 18:26:17 -04001067 writelfl(val, mv_ap_base(ap) + ofs);
Tejun Heoda3dbb12007-07-16 14:29:40 +09001068 return 0;
1069 } else
1070 return -EINVAL;
Brett Russ20f733e2005-09-01 18:26:17 -04001071}
1072
Mark Lordf2738272008-01-26 18:32:29 -05001073static void mv6_dev_config(struct ata_device *adev)
1074{
1075 /*
Mark Lorde49856d2008-04-16 14:59:07 -04001076 * Deal with Gen-II ("mv6") hardware quirks/restrictions:
1077 *
1078 * Gen-II does not support NCQ over a port multiplier
1079 * (no FIS-based switching).
1080 *
Mark Lordf2738272008-01-26 18:32:29 -05001081 * We don't have hob_nsect when doing NCQ commands on Gen-II.
1082 * See mv_qc_prep() for more info.
1083 */
Mark Lorde49856d2008-04-16 14:59:07 -04001084 if (adev->flags & ATA_DFLAG_NCQ) {
Mark Lord352fab72008-04-19 14:43:42 -04001085 if (sata_pmp_attached(adev->link->ap)) {
Mark Lorde49856d2008-04-16 14:59:07 -04001086 adev->flags &= ~ATA_DFLAG_NCQ;
Mark Lord352fab72008-04-19 14:43:42 -04001087 ata_dev_printk(adev, KERN_INFO,
1088 "NCQ disabled for command-based switching\n");
1089 } else if (adev->max_sectors > GEN_II_NCQ_MAX_SECTORS) {
1090 adev->max_sectors = GEN_II_NCQ_MAX_SECTORS;
1091 ata_dev_printk(adev, KERN_INFO,
1092 "max_sectors limited to %u for NCQ\n",
1093 adev->max_sectors);
1094 }
Mark Lorde49856d2008-04-16 14:59:07 -04001095 }
Mark Lordf2738272008-01-26 18:32:29 -05001096}
1097
Mark Lord3e4a1392008-05-02 02:10:02 -04001098static int mv_qc_defer(struct ata_queued_cmd *qc)
1099{
1100 struct ata_link *link = qc->dev->link;
1101 struct ata_port *ap = link->ap;
1102 struct mv_port_priv *pp = ap->private_data;
1103
1104 /*
Mark Lord29d187b2008-05-02 02:15:37 -04001105 * Don't allow new commands if we're in a delayed EH state
1106 * for NCQ and/or FIS-based switching.
1107 */
1108 if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
1109 return ATA_DEFER_PORT;
1110 /*
Mark Lord3e4a1392008-05-02 02:10:02 -04001111 * If the port is completely idle, then allow the new qc.
1112 */
1113 if (ap->nr_active_links == 0)
1114 return 0;
1115
1116 if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
1117 /*
1118 * The port is operating in host queuing mode (EDMA).
1119 * It can accomodate a new qc if the qc protocol
1120 * is compatible with the current host queue mode.
1121 */
1122 if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) {
1123 /*
1124 * The host queue (EDMA) is in NCQ mode.
1125 * If the new qc is also an NCQ command,
1126 * then allow the new qc.
1127 */
1128 if (qc->tf.protocol == ATA_PROT_NCQ)
1129 return 0;
1130 } else {
1131 /*
1132 * The host queue (EDMA) is in non-NCQ, DMA mode.
1133 * If the new qc is also a non-NCQ, DMA command,
1134 * then allow the new qc.
1135 */
1136 if (qc->tf.protocol == ATA_PROT_DMA)
1137 return 0;
1138 }
1139 }
1140 return ATA_DEFER_PORT;
1141}
1142
Mark Lord00f42ea2008-05-02 02:11:45 -04001143static void mv_config_fbs(void __iomem *port_mmio, int want_ncq, int want_fbs)
Mark Lorde49856d2008-04-16 14:59:07 -04001144{
Mark Lord00f42ea2008-05-02 02:11:45 -04001145 u32 new_fiscfg, old_fiscfg;
1146 u32 new_ltmode, old_ltmode;
1147 u32 new_haltcond, old_haltcond;
1148
1149 old_fiscfg = readl(port_mmio + FISCFG_OFS);
1150 old_ltmode = readl(port_mmio + LTMODE_OFS);
1151 old_haltcond = readl(port_mmio + EDMA_HALTCOND_OFS);
1152
1153 new_fiscfg = old_fiscfg & ~(FISCFG_SINGLE_SYNC | FISCFG_WAIT_DEV_ERR);
1154 new_ltmode = old_ltmode & ~LTMODE_BIT8;
1155 new_haltcond = old_haltcond | EDMA_ERR_DEV;
1156
1157 if (want_fbs) {
1158 new_fiscfg = old_fiscfg | FISCFG_SINGLE_SYNC;
1159 new_ltmode = old_ltmode | LTMODE_BIT8;
Mark Lord4c299ca2008-05-02 02:16:20 -04001160 if (want_ncq)
1161 new_haltcond &= ~EDMA_ERR_DEV;
1162 else
1163 new_fiscfg |= FISCFG_WAIT_DEV_ERR;
Mark Lorde49856d2008-04-16 14:59:07 -04001164 }
Mark Lord00f42ea2008-05-02 02:11:45 -04001165
Mark Lord8e7decd2008-05-02 02:07:51 -04001166 if (new_fiscfg != old_fiscfg)
1167 writelfl(new_fiscfg, port_mmio + FISCFG_OFS);
Mark Lorde49856d2008-04-16 14:59:07 -04001168 if (new_ltmode != old_ltmode)
1169 writelfl(new_ltmode, port_mmio + LTMODE_OFS);
Mark Lord00f42ea2008-05-02 02:11:45 -04001170 if (new_haltcond != old_haltcond)
1171 writelfl(new_haltcond, port_mmio + EDMA_HALTCOND_OFS);
Mark Lord0c589122008-01-26 18:31:16 -05001172}
Jeff Garzike4e7b892006-01-31 12:18:41 -05001173
Mark Lorddd2890f2008-05-02 02:10:56 -04001174static void mv_60x1_errata_sata25(struct ata_port *ap, int want_ncq)
1175{
1176 struct mv_host_priv *hpriv = ap->host->private_data;
1177 u32 old, new;
1178
1179 /* workaround for 88SX60x1 FEr SATA#25 (part 1) */
1180 old = readl(hpriv->base + MV_GPIO_PORT_CTL_OFS);
1181 if (want_ncq)
1182 new = old | (1 << 22);
1183 else
1184 new = old & ~(1 << 22);
1185 if (new != old)
1186 writel(new, hpriv->base + MV_GPIO_PORT_CTL_OFS);
1187}
1188
Mark Lorde12bef52008-03-31 19:33:56 -04001189static void mv_edma_cfg(struct ata_port *ap, int want_ncq)
Jeff Garzike4e7b892006-01-31 12:18:41 -05001190{
1191 u32 cfg;
Mark Lorde12bef52008-03-31 19:33:56 -04001192 struct mv_port_priv *pp = ap->private_data;
1193 struct mv_host_priv *hpriv = ap->host->private_data;
1194 void __iomem *port_mmio = mv_ap_base(ap);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001195
1196 /* set up non-NCQ EDMA configuration */
1197 cfg = EDMA_CFG_Q_DEPTH; /* always 0x1f for *all* chips */
Mark Lord00f42ea2008-05-02 02:11:45 -04001198 pp->pp_flags &= ~MV_PP_FLAG_FBS_EN;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001199
1200 if (IS_GEN_I(hpriv))
1201 cfg |= (1 << 8); /* enab config burst size mask */
1202
Mark Lorddd2890f2008-05-02 02:10:56 -04001203 else if (IS_GEN_II(hpriv)) {
Jeff Garzike4e7b892006-01-31 12:18:41 -05001204 cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN;
Mark Lorddd2890f2008-05-02 02:10:56 -04001205 mv_60x1_errata_sata25(ap, want_ncq);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001206
Mark Lorddd2890f2008-05-02 02:10:56 -04001207 } else if (IS_GEN_IIE(hpriv)) {
Mark Lord00f42ea2008-05-02 02:11:45 -04001208 int want_fbs = sata_pmp_attached(ap);
1209 /*
1210 * Possible future enhancement:
1211 *
1212 * The chip can use FBS with non-NCQ, if we allow it,
1213 * But first we need to have the error handling in place
1214 * for this mode (datasheet section 7.3.15.4.2.3).
1215 * So disallow non-NCQ FBS for now.
1216 */
1217 want_fbs &= want_ncq;
1218
1219 mv_config_fbs(port_mmio, want_ncq, want_fbs);
1220
1221 if (want_fbs) {
1222 pp->pp_flags |= MV_PP_FLAG_FBS_EN;
1223 cfg |= EDMA_CFG_EDMA_FBS; /* FIS-based switching */
1224 }
1225
Jeff Garzike728eab2007-02-25 02:53:41 -05001226 cfg |= (1 << 23); /* do not mask PM field in rx'd FIS */
1227 cfg |= (1 << 22); /* enab 4-entry host queue cache */
Mark Lord616d4a92008-05-02 02:08:32 -04001228 if (HAS_PCI(ap->host))
1229 cfg |= (1 << 18); /* enab early completion */
1230 if (hpriv->hp_flags & MV_HP_CUT_THROUGH)
1231 cfg |= (1 << 17); /* enab cut-thru (dis stor&forwrd) */
Jeff Garzike4e7b892006-01-31 12:18:41 -05001232 }
1233
Mark Lord72109162008-01-26 18:31:33 -05001234 if (want_ncq) {
1235 cfg |= EDMA_CFG_NCQ;
1236 pp->pp_flags |= MV_PP_FLAG_NCQ_EN;
1237 } else
1238 pp->pp_flags &= ~MV_PP_FLAG_NCQ_EN;
1239
Jeff Garzike4e7b892006-01-31 12:18:41 -05001240 writelfl(cfg, port_mmio + EDMA_CFG_OFS);
1241}
1242
Mark Lordda2fa9b2008-01-26 18:32:45 -05001243static void mv_port_free_dma_mem(struct ata_port *ap)
1244{
1245 struct mv_host_priv *hpriv = ap->host->private_data;
1246 struct mv_port_priv *pp = ap->private_data;
Mark Lordeb73d552008-01-29 13:24:00 -05001247 int tag;
Mark Lordda2fa9b2008-01-26 18:32:45 -05001248
1249 if (pp->crqb) {
1250 dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma);
1251 pp->crqb = NULL;
1252 }
1253 if (pp->crpb) {
1254 dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma);
1255 pp->crpb = NULL;
1256 }
Mark Lordeb73d552008-01-29 13:24:00 -05001257 /*
1258 * For GEN_I, there's no NCQ, so we have only a single sg_tbl.
1259 * For later hardware, we have one unique sg_tbl per NCQ tag.
1260 */
1261 for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1262 if (pp->sg_tbl[tag]) {
1263 if (tag == 0 || !IS_GEN_I(hpriv))
1264 dma_pool_free(hpriv->sg_tbl_pool,
1265 pp->sg_tbl[tag],
1266 pp->sg_tbl_dma[tag]);
1267 pp->sg_tbl[tag] = NULL;
1268 }
Mark Lordda2fa9b2008-01-26 18:32:45 -05001269 }
1270}
1271
Brett Russ05b308e2005-10-05 17:08:53 -04001272/**
1273 * mv_port_start - Port specific init/start routine.
1274 * @ap: ATA channel to manipulate
1275 *
1276 * Allocate and point to DMA memory, init port private memory,
1277 * zero indices.
1278 *
1279 * LOCKING:
1280 * Inherited from caller.
1281 */
Brett Russ31961942005-09-30 01:36:00 -04001282static int mv_port_start(struct ata_port *ap)
1283{
Jeff Garzikcca39742006-08-24 03:19:22 -04001284 struct device *dev = ap->host->dev;
1285 struct mv_host_priv *hpriv = ap->host->private_data;
Brett Russ31961942005-09-30 01:36:00 -04001286 struct mv_port_priv *pp;
James Bottomleydde20202008-02-19 11:36:56 +01001287 int tag;
Brett Russ31961942005-09-30 01:36:00 -04001288
Tejun Heo24dc5f32007-01-20 16:00:28 +09001289 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Jeff Garzik6037d6b2005-11-04 22:08:00 -05001290 if (!pp)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001291 return -ENOMEM;
Mark Lordda2fa9b2008-01-26 18:32:45 -05001292 ap->private_data = pp;
Brett Russ31961942005-09-30 01:36:00 -04001293
Mark Lordda2fa9b2008-01-26 18:32:45 -05001294 pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma);
1295 if (!pp->crqb)
1296 return -ENOMEM;
1297 memset(pp->crqb, 0, MV_CRQB_Q_SZ);
Brett Russ31961942005-09-30 01:36:00 -04001298
Mark Lordda2fa9b2008-01-26 18:32:45 -05001299 pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma);
1300 if (!pp->crpb)
1301 goto out_port_free_dma_mem;
1302 memset(pp->crpb, 0, MV_CRPB_Q_SZ);
Brett Russ31961942005-09-30 01:36:00 -04001303
Mark Lordeb73d552008-01-29 13:24:00 -05001304 /*
1305 * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl.
1306 * For later hardware, we need one unique sg_tbl per NCQ tag.
1307 */
1308 for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1309 if (tag == 0 || !IS_GEN_I(hpriv)) {
1310 pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool,
1311 GFP_KERNEL, &pp->sg_tbl_dma[tag]);
1312 if (!pp->sg_tbl[tag])
1313 goto out_port_free_dma_mem;
1314 } else {
1315 pp->sg_tbl[tag] = pp->sg_tbl[0];
1316 pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0];
1317 }
1318 }
Brett Russ31961942005-09-30 01:36:00 -04001319 return 0;
Mark Lordda2fa9b2008-01-26 18:32:45 -05001320
1321out_port_free_dma_mem:
1322 mv_port_free_dma_mem(ap);
1323 return -ENOMEM;
Brett Russ31961942005-09-30 01:36:00 -04001324}
1325
Brett Russ05b308e2005-10-05 17:08:53 -04001326/**
1327 * mv_port_stop - Port specific cleanup/stop routine.
1328 * @ap: ATA channel to manipulate
1329 *
1330 * Stop DMA, cleanup port memory.
1331 *
1332 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -04001333 * This routine uses the host lock to protect the DMA stop.
Brett Russ05b308e2005-10-05 17:08:53 -04001334 */
Brett Russ31961942005-09-30 01:36:00 -04001335static void mv_port_stop(struct ata_port *ap)
1336{
Mark Lorde12bef52008-03-31 19:33:56 -04001337 mv_stop_edma(ap);
Mark Lordda2fa9b2008-01-26 18:32:45 -05001338 mv_port_free_dma_mem(ap);
Brett Russ31961942005-09-30 01:36:00 -04001339}
1340
Brett Russ05b308e2005-10-05 17:08:53 -04001341/**
1342 * mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
1343 * @qc: queued command whose SG list to source from
1344 *
1345 * Populate the SG list and mark the last entry.
1346 *
1347 * LOCKING:
1348 * Inherited from caller.
1349 */
Jeff Garzik6c087722007-10-12 00:16:23 -04001350static void mv_fill_sg(struct ata_queued_cmd *qc)
Brett Russ31961942005-09-30 01:36:00 -04001351{
1352 struct mv_port_priv *pp = qc->ap->private_data;
Jeff Garzik972c26b2005-10-18 22:14:54 -04001353 struct scatterlist *sg;
Jeff Garzik3be6cbd2007-10-18 16:21:18 -04001354 struct mv_sg *mv_sg, *last_sg = NULL;
Tejun Heoff2aeb12007-12-05 16:43:11 +09001355 unsigned int si;
Brett Russ31961942005-09-30 01:36:00 -04001356
Mark Lordeb73d552008-01-29 13:24:00 -05001357 mv_sg = pp->sg_tbl[qc->tag];
Tejun Heoff2aeb12007-12-05 16:43:11 +09001358 for_each_sg(qc->sg, sg, qc->n_elem, si) {
Jeff Garzikd88184f2007-02-26 01:26:06 -05001359 dma_addr_t addr = sg_dma_address(sg);
1360 u32 sg_len = sg_dma_len(sg);
Brett Russ31961942005-09-30 01:36:00 -04001361
Olof Johansson4007b492007-10-02 20:45:27 -05001362 while (sg_len) {
1363 u32 offset = addr & 0xffff;
1364 u32 len = sg_len;
Brett Russ31961942005-09-30 01:36:00 -04001365
Olof Johansson4007b492007-10-02 20:45:27 -05001366 if ((offset + sg_len > 0x10000))
1367 len = 0x10000 - offset;
Jeff Garzik972c26b2005-10-18 22:14:54 -04001368
Olof Johansson4007b492007-10-02 20:45:27 -05001369 mv_sg->addr = cpu_to_le32(addr & 0xffffffff);
1370 mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
Jeff Garzik6c087722007-10-12 00:16:23 -04001371 mv_sg->flags_size = cpu_to_le32(len & 0xffff);
Olof Johansson4007b492007-10-02 20:45:27 -05001372
1373 sg_len -= len;
1374 addr += len;
1375
Jeff Garzik3be6cbd2007-10-18 16:21:18 -04001376 last_sg = mv_sg;
Olof Johansson4007b492007-10-02 20:45:27 -05001377 mv_sg++;
Olof Johansson4007b492007-10-02 20:45:27 -05001378 }
Brett Russ31961942005-09-30 01:36:00 -04001379 }
Jeff Garzik3be6cbd2007-10-18 16:21:18 -04001380
1381 if (likely(last_sg))
1382 last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
Brett Russ31961942005-09-30 01:36:00 -04001383}
1384
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001385static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last)
Brett Russ31961942005-09-30 01:36:00 -04001386{
Mark Lord559eeda2006-05-19 16:40:15 -04001387 u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
Brett Russ31961942005-09-30 01:36:00 -04001388 (last ? CRQB_CMD_LAST : 0);
Mark Lord559eeda2006-05-19 16:40:15 -04001389 *cmdw = cpu_to_le16(tmp);
Brett Russ31961942005-09-30 01:36:00 -04001390}
1391
Brett Russ05b308e2005-10-05 17:08:53 -04001392/**
1393 * mv_qc_prep - Host specific command preparation.
1394 * @qc: queued command to prepare
1395 *
1396 * This routine simply redirects to the general purpose routine
1397 * if command is not DMA. Else, it handles prep of the CRQB
1398 * (command request block), does some sanity checking, and calls
1399 * the SG load routine.
1400 *
1401 * LOCKING:
1402 * Inherited from caller.
1403 */
Brett Russ31961942005-09-30 01:36:00 -04001404static void mv_qc_prep(struct ata_queued_cmd *qc)
1405{
1406 struct ata_port *ap = qc->ap;
1407 struct mv_port_priv *pp = ap->private_data;
Mark Lorde1469872006-05-22 19:02:03 -04001408 __le16 *cw;
Brett Russ31961942005-09-30 01:36:00 -04001409 struct ata_taskfile *tf;
1410 u16 flags = 0;
Mark Lorda6432432006-05-19 16:36:36 -04001411 unsigned in_index;
Brett Russ31961942005-09-30 01:36:00 -04001412
Mark Lord138bfdd2008-01-26 18:33:18 -05001413 if ((qc->tf.protocol != ATA_PROT_DMA) &&
1414 (qc->tf.protocol != ATA_PROT_NCQ))
Brett Russ31961942005-09-30 01:36:00 -04001415 return;
Brett Russ20f733e2005-09-01 18:26:17 -04001416
Brett Russ31961942005-09-30 01:36:00 -04001417 /* Fill in command request block
1418 */
Jeff Garzike4e7b892006-01-31 12:18:41 -05001419 if (!(qc->tf.flags & ATA_TFLAG_WRITE))
Brett Russ31961942005-09-30 01:36:00 -04001420 flags |= CRQB_FLAG_READ;
Tejun Heobeec7db2006-02-11 19:11:13 +09001421 WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
Brett Russ31961942005-09-30 01:36:00 -04001422 flags |= qc->tag << CRQB_TAG_SHIFT;
Mark Lorde49856d2008-04-16 14:59:07 -04001423 flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
Brett Russ31961942005-09-30 01:36:00 -04001424
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001425 /* get current queue index from software */
Mark Lordfcfb1f72008-04-19 15:06:40 -04001426 in_index = pp->req_idx;
Brett Russ31961942005-09-30 01:36:00 -04001427
Mark Lorda6432432006-05-19 16:36:36 -04001428 pp->crqb[in_index].sg_addr =
Mark Lordeb73d552008-01-29 13:24:00 -05001429 cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
Mark Lorda6432432006-05-19 16:36:36 -04001430 pp->crqb[in_index].sg_addr_hi =
Mark Lordeb73d552008-01-29 13:24:00 -05001431 cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
Mark Lorda6432432006-05-19 16:36:36 -04001432 pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags);
1433
1434 cw = &pp->crqb[in_index].ata_cmd[0];
Brett Russ31961942005-09-30 01:36:00 -04001435 tf = &qc->tf;
1436
1437 /* Sadly, the CRQB cannot accomodate all registers--there are
1438 * only 11 bytes...so we must pick and choose required
1439 * registers based on the command. So, we drop feature and
1440 * hob_feature for [RW] DMA commands, but they are needed for
1441 * NCQ. NCQ will drop hob_nsect.
1442 */
1443 switch (tf->command) {
1444 case ATA_CMD_READ:
1445 case ATA_CMD_READ_EXT:
1446 case ATA_CMD_WRITE:
1447 case ATA_CMD_WRITE_EXT:
Jens Axboec15d85c2006-02-15 15:59:25 +01001448 case ATA_CMD_WRITE_FUA_EXT:
Brett Russ31961942005-09-30 01:36:00 -04001449 mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
1450 break;
Brett Russ31961942005-09-30 01:36:00 -04001451 case ATA_CMD_FPDMA_READ:
1452 case ATA_CMD_FPDMA_WRITE:
Jeff Garzik8b260242005-11-12 12:32:50 -05001453 mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
Brett Russ31961942005-09-30 01:36:00 -04001454 mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
1455 break;
Brett Russ31961942005-09-30 01:36:00 -04001456 default:
1457 /* The only other commands EDMA supports in non-queued and
1458 * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
1459 * of which are defined/used by Linux. If we get here, this
1460 * driver needs work.
1461 *
1462 * FIXME: modify libata to give qc_prep a return value and
1463 * return error here.
1464 */
1465 BUG_ON(tf->command);
1466 break;
1467 }
1468 mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
1469 mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
1470 mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
1471 mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
1472 mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
1473 mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
1474 mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
1475 mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
1476 mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1); /* last */
1477
Jeff Garzike4e7b892006-01-31 12:18:41 -05001478 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
Brett Russ31961942005-09-30 01:36:00 -04001479 return;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001480 mv_fill_sg(qc);
1481}
1482
1483/**
1484 * mv_qc_prep_iie - Host specific command preparation.
1485 * @qc: queued command to prepare
1486 *
1487 * This routine simply redirects to the general purpose routine
1488 * if command is not DMA. Else, it handles prep of the CRQB
1489 * (command request block), does some sanity checking, and calls
1490 * the SG load routine.
1491 *
1492 * LOCKING:
1493 * Inherited from caller.
1494 */
1495static void mv_qc_prep_iie(struct ata_queued_cmd *qc)
1496{
1497 struct ata_port *ap = qc->ap;
1498 struct mv_port_priv *pp = ap->private_data;
1499 struct mv_crqb_iie *crqb;
1500 struct ata_taskfile *tf;
Mark Lorda6432432006-05-19 16:36:36 -04001501 unsigned in_index;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001502 u32 flags = 0;
1503
Mark Lord138bfdd2008-01-26 18:33:18 -05001504 if ((qc->tf.protocol != ATA_PROT_DMA) &&
1505 (qc->tf.protocol != ATA_PROT_NCQ))
Jeff Garzike4e7b892006-01-31 12:18:41 -05001506 return;
1507
Mark Lorde12bef52008-03-31 19:33:56 -04001508 /* Fill in Gen IIE command request block */
Jeff Garzike4e7b892006-01-31 12:18:41 -05001509 if (!(qc->tf.flags & ATA_TFLAG_WRITE))
1510 flags |= CRQB_FLAG_READ;
1511
Tejun Heobeec7db2006-02-11 19:11:13 +09001512 WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001513 flags |= qc->tag << CRQB_TAG_SHIFT;
Mark Lord8c0aeb42008-01-26 18:31:48 -05001514 flags |= qc->tag << CRQB_HOSTQ_SHIFT;
Mark Lorde49856d2008-04-16 14:59:07 -04001515 flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001516
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001517 /* get current queue index from software */
Mark Lordfcfb1f72008-04-19 15:06:40 -04001518 in_index = pp->req_idx;
Mark Lorda6432432006-05-19 16:36:36 -04001519
1520 crqb = (struct mv_crqb_iie *) &pp->crqb[in_index];
Mark Lordeb73d552008-01-29 13:24:00 -05001521 crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
1522 crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001523 crqb->flags = cpu_to_le32(flags);
1524
1525 tf = &qc->tf;
1526 crqb->ata_cmd[0] = cpu_to_le32(
1527 (tf->command << 16) |
1528 (tf->feature << 24)
1529 );
1530 crqb->ata_cmd[1] = cpu_to_le32(
1531 (tf->lbal << 0) |
1532 (tf->lbam << 8) |
1533 (tf->lbah << 16) |
1534 (tf->device << 24)
1535 );
1536 crqb->ata_cmd[2] = cpu_to_le32(
1537 (tf->hob_lbal << 0) |
1538 (tf->hob_lbam << 8) |
1539 (tf->hob_lbah << 16) |
1540 (tf->hob_feature << 24)
1541 );
1542 crqb->ata_cmd[3] = cpu_to_le32(
1543 (tf->nsect << 0) |
1544 (tf->hob_nsect << 8)
1545 );
1546
1547 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1548 return;
Brett Russ31961942005-09-30 01:36:00 -04001549 mv_fill_sg(qc);
1550}
1551
Brett Russ05b308e2005-10-05 17:08:53 -04001552/**
1553 * mv_qc_issue - Initiate a command to the host
1554 * @qc: queued command to start
1555 *
1556 * This routine simply redirects to the general purpose routine
1557 * if command is not DMA. Else, it sanity checks our local
1558 * caches of the request producer/consumer indices then enables
1559 * DMA and bumps the request producer index.
1560 *
1561 * LOCKING:
1562 * Inherited from caller.
1563 */
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09001564static unsigned int mv_qc_issue(struct ata_queued_cmd *qc)
Brett Russ31961942005-09-30 01:36:00 -04001565{
Jeff Garzikc5d3e452007-07-11 18:30:50 -04001566 struct ata_port *ap = qc->ap;
1567 void __iomem *port_mmio = mv_ap_base(ap);
1568 struct mv_port_priv *pp = ap->private_data;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001569 u32 in_index;
Brett Russ31961942005-09-30 01:36:00 -04001570
Mark Lord138bfdd2008-01-26 18:33:18 -05001571 if ((qc->tf.protocol != ATA_PROT_DMA) &&
1572 (qc->tf.protocol != ATA_PROT_NCQ)) {
Mark Lord17c5aab2008-04-16 14:56:51 -04001573 /*
1574 * We're about to send a non-EDMA capable command to the
Brett Russ31961942005-09-30 01:36:00 -04001575 * port. Turn off EDMA so there won't be problems accessing
1576 * shadow block, etc registers.
1577 */
Mark Lordb5624682008-03-31 19:34:40 -04001578 mv_stop_edma(ap);
Mark Lorde49856d2008-04-16 14:59:07 -04001579 mv_pmp_select(ap, qc->dev->link->pmp);
Tejun Heo9363c382008-04-07 22:47:16 +09001580 return ata_sff_qc_issue(qc);
Brett Russ31961942005-09-30 01:36:00 -04001581 }
1582
Mark Lord72109162008-01-26 18:31:33 -05001583 mv_start_dma(ap, port_mmio, pp, qc->tf.protocol);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001584
Mark Lordfcfb1f72008-04-19 15:06:40 -04001585 pp->req_idx = (pp->req_idx + 1) & MV_MAX_Q_DEPTH_MASK;
1586 in_index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
Brett Russ31961942005-09-30 01:36:00 -04001587
1588 /* and write the request in pointer to kick the EDMA to life */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001589 writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index,
1590 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
Brett Russ31961942005-09-30 01:36:00 -04001591
1592 return 0;
1593}
1594
Mark Lord8f767f82008-04-19 14:53:07 -04001595static struct ata_queued_cmd *mv_get_active_qc(struct ata_port *ap)
1596{
1597 struct mv_port_priv *pp = ap->private_data;
1598 struct ata_queued_cmd *qc;
1599
1600 if (pp->pp_flags & MV_PP_FLAG_NCQ_EN)
1601 return NULL;
1602 qc = ata_qc_from_tag(ap, ap->link.active_tag);
1603 if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
1604 qc = NULL;
1605 return qc;
1606}
1607
Mark Lord29d187b2008-05-02 02:15:37 -04001608static void mv_pmp_error_handler(struct ata_port *ap)
1609{
1610 unsigned int pmp, pmp_map;
1611 struct mv_port_priv *pp = ap->private_data;
1612
1613 if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) {
1614 /*
1615 * Perform NCQ error analysis on failed PMPs
1616 * before we freeze the port entirely.
1617 *
1618 * The failed PMPs are marked earlier by mv_pmp_eh_prep().
1619 */
1620 pmp_map = pp->delayed_eh_pmp_map;
1621 pp->pp_flags &= ~MV_PP_FLAG_DELAYED_EH;
1622 for (pmp = 0; pmp_map != 0; pmp++) {
1623 unsigned int this_pmp = (1 << pmp);
1624 if (pmp_map & this_pmp) {
1625 struct ata_link *link = &ap->pmp_link[pmp];
1626 pmp_map &= ~this_pmp;
1627 ata_eh_analyze_ncq_error(link);
1628 }
1629 }
1630 ata_port_freeze(ap);
1631 }
1632 sata_pmp_error_handler(ap);
1633}
1634
Mark Lord4c299ca2008-05-02 02:16:20 -04001635static unsigned int mv_get_err_pmp_map(struct ata_port *ap)
1636{
1637 void __iomem *port_mmio = mv_ap_base(ap);
1638
1639 return readl(port_mmio + SATA_TESTCTL_OFS) >> 16;
1640}
1641
Mark Lord4c299ca2008-05-02 02:16:20 -04001642static void mv_pmp_eh_prep(struct ata_port *ap, unsigned int pmp_map)
1643{
1644 struct ata_eh_info *ehi;
1645 unsigned int pmp;
1646
1647 /*
1648 * Initialize EH info for PMPs which saw device errors
1649 */
1650 ehi = &ap->link.eh_info;
1651 for (pmp = 0; pmp_map != 0; pmp++) {
1652 unsigned int this_pmp = (1 << pmp);
1653 if (pmp_map & this_pmp) {
1654 struct ata_link *link = &ap->pmp_link[pmp];
1655
1656 pmp_map &= ~this_pmp;
1657 ehi = &link->eh_info;
1658 ata_ehi_clear_desc(ehi);
1659 ata_ehi_push_desc(ehi, "dev err");
1660 ehi->err_mask |= AC_ERR_DEV;
1661 ehi->action |= ATA_EH_RESET;
1662 ata_link_abort(link);
1663 }
1664 }
1665}
1666
1667static int mv_handle_fbs_ncq_dev_err(struct ata_port *ap)
1668{
1669 struct mv_port_priv *pp = ap->private_data;
1670 int failed_links;
1671 unsigned int old_map, new_map;
1672
1673 /*
1674 * Device error during FBS+NCQ operation:
1675 *
1676 * Set a port flag to prevent further I/O being enqueued.
1677 * Leave the EDMA running to drain outstanding commands from this port.
1678 * Perform the post-mortem/EH only when all responses are complete.
1679 * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.2).
1680 */
1681 if (!(pp->pp_flags & MV_PP_FLAG_DELAYED_EH)) {
1682 pp->pp_flags |= MV_PP_FLAG_DELAYED_EH;
1683 pp->delayed_eh_pmp_map = 0;
1684 }
1685 old_map = pp->delayed_eh_pmp_map;
1686 new_map = old_map | mv_get_err_pmp_map(ap);
1687
1688 if (old_map != new_map) {
1689 pp->delayed_eh_pmp_map = new_map;
1690 mv_pmp_eh_prep(ap, new_map & ~old_map);
1691 }
Mark Lordc46938c2008-05-02 14:02:28 -04001692 failed_links = hweight16(new_map);
Mark Lord4c299ca2008-05-02 02:16:20 -04001693
1694 ata_port_printk(ap, KERN_INFO, "%s: pmp_map=%04x qc_map=%04x "
1695 "failed_links=%d nr_active_links=%d\n",
1696 __func__, pp->delayed_eh_pmp_map,
1697 ap->qc_active, failed_links,
1698 ap->nr_active_links);
1699
1700 if (ap->nr_active_links <= failed_links) {
1701 mv_process_crpb_entries(ap, pp);
1702 mv_stop_edma(ap);
1703 mv_eh_freeze(ap);
1704 ata_port_printk(ap, KERN_INFO, "%s: done\n", __func__);
1705 return 1; /* handled */
1706 }
1707 ata_port_printk(ap, KERN_INFO, "%s: waiting\n", __func__);
1708 return 1; /* handled */
1709}
1710
1711static int mv_handle_fbs_non_ncq_dev_err(struct ata_port *ap)
1712{
1713 /*
1714 * Possible future enhancement:
1715 *
1716 * FBS+non-NCQ operation is not yet implemented.
1717 * See related notes in mv_edma_cfg().
1718 *
1719 * Device error during FBS+non-NCQ operation:
1720 *
1721 * We need to snapshot the shadow registers for each failed command.
1722 * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.3).
1723 */
1724 return 0; /* not handled */
1725}
1726
1727static int mv_handle_dev_err(struct ata_port *ap, u32 edma_err_cause)
1728{
1729 struct mv_port_priv *pp = ap->private_data;
1730
1731 if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
1732 return 0; /* EDMA was not active: not handled */
1733 if (!(pp->pp_flags & MV_PP_FLAG_FBS_EN))
1734 return 0; /* FBS was not active: not handled */
1735
1736 if (!(edma_err_cause & EDMA_ERR_DEV))
1737 return 0; /* non DEV error: not handled */
1738 edma_err_cause &= ~EDMA_ERR_IRQ_TRANSIENT;
1739 if (edma_err_cause & ~(EDMA_ERR_DEV | EDMA_ERR_SELF_DIS))
1740 return 0; /* other problems: not handled */
1741
1742 if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) {
1743 /*
1744 * EDMA should NOT have self-disabled for this case.
1745 * If it did, then something is wrong elsewhere,
1746 * and we cannot handle it here.
1747 */
1748 if (edma_err_cause & EDMA_ERR_SELF_DIS) {
1749 ata_port_printk(ap, KERN_WARNING,
1750 "%s: err_cause=0x%x pp_flags=0x%x\n",
1751 __func__, edma_err_cause, pp->pp_flags);
1752 return 0; /* not handled */
1753 }
1754 return mv_handle_fbs_ncq_dev_err(ap);
1755 } else {
1756 /*
1757 * EDMA should have self-disabled for this case.
1758 * If it did not, then something is wrong elsewhere,
1759 * and we cannot handle it here.
1760 */
1761 if (!(edma_err_cause & EDMA_ERR_SELF_DIS)) {
1762 ata_port_printk(ap, KERN_WARNING,
1763 "%s: err_cause=0x%x pp_flags=0x%x\n",
1764 __func__, edma_err_cause, pp->pp_flags);
1765 return 0; /* not handled */
1766 }
1767 return mv_handle_fbs_non_ncq_dev_err(ap);
1768 }
1769 return 0; /* not handled */
1770}
1771
Mark Lorda9010322008-05-02 02:14:02 -04001772static void mv_unexpected_intr(struct ata_port *ap, int edma_was_enabled)
Mark Lord8f767f82008-04-19 14:53:07 -04001773{
Mark Lord8f767f82008-04-19 14:53:07 -04001774 struct ata_eh_info *ehi = &ap->link.eh_info;
Mark Lorda9010322008-05-02 02:14:02 -04001775 char *when = "idle";
Mark Lord8f767f82008-04-19 14:53:07 -04001776
Mark Lord8f767f82008-04-19 14:53:07 -04001777 ata_ehi_clear_desc(ehi);
Mark Lorda9010322008-05-02 02:14:02 -04001778 if (!ap || (ap->flags & ATA_FLAG_DISABLED)) {
1779 when = "disabled";
1780 } else if (edma_was_enabled) {
1781 when = "EDMA enabled";
Mark Lord8f767f82008-04-19 14:53:07 -04001782 } else {
1783 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
1784 if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
Mark Lorda9010322008-05-02 02:14:02 -04001785 when = "polling";
Mark Lord8f767f82008-04-19 14:53:07 -04001786 }
Mark Lorda9010322008-05-02 02:14:02 -04001787 ata_ehi_push_desc(ehi, "unexpected device interrupt while %s", when);
Mark Lord8f767f82008-04-19 14:53:07 -04001788 ehi->err_mask |= AC_ERR_OTHER;
1789 ehi->action |= ATA_EH_RESET;
1790 ata_port_freeze(ap);
1791}
1792
Brett Russ05b308e2005-10-05 17:08:53 -04001793/**
Brett Russ05b308e2005-10-05 17:08:53 -04001794 * mv_err_intr - Handle error interrupts on the port
1795 * @ap: ATA channel to manipulate
Mark Lord8d073792008-04-19 15:07:49 -04001796 * @qc: affected command (non-NCQ), or NULL
Brett Russ05b308e2005-10-05 17:08:53 -04001797 *
Mark Lord8d073792008-04-19 15:07:49 -04001798 * Most cases require a full reset of the chip's state machine,
1799 * which also performs a COMRESET.
1800 * Also, if the port disabled DMA, update our cached copy to match.
Brett Russ05b308e2005-10-05 17:08:53 -04001801 *
1802 * LOCKING:
1803 * Inherited from caller.
1804 */
Mark Lord37b90462008-05-02 02:12:34 -04001805static void mv_err_intr(struct ata_port *ap)
Brett Russ20f733e2005-09-01 18:26:17 -04001806{
Brett Russ31961942005-09-30 01:36:00 -04001807 void __iomem *port_mmio = mv_ap_base(ap);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001808 u32 edma_err_cause, eh_freeze_mask, serr = 0;
Mark Lorde4006072008-05-14 09:19:30 -04001809 u32 fis_cause = 0;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001810 struct mv_port_priv *pp = ap->private_data;
1811 struct mv_host_priv *hpriv = ap->host->private_data;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001812 unsigned int action = 0, err_mask = 0;
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001813 struct ata_eh_info *ehi = &ap->link.eh_info;
Mark Lord37b90462008-05-02 02:12:34 -04001814 struct ata_queued_cmd *qc;
1815 int abort = 0;
Brett Russ20f733e2005-09-01 18:26:17 -04001816
Mark Lord8d073792008-04-19 15:07:49 -04001817 /*
Mark Lord37b90462008-05-02 02:12:34 -04001818 * Read and clear the SError and err_cause bits.
Mark Lorde4006072008-05-14 09:19:30 -04001819 * For GenIIe, if EDMA_ERR_TRANS_IRQ_7 is set, we also must read/clear
1820 * the FIS_IRQ_CAUSE register before clearing edma_err_cause.
Mark Lord8d073792008-04-19 15:07:49 -04001821 */
Mark Lord37b90462008-05-02 02:12:34 -04001822 sata_scr_read(&ap->link, SCR_ERROR, &serr);
1823 sata_scr_write_flush(&ap->link, SCR_ERROR, serr);
1824
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001825 edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
Mark Lorde4006072008-05-14 09:19:30 -04001826 if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
1827 fis_cause = readl(port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
1828 writelfl(~fis_cause, port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
1829 }
Mark Lord8d073792008-04-19 15:07:49 -04001830 writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001831
Mark Lord4c299ca2008-05-02 02:16:20 -04001832 if (edma_err_cause & EDMA_ERR_DEV) {
1833 /*
1834 * Device errors during FIS-based switching operation
1835 * require special handling.
1836 */
1837 if (mv_handle_dev_err(ap, edma_err_cause))
1838 return;
1839 }
1840
Mark Lord37b90462008-05-02 02:12:34 -04001841 qc = mv_get_active_qc(ap);
1842 ata_ehi_clear_desc(ehi);
1843 ata_ehi_push_desc(ehi, "edma_err_cause=%08x pp_flags=%08x",
1844 edma_err_cause, pp->pp_flags);
Mark Lorde4006072008-05-14 09:19:30 -04001845
Mark Lordc443c502008-05-14 09:24:39 -04001846 if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
Mark Lorde4006072008-05-14 09:19:30 -04001847 ata_ehi_push_desc(ehi, "fis_cause=%08x", fis_cause);
Mark Lordc443c502008-05-14 09:24:39 -04001848 if (fis_cause & SATA_FIS_IRQ_AN) {
1849 u32 ec = edma_err_cause &
1850 ~(EDMA_ERR_TRANS_IRQ_7 | EDMA_ERR_IRQ_TRANSIENT);
1851 sata_async_notification(ap);
1852 if (!ec)
1853 return; /* Just an AN; no need for the nukes */
1854 ata_ehi_push_desc(ehi, "SDB notify");
1855 }
1856 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001857 /*
Mark Lord352fab72008-04-19 14:43:42 -04001858 * All generations share these EDMA error cause bits:
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001859 */
Mark Lord37b90462008-05-02 02:12:34 -04001860 if (edma_err_cause & EDMA_ERR_DEV) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001861 err_mask |= AC_ERR_DEV;
Mark Lord37b90462008-05-02 02:12:34 -04001862 action |= ATA_EH_RESET;
1863 ata_ehi_push_desc(ehi, "dev error");
1864 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001865 if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
Jeff Garzik6c1153e2007-07-13 15:20:15 -04001866 EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001867 EDMA_ERR_INTRL_PAR)) {
1868 err_mask |= AC_ERR_ATA_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09001869 action |= ATA_EH_RESET;
Tejun Heob64bbc32007-07-16 14:29:39 +09001870 ata_ehi_push_desc(ehi, "parity error");
Brett Russafb0edd2005-10-05 17:08:42 -04001871 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001872 if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) {
1873 ata_ehi_hotplugged(ehi);
1874 ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ?
Tejun Heob64bbc32007-07-16 14:29:39 +09001875 "dev disconnect" : "dev connect");
Tejun Heocf480622008-01-24 00:05:14 +09001876 action |= ATA_EH_RESET;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001877 }
1878
Mark Lord352fab72008-04-19 14:43:42 -04001879 /*
1880 * Gen-I has a different SELF_DIS bit,
1881 * different FREEZE bits, and no SERR bit:
1882 */
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04001883 if (IS_GEN_I(hpriv)) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001884 eh_freeze_mask = EDMA_EH_FREEZE_5;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001885 if (edma_err_cause & EDMA_ERR_SELF_DIS_5) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001886 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Tejun Heob64bbc32007-07-16 14:29:39 +09001887 ata_ehi_push_desc(ehi, "EDMA self-disable");
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001888 }
1889 } else {
1890 eh_freeze_mask = EDMA_EH_FREEZE;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001891 if (edma_err_cause & EDMA_ERR_SELF_DIS) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001892 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Tejun Heob64bbc32007-07-16 14:29:39 +09001893 ata_ehi_push_desc(ehi, "EDMA self-disable");
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001894 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001895 if (edma_err_cause & EDMA_ERR_SERR) {
Mark Lord8d073792008-04-19 15:07:49 -04001896 ata_ehi_push_desc(ehi, "SError=%08x", serr);
1897 err_mask |= AC_ERR_ATA_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09001898 action |= ATA_EH_RESET;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001899 }
1900 }
Brett Russ20f733e2005-09-01 18:26:17 -04001901
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001902 if (!err_mask) {
1903 err_mask = AC_ERR_OTHER;
Tejun Heocf480622008-01-24 00:05:14 +09001904 action |= ATA_EH_RESET;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001905 }
1906
1907 ehi->serror |= serr;
1908 ehi->action |= action;
1909
1910 if (qc)
1911 qc->err_mask |= err_mask;
1912 else
1913 ehi->err_mask |= err_mask;
1914
Mark Lord37b90462008-05-02 02:12:34 -04001915 if (err_mask == AC_ERR_DEV) {
1916 /*
1917 * Cannot do ata_port_freeze() here,
1918 * because it would kill PIO access,
1919 * which is needed for further diagnosis.
1920 */
1921 mv_eh_freeze(ap);
1922 abort = 1;
1923 } else if (edma_err_cause & eh_freeze_mask) {
1924 /*
1925 * Note to self: ata_port_freeze() calls ata_port_abort()
1926 */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001927 ata_port_freeze(ap);
Mark Lord37b90462008-05-02 02:12:34 -04001928 } else {
1929 abort = 1;
1930 }
1931
1932 if (abort) {
1933 if (qc)
1934 ata_link_abort(qc->dev->link);
1935 else
1936 ata_port_abort(ap);
1937 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001938}
1939
Mark Lordfcfb1f72008-04-19 15:06:40 -04001940static void mv_process_crpb_response(struct ata_port *ap,
1941 struct mv_crpb *response, unsigned int tag, int ncq_enabled)
1942{
1943 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, tag);
1944
1945 if (qc) {
1946 u8 ata_status;
1947 u16 edma_status = le16_to_cpu(response->flags);
1948 /*
1949 * edma_status from a response queue entry:
1950 * LSB is from EDMA_ERR_IRQ_CAUSE_OFS (non-NCQ only).
1951 * MSB is saved ATA status from command completion.
1952 */
1953 if (!ncq_enabled) {
1954 u8 err_cause = edma_status & 0xff & ~EDMA_ERR_DEV;
1955 if (err_cause) {
1956 /*
1957 * Error will be seen/handled by mv_err_intr().
1958 * So do nothing at all here.
1959 */
1960 return;
1961 }
1962 }
1963 ata_status = edma_status >> CRPB_FLAG_STATUS_SHIFT;
Mark Lord37b90462008-05-02 02:12:34 -04001964 if (!ac_err_mask(ata_status))
1965 ata_qc_complete(qc);
1966 /* else: leave it for mv_err_intr() */
Mark Lordfcfb1f72008-04-19 15:06:40 -04001967 } else {
1968 ata_port_printk(ap, KERN_ERR, "%s: no qc for tag=%d\n",
1969 __func__, tag);
1970 }
1971}
1972
1973static void mv_process_crpb_entries(struct ata_port *ap, struct mv_port_priv *pp)
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001974{
1975 void __iomem *port_mmio = mv_ap_base(ap);
1976 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lordfcfb1f72008-04-19 15:06:40 -04001977 u32 in_index;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001978 bool work_done = false;
Mark Lordfcfb1f72008-04-19 15:06:40 -04001979 int ncq_enabled = (pp->pp_flags & MV_PP_FLAG_NCQ_EN);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001980
Mark Lordfcfb1f72008-04-19 15:06:40 -04001981 /* Get the hardware queue position index */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001982 in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS)
1983 >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
1984
Mark Lordfcfb1f72008-04-19 15:06:40 -04001985 /* Process new responses from since the last time we looked */
1986 while (in_index != pp->resp_idx) {
Jeff Garzik6c1153e2007-07-13 15:20:15 -04001987 unsigned int tag;
Mark Lordfcfb1f72008-04-19 15:06:40 -04001988 struct mv_crpb *response = &pp->crpb[pp->resp_idx];
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001989
Mark Lordfcfb1f72008-04-19 15:06:40 -04001990 pp->resp_idx = (pp->resp_idx + 1) & MV_MAX_Q_DEPTH_MASK;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001991
Mark Lordfcfb1f72008-04-19 15:06:40 -04001992 if (IS_GEN_I(hpriv)) {
1993 /* 50xx: no NCQ, only one command active at a time */
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001994 tag = ap->link.active_tag;
Mark Lordfcfb1f72008-04-19 15:06:40 -04001995 } else {
1996 /* Gen II/IIE: get command tag from CRPB entry */
1997 tag = le16_to_cpu(response->id) & 0x1f;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001998 }
Mark Lordfcfb1f72008-04-19 15:06:40 -04001999 mv_process_crpb_response(ap, response, tag, ncq_enabled);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002000 work_done = true;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002001 }
2002
Mark Lord352fab72008-04-19 14:43:42 -04002003 /* Update the software queue position index in hardware */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002004 if (work_done)
2005 writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) |
Mark Lordfcfb1f72008-04-19 15:06:40 -04002006 (pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT),
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002007 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002008}
2009
Mark Lorda9010322008-05-02 02:14:02 -04002010static void mv_port_intr(struct ata_port *ap, u32 port_cause)
2011{
2012 struct mv_port_priv *pp;
2013 int edma_was_enabled;
2014
2015 if (!ap || (ap->flags & ATA_FLAG_DISABLED)) {
2016 mv_unexpected_intr(ap, 0);
2017 return;
2018 }
2019 /*
2020 * Grab a snapshot of the EDMA_EN flag setting,
2021 * so that we have a consistent view for this port,
2022 * even if something we call of our routines changes it.
2023 */
2024 pp = ap->private_data;
2025 edma_was_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN);
2026 /*
2027 * Process completed CRPB response(s) before other events.
2028 */
2029 if (edma_was_enabled && (port_cause & DONE_IRQ)) {
2030 mv_process_crpb_entries(ap, pp);
Mark Lord4c299ca2008-05-02 02:16:20 -04002031 if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
2032 mv_handle_fbs_ncq_dev_err(ap);
Mark Lorda9010322008-05-02 02:14:02 -04002033 }
2034 /*
2035 * Handle chip-reported errors, or continue on to handle PIO.
2036 */
2037 if (unlikely(port_cause & ERR_IRQ)) {
2038 mv_err_intr(ap);
2039 } else if (!edma_was_enabled) {
2040 struct ata_queued_cmd *qc = mv_get_active_qc(ap);
2041 if (qc)
2042 ata_sff_host_intr(ap, qc);
2043 else
2044 mv_unexpected_intr(ap, edma_was_enabled);
2045 }
2046}
2047
Brett Russ05b308e2005-10-05 17:08:53 -04002048/**
2049 * mv_host_intr - Handle all interrupts on the given host controller
Jeff Garzikcca39742006-08-24 03:19:22 -04002050 * @host: host specific structure
Mark Lord7368f912008-04-25 11:24:24 -04002051 * @main_irq_cause: Main interrupt cause register for the chip.
Brett Russ05b308e2005-10-05 17:08:53 -04002052 *
2053 * LOCKING:
2054 * Inherited from caller.
2055 */
Mark Lord7368f912008-04-25 11:24:24 -04002056static int mv_host_intr(struct ata_host *host, u32 main_irq_cause)
Brett Russ20f733e2005-09-01 18:26:17 -04002057{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002058 struct mv_host_priv *hpriv = host->private_data;
Mark Lordeabd5eb2008-05-02 02:13:27 -04002059 void __iomem *mmio = hpriv->base, *hc_mmio;
Mark Lorda3718c12008-04-19 15:07:18 -04002060 unsigned int handled = 0, port;
Brett Russ20f733e2005-09-01 18:26:17 -04002061
Mark Lorda3718c12008-04-19 15:07:18 -04002062 for (port = 0; port < hpriv->n_ports; port++) {
Jeff Garzikcca39742006-08-24 03:19:22 -04002063 struct ata_port *ap = host->ports[port];
Mark Lordeabd5eb2008-05-02 02:13:27 -04002064 unsigned int p, shift, hardport, port_cause;
2065
Mark Lorda3718c12008-04-19 15:07:18 -04002066 MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
Mark Lorda3718c12008-04-19 15:07:18 -04002067 /*
Mark Lordeabd5eb2008-05-02 02:13:27 -04002068 * Each hc within the host has its own hc_irq_cause register,
2069 * where the interrupting ports bits get ack'd.
Mark Lorda3718c12008-04-19 15:07:18 -04002070 */
Mark Lordeabd5eb2008-05-02 02:13:27 -04002071 if (hardport == 0) { /* first port on this hc ? */
2072 u32 hc_cause = (main_irq_cause >> shift) & HC0_IRQ_PEND;
2073 u32 port_mask, ack_irqs;
2074 /*
2075 * Skip this entire hc if nothing pending for any ports
2076 */
2077 if (!hc_cause) {
2078 port += MV_PORTS_PER_HC - 1;
2079 continue;
2080 }
2081 /*
2082 * We don't need/want to read the hc_irq_cause register,
2083 * because doing so hurts performance, and
2084 * main_irq_cause already gives us everything we need.
2085 *
2086 * But we do have to *write* to the hc_irq_cause to ack
2087 * the ports that we are handling this time through.
2088 *
2089 * This requires that we create a bitmap for those
2090 * ports which interrupted us, and use that bitmap
2091 * to ack (only) those ports via hc_irq_cause.
2092 */
2093 ack_irqs = 0;
2094 for (p = 0; p < MV_PORTS_PER_HC; ++p) {
2095 if ((port + p) >= hpriv->n_ports)
2096 break;
2097 port_mask = (DONE_IRQ | ERR_IRQ) << (p * 2);
2098 if (hc_cause & port_mask)
2099 ack_irqs |= (DMA_IRQ | DEV_IRQ) << p;
2100 }
Mark Lorda3718c12008-04-19 15:07:18 -04002101 hc_mmio = mv_hc_base_from_port(mmio, port);
Mark Lordeabd5eb2008-05-02 02:13:27 -04002102 writelfl(~ack_irqs, hc_mmio + HC_IRQ_CAUSE_OFS);
Mark Lorda3718c12008-04-19 15:07:18 -04002103 handled = 1;
2104 }
Mark Lorda9010322008-05-02 02:14:02 -04002105 /*
2106 * Handle interrupts signalled for this port:
2107 */
Mark Lordeabd5eb2008-05-02 02:13:27 -04002108 port_cause = (main_irq_cause >> shift) & (DONE_IRQ | ERR_IRQ);
Mark Lorda9010322008-05-02 02:14:02 -04002109 if (port_cause)
2110 mv_port_intr(ap, port_cause);
Brett Russ20f733e2005-09-01 18:26:17 -04002111 }
Mark Lorda3718c12008-04-19 15:07:18 -04002112 return handled;
Brett Russ20f733e2005-09-01 18:26:17 -04002113}
2114
Mark Lorda3718c12008-04-19 15:07:18 -04002115static int mv_pci_error(struct ata_host *host, void __iomem *mmio)
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002116{
Mark Lord02a121d2007-12-01 13:07:22 -05002117 struct mv_host_priv *hpriv = host->private_data;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002118 struct ata_port *ap;
2119 struct ata_queued_cmd *qc;
2120 struct ata_eh_info *ehi;
2121 unsigned int i, err_mask, printed = 0;
2122 u32 err_cause;
2123
Mark Lord02a121d2007-12-01 13:07:22 -05002124 err_cause = readl(mmio + hpriv->irq_cause_ofs);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002125
2126 dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n",
2127 err_cause);
2128
2129 DPRINTK("All regs @ PCI error\n");
2130 mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev));
2131
Mark Lord02a121d2007-12-01 13:07:22 -05002132 writelfl(0, mmio + hpriv->irq_cause_ofs);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002133
2134 for (i = 0; i < host->n_ports; i++) {
2135 ap = host->ports[i];
Tejun Heo936fd732007-08-06 18:36:23 +09002136 if (!ata_link_offline(&ap->link)) {
Tejun Heo9af5c9c2007-08-06 18:36:22 +09002137 ehi = &ap->link.eh_info;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002138 ata_ehi_clear_desc(ehi);
2139 if (!printed++)
2140 ata_ehi_push_desc(ehi,
2141 "PCI err cause 0x%08x", err_cause);
2142 err_mask = AC_ERR_HOST_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09002143 ehi->action = ATA_EH_RESET;
Tejun Heo9af5c9c2007-08-06 18:36:22 +09002144 qc = ata_qc_from_tag(ap, ap->link.active_tag);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002145 if (qc)
2146 qc->err_mask |= err_mask;
2147 else
2148 ehi->err_mask |= err_mask;
2149
2150 ata_port_freeze(ap);
2151 }
2152 }
Mark Lorda3718c12008-04-19 15:07:18 -04002153 return 1; /* handled */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002154}
2155
Brett Russ05b308e2005-10-05 17:08:53 -04002156/**
Jeff Garzikc5d3e452007-07-11 18:30:50 -04002157 * mv_interrupt - Main interrupt event handler
Brett Russ05b308e2005-10-05 17:08:53 -04002158 * @irq: unused
2159 * @dev_instance: private data; in this case the host structure
Brett Russ05b308e2005-10-05 17:08:53 -04002160 *
2161 * Read the read only register to determine if any host
2162 * controllers have pending interrupts. If so, call lower level
2163 * routine to handle. Also check for PCI errors which are only
2164 * reported here.
2165 *
Jeff Garzik8b260242005-11-12 12:32:50 -05002166 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -04002167 * This routine holds the host lock while processing pending
Brett Russ05b308e2005-10-05 17:08:53 -04002168 * interrupts.
2169 */
David Howells7d12e782006-10-05 14:55:46 +01002170static irqreturn_t mv_interrupt(int irq, void *dev_instance)
Brett Russ20f733e2005-09-01 18:26:17 -04002171{
Jeff Garzikcca39742006-08-24 03:19:22 -04002172 struct ata_host *host = dev_instance;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002173 struct mv_host_priv *hpriv = host->private_data;
Mark Lorda3718c12008-04-19 15:07:18 -04002174 unsigned int handled = 0;
Mark Lord7368f912008-04-25 11:24:24 -04002175 u32 main_irq_cause, main_irq_mask;
Brett Russ20f733e2005-09-01 18:26:17 -04002176
Mark Lord646a4da2008-01-26 18:30:37 -05002177 spin_lock(&host->lock);
Mark Lord7368f912008-04-25 11:24:24 -04002178 main_irq_cause = readl(hpriv->main_irq_cause_addr);
2179 main_irq_mask = readl(hpriv->main_irq_mask_addr);
Mark Lord352fab72008-04-19 14:43:42 -04002180 /*
2181 * Deal with cases where we either have nothing pending, or have read
2182 * a bogus register value which can indicate HW removal or PCI fault.
Brett Russ20f733e2005-09-01 18:26:17 -04002183 */
Mark Lord7368f912008-04-25 11:24:24 -04002184 if ((main_irq_cause & main_irq_mask) && (main_irq_cause != 0xffffffffU)) {
2185 if (unlikely((main_irq_cause & PCI_ERR) && HAS_PCI(host)))
Mark Lorda3718c12008-04-19 15:07:18 -04002186 handled = mv_pci_error(host, hpriv->base);
2187 else
Mark Lord7368f912008-04-25 11:24:24 -04002188 handled = mv_host_intr(host, main_irq_cause);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002189 }
Jeff Garzikcca39742006-08-24 03:19:22 -04002190 spin_unlock(&host->lock);
Brett Russ20f733e2005-09-01 18:26:17 -04002191 return IRQ_RETVAL(handled);
2192}
2193
Jeff Garzikc9d39132005-11-13 17:47:51 -05002194static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
2195{
2196 unsigned int ofs;
2197
2198 switch (sc_reg_in) {
2199 case SCR_STATUS:
2200 case SCR_ERROR:
2201 case SCR_CONTROL:
2202 ofs = sc_reg_in * sizeof(u32);
2203 break;
2204 default:
2205 ofs = 0xffffffffU;
2206 break;
2207 }
2208 return ofs;
2209}
2210
Tejun Heoda3dbb12007-07-16 14:29:40 +09002211static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val)
Jeff Garzikc9d39132005-11-13 17:47:51 -05002212{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002213 struct mv_host_priv *hpriv = ap->host->private_data;
2214 void __iomem *mmio = hpriv->base;
Tejun Heo0d5ff562007-02-01 15:06:36 +09002215 void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002216 unsigned int ofs = mv5_scr_offset(sc_reg_in);
2217
Tejun Heoda3dbb12007-07-16 14:29:40 +09002218 if (ofs != 0xffffffffU) {
2219 *val = readl(addr + ofs);
2220 return 0;
2221 } else
2222 return -EINVAL;
Jeff Garzikc9d39132005-11-13 17:47:51 -05002223}
2224
Tejun Heoda3dbb12007-07-16 14:29:40 +09002225static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
Jeff Garzikc9d39132005-11-13 17:47:51 -05002226{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002227 struct mv_host_priv *hpriv = ap->host->private_data;
2228 void __iomem *mmio = hpriv->base;
Tejun Heo0d5ff562007-02-01 15:06:36 +09002229 void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002230 unsigned int ofs = mv5_scr_offset(sc_reg_in);
2231
Tejun Heoda3dbb12007-07-16 14:29:40 +09002232 if (ofs != 0xffffffffU) {
Tejun Heo0d5ff562007-02-01 15:06:36 +09002233 writelfl(val, addr + ofs);
Tejun Heoda3dbb12007-07-16 14:29:40 +09002234 return 0;
2235 } else
2236 return -EINVAL;
Jeff Garzikc9d39132005-11-13 17:47:51 -05002237}
2238
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002239static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio)
Jeff Garzik522479f2005-11-12 22:14:02 -05002240{
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002241 struct pci_dev *pdev = to_pci_dev(host->dev);
Jeff Garzik522479f2005-11-12 22:14:02 -05002242 int early_5080;
2243
Auke Kok44c10132007-06-08 15:46:36 -07002244 early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0);
Jeff Garzik522479f2005-11-12 22:14:02 -05002245
2246 if (!early_5080) {
2247 u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
2248 tmp |= (1 << 0);
2249 writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
2250 }
2251
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002252 mv_reset_pci_bus(host, mmio);
Jeff Garzik522479f2005-11-12 22:14:02 -05002253}
2254
2255static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
2256{
Mark Lord8e7decd2008-05-02 02:07:51 -04002257 writel(0x0fcfffff, mmio + MV_FLASH_CTL_OFS);
Jeff Garzik522479f2005-11-12 22:14:02 -05002258}
2259
Jeff Garzik47c2b672005-11-12 21:13:17 -05002260static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002261 void __iomem *mmio)
2262{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002263 void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
2264 u32 tmp;
2265
2266 tmp = readl(phy_mmio + MV5_PHY_MODE);
2267
2268 hpriv->signal[idx].pre = tmp & 0x1800; /* bits 12:11 */
2269 hpriv->signal[idx].amps = tmp & 0xe0; /* bits 7:5 */
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002270}
2271
Jeff Garzik47c2b672005-11-12 21:13:17 -05002272static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002273{
Jeff Garzik522479f2005-11-12 22:14:02 -05002274 u32 tmp;
2275
Mark Lord8e7decd2008-05-02 02:07:51 -04002276 writel(0, mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzik522479f2005-11-12 22:14:02 -05002277
2278 /* FIXME: handle MV_HP_ERRATA_50XXB2 errata */
2279
2280 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
2281 tmp |= ~(1 << 0);
2282 writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002283}
2284
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002285static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
2286 unsigned int port)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002287{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002288 void __iomem *phy_mmio = mv5_phy_base(mmio, port);
2289 const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
2290 u32 tmp;
2291 int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);
2292
2293 if (fix_apm_sq) {
Mark Lord8e7decd2008-05-02 02:07:51 -04002294 tmp = readl(phy_mmio + MV5_LTMODE_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002295 tmp |= (1 << 19);
Mark Lord8e7decd2008-05-02 02:07:51 -04002296 writel(tmp, phy_mmio + MV5_LTMODE_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002297
Mark Lord8e7decd2008-05-02 02:07:51 -04002298 tmp = readl(phy_mmio + MV5_PHY_CTL_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002299 tmp &= ~0x3;
2300 tmp |= 0x1;
Mark Lord8e7decd2008-05-02 02:07:51 -04002301 writel(tmp, phy_mmio + MV5_PHY_CTL_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002302 }
2303
2304 tmp = readl(phy_mmio + MV5_PHY_MODE);
2305 tmp &= ~mask;
2306 tmp |= hpriv->signal[port].pre;
2307 tmp |= hpriv->signal[port].amps;
2308 writel(tmp, phy_mmio + MV5_PHY_MODE);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002309}
2310
Jeff Garzikc9d39132005-11-13 17:47:51 -05002311
2312#undef ZERO
2313#define ZERO(reg) writel(0, port_mmio + (reg))
2314static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
2315 unsigned int port)
Jeff Garzik47c2b672005-11-12 21:13:17 -05002316{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002317 void __iomem *port_mmio = mv_port_base(mmio, port);
2318
Mark Lorde12bef52008-03-31 19:33:56 -04002319 mv_reset_channel(hpriv, mmio, port);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002320
2321 ZERO(0x028); /* command */
2322 writel(0x11f, port_mmio + EDMA_CFG_OFS);
2323 ZERO(0x004); /* timer */
2324 ZERO(0x008); /* irq err cause */
2325 ZERO(0x00c); /* irq err mask */
2326 ZERO(0x010); /* rq bah */
2327 ZERO(0x014); /* rq inp */
2328 ZERO(0x018); /* rq outp */
2329 ZERO(0x01c); /* respq bah */
2330 ZERO(0x024); /* respq outp */
2331 ZERO(0x020); /* respq inp */
2332 ZERO(0x02c); /* test control */
Mark Lord8e7decd2008-05-02 02:07:51 -04002333 writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002334}
2335#undef ZERO
2336
2337#define ZERO(reg) writel(0, hc_mmio + (reg))
2338static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2339 unsigned int hc)
2340{
2341 void __iomem *hc_mmio = mv_hc_base(mmio, hc);
2342 u32 tmp;
2343
2344 ZERO(0x00c);
2345 ZERO(0x010);
2346 ZERO(0x014);
2347 ZERO(0x018);
2348
2349 tmp = readl(hc_mmio + 0x20);
2350 tmp &= 0x1c1c1c1c;
2351 tmp |= 0x03030303;
2352 writel(tmp, hc_mmio + 0x20);
2353}
2354#undef ZERO
2355
2356static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2357 unsigned int n_hc)
2358{
2359 unsigned int hc, port;
2360
2361 for (hc = 0; hc < n_hc; hc++) {
2362 for (port = 0; port < MV_PORTS_PER_HC; port++)
2363 mv5_reset_hc_port(hpriv, mmio,
2364 (hc * MV_PORTS_PER_HC) + port);
2365
2366 mv5_reset_one_hc(hpriv, mmio, hc);
2367 }
2368
2369 return 0;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002370}
2371
Jeff Garzik101ffae2005-11-12 22:17:49 -05002372#undef ZERO
2373#define ZERO(reg) writel(0, mmio + (reg))
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002374static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio)
Jeff Garzik101ffae2005-11-12 22:17:49 -05002375{
Mark Lord02a121d2007-12-01 13:07:22 -05002376 struct mv_host_priv *hpriv = host->private_data;
Jeff Garzik101ffae2005-11-12 22:17:49 -05002377 u32 tmp;
2378
Mark Lord8e7decd2008-05-02 02:07:51 -04002379 tmp = readl(mmio + MV_PCI_MODE_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002380 tmp &= 0xff00ffff;
Mark Lord8e7decd2008-05-02 02:07:51 -04002381 writel(tmp, mmio + MV_PCI_MODE_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002382
2383 ZERO(MV_PCI_DISC_TIMER);
2384 ZERO(MV_PCI_MSI_TRIGGER);
Mark Lord8e7decd2008-05-02 02:07:51 -04002385 writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT_OFS);
Mark Lord7368f912008-04-25 11:24:24 -04002386 ZERO(PCI_HC_MAIN_IRQ_MASK_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002387 ZERO(MV_PCI_SERR_MASK);
Mark Lord02a121d2007-12-01 13:07:22 -05002388 ZERO(hpriv->irq_cause_ofs);
2389 ZERO(hpriv->irq_mask_ofs);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002390 ZERO(MV_PCI_ERR_LOW_ADDRESS);
2391 ZERO(MV_PCI_ERR_HIGH_ADDRESS);
2392 ZERO(MV_PCI_ERR_ATTRIBUTE);
2393 ZERO(MV_PCI_ERR_COMMAND);
2394}
2395#undef ZERO
2396
2397static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
2398{
2399 u32 tmp;
2400
2401 mv5_reset_flash(hpriv, mmio);
2402
Mark Lord8e7decd2008-05-02 02:07:51 -04002403 tmp = readl(mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002404 tmp &= 0x3;
2405 tmp |= (1 << 5) | (1 << 6);
Mark Lord8e7decd2008-05-02 02:07:51 -04002406 writel(tmp, mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002407}
2408
2409/**
2410 * mv6_reset_hc - Perform the 6xxx global soft reset
2411 * @mmio: base address of the HBA
2412 *
2413 * This routine only applies to 6xxx parts.
2414 *
2415 * LOCKING:
2416 * Inherited from caller.
2417 */
Jeff Garzikc9d39132005-11-13 17:47:51 -05002418static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2419 unsigned int n_hc)
Jeff Garzik101ffae2005-11-12 22:17:49 -05002420{
2421 void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS;
2422 int i, rc = 0;
2423 u32 t;
2424
2425 /* Following procedure defined in PCI "main command and status
2426 * register" table.
2427 */
2428 t = readl(reg);
2429 writel(t | STOP_PCI_MASTER, reg);
2430
2431 for (i = 0; i < 1000; i++) {
2432 udelay(1);
2433 t = readl(reg);
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002434 if (PCI_MASTER_EMPTY & t)
Jeff Garzik101ffae2005-11-12 22:17:49 -05002435 break;
Jeff Garzik101ffae2005-11-12 22:17:49 -05002436 }
2437 if (!(PCI_MASTER_EMPTY & t)) {
2438 printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
2439 rc = 1;
2440 goto done;
2441 }
2442
2443 /* set reset */
2444 i = 5;
2445 do {
2446 writel(t | GLOB_SFT_RST, reg);
2447 t = readl(reg);
2448 udelay(1);
2449 } while (!(GLOB_SFT_RST & t) && (i-- > 0));
2450
2451 if (!(GLOB_SFT_RST & t)) {
2452 printk(KERN_ERR DRV_NAME ": can't set global reset\n");
2453 rc = 1;
2454 goto done;
2455 }
2456
2457 /* clear reset and *reenable the PCI master* (not mentioned in spec) */
2458 i = 5;
2459 do {
2460 writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
2461 t = readl(reg);
2462 udelay(1);
2463 } while ((GLOB_SFT_RST & t) && (i-- > 0));
2464
2465 if (GLOB_SFT_RST & t) {
2466 printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
2467 rc = 1;
2468 }
2469done:
2470 return rc;
2471}
2472
Jeff Garzik47c2b672005-11-12 21:13:17 -05002473static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002474 void __iomem *mmio)
2475{
2476 void __iomem *port_mmio;
2477 u32 tmp;
2478
Mark Lord8e7decd2008-05-02 02:07:51 -04002479 tmp = readl(mmio + MV_RESET_CFG_OFS);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002480 if ((tmp & (1 << 0)) == 0) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002481 hpriv->signal[idx].amps = 0x7 << 8;
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002482 hpriv->signal[idx].pre = 0x1 << 5;
2483 return;
2484 }
2485
2486 port_mmio = mv_port_base(mmio, idx);
2487 tmp = readl(port_mmio + PHY_MODE2);
2488
2489 hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */
2490 hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */
2491}
2492
Jeff Garzik47c2b672005-11-12 21:13:17 -05002493static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002494{
Mark Lord8e7decd2008-05-02 02:07:51 -04002495 writel(0x00000060, mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002496}
2497
Jeff Garzikc9d39132005-11-13 17:47:51 -05002498static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002499 unsigned int port)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002500{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002501 void __iomem *port_mmio = mv_port_base(mmio, port);
2502
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002503 u32 hp_flags = hpriv->hp_flags;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002504 int fix_phy_mode2 =
2505 hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002506 int fix_phy_mode4 =
Jeff Garzik47c2b672005-11-12 21:13:17 -05002507 hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
2508 u32 m2, tmp;
2509
2510 if (fix_phy_mode2) {
2511 m2 = readl(port_mmio + PHY_MODE2);
2512 m2 &= ~(1 << 16);
2513 m2 |= (1 << 31);
2514 writel(m2, port_mmio + PHY_MODE2);
2515
2516 udelay(200);
2517
2518 m2 = readl(port_mmio + PHY_MODE2);
2519 m2 &= ~((1 << 16) | (1 << 31));
2520 writel(m2, port_mmio + PHY_MODE2);
2521
2522 udelay(200);
2523 }
2524
2525 /* who knows what this magic does */
2526 tmp = readl(port_mmio + PHY_MODE3);
2527 tmp &= ~0x7F800000;
2528 tmp |= 0x2A800000;
2529 writel(tmp, port_mmio + PHY_MODE3);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002530
2531 if (fix_phy_mode4) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002532 u32 m4;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002533
2534 m4 = readl(port_mmio + PHY_MODE4);
Jeff Garzik47c2b672005-11-12 21:13:17 -05002535
2536 if (hp_flags & MV_HP_ERRATA_60X1B2)
Mark Lorde12bef52008-03-31 19:33:56 -04002537 tmp = readl(port_mmio + PHY_MODE3);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002538
Mark Lorde12bef52008-03-31 19:33:56 -04002539 /* workaround for errata FEr SATA#10 (part 1) */
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002540 m4 = (m4 & ~(1 << 1)) | (1 << 0);
2541
2542 writel(m4, port_mmio + PHY_MODE4);
Jeff Garzik47c2b672005-11-12 21:13:17 -05002543
2544 if (hp_flags & MV_HP_ERRATA_60X1B2)
Mark Lorde12bef52008-03-31 19:33:56 -04002545 writel(tmp, port_mmio + PHY_MODE3);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002546 }
2547
2548 /* Revert values of pre-emphasis and signal amps to the saved ones */
2549 m2 = readl(port_mmio + PHY_MODE2);
2550
2551 m2 &= ~MV_M2_PREAMP_MASK;
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002552 m2 |= hpriv->signal[port].amps;
2553 m2 |= hpriv->signal[port].pre;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002554 m2 &= ~(1 << 16);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002555
Jeff Garzike4e7b892006-01-31 12:18:41 -05002556 /* according to mvSata 3.6.1, some IIE values are fixed */
2557 if (IS_GEN_IIE(hpriv)) {
2558 m2 &= ~0xC30FF01F;
2559 m2 |= 0x0000900F;
2560 }
2561
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002562 writel(m2, port_mmio + PHY_MODE2);
2563}
2564
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002565/* TODO: use the generic LED interface to configure the SATA Presence */
2566/* & Acitivy LEDs on the board */
2567static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
2568 void __iomem *mmio)
2569{
2570 return;
2571}
2572
2573static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
2574 void __iomem *mmio)
2575{
2576 void __iomem *port_mmio;
2577 u32 tmp;
2578
2579 port_mmio = mv_port_base(mmio, idx);
2580 tmp = readl(port_mmio + PHY_MODE2);
2581
2582 hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */
2583 hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */
2584}
2585
2586#undef ZERO
2587#define ZERO(reg) writel(0, port_mmio + (reg))
2588static void mv_soc_reset_hc_port(struct mv_host_priv *hpriv,
2589 void __iomem *mmio, unsigned int port)
2590{
2591 void __iomem *port_mmio = mv_port_base(mmio, port);
2592
Mark Lorde12bef52008-03-31 19:33:56 -04002593 mv_reset_channel(hpriv, mmio, port);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002594
2595 ZERO(0x028); /* command */
2596 writel(0x101f, port_mmio + EDMA_CFG_OFS);
2597 ZERO(0x004); /* timer */
2598 ZERO(0x008); /* irq err cause */
2599 ZERO(0x00c); /* irq err mask */
2600 ZERO(0x010); /* rq bah */
2601 ZERO(0x014); /* rq inp */
2602 ZERO(0x018); /* rq outp */
2603 ZERO(0x01c); /* respq bah */
2604 ZERO(0x024); /* respq outp */
2605 ZERO(0x020); /* respq inp */
2606 ZERO(0x02c); /* test control */
Mark Lord8e7decd2008-05-02 02:07:51 -04002607 writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002608}
2609
2610#undef ZERO
2611
2612#define ZERO(reg) writel(0, hc_mmio + (reg))
2613static void mv_soc_reset_one_hc(struct mv_host_priv *hpriv,
2614 void __iomem *mmio)
2615{
2616 void __iomem *hc_mmio = mv_hc_base(mmio, 0);
2617
2618 ZERO(0x00c);
2619 ZERO(0x010);
2620 ZERO(0x014);
2621
2622}
2623
2624#undef ZERO
2625
2626static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
2627 void __iomem *mmio, unsigned int n_hc)
2628{
2629 unsigned int port;
2630
2631 for (port = 0; port < hpriv->n_ports; port++)
2632 mv_soc_reset_hc_port(hpriv, mmio, port);
2633
2634 mv_soc_reset_one_hc(hpriv, mmio);
2635
2636 return 0;
2637}
2638
2639static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
2640 void __iomem *mmio)
2641{
2642 return;
2643}
2644
2645static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio)
2646{
2647 return;
2648}
2649
Mark Lord8e7decd2008-05-02 02:07:51 -04002650static void mv_setup_ifcfg(void __iomem *port_mmio, int want_gen2i)
Mark Lordb67a1062008-03-31 19:35:13 -04002651{
Mark Lord8e7decd2008-05-02 02:07:51 -04002652 u32 ifcfg = readl(port_mmio + SATA_INTERFACE_CFG_OFS);
Mark Lordb67a1062008-03-31 19:35:13 -04002653
Mark Lord8e7decd2008-05-02 02:07:51 -04002654 ifcfg = (ifcfg & 0xf7f) | 0x9b1000; /* from chip spec */
Mark Lordb67a1062008-03-31 19:35:13 -04002655 if (want_gen2i)
Mark Lord8e7decd2008-05-02 02:07:51 -04002656 ifcfg |= (1 << 7); /* enable gen2i speed */
2657 writelfl(ifcfg, port_mmio + SATA_INTERFACE_CFG_OFS);
Mark Lordb67a1062008-03-31 19:35:13 -04002658}
2659
Mark Lorde12bef52008-03-31 19:33:56 -04002660static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
Jeff Garzikc9d39132005-11-13 17:47:51 -05002661 unsigned int port_no)
Brett Russ20f733e2005-09-01 18:26:17 -04002662{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002663 void __iomem *port_mmio = mv_port_base(mmio, port_no);
Brett Russ20f733e2005-09-01 18:26:17 -04002664
Mark Lord8e7decd2008-05-02 02:07:51 -04002665 /*
2666 * The datasheet warns against setting EDMA_RESET when EDMA is active
2667 * (but doesn't say what the problem might be). So we first try
2668 * to disable the EDMA engine before doing the EDMA_RESET operation.
2669 */
Mark Lord0d8be5c2008-04-16 14:56:12 -04002670 mv_stop_edma_engine(port_mmio);
Mark Lord8e7decd2008-05-02 02:07:51 -04002671 writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002672
Mark Lordb67a1062008-03-31 19:35:13 -04002673 if (!IS_GEN_I(hpriv)) {
Mark Lord8e7decd2008-05-02 02:07:51 -04002674 /* Enable 3.0gb/s link speed: this survives EDMA_RESET */
2675 mv_setup_ifcfg(port_mmio, 1);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002676 }
Mark Lordb67a1062008-03-31 19:35:13 -04002677 /*
Mark Lord8e7decd2008-05-02 02:07:51 -04002678 * Strobing EDMA_RESET here causes a hard reset of the SATA transport,
Mark Lordb67a1062008-03-31 19:35:13 -04002679 * link, and physical layers. It resets all SATA interface registers
2680 * (except for SATA_INTERFACE_CFG), and issues a COMRESET to the dev.
Brett Russ20f733e2005-09-01 18:26:17 -04002681 */
Mark Lord8e7decd2008-05-02 02:07:51 -04002682 writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS);
Mark Lordb67a1062008-03-31 19:35:13 -04002683 udelay(25); /* allow reset propagation */
Brett Russ31961942005-09-30 01:36:00 -04002684 writelfl(0, port_mmio + EDMA_CMD_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002685
Jeff Garzikc9d39132005-11-13 17:47:51 -05002686 hpriv->ops->phy_errata(hpriv, mmio, port_no);
2687
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04002688 if (IS_GEN_I(hpriv))
Jeff Garzikc9d39132005-11-13 17:47:51 -05002689 mdelay(1);
2690}
2691
Mark Lorde49856d2008-04-16 14:59:07 -04002692static void mv_pmp_select(struct ata_port *ap, int pmp)
Jeff Garzikc9d39132005-11-13 17:47:51 -05002693{
Mark Lorde49856d2008-04-16 14:59:07 -04002694 if (sata_pmp_supported(ap)) {
2695 void __iomem *port_mmio = mv_ap_base(ap);
2696 u32 reg = readl(port_mmio + SATA_IFCTL_OFS);
2697 int old = reg & 0xf;
Jeff Garzikc9d39132005-11-13 17:47:51 -05002698
Mark Lorde49856d2008-04-16 14:59:07 -04002699 if (old != pmp) {
2700 reg = (reg & ~0xf) | pmp;
2701 writelfl(reg, port_mmio + SATA_IFCTL_OFS);
2702 }
Tejun Heoda3dbb12007-07-16 14:29:40 +09002703 }
Brett Russ20f733e2005-09-01 18:26:17 -04002704}
2705
Mark Lorde49856d2008-04-16 14:59:07 -04002706static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
2707 unsigned long deadline)
Jeff Garzik22374672005-11-17 10:59:48 -05002708{
Mark Lorde49856d2008-04-16 14:59:07 -04002709 mv_pmp_select(link->ap, sata_srst_pmp(link));
2710 return sata_std_hardreset(link, class, deadline);
2711}
Jeff Garzik0ea9e172007-07-13 17:06:45 -04002712
Mark Lorde49856d2008-04-16 14:59:07 -04002713static int mv_softreset(struct ata_link *link, unsigned int *class,
2714 unsigned long deadline)
2715{
2716 mv_pmp_select(link->ap, sata_srst_pmp(link));
2717 return ata_sff_softreset(link, class, deadline);
Jeff Garzik22374672005-11-17 10:59:48 -05002718}
2719
Tejun Heocc0680a2007-08-06 18:36:23 +09002720static int mv_hardreset(struct ata_link *link, unsigned int *class,
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002721 unsigned long deadline)
2722{
Tejun Heocc0680a2007-08-06 18:36:23 +09002723 struct ata_port *ap = link->ap;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002724 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lordb5624682008-03-31 19:34:40 -04002725 struct mv_port_priv *pp = ap->private_data;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002726 void __iomem *mmio = hpriv->base;
Mark Lord0d8be5c2008-04-16 14:56:12 -04002727 int rc, attempts = 0, extra = 0;
2728 u32 sstatus;
2729 bool online;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002730
Mark Lorde12bef52008-03-31 19:33:56 -04002731 mv_reset_channel(hpriv, mmio, ap->port_no);
Mark Lordb5624682008-03-31 19:34:40 -04002732 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002733
Mark Lord0d8be5c2008-04-16 14:56:12 -04002734 /* Workaround for errata FEr SATA#10 (part 2) */
2735 do {
Mark Lord17c5aab2008-04-16 14:56:51 -04002736 const unsigned long *timing =
2737 sata_ehc_deb_timing(&link->eh_context);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002738
Mark Lord17c5aab2008-04-16 14:56:51 -04002739 rc = sata_link_hardreset(link, timing, deadline + extra,
2740 &online, NULL);
Mark Lord9dcffd92008-05-14 09:18:12 -04002741 rc = online ? -EAGAIN : rc;
Mark Lord17c5aab2008-04-16 14:56:51 -04002742 if (rc)
Mark Lord0d8be5c2008-04-16 14:56:12 -04002743 return rc;
Mark Lord0d8be5c2008-04-16 14:56:12 -04002744 sata_scr_read(link, SCR_STATUS, &sstatus);
2745 if (!IS_GEN_I(hpriv) && ++attempts >= 5 && sstatus == 0x121) {
2746 /* Force 1.5gb/s link speed and try again */
Mark Lord8e7decd2008-05-02 02:07:51 -04002747 mv_setup_ifcfg(mv_ap_base(ap), 0);
Mark Lord0d8be5c2008-04-16 14:56:12 -04002748 if (time_after(jiffies + HZ, deadline))
2749 extra = HZ; /* only extend it once, max */
2750 }
2751 } while (sstatus != 0x0 && sstatus != 0x113 && sstatus != 0x123);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002752
Mark Lord17c5aab2008-04-16 14:56:51 -04002753 return rc;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002754}
2755
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002756static void mv_eh_freeze(struct ata_port *ap)
Brett Russ20f733e2005-09-01 18:26:17 -04002757{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002758 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lord1cfd19a2008-04-19 15:05:50 -04002759 unsigned int shift, hardport, port = ap->port_no;
Mark Lord7368f912008-04-25 11:24:24 -04002760 u32 main_irq_mask;
Brett Russ31961942005-09-30 01:36:00 -04002761
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002762 /* FIXME: handle coalescing completion events properly */
Brett Russ31961942005-09-30 01:36:00 -04002763
Mark Lord1cfd19a2008-04-19 15:05:50 -04002764 mv_stop_edma(ap);
2765 MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
Brett Russ31961942005-09-30 01:36:00 -04002766
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002767 /* disable assertion of portN err, done events */
Mark Lord7368f912008-04-25 11:24:24 -04002768 main_irq_mask = readl(hpriv->main_irq_mask_addr);
2769 main_irq_mask &= ~((DONE_IRQ | ERR_IRQ) << shift);
2770 writelfl(main_irq_mask, hpriv->main_irq_mask_addr);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002771}
2772
2773static void mv_eh_thaw(struct ata_port *ap)
2774{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002775 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lord1cfd19a2008-04-19 15:05:50 -04002776 unsigned int shift, hardport, port = ap->port_no;
2777 void __iomem *hc_mmio = mv_hc_base_from_port(hpriv->base, port);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002778 void __iomem *port_mmio = mv_ap_base(ap);
Mark Lord7368f912008-04-25 11:24:24 -04002779 u32 main_irq_mask, hc_irq_cause;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002780
2781 /* FIXME: handle coalescing completion events properly */
2782
Mark Lord1cfd19a2008-04-19 15:05:50 -04002783 MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002784
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002785 /* clear EDMA errors on this port */
2786 writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
2787
2788 /* clear pending irq events */
2789 hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
Mark Lord1cfd19a2008-04-19 15:05:50 -04002790 hc_irq_cause &= ~((DEV_IRQ | DMA_IRQ) << hardport);
2791 writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002792
2793 /* enable assertion of portN err, done events */
Mark Lord7368f912008-04-25 11:24:24 -04002794 main_irq_mask = readl(hpriv->main_irq_mask_addr);
2795 main_irq_mask |= ((DONE_IRQ | ERR_IRQ) << shift);
2796 writelfl(main_irq_mask, hpriv->main_irq_mask_addr);
Brett Russ31961942005-09-30 01:36:00 -04002797}
2798
Brett Russ05b308e2005-10-05 17:08:53 -04002799/**
2800 * mv_port_init - Perform some early initialization on a single port.
2801 * @port: libata data structure storing shadow register addresses
2802 * @port_mmio: base address of the port
2803 *
2804 * Initialize shadow register mmio addresses, clear outstanding
2805 * interrupts on the port, and unmask interrupts for the future
2806 * start of the port.
2807 *
2808 * LOCKING:
2809 * Inherited from caller.
2810 */
Brett Russ31961942005-09-30 01:36:00 -04002811static void mv_port_init(struct ata_ioports *port, void __iomem *port_mmio)
2812{
Tejun Heo0d5ff562007-02-01 15:06:36 +09002813 void __iomem *shd_base = port_mmio + SHD_BLK_OFS;
Brett Russ31961942005-09-30 01:36:00 -04002814 unsigned serr_ofs;
2815
Jeff Garzik8b260242005-11-12 12:32:50 -05002816 /* PIO related setup
Brett Russ31961942005-09-30 01:36:00 -04002817 */
2818 port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
Jeff Garzik8b260242005-11-12 12:32:50 -05002819 port->error_addr =
Brett Russ31961942005-09-30 01:36:00 -04002820 port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
2821 port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
2822 port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
2823 port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
2824 port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
2825 port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
Jeff Garzik8b260242005-11-12 12:32:50 -05002826 port->status_addr =
Brett Russ31961942005-09-30 01:36:00 -04002827 port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
2828 /* special case: control/altstatus doesn't have ATA_REG_ address */
2829 port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS;
2830
2831 /* unused: */
Randy Dunlap8d9db2d2007-02-16 01:40:06 -08002832 port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL;
Brett Russ20f733e2005-09-01 18:26:17 -04002833
Brett Russ31961942005-09-30 01:36:00 -04002834 /* Clear any currently outstanding port interrupt conditions */
2835 serr_ofs = mv_scr_offset(SCR_ERROR);
2836 writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs);
2837 writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
2838
Mark Lord646a4da2008-01-26 18:30:37 -05002839 /* unmask all non-transient EDMA error interrupts */
2840 writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002841
Jeff Garzik8b260242005-11-12 12:32:50 -05002842 VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
Brett Russ31961942005-09-30 01:36:00 -04002843 readl(port_mmio + EDMA_CFG_OFS),
2844 readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS),
2845 readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS));
Brett Russ20f733e2005-09-01 18:26:17 -04002846}
2847
Mark Lord616d4a92008-05-02 02:08:32 -04002848static unsigned int mv_in_pcix_mode(struct ata_host *host)
2849{
2850 struct mv_host_priv *hpriv = host->private_data;
2851 void __iomem *mmio = hpriv->base;
2852 u32 reg;
2853
2854 if (!HAS_PCI(host) || !IS_PCIE(hpriv))
2855 return 0; /* not PCI-X capable */
2856 reg = readl(mmio + MV_PCI_MODE_OFS);
2857 if ((reg & MV_PCI_MODE_MASK) == 0)
2858 return 0; /* conventional PCI mode */
2859 return 1; /* chip is in PCI-X mode */
2860}
2861
2862static int mv_pci_cut_through_okay(struct ata_host *host)
2863{
2864 struct mv_host_priv *hpriv = host->private_data;
2865 void __iomem *mmio = hpriv->base;
2866 u32 reg;
2867
2868 if (!mv_in_pcix_mode(host)) {
2869 reg = readl(mmio + PCI_COMMAND_OFS);
2870 if (reg & PCI_COMMAND_MRDTRIG)
2871 return 0; /* not okay */
2872 }
2873 return 1; /* okay */
2874}
2875
Tejun Heo4447d352007-04-17 23:44:08 +09002876static int mv_chip_id(struct ata_host *host, unsigned int board_idx)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002877{
Tejun Heo4447d352007-04-17 23:44:08 +09002878 struct pci_dev *pdev = to_pci_dev(host->dev);
2879 struct mv_host_priv *hpriv = host->private_data;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002880 u32 hp_flags = hpriv->hp_flags;
2881
Jeff Garzik5796d1c2007-10-26 00:03:37 -04002882 switch (board_idx) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002883 case chip_5080:
2884 hpriv->ops = &mv5xxx_ops;
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04002885 hp_flags |= MV_HP_GEN_I;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002886
Auke Kok44c10132007-06-08 15:46:36 -07002887 switch (pdev->revision) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002888 case 0x1:
2889 hp_flags |= MV_HP_ERRATA_50XXB0;
2890 break;
2891 case 0x3:
2892 hp_flags |= MV_HP_ERRATA_50XXB2;
2893 break;
2894 default:
2895 dev_printk(KERN_WARNING, &pdev->dev,
2896 "Applying 50XXB2 workarounds to unknown rev\n");
2897 hp_flags |= MV_HP_ERRATA_50XXB2;
2898 break;
2899 }
2900 break;
2901
2902 case chip_504x:
2903 case chip_508x:
2904 hpriv->ops = &mv5xxx_ops;
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04002905 hp_flags |= MV_HP_GEN_I;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002906
Auke Kok44c10132007-06-08 15:46:36 -07002907 switch (pdev->revision) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002908 case 0x0:
2909 hp_flags |= MV_HP_ERRATA_50XXB0;
2910 break;
2911 case 0x3:
2912 hp_flags |= MV_HP_ERRATA_50XXB2;
2913 break;
2914 default:
2915 dev_printk(KERN_WARNING, &pdev->dev,
2916 "Applying B2 workarounds to unknown rev\n");
2917 hp_flags |= MV_HP_ERRATA_50XXB2;
2918 break;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002919 }
2920 break;
2921
2922 case chip_604x:
2923 case chip_608x:
Jeff Garzik47c2b672005-11-12 21:13:17 -05002924 hpriv->ops = &mv6xxx_ops;
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04002925 hp_flags |= MV_HP_GEN_II;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002926
Auke Kok44c10132007-06-08 15:46:36 -07002927 switch (pdev->revision) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002928 case 0x7:
2929 hp_flags |= MV_HP_ERRATA_60X1B2;
2930 break;
2931 case 0x9:
2932 hp_flags |= MV_HP_ERRATA_60X1C0;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002933 break;
2934 default:
2935 dev_printk(KERN_WARNING, &pdev->dev,
Jeff Garzik47c2b672005-11-12 21:13:17 -05002936 "Applying B2 workarounds to unknown rev\n");
2937 hp_flags |= MV_HP_ERRATA_60X1B2;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002938 break;
2939 }
2940 break;
2941
Jeff Garzike4e7b892006-01-31 12:18:41 -05002942 case chip_7042:
Mark Lord616d4a92008-05-02 02:08:32 -04002943 hp_flags |= MV_HP_PCIE | MV_HP_CUT_THROUGH;
Mark Lord306b30f2007-12-04 14:07:52 -05002944 if (pdev->vendor == PCI_VENDOR_ID_TTI &&
2945 (pdev->device == 0x2300 || pdev->device == 0x2310))
2946 {
Mark Lord4e520032007-12-11 12:58:05 -05002947 /*
2948 * Highpoint RocketRAID PCIe 23xx series cards:
2949 *
2950 * Unconfigured drives are treated as "Legacy"
2951 * by the BIOS, and it overwrites sector 8 with
2952 * a "Lgcy" metadata block prior to Linux boot.
2953 *
2954 * Configured drives (RAID or JBOD) leave sector 8
2955 * alone, but instead overwrite a high numbered
2956 * sector for the RAID metadata. This sector can
2957 * be determined exactly, by truncating the physical
2958 * drive capacity to a nice even GB value.
2959 *
2960 * RAID metadata is at: (dev->n_sectors & ~0xfffff)
2961 *
2962 * Warn the user, lest they think we're just buggy.
2963 */
2964 printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID"
2965 " BIOS CORRUPTS DATA on all attached drives,"
2966 " regardless of if/how they are configured."
2967 " BEWARE!\n");
2968 printk(KERN_WARNING DRV_NAME ": For data safety, do not"
2969 " use sectors 8-9 on \"Legacy\" drives,"
2970 " and avoid the final two gigabytes on"
2971 " all RocketRAID BIOS initialized drives.\n");
Mark Lord306b30f2007-12-04 14:07:52 -05002972 }
Mark Lord8e7decd2008-05-02 02:07:51 -04002973 /* drop through */
Jeff Garzike4e7b892006-01-31 12:18:41 -05002974 case chip_6042:
2975 hpriv->ops = &mv6xxx_ops;
Jeff Garzike4e7b892006-01-31 12:18:41 -05002976 hp_flags |= MV_HP_GEN_IIE;
Mark Lord616d4a92008-05-02 02:08:32 -04002977 if (board_idx == chip_6042 && mv_pci_cut_through_okay(host))
2978 hp_flags |= MV_HP_CUT_THROUGH;
Jeff Garzike4e7b892006-01-31 12:18:41 -05002979
Auke Kok44c10132007-06-08 15:46:36 -07002980 switch (pdev->revision) {
Jeff Garzike4e7b892006-01-31 12:18:41 -05002981 case 0x0:
2982 hp_flags |= MV_HP_ERRATA_XX42A0;
2983 break;
2984 case 0x1:
2985 hp_flags |= MV_HP_ERRATA_60X1C0;
2986 break;
2987 default:
2988 dev_printk(KERN_WARNING, &pdev->dev,
2989 "Applying 60X1C0 workarounds to unknown rev\n");
2990 hp_flags |= MV_HP_ERRATA_60X1C0;
2991 break;
2992 }
2993 break;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002994 case chip_soc:
2995 hpriv->ops = &mv_soc_ops;
2996 hp_flags |= MV_HP_ERRATA_60X1C0;
2997 break;
Jeff Garzike4e7b892006-01-31 12:18:41 -05002998
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002999 default:
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003000 dev_printk(KERN_ERR, host->dev,
Jeff Garzik5796d1c2007-10-26 00:03:37 -04003001 "BUG: invalid board index %u\n", board_idx);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003002 return 1;
3003 }
3004
3005 hpriv->hp_flags = hp_flags;
Mark Lord02a121d2007-12-01 13:07:22 -05003006 if (hp_flags & MV_HP_PCIE) {
3007 hpriv->irq_cause_ofs = PCIE_IRQ_CAUSE_OFS;
3008 hpriv->irq_mask_ofs = PCIE_IRQ_MASK_OFS;
3009 hpriv->unmask_all_irqs = PCIE_UNMASK_ALL_IRQS;
3010 } else {
3011 hpriv->irq_cause_ofs = PCI_IRQ_CAUSE_OFS;
3012 hpriv->irq_mask_ofs = PCI_IRQ_MASK_OFS;
3013 hpriv->unmask_all_irqs = PCI_UNMASK_ALL_IRQS;
3014 }
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003015
3016 return 0;
3017}
3018
Brett Russ05b308e2005-10-05 17:08:53 -04003019/**
Jeff Garzik47c2b672005-11-12 21:13:17 -05003020 * mv_init_host - Perform some early initialization of the host.
Tejun Heo4447d352007-04-17 23:44:08 +09003021 * @host: ATA host to initialize
3022 * @board_idx: controller index
Brett Russ05b308e2005-10-05 17:08:53 -04003023 *
3024 * If possible, do an early global reset of the host. Then do
3025 * our port init and clear/unmask all/relevant host interrupts.
3026 *
3027 * LOCKING:
3028 * Inherited from caller.
3029 */
Tejun Heo4447d352007-04-17 23:44:08 +09003030static int mv_init_host(struct ata_host *host, unsigned int board_idx)
Brett Russ20f733e2005-09-01 18:26:17 -04003031{
3032 int rc = 0, n_hc, port, hc;
Tejun Heo4447d352007-04-17 23:44:08 +09003033 struct mv_host_priv *hpriv = host->private_data;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003034 void __iomem *mmio = hpriv->base;
Jeff Garzik47c2b672005-11-12 21:13:17 -05003035
Tejun Heo4447d352007-04-17 23:44:08 +09003036 rc = mv_chip_id(host, board_idx);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003037 if (rc)
Mark Lord352fab72008-04-19 14:43:42 -04003038 goto done;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003039
3040 if (HAS_PCI(host)) {
Mark Lord7368f912008-04-25 11:24:24 -04003041 hpriv->main_irq_cause_addr = mmio + PCI_HC_MAIN_IRQ_CAUSE_OFS;
3042 hpriv->main_irq_mask_addr = mmio + PCI_HC_MAIN_IRQ_MASK_OFS;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003043 } else {
Mark Lord7368f912008-04-25 11:24:24 -04003044 hpriv->main_irq_cause_addr = mmio + SOC_HC_MAIN_IRQ_CAUSE_OFS;
3045 hpriv->main_irq_mask_addr = mmio + SOC_HC_MAIN_IRQ_MASK_OFS;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003046 }
Mark Lord352fab72008-04-19 14:43:42 -04003047
3048 /* global interrupt mask: 0 == mask everything */
Mark Lord7368f912008-04-25 11:24:24 -04003049 writel(0, hpriv->main_irq_mask_addr);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003050
Tejun Heo4447d352007-04-17 23:44:08 +09003051 n_hc = mv_get_hc_count(host->ports[0]->flags);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003052
Tejun Heo4447d352007-04-17 23:44:08 +09003053 for (port = 0; port < host->n_ports; port++)
Jeff Garzik47c2b672005-11-12 21:13:17 -05003054 hpriv->ops->read_preamp(hpriv, port, mmio);
Brett Russ20f733e2005-09-01 18:26:17 -04003055
Jeff Garzikc9d39132005-11-13 17:47:51 -05003056 rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
Jeff Garzik47c2b672005-11-12 21:13:17 -05003057 if (rc)
Brett Russ20f733e2005-09-01 18:26:17 -04003058 goto done;
Brett Russ20f733e2005-09-01 18:26:17 -04003059
Jeff Garzik522479f2005-11-12 22:14:02 -05003060 hpriv->ops->reset_flash(hpriv, mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003061 hpriv->ops->reset_bus(host, mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -05003062 hpriv->ops->enable_leds(hpriv, mmio);
Brett Russ20f733e2005-09-01 18:26:17 -04003063
Tejun Heo4447d352007-04-17 23:44:08 +09003064 for (port = 0; port < host->n_ports; port++) {
Tejun Heocbcdd872007-08-18 13:14:55 +09003065 struct ata_port *ap = host->ports[port];
Jeff Garzik2a47ce02005-11-12 23:05:14 -05003066 void __iomem *port_mmio = mv_port_base(mmio, port);
Tejun Heocbcdd872007-08-18 13:14:55 +09003067
3068 mv_port_init(&ap->ioaddr, port_mmio);
3069
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003070#ifdef CONFIG_PCI
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003071 if (HAS_PCI(host)) {
3072 unsigned int offset = port_mmio - mmio;
3073 ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio");
3074 ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port");
3075 }
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003076#endif
Brett Russ20f733e2005-09-01 18:26:17 -04003077 }
3078
3079 for (hc = 0; hc < n_hc; hc++) {
Brett Russ31961942005-09-30 01:36:00 -04003080 void __iomem *hc_mmio = mv_hc_base(mmio, hc);
3081
3082 VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
3083 "(before clear)=0x%08x\n", hc,
3084 readl(hc_mmio + HC_CFG_OFS),
3085 readl(hc_mmio + HC_IRQ_CAUSE_OFS));
3086
3087 /* Clear any currently outstanding hc interrupt conditions */
3088 writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04003089 }
3090
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003091 if (HAS_PCI(host)) {
3092 /* Clear any currently outstanding host interrupt conditions */
3093 writelfl(0, mmio + hpriv->irq_cause_ofs);
Brett Russ31961942005-09-30 01:36:00 -04003094
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003095 /* and unmask interrupt generation for host regs */
3096 writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_ofs);
Jeff Garzikfb621e22007-02-25 04:19:45 -05003097
Mark Lord51de32d2008-05-17 13:34:42 -04003098 /*
3099 * enable only global host interrupts for now.
3100 * The per-port interrupts get done later as ports are set up.
3101 */
3102 writelfl(PCI_ERR, hpriv->main_irq_mask_addr);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003103 }
Brett Russ31961942005-09-30 01:36:00 -04003104done:
Brett Russ20f733e2005-09-01 18:26:17 -04003105 return rc;
3106}
3107
Byron Bradleyfbf14e22008-02-10 21:17:30 +00003108static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev)
3109{
3110 hpriv->crqb_pool = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ,
3111 MV_CRQB_Q_SZ, 0);
3112 if (!hpriv->crqb_pool)
3113 return -ENOMEM;
3114
3115 hpriv->crpb_pool = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ,
3116 MV_CRPB_Q_SZ, 0);
3117 if (!hpriv->crpb_pool)
3118 return -ENOMEM;
3119
3120 hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ,
3121 MV_SG_TBL_SZ, 0);
3122 if (!hpriv->sg_tbl_pool)
3123 return -ENOMEM;
3124
3125 return 0;
3126}
3127
Lennert Buytenhek15a32632008-03-27 14:51:39 -04003128static void mv_conf_mbus_windows(struct mv_host_priv *hpriv,
3129 struct mbus_dram_target_info *dram)
3130{
3131 int i;
3132
3133 for (i = 0; i < 4; i++) {
3134 writel(0, hpriv->base + WINDOW_CTRL(i));
3135 writel(0, hpriv->base + WINDOW_BASE(i));
3136 }
3137
3138 for (i = 0; i < dram->num_cs; i++) {
3139 struct mbus_dram_window *cs = dram->cs + i;
3140
3141 writel(((cs->size - 1) & 0xffff0000) |
3142 (cs->mbus_attr << 8) |
3143 (dram->mbus_dram_target_id << 4) | 1,
3144 hpriv->base + WINDOW_CTRL(i));
3145 writel(cs->base, hpriv->base + WINDOW_BASE(i));
3146 }
3147}
3148
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003149/**
3150 * mv_platform_probe - handle a positive probe of an soc Marvell
3151 * host
3152 * @pdev: platform device found
3153 *
3154 * LOCKING:
3155 * Inherited from caller.
3156 */
3157static int mv_platform_probe(struct platform_device *pdev)
3158{
3159 static int printed_version;
3160 const struct mv_sata_platform_data *mv_platform_data;
3161 const struct ata_port_info *ppi[] =
3162 { &mv_port_info[chip_soc], NULL };
3163 struct ata_host *host;
3164 struct mv_host_priv *hpriv;
3165 struct resource *res;
3166 int n_ports, rc;
3167
3168 if (!printed_version++)
3169 dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
3170
3171 /*
3172 * Simple resource validation ..
3173 */
3174 if (unlikely(pdev->num_resources != 2)) {
3175 dev_err(&pdev->dev, "invalid number of resources\n");
3176 return -EINVAL;
3177 }
3178
3179 /*
3180 * Get the register base first
3181 */
3182 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
3183 if (res == NULL)
3184 return -EINVAL;
3185
3186 /* allocate host */
3187 mv_platform_data = pdev->dev.platform_data;
3188 n_ports = mv_platform_data->n_ports;
3189
3190 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
3191 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
3192
3193 if (!host || !hpriv)
3194 return -ENOMEM;
3195 host->private_data = hpriv;
3196 hpriv->n_ports = n_ports;
3197
3198 host->iomap = NULL;
Saeed Bisharaf1cb0ea2008-02-18 07:42:28 -11003199 hpriv->base = devm_ioremap(&pdev->dev, res->start,
3200 res->end - res->start + 1);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003201 hpriv->base -= MV_SATAHC0_REG_BASE;
3202
Lennert Buytenhek15a32632008-03-27 14:51:39 -04003203 /*
3204 * (Re-)program MBUS remapping windows if we are asked to.
3205 */
3206 if (mv_platform_data->dram != NULL)
3207 mv_conf_mbus_windows(hpriv, mv_platform_data->dram);
3208
Byron Bradleyfbf14e22008-02-10 21:17:30 +00003209 rc = mv_create_dma_pools(hpriv, &pdev->dev);
3210 if (rc)
3211 return rc;
3212
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003213 /* initialize adapter */
3214 rc = mv_init_host(host, chip_soc);
3215 if (rc)
3216 return rc;
3217
3218 dev_printk(KERN_INFO, &pdev->dev,
3219 "slots %u ports %d\n", (unsigned)MV_MAX_Q_DEPTH,
3220 host->n_ports);
3221
3222 return ata_host_activate(host, platform_get_irq(pdev, 0), mv_interrupt,
3223 IRQF_SHARED, &mv6_sht);
3224}
3225
3226/*
3227 *
3228 * mv_platform_remove - unplug a platform interface
3229 * @pdev: platform device
3230 *
3231 * A platform bus SATA device has been unplugged. Perform the needed
3232 * cleanup. Also called on module unload for any active devices.
3233 */
3234static int __devexit mv_platform_remove(struct platform_device *pdev)
3235{
3236 struct device *dev = &pdev->dev;
3237 struct ata_host *host = dev_get_drvdata(dev);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003238
3239 ata_host_detach(host);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003240 return 0;
3241}
3242
3243static struct platform_driver mv_platform_driver = {
3244 .probe = mv_platform_probe,
3245 .remove = __devexit_p(mv_platform_remove),
3246 .driver = {
3247 .name = DRV_NAME,
3248 .owner = THIS_MODULE,
3249 },
3250};
3251
3252
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003253#ifdef CONFIG_PCI
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003254static int mv_pci_init_one(struct pci_dev *pdev,
3255 const struct pci_device_id *ent);
3256
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003257
3258static struct pci_driver mv_pci_driver = {
3259 .name = DRV_NAME,
3260 .id_table = mv_pci_tbl,
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003261 .probe = mv_pci_init_one,
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003262 .remove = ata_pci_remove_one,
3263};
3264
3265/*
3266 * module options
3267 */
3268static int msi; /* Use PCI msi; either zero (off, default) or non-zero */
3269
3270
3271/* move to PCI layer or libata core? */
3272static int pci_go_64(struct pci_dev *pdev)
3273{
3274 int rc;
3275
3276 if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
3277 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
3278 if (rc) {
3279 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
3280 if (rc) {
3281 dev_printk(KERN_ERR, &pdev->dev,
3282 "64-bit DMA enable failed\n");
3283 return rc;
3284 }
3285 }
3286 } else {
3287 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
3288 if (rc) {
3289 dev_printk(KERN_ERR, &pdev->dev,
3290 "32-bit DMA enable failed\n");
3291 return rc;
3292 }
3293 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
3294 if (rc) {
3295 dev_printk(KERN_ERR, &pdev->dev,
3296 "32-bit consistent DMA enable failed\n");
3297 return rc;
3298 }
3299 }
3300
3301 return rc;
3302}
3303
Brett Russ05b308e2005-10-05 17:08:53 -04003304/**
3305 * mv_print_info - Dump key info to kernel log for perusal.
Tejun Heo4447d352007-04-17 23:44:08 +09003306 * @host: ATA host to print info about
Brett Russ05b308e2005-10-05 17:08:53 -04003307 *
3308 * FIXME: complete this.
3309 *
3310 * LOCKING:
3311 * Inherited from caller.
3312 */
Tejun Heo4447d352007-04-17 23:44:08 +09003313static void mv_print_info(struct ata_host *host)
Brett Russ31961942005-09-30 01:36:00 -04003314{
Tejun Heo4447d352007-04-17 23:44:08 +09003315 struct pci_dev *pdev = to_pci_dev(host->dev);
3316 struct mv_host_priv *hpriv = host->private_data;
Auke Kok44c10132007-06-08 15:46:36 -07003317 u8 scc;
Jeff Garzikc1e4fe72007-07-09 12:29:31 -04003318 const char *scc_s, *gen;
Brett Russ31961942005-09-30 01:36:00 -04003319
3320 /* Use this to determine the HW stepping of the chip so we know
3321 * what errata to workaround
3322 */
Brett Russ31961942005-09-30 01:36:00 -04003323 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
3324 if (scc == 0)
3325 scc_s = "SCSI";
3326 else if (scc == 0x01)
3327 scc_s = "RAID";
3328 else
Jeff Garzikc1e4fe72007-07-09 12:29:31 -04003329 scc_s = "?";
3330
3331 if (IS_GEN_I(hpriv))
3332 gen = "I";
3333 else if (IS_GEN_II(hpriv))
3334 gen = "II";
3335 else if (IS_GEN_IIE(hpriv))
3336 gen = "IIE";
3337 else
3338 gen = "?";
Brett Russ31961942005-09-30 01:36:00 -04003339
Jeff Garzika9524a72005-10-30 14:39:11 -05003340 dev_printk(KERN_INFO, &pdev->dev,
Jeff Garzikc1e4fe72007-07-09 12:29:31 -04003341 "Gen-%s %u slots %u ports %s mode IRQ via %s\n",
3342 gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports,
Brett Russ31961942005-09-30 01:36:00 -04003343 scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
3344}
3345
Brett Russ05b308e2005-10-05 17:08:53 -04003346/**
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003347 * mv_pci_init_one - handle a positive probe of a PCI Marvell host
Brett Russ05b308e2005-10-05 17:08:53 -04003348 * @pdev: PCI device found
3349 * @ent: PCI device ID entry for the matched host
3350 *
3351 * LOCKING:
3352 * Inherited from caller.
3353 */
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003354static int mv_pci_init_one(struct pci_dev *pdev,
3355 const struct pci_device_id *ent)
Brett Russ20f733e2005-09-01 18:26:17 -04003356{
Jeff Garzik2dcb4072007-10-19 06:42:56 -04003357 static int printed_version;
Brett Russ20f733e2005-09-01 18:26:17 -04003358 unsigned int board_idx = (unsigned int)ent->driver_data;
Tejun Heo4447d352007-04-17 23:44:08 +09003359 const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL };
3360 struct ata_host *host;
3361 struct mv_host_priv *hpriv;
3362 int n_ports, rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003363
Jeff Garzika9524a72005-10-30 14:39:11 -05003364 if (!printed_version++)
3365 dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
Brett Russ20f733e2005-09-01 18:26:17 -04003366
Tejun Heo4447d352007-04-17 23:44:08 +09003367 /* allocate host */
3368 n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC;
3369
3370 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
3371 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
3372 if (!host || !hpriv)
3373 return -ENOMEM;
3374 host->private_data = hpriv;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003375 hpriv->n_ports = n_ports;
Tejun Heo4447d352007-04-17 23:44:08 +09003376
3377 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09003378 rc = pcim_enable_device(pdev);
3379 if (rc)
Brett Russ20f733e2005-09-01 18:26:17 -04003380 return rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003381
Tejun Heo0d5ff562007-02-01 15:06:36 +09003382 rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME);
3383 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09003384 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09003385 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09003386 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +09003387 host->iomap = pcim_iomap_table(pdev);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003388 hpriv->base = host->iomap[MV_PRIMARY_BAR];
Brett Russ20f733e2005-09-01 18:26:17 -04003389
Jeff Garzikd88184f2007-02-26 01:26:06 -05003390 rc = pci_go_64(pdev);
3391 if (rc)
3392 return rc;
3393
Mark Lordda2fa9b2008-01-26 18:32:45 -05003394 rc = mv_create_dma_pools(hpriv, &pdev->dev);
3395 if (rc)
3396 return rc;
3397
Brett Russ20f733e2005-09-01 18:26:17 -04003398 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09003399 rc = mv_init_host(host, board_idx);
Tejun Heo24dc5f32007-01-20 16:00:28 +09003400 if (rc)
3401 return rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003402
Brett Russ31961942005-09-30 01:36:00 -04003403 /* Enable interrupts */
Tejun Heo6a59dcf2007-02-24 15:12:31 +09003404 if (msi && pci_enable_msi(pdev))
Brett Russ31961942005-09-30 01:36:00 -04003405 pci_intx(pdev, 1);
Brett Russ20f733e2005-09-01 18:26:17 -04003406
Brett Russ31961942005-09-30 01:36:00 -04003407 mv_dump_pci_cfg(pdev, 0x68);
Tejun Heo4447d352007-04-17 23:44:08 +09003408 mv_print_info(host);
Brett Russ20f733e2005-09-01 18:26:17 -04003409
Tejun Heo4447d352007-04-17 23:44:08 +09003410 pci_set_master(pdev);
Jeff Garzikea8b4db2007-07-17 02:21:50 -04003411 pci_try_set_mwi(pdev);
Tejun Heo4447d352007-04-17 23:44:08 +09003412 return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED,
Jeff Garzikc5d3e452007-07-11 18:30:50 -04003413 IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht);
Brett Russ20f733e2005-09-01 18:26:17 -04003414}
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003415#endif
Brett Russ20f733e2005-09-01 18:26:17 -04003416
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003417static int mv_platform_probe(struct platform_device *pdev);
3418static int __devexit mv_platform_remove(struct platform_device *pdev);
3419
Brett Russ20f733e2005-09-01 18:26:17 -04003420static int __init mv_init(void)
3421{
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003422 int rc = -ENODEV;
3423#ifdef CONFIG_PCI
3424 rc = pci_register_driver(&mv_pci_driver);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003425 if (rc < 0)
3426 return rc;
3427#endif
3428 rc = platform_driver_register(&mv_platform_driver);
3429
3430#ifdef CONFIG_PCI
3431 if (rc < 0)
3432 pci_unregister_driver(&mv_pci_driver);
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003433#endif
3434 return rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003435}
3436
3437static void __exit mv_exit(void)
3438{
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003439#ifdef CONFIG_PCI
Brett Russ20f733e2005-09-01 18:26:17 -04003440 pci_unregister_driver(&mv_pci_driver);
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003441#endif
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003442 platform_driver_unregister(&mv_platform_driver);
Brett Russ20f733e2005-09-01 18:26:17 -04003443}
3444
3445MODULE_AUTHOR("Brett Russ");
3446MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
3447MODULE_LICENSE("GPL");
3448MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
3449MODULE_VERSION(DRV_VERSION);
Mark Lord17c5aab2008-04-16 14:56:51 -04003450MODULE_ALIAS("platform:" DRV_NAME);
Brett Russ20f733e2005-09-01 18:26:17 -04003451
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003452#ifdef CONFIG_PCI
Jeff Garzikddef9bb2006-02-02 16:17:06 -05003453module_param(msi, int, 0444);
3454MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003455#endif
Jeff Garzikddef9bb2006-02-02 16:17:06 -05003456
Brett Russ20f733e2005-09-01 18:26:17 -04003457module_init(mv_init);
3458module_exit(mv_exit);