blob: ef2b5af33a377ba8dd773845712047a5e79ff58d [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/******************************************************************************
Avi Kivity56e82312009-08-12 15:04:37 +03002 * emulate.c
Avi Kivity6aa8b732006-12-10 02:21:36 -08003 *
4 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
5 *
6 * Copyright (c) 2005 Keir Fraser
7 *
8 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
Rusty Russelldcc07662007-07-17 23:16:56 +10009 * privileged instructions:
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Copyright (C) 2006 Qumranet
Avi Kivity221d0592010-05-23 18:37:00 +030012 * Copyright 2010 Red Hat, Inc. and/or its affilates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080013 *
14 * Avi Kivity <avi@qumranet.com>
15 * Yaniv Kamay <yaniv@qumranet.com>
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 *
20 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
21 */
22
23#ifndef __KERNEL__
24#include <stdio.h>
25#include <stdint.h>
26#include <public/xen.h>
Mike Dayd77c26f2007-10-08 09:02:08 -040027#define DPRINTF(_f, _a ...) printf(_f , ## _a)
Avi Kivity6aa8b732006-12-10 02:21:36 -080028#else
Avi Kivityedf88412007-12-16 11:02:48 +020029#include <linux/kvm_host.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030030#include "kvm_cache_regs.h"
Avi Kivity6aa8b732006-12-10 02:21:36 -080031#define DPRINTF(x...) do {} while (0)
32#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -080033#include <linux/module.h>
Avi Kivity56e82312009-08-12 15:04:37 +030034#include <asm/kvm_emulate.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080035
Avi Kivity3eeb3282010-01-21 15:31:48 +020036#include "x86.h"
Gleb Natapov38ba30b2010-03-18 15:20:17 +020037#include "tss.h"
Andre Przywarae99f0502009-06-17 15:50:33 +020038
Avi Kivity6aa8b732006-12-10 02:21:36 -080039/*
40 * Opcode effective-address decode tables.
41 * Note that we only emulate instructions that have at least one memory
42 * operand (excluding implicit stack references). We assume that stack
43 * references and instruction fetches will never occur in special memory
44 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
45 * not be handled.
46 */
47
48/* Operand sizes: 8-bit operands or specified/overridden size. */
Avi Kivity2ce49532010-07-26 14:37:46 +030049#define ByteOp (1<<16) /* 8-bit operands. */
Avi Kivity6aa8b732006-12-10 02:21:36 -080050/* Destination operand type. */
Avi Kivity2ce49532010-07-26 14:37:46 +030051#define ImplicitOps (1<<17) /* Implicit in opcode. No generic decode. */
52#define DstReg (2<<17) /* Register operand. */
53#define DstMem (3<<17) /* Memory operand. */
54#define DstAcc (4<<17) /* Destination Accumulator */
55#define DstDI (5<<17) /* Destination is in ES:(E)DI */
56#define DstMem64 (6<<17) /* 64bit memory operand */
57#define DstMask (7<<17)
Avi Kivity6aa8b732006-12-10 02:21:36 -080058/* Source operand type. */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020059#define SrcNone (0<<4) /* No source operand. */
60#define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
61#define SrcReg (1<<4) /* Register operand. */
62#define SrcMem (2<<4) /* Memory operand. */
63#define SrcMem16 (3<<4) /* Memory operand (16-bit). */
64#define SrcMem32 (4<<4) /* Memory operand (32-bit). */
65#define SrcImm (5<<4) /* Immediate operand. */
66#define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
Guillaume Thouveninbfcadf82008-12-04 14:27:38 +010067#define SrcOne (7<<4) /* Implied '1' */
Gleb Natapov341de7e2009-04-12 13:36:41 +030068#define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
Avi Kivityc9eaf20f2009-05-18 16:13:45 +030069#define SrcImmU (9<<4) /* Immediate operand, unsigned */
Gleb Natapova682e352010-03-18 15:20:21 +020070#define SrcSI (0xa<<4) /* Source is in the DS:RSI */
Gleb Natapov414e6272010-04-28 19:15:26 +030071#define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
72#define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
Wei Yongjun5d55f292010-07-07 17:43:35 +080073#define SrcAcc (0xd<<4) /* Source Accumulator */
Gleb Natapov341de7e2009-04-12 13:36:41 +030074#define SrcMask (0xf<<4)
Avi Kivity6aa8b732006-12-10 02:21:36 -080075/* Generic ModRM decode. */
Gleb Natapov341de7e2009-04-12 13:36:41 +030076#define ModRM (1<<8)
Avi Kivity6aa8b732006-12-10 02:21:36 -080077/* Destination is only written; never read. */
Gleb Natapov341de7e2009-04-12 13:36:41 +030078#define Mov (1<<9)
79#define BitOp (1<<10)
80#define MemAbs (1<<11) /* Memory operand is absolute displacement */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020081#define String (1<<12) /* String instruction (rep capable) */
82#define Stack (1<<13) /* Stack instruction (push/pop) */
Avi Kivitye09d0822008-01-18 12:38:59 +020083#define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
84#define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
Avi Kivity2ce49532010-07-26 14:37:46 +030085#define GroupMask 0x0f /* Group number stored in bits 0:3 */
Mohammed Gamald8769fe2009-08-23 14:24:25 +030086/* Misc flags */
Avi Kivity047a4812010-07-26 14:37:47 +030087#define Undefined (1<<25) /* No Such Instruction */
Gleb Natapovd380a5e2010-02-10 14:21:36 +020088#define Lock (1<<26) /* lock prefix is allowed for the instruction */
Gleb Natapove92805a2010-02-10 14:21:35 +020089#define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
Mohammed Gamald8769fe2009-08-23 14:24:25 +030090#define No64 (1<<28)
Guillaume Thouvenin0dc8d102008-12-04 14:26:42 +010091/* Source 2 operand type */
92#define Src2None (0<<29)
93#define Src2CL (1<<29)
94#define Src2ImmByte (2<<29)
95#define Src2One (3<<29)
96#define Src2Mask (7<<29)
Avi Kivity6aa8b732006-12-10 02:21:36 -080097
Avi Kivity83babbc2010-07-26 14:37:39 +030098#define X2(x) (x), (x)
99#define X3(x) X2(x), (x)
100#define X4(x) X2(x), X2(x)
101#define X5(x) X4(x), (x)
102#define X6(x) X4(x), X2(x)
103#define X7(x) X4(x), X3(x)
104#define X8(x) X4(x), X4(x)
105#define X16(x) X8(x), X8(x)
106
Avi Kivity43bb19c2008-01-18 12:46:50 +0200107enum {
Avi Kivity1d6ad202008-01-23 22:26:09 +0200108 Group1_80, Group1_81, Group1_82, Group1_83,
Avi Kivityd95058a2008-01-18 13:36:50 +0200109 Group1A, Group3_Byte, Group3, Group4, Group5, Group7,
Gleb Natapov60a29d42010-02-10 14:21:30 +0200110 Group8, Group9,
Avi Kivity43bb19c2008-01-18 12:46:50 +0200111};
112
Guillaume Thouvenin45ed60b2008-12-04 14:25:38 +0100113static u32 opcode_table[256] = {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800114 /* 0x00 - 0x07 */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200115 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800116 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Mohammed Gamal0934ac92009-08-23 14:24:24 +0300117 ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
Mohammed Gamald8769fe2009-08-23 14:24:25 +0300118 ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800119 /* 0x08 - 0x0F */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200120 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800121 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Mohammed Gamal94677e62009-08-28 16:41:44 +0200122 ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
123 ImplicitOps | Stack | No64, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800124 /* 0x10 - 0x17 */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200125 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800126 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Mohammed Gamal0934ac92009-08-23 14:24:24 +0300127 ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
Mohammed Gamald8769fe2009-08-23 14:24:25 +0300128 ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800129 /* 0x18 - 0x1F */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200130 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800131 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Mohammed Gamal0934ac92009-08-23 14:24:24 +0300132 ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
Mohammed Gamald8769fe2009-08-23 14:24:25 +0300133 ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800134 /* 0x20 - 0x27 */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200135 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800136 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Wei Yongjune97e8832010-07-06 16:51:09 +0800137 ByteOp | DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800138 /* 0x28 - 0x2F */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200139 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800140 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Mohammed Gamalabc19082010-05-12 01:39:21 +0300141 ByteOp | DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800142 /* 0x30 - 0x37 */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200143 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800144 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Mohammed Gamal222b7c52010-05-12 01:39:22 +0300145 ByteOp | DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800146 /* 0x38 - 0x3F */
147 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
148 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Guillaume Thouvenin8a9fee62008-09-12 13:51:15 +0200149 ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
150 0, 0,
Avi Kivity749358a2010-07-26 14:37:40 +0300151 /* 0x40 - 0x4F */
152 X16(DstReg),
Nitin A Kamble7f0aaee2007-06-19 11:16:04 +0300153 /* 0x50 - 0x57 */
Avi Kivity38491862010-07-26 14:37:41 +0300154 X8(SrcReg | Stack),
Nitin A Kamble7f0aaee2007-06-19 11:16:04 +0300155 /* 0x58 - 0x5F */
Avi Kivity38491862010-07-26 14:37:41 +0300156 X8(DstReg | Stack),
Nitin A Kamble7d316912007-08-28 17:58:52 -0700157 /* 0x60 - 0x67 */
Mohammed Gamalabcf14b2009-09-01 15:28:11 +0200158 ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
159 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
Nitin A Kamble7d316912007-08-28 17:58:52 -0700160 0, 0, 0, 0,
161 /* 0x68 - 0x6F */
Avi Kivity91ed7a02008-05-29 14:38:38 +0300162 SrcImm | Mov | Stack, 0, SrcImmByte | Mov | Stack, 0,
Gleb Natapov79729952010-03-18 15:20:24 +0200163 DstDI | ByteOp | Mov | String, DstDI | Mov | String, /* insb, insw/insd */
164 SrcSI | ByteOp | ImplicitOps | String, SrcSI | ImplicitOps | String, /* outsb, outsw/outsd */
Avi Kivityb3ab3402010-07-26 14:37:42 +0300165 /* 0x70 - 0x7F */
166 X16(SrcImmByte),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800167 /* 0x80 - 0x87 */
Avi Kivity1d6ad202008-01-23 22:26:09 +0200168 Group | Group1_80, Group | Group1_81,
169 Group | Group1_82, Group | Group1_83,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800170 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200171 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800172 /* 0x88 - 0x8F */
173 ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
174 ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
Wei Yongjunb16b2b72010-07-06 16:52:53 +0800175 DstMem | SrcNone | ModRM | Mov, ModRM | DstReg,
Wei Yongjuna5046e62010-07-06 16:49:05 +0800176 ImplicitOps | SrcMem16 | ModRM, Group | Group1A,
Mohammed Gamalb13354f2008-06-15 19:37:38 +0300177 /* 0x90 - 0x97 */
178 DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
179 /* 0x98 - 0x9F */
Gleb Natapov414e6272010-04-28 19:15:26 +0300180 0, 0, SrcImmFAddr | No64, 0,
Gleb Natapov06541692009-04-12 13:36:20 +0300181 ImplicitOps | Stack, ImplicitOps | Stack, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800182 /* 0xA0 - 0xA7 */
Wei Yongjun5d55f292010-07-07 17:43:35 +0800183 ByteOp | DstAcc | SrcMem | Mov | MemAbs, DstAcc | SrcMem | Mov | MemAbs,
184 ByteOp | DstMem | SrcAcc | Mov | MemAbs, DstMem | SrcAcc | Mov | MemAbs,
Gleb Natapova682e352010-03-18 15:20:21 +0200185 ByteOp | SrcSI | DstDI | Mov | String, SrcSI | DstDI | Mov | String,
186 ByteOp | SrcSI | DstDI | String, SrcSI | DstDI | String,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800187 /* 0xA8 - 0xAF */
Mohammed Gamaldfb507c2010-05-11 22:22:40 +0300188 DstAcc | SrcImmByte | ByteOp, DstAcc | SrcImm, ByteOp | DstDI | Mov | String, DstDI | Mov | String,
Gleb Natapova682e352010-03-18 15:20:21 +0200189 ByteOp | SrcSI | DstAcc | Mov | String, SrcSI | DstAcc | Mov | String,
190 ByteOp | DstDI | String, DstDI | String,
Mohammed Gamala5e2e822008-08-27 05:02:56 +0300191 /* 0xB0 - 0xB7 */
Avi Kivityb6e61532010-07-26 14:37:43 +0300192 X8(ByteOp | DstReg | SrcImm | Mov),
Mohammed Gamala5e2e822008-08-27 05:02:56 +0300193 /* 0xB8 - 0xBF */
Avi Kivityb6e61532010-07-26 14:37:43 +0300194 X8(DstReg | SrcImm | Mov),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800195 /* 0xC0 - 0xC7 */
Nitin A Kambled9413cd2007-06-19 11:21:15 +0300196 ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
Avi Kivity6e3d5df2007-12-06 18:14:14 +0200197 0, ImplicitOps | Stack, 0, 0,
Nitin A Kambled9413cd2007-06-19 11:21:15 +0300198 ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800199 /* 0xC8 - 0xCF */
Gleb Natapove637b822009-04-12 13:36:52 +0300200 0, 0, 0, ImplicitOps | Stack,
Mohammed Gamald8769fe2009-08-23 14:24:25 +0300201 ImplicitOps, SrcImmByte, ImplicitOps | No64, ImplicitOps,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800202 /* 0xD0 - 0xD7 */
203 ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
204 ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
205 0, 0, 0, 0,
206 /* 0xD8 - 0xDF */
207 0, 0, 0, 0, 0, 0, 0, 0,
Nitin A Kamble098c9372007-08-19 11:00:36 +0300208 /* 0xE0 - 0xE7 */
Mohammed Gamala6a30342008-09-06 17:22:29 +0300209 0, 0, 0, 0,
Gleb Natapovcf8f70b2010-03-18 15:20:23 +0200210 ByteOp | SrcImmUByte | DstAcc, SrcImmUByte | DstAcc,
211 ByteOp | SrcImmUByte | DstAcc, SrcImmUByte | DstAcc,
Nitin A Kamble098c9372007-08-19 11:00:36 +0300212 /* 0xE8 - 0xEF */
Gleb Natapovd53c4772009-04-12 13:36:36 +0300213 SrcImm | Stack, SrcImm | ImplicitOps,
Gleb Natapov414e6272010-04-28 19:15:26 +0300214 SrcImmFAddr | No64, SrcImmByte | ImplicitOps,
Gleb Natapovcf8f70b2010-03-18 15:20:23 +0200215 SrcNone | ByteOp | DstAcc, SrcNone | DstAcc,
216 SrcNone | ByteOp | DstAcc, SrcNone | DstAcc,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800217 /* 0xF0 - 0xF7 */
218 0, 0, 0, 0,
Gleb Natapove92805a2010-02-10 14:21:35 +0200219 ImplicitOps | Priv, ImplicitOps, Group | Group3_Byte, Group | Group3,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800220 /* 0xF8 - 0xFF */
Nitin A Kambleb284be52007-10-16 18:23:27 -0700221 ImplicitOps, 0, ImplicitOps, ImplicitOps,
Mohammed Gamalfb4616f2008-09-01 04:52:24 +0300222 ImplicitOps, ImplicitOps, Group | Group4, Group | Group5,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800223};
224
Guillaume Thouvenin45ed60b2008-12-04 14:25:38 +0100225static u32 twobyte_table[256] = {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800226 /* 0x00 - 0x0F */
Gleb Natapove92805a2010-02-10 14:21:35 +0200227 0, Group | GroupDual | Group7, 0, 0,
228 0, ImplicitOps, ImplicitOps | Priv, 0,
229 ImplicitOps | Priv, ImplicitOps | Priv, 0, 0,
230 0, ImplicitOps | ModRM, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800231 /* 0x10 - 0x1F */
232 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
233 /* 0x20 - 0x2F */
Gleb Natapove92805a2010-02-10 14:21:35 +0200234 ModRM | ImplicitOps | Priv, ModRM | Priv,
235 ModRM | ImplicitOps | Priv, ModRM | Priv,
236 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800237 0, 0, 0, 0, 0, 0, 0, 0,
238 /* 0x30 - 0x3F */
Gleb Natapove92805a2010-02-10 14:21:35 +0200239 ImplicitOps | Priv, 0, ImplicitOps | Priv, 0,
240 ImplicitOps, ImplicitOps | Priv, 0, 0,
Andre Przywarae99f0502009-06-17 15:50:33 +0200241 0, 0, 0, 0, 0, 0, 0, 0,
Avi Kivitybe8eacd2010-07-26 14:37:44 +0300242 /* 0x40 - 0x4F */
243 X16(DstReg | SrcMem | ModRM | Mov),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800244 /* 0x50 - 0x5F */
245 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
246 /* 0x60 - 0x6F */
247 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
248 /* 0x70 - 0x7F */
249 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
250 /* 0x80 - 0x8F */
Avi Kivity880a1882010-07-26 14:37:45 +0300251 X16(SrcImm),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800252 /* 0x90 - 0x9F */
253 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
254 /* 0xA0 - 0xA7 */
Mohammed Gamal0934ac92009-08-23 14:24:24 +0300255 ImplicitOps | Stack, ImplicitOps | Stack,
256 0, DstMem | SrcReg | ModRM | BitOp,
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +0100257 DstMem | SrcReg | Src2ImmByte | ModRM,
258 DstMem | SrcReg | Src2CL | ModRM, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800259 /* 0xA8 - 0xAF */
Mohammed Gamal0934ac92009-08-23 14:24:24 +0300260 ImplicitOps | Stack, ImplicitOps | Stack,
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200261 0, DstMem | SrcReg | ModRM | BitOp | Lock,
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +0100262 DstMem | SrcReg | Src2ImmByte | ModRM,
263 DstMem | SrcReg | Src2CL | ModRM,
264 ModRM, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800265 /* 0xB0 - 0xB7 */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200266 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
267 0, DstMem | SrcReg | ModRM | BitOp | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800268 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
269 DstReg | SrcMem16 | ModRM | Mov,
270 /* 0xB8 - 0xBF */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200271 0, 0,
272 Group | Group8, DstMem | SrcReg | ModRM | BitOp | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800273 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
274 DstReg | SrcMem16 | ModRM | Mov,
275 /* 0xC0 - 0xCF */
Gleb Natapov60a29d42010-02-10 14:21:30 +0200276 0, 0, 0, DstMem | SrcReg | ModRM | Mov,
277 0, 0, 0, Group | GroupDual | Group9,
Sheng Yanga012e652007-10-15 14:24:20 +0800278 0, 0, 0, 0, 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800279 /* 0xD0 - 0xDF */
280 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
281 /* 0xE0 - 0xEF */
282 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
283 /* 0xF0 - 0xFF */
284 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
285};
286
Guillaume Thouvenin45ed60b2008-12-04 14:25:38 +0100287static u32 group_table[] = {
Avi Kivity1d6ad202008-01-23 22:26:09 +0200288 [Group1_80*8] =
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200289 ByteOp | DstMem | SrcImm | ModRM | Lock,
290 ByteOp | DstMem | SrcImm | ModRM | Lock,
291 ByteOp | DstMem | SrcImm | ModRM | Lock,
292 ByteOp | DstMem | SrcImm | ModRM | Lock,
293 ByteOp | DstMem | SrcImm | ModRM | Lock,
294 ByteOp | DstMem | SrcImm | ModRM | Lock,
295 ByteOp | DstMem | SrcImm | ModRM | Lock,
296 ByteOp | DstMem | SrcImm | ModRM,
Avi Kivity1d6ad202008-01-23 22:26:09 +0200297 [Group1_81*8] =
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200298 DstMem | SrcImm | ModRM | Lock,
299 DstMem | SrcImm | ModRM | Lock,
300 DstMem | SrcImm | ModRM | Lock,
301 DstMem | SrcImm | ModRM | Lock,
302 DstMem | SrcImm | ModRM | Lock,
303 DstMem | SrcImm | ModRM | Lock,
304 DstMem | SrcImm | ModRM | Lock,
305 DstMem | SrcImm | ModRM,
Avi Kivity1d6ad202008-01-23 22:26:09 +0200306 [Group1_82*8] =
Gleb Natapove424e192010-02-11 12:41:10 +0200307 ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
308 ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
309 ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
310 ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
311 ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
312 ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
313 ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
314 ByteOp | DstMem | SrcImm | ModRM | No64,
Avi Kivity1d6ad202008-01-23 22:26:09 +0200315 [Group1_83*8] =
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200316 DstMem | SrcImmByte | ModRM | Lock,
317 DstMem | SrcImmByte | ModRM | Lock,
318 DstMem | SrcImmByte | ModRM | Lock,
319 DstMem | SrcImmByte | ModRM | Lock,
320 DstMem | SrcImmByte | ModRM | Lock,
321 DstMem | SrcImmByte | ModRM | Lock,
322 DstMem | SrcImmByte | ModRM | Lock,
323 DstMem | SrcImmByte | ModRM,
Avi Kivity43bb19c2008-01-18 12:46:50 +0200324 [Group1A*8] =
325 DstMem | SrcNone | ModRM | Mov | Stack, 0, 0, 0, 0, 0, 0, 0,
Avi Kivity7d858a12008-01-18 12:58:04 +0200326 [Group3_Byte*8] =
Wei Yongjun7d5993d2010-06-17 17:33:55 +0800327 ByteOp | SrcImm | DstMem | ModRM, ByteOp | SrcImm | DstMem | ModRM,
Avi Kivity7d858a12008-01-18 12:58:04 +0200328 ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
329 0, 0, 0, 0,
330 [Group3*8] =
Wei Yongjun7d5993d2010-06-17 17:33:55 +0800331 DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
Avi Kivity6eb06cb2008-08-21 17:41:39 +0300332 DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
Avi Kivity7d858a12008-01-18 12:58:04 +0200333 0, 0, 0, 0,
Avi Kivityfd607542008-01-18 13:12:26 +0200334 [Group4*8] =
Gleb Natapovc0e06082010-07-13 16:40:23 +0300335 ByteOp | DstMem | SrcNone | ModRM | Lock, ByteOp | DstMem | SrcNone | ModRM | Lock,
Avi Kivityfd607542008-01-18 13:12:26 +0200336 0, 0, 0, 0, 0, 0,
337 [Group5*8] =
Gleb Natapovc0e06082010-07-13 16:40:23 +0300338 DstMem | SrcNone | ModRM | Lock, DstMem | SrcNone | ModRM | Lock,
Mohammed Gamald19292e2008-09-08 21:47:19 +0300339 SrcMem | ModRM | Stack, 0,
Gleb Natapov414e6272010-04-28 19:15:26 +0300340 SrcMem | ModRM | Stack, SrcMemFAddr | ModRM | ImplicitOps,
Gleb Natapovea798492010-02-25 16:36:43 +0200341 SrcMem | ModRM | Stack, 0,
Avi Kivityd95058a2008-01-18 13:36:50 +0200342 [Group7*8] =
Gleb Natapove92805a2010-02-10 14:21:35 +0200343 0, 0, ModRM | SrcMem | Priv, ModRM | SrcMem | Priv,
Avi Kivity16286d02008-04-14 14:40:50 +0300344 SrcNone | ModRM | DstMem | Mov, 0,
Gleb Natapove92805a2010-02-10 14:21:35 +0200345 SrcMem16 | ModRM | Mov | Priv, SrcMem | ModRM | ByteOp | Priv,
Gleb Natapov2db2c2e2010-02-10 14:21:29 +0200346 [Group8*8] =
347 0, 0, 0, 0,
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200348 DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM | Lock,
349 DstMem | SrcImmByte | ModRM | Lock, DstMem | SrcImmByte | ModRM | Lock,
Gleb Natapov60a29d42010-02-10 14:21:30 +0200350 [Group9*8] =
Gleb Natapov6550e1f2010-03-21 13:08:21 +0200351 0, DstMem64 | ModRM | Lock, 0, 0, 0, 0, 0, 0,
Avi Kivitye09d0822008-01-18 12:38:59 +0200352};
353
Guillaume Thouvenin45ed60b2008-12-04 14:25:38 +0100354static u32 group2_table[] = {
Avi Kivityd95058a2008-01-18 13:36:50 +0200355 [Group7*8] =
Gleb Natapov835e6b82010-03-03 17:53:05 +0200356 SrcNone | ModRM | Priv, 0, 0, SrcNone | ModRM | Priv,
Avi Kivity16286d02008-04-14 14:40:50 +0300357 SrcNone | ModRM | DstMem | Mov, 0,
Gleb Natapov835e6b82010-03-03 17:53:05 +0200358 SrcMem16 | ModRM | Mov | Priv, 0,
Gleb Natapov60a29d42010-02-10 14:21:30 +0200359 [Group9*8] =
360 0, 0, 0, 0, 0, 0, 0, 0,
Avi Kivitye09d0822008-01-18 12:38:59 +0200361};
362
Avi Kivity6aa8b732006-12-10 02:21:36 -0800363/* EFLAGS bit definitions. */
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200364#define EFLG_ID (1<<21)
365#define EFLG_VIP (1<<20)
366#define EFLG_VIF (1<<19)
367#define EFLG_AC (1<<18)
Andre Przywarab1d86142009-06-17 15:50:32 +0200368#define EFLG_VM (1<<17)
369#define EFLG_RF (1<<16)
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200370#define EFLG_IOPL (3<<12)
371#define EFLG_NT (1<<14)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800372#define EFLG_OF (1<<11)
373#define EFLG_DF (1<<10)
Andre Przywarab1d86142009-06-17 15:50:32 +0200374#define EFLG_IF (1<<9)
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200375#define EFLG_TF (1<<8)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800376#define EFLG_SF (1<<7)
377#define EFLG_ZF (1<<6)
378#define EFLG_AF (1<<4)
379#define EFLG_PF (1<<2)
380#define EFLG_CF (1<<0)
381
382/*
383 * Instruction emulation:
384 * Most instructions are emulated directly via a fragment of inline assembly
385 * code. This allows us to save/restore EFLAGS and thus very easily pick up
386 * any modified flags.
387 */
388
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800389#if defined(CONFIG_X86_64)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800390#define _LO32 "k" /* force 32-bit operand */
391#define _STK "%%rsp" /* stack pointer */
392#elif defined(__i386__)
393#define _LO32 "" /* force 32-bit operand */
394#define _STK "%%esp" /* stack pointer */
395#endif
396
397/*
398 * These EFLAGS bits are restored from saved value during emulation, and
399 * any changes are written back to the saved value after emulation.
400 */
401#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
402
403/* Before executing instruction: restore necessary bits in EFLAGS. */
Avi Kivitye934c9c2007-12-06 16:15:02 +0200404#define _PRE_EFLAGS(_sav, _msk, _tmp) \
405 /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
406 "movl %"_sav",%"_LO32 _tmp"; " \
407 "push %"_tmp"; " \
408 "push %"_tmp"; " \
409 "movl %"_msk",%"_LO32 _tmp"; " \
410 "andl %"_LO32 _tmp",("_STK"); " \
411 "pushf; " \
412 "notl %"_LO32 _tmp"; " \
413 "andl %"_LO32 _tmp",("_STK"); " \
414 "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
415 "pop %"_tmp"; " \
416 "orl %"_LO32 _tmp",("_STK"); " \
417 "popf; " \
418 "pop %"_sav"; "
Avi Kivity6aa8b732006-12-10 02:21:36 -0800419
420/* After executing instruction: write-back necessary bits in EFLAGS. */
421#define _POST_EFLAGS(_sav, _msk, _tmp) \
422 /* _sav |= EFLAGS & _msk; */ \
423 "pushf; " \
424 "pop %"_tmp"; " \
425 "andl %"_msk",%"_LO32 _tmp"; " \
426 "orl %"_LO32 _tmp",%"_sav"; "
427
Avi Kivitydda96d82008-11-26 15:14:10 +0200428#ifdef CONFIG_X86_64
429#define ON64(x) x
430#else
431#define ON64(x)
432#endif
433
Avi Kivity6b7ad612008-11-26 15:30:45 +0200434#define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
435 do { \
436 __asm__ __volatile__ ( \
437 _PRE_EFLAGS("0", "4", "2") \
438 _op _suffix " %"_x"3,%1; " \
439 _POST_EFLAGS("0", "4", "2") \
440 : "=m" (_eflags), "=m" ((_dst).val), \
441 "=&r" (_tmp) \
442 : _y ((_src).val), "i" (EFLAGS_MASK)); \
Avi Kivityf3fd92f2008-11-29 20:38:12 +0200443 } while (0)
Avi Kivity6b7ad612008-11-26 15:30:45 +0200444
445
Avi Kivity6aa8b732006-12-10 02:21:36 -0800446/* Raw emulation: instruction has two explicit operands. */
447#define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200448 do { \
449 unsigned long _tmp; \
450 \
451 switch ((_dst).bytes) { \
452 case 2: \
453 ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
454 break; \
455 case 4: \
456 ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
457 break; \
458 case 8: \
459 ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
460 break; \
461 } \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800462 } while (0)
463
464#define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
465 do { \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200466 unsigned long _tmp; \
Mike Dayd77c26f2007-10-08 09:02:08 -0400467 switch ((_dst).bytes) { \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800468 case 1: \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200469 ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800470 break; \
471 default: \
472 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
473 _wx, _wy, _lx, _ly, _qx, _qy); \
474 break; \
475 } \
476 } while (0)
477
478/* Source operand is byte-sized and may be restricted to just %cl. */
479#define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
480 __emulate_2op(_op, _src, _dst, _eflags, \
481 "b", "c", "b", "c", "b", "c", "b", "c")
482
483/* Source operand is byte, word, long or quad sized. */
484#define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
485 __emulate_2op(_op, _src, _dst, _eflags, \
486 "b", "q", "w", "r", _LO32, "r", "", "r")
487
488/* Source operand is word, long or quad sized. */
489#define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
490 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
491 "w", "r", _LO32, "r", "", "r")
492
Guillaume Thouvenind1752262008-12-04 14:29:00 +0100493/* Instruction has three operands and one operand is stored in ECX register */
494#define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
495 do { \
496 unsigned long _tmp; \
497 _type _clv = (_cl).val; \
498 _type _srcv = (_src).val; \
499 _type _dstv = (_dst).val; \
500 \
501 __asm__ __volatile__ ( \
502 _PRE_EFLAGS("0", "5", "2") \
503 _op _suffix " %4,%1 \n" \
504 _POST_EFLAGS("0", "5", "2") \
505 : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
506 : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
507 ); \
508 \
509 (_cl).val = (unsigned long) _clv; \
510 (_src).val = (unsigned long) _srcv; \
511 (_dst).val = (unsigned long) _dstv; \
512 } while (0)
513
514#define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
515 do { \
516 switch ((_dst).bytes) { \
517 case 2: \
518 __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
519 "w", unsigned short); \
520 break; \
521 case 4: \
522 __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
523 "l", unsigned int); \
524 break; \
525 case 8: \
526 ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
527 "q", unsigned long)); \
528 break; \
529 } \
530 } while (0)
531
Avi Kivitydda96d82008-11-26 15:14:10 +0200532#define __emulate_1op(_op, _dst, _eflags, _suffix) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800533 do { \
534 unsigned long _tmp; \
535 \
Avi Kivitydda96d82008-11-26 15:14:10 +0200536 __asm__ __volatile__ ( \
537 _PRE_EFLAGS("0", "3", "2") \
538 _op _suffix " %1; " \
539 _POST_EFLAGS("0", "3", "2") \
540 : "=m" (_eflags), "+m" ((_dst).val), \
541 "=&r" (_tmp) \
542 : "i" (EFLAGS_MASK)); \
543 } while (0)
544
545/* Instruction has only one explicit operand (no source operand). */
546#define emulate_1op(_op, _dst, _eflags) \
547 do { \
Mike Dayd77c26f2007-10-08 09:02:08 -0400548 switch ((_dst).bytes) { \
Avi Kivitydda96d82008-11-26 15:14:10 +0200549 case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
550 case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
551 case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
552 case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800553 } \
554 } while (0)
555
Avi Kivity6aa8b732006-12-10 02:21:36 -0800556/* Fetch next part of the instruction being emulated. */
557#define insn_fetch(_type, _size, _eip) \
558({ unsigned long _x; \
Avi Kivity62266862007-11-20 13:15:52 +0200559 rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
Gleb Natapovaf5b4f72010-03-15 16:38:30 +0200560 if (rc != X86EMUL_CONTINUE) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800561 goto done; \
562 (_eip) += (_size); \
563 (_type)_x; \
564})
565
Gleb Natapov414e6272010-04-28 19:15:26 +0300566#define insn_fetch_arr(_arr, _size, _eip) \
567({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
568 if (rc != X86EMUL_CONTINUE) \
569 goto done; \
570 (_eip) += (_size); \
571})
572
Harvey Harrisonddcb2882008-02-18 11:12:48 -0800573static inline unsigned long ad_mask(struct decode_cache *c)
574{
575 return (1UL << (c->ad_bytes << 3)) - 1;
576}
577
Avi Kivity6aa8b732006-12-10 02:21:36 -0800578/* Access/update address held in a register, based on addressing mode. */
Harvey Harrisone4706772008-02-19 07:40:38 -0800579static inline unsigned long
580address_mask(struct decode_cache *c, unsigned long reg)
581{
582 if (c->ad_bytes == sizeof(unsigned long))
583 return reg;
584 else
585 return reg & ad_mask(c);
586}
587
588static inline unsigned long
589register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
590{
591 return base + address_mask(c, reg);
592}
593
Harvey Harrison7a9572752008-02-19 07:40:41 -0800594static inline void
595register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
596{
597 if (c->ad_bytes == sizeof(unsigned long))
598 *reg += inc;
599 else
600 *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
601}
Avi Kivity6aa8b732006-12-10 02:21:36 -0800602
Harvey Harrison7a9572752008-02-19 07:40:41 -0800603static inline void jmp_rel(struct decode_cache *c, int rel)
604{
605 register_address_increment(c, &c->eip, rel);
606}
Nitin A Kamble098c9372007-08-19 11:00:36 +0300607
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300608static void set_seg_override(struct decode_cache *c, int seg)
609{
610 c->has_seg_override = true;
611 c->seg_override = seg;
612}
613
Gleb Natapov79168fd2010-04-28 19:15:30 +0300614static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
615 struct x86_emulate_ops *ops, int seg)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300616{
617 if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
618 return 0;
619
Gleb Natapov79168fd2010-04-28 19:15:30 +0300620 return ops->get_cached_segment_base(seg, ctxt->vcpu);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300621}
622
623static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +0300624 struct x86_emulate_ops *ops,
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300625 struct decode_cache *c)
626{
627 if (!c->has_seg_override)
628 return 0;
629
Gleb Natapov79168fd2010-04-28 19:15:30 +0300630 return seg_base(ctxt, ops, c->seg_override);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300631}
632
Gleb Natapov79168fd2010-04-28 19:15:30 +0300633static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
634 struct x86_emulate_ops *ops)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300635{
Gleb Natapov79168fd2010-04-28 19:15:30 +0300636 return seg_base(ctxt, ops, VCPU_SREG_ES);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300637}
638
Gleb Natapov79168fd2010-04-28 19:15:30 +0300639static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
640 struct x86_emulate_ops *ops)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300641{
Gleb Natapov79168fd2010-04-28 19:15:30 +0300642 return seg_base(ctxt, ops, VCPU_SREG_SS);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300643}
644
Gleb Natapov54b84862010-04-28 19:15:44 +0300645static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
646 u32 error, bool valid)
647{
648 ctxt->exception = vec;
649 ctxt->error_code = error;
650 ctxt->error_code_valid = valid;
651 ctxt->restart = false;
652}
653
654static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
655{
656 emulate_exception(ctxt, GP_VECTOR, err, true);
657}
658
659static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
660 int err)
661{
662 ctxt->cr2 = addr;
663 emulate_exception(ctxt, PF_VECTOR, err, true);
664}
665
666static void emulate_ud(struct x86_emulate_ctxt *ctxt)
667{
668 emulate_exception(ctxt, UD_VECTOR, 0, false);
669}
670
671static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
672{
673 emulate_exception(ctxt, TS_VECTOR, err, true);
674}
675
Avi Kivity62266862007-11-20 13:15:52 +0200676static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
677 struct x86_emulate_ops *ops,
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300678 unsigned long eip, u8 *dest)
Avi Kivity62266862007-11-20 13:15:52 +0200679{
680 struct fetch_cache *fc = &ctxt->decode.fetch;
681 int rc;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300682 int size, cur_size;
Avi Kivity62266862007-11-20 13:15:52 +0200683
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300684 if (eip == fc->end) {
685 cur_size = fc->end - fc->start;
686 size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
687 rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
688 size, ctxt->vcpu, NULL);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900689 if (rc != X86EMUL_CONTINUE)
Avi Kivity62266862007-11-20 13:15:52 +0200690 return rc;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300691 fc->end += size;
Avi Kivity62266862007-11-20 13:15:52 +0200692 }
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300693 *dest = fc->data[eip - fc->start];
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900694 return X86EMUL_CONTINUE;
Avi Kivity62266862007-11-20 13:15:52 +0200695}
696
697static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
698 struct x86_emulate_ops *ops,
699 unsigned long eip, void *dest, unsigned size)
700{
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900701 int rc;
Avi Kivity62266862007-11-20 13:15:52 +0200702
Avi Kivityeb3c79e2009-11-24 15:20:15 +0200703 /* x86 instructions are limited to 15 bytes. */
Gleb Natapov063db062010-03-18 15:20:06 +0200704 if (eip + size - ctxt->eip > 15)
Avi Kivityeb3c79e2009-11-24 15:20:15 +0200705 return X86EMUL_UNHANDLEABLE;
Avi Kivity62266862007-11-20 13:15:52 +0200706 while (size--) {
707 rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900708 if (rc != X86EMUL_CONTINUE)
Avi Kivity62266862007-11-20 13:15:52 +0200709 return rc;
710 }
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900711 return X86EMUL_CONTINUE;
Avi Kivity62266862007-11-20 13:15:52 +0200712}
713
Rusty Russell1e3c5cb2007-07-17 23:16:11 +1000714/*
715 * Given the 'reg' portion of a ModRM byte, and a register block, return a
716 * pointer into the block that addresses the relevant register.
717 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
718 */
719static void *decode_register(u8 modrm_reg, unsigned long *regs,
720 int highbyte_regs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800721{
722 void *p;
723
724 p = &regs[modrm_reg];
725 if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
726 p = (unsigned char *)&regs[modrm_reg & 3] + 1;
727 return p;
728}
729
730static int read_descriptor(struct x86_emulate_ctxt *ctxt,
731 struct x86_emulate_ops *ops,
732 void *ptr,
733 u16 *size, unsigned long *address, int op_bytes)
734{
735 int rc;
736
737 if (op_bytes == 2)
738 op_bytes = 3;
739 *address = 0;
Laurent Viviercebff022007-07-30 13:35:24 +0300740 rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
Gleb Natapov1871c602010-02-10 14:21:32 +0200741 ctxt->vcpu, NULL);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +0900742 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800743 return rc;
Laurent Viviercebff022007-07-30 13:35:24 +0300744 rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
Gleb Natapov1871c602010-02-10 14:21:32 +0200745 ctxt->vcpu, NULL);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800746 return rc;
747}
748
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +0300749static int test_cc(unsigned int condition, unsigned int flags)
750{
751 int rc = 0;
752
753 switch ((condition & 15) >> 1) {
754 case 0: /* o */
755 rc |= (flags & EFLG_OF);
756 break;
757 case 1: /* b/c/nae */
758 rc |= (flags & EFLG_CF);
759 break;
760 case 2: /* z/e */
761 rc |= (flags & EFLG_ZF);
762 break;
763 case 3: /* be/na */
764 rc |= (flags & (EFLG_CF|EFLG_ZF));
765 break;
766 case 4: /* s */
767 rc |= (flags & EFLG_SF);
768 break;
769 case 5: /* p/pe */
770 rc |= (flags & EFLG_PF);
771 break;
772 case 7: /* le/ng */
773 rc |= (flags & EFLG_ZF);
774 /* fall through */
775 case 6: /* l/nge */
776 rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
777 break;
778 }
779
780 /* Odd condition identifiers (lsb == 1) have inverted sense. */
781 return (!!rc ^ (condition & 1));
782}
783
Avi Kivity3c118e22007-10-31 10:27:04 +0200784static void decode_register_operand(struct operand *op,
785 struct decode_cache *c,
Avi Kivity3c118e22007-10-31 10:27:04 +0200786 int inhibit_bytereg)
787{
Avi Kivity33615aa2007-10-31 11:15:56 +0200788 unsigned reg = c->modrm_reg;
Avi Kivity9f1ef3f2007-10-31 11:21:06 +0200789 int highbyte_regs = c->rex_prefix == 0;
Avi Kivity33615aa2007-10-31 11:15:56 +0200790
791 if (!(c->d & ModRM))
792 reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
Avi Kivity3c118e22007-10-31 10:27:04 +0200793 op->type = OP_REG;
794 if ((c->d & ByteOp) && !inhibit_bytereg) {
Avi Kivity33615aa2007-10-31 11:15:56 +0200795 op->ptr = decode_register(reg, c->regs, highbyte_regs);
Avi Kivity3c118e22007-10-31 10:27:04 +0200796 op->val = *(u8 *)op->ptr;
797 op->bytes = 1;
798 } else {
Avi Kivity33615aa2007-10-31 11:15:56 +0200799 op->ptr = decode_register(reg, c->regs, 0);
Avi Kivity3c118e22007-10-31 10:27:04 +0200800 op->bytes = c->op_bytes;
801 switch (op->bytes) {
802 case 2:
803 op->val = *(u16 *)op->ptr;
804 break;
805 case 4:
806 op->val = *(u32 *)op->ptr;
807 break;
808 case 8:
809 op->val = *(u64 *) op->ptr;
810 break;
811 }
812 }
813 op->orig_val = op->val;
814}
815
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200816static int decode_modrm(struct x86_emulate_ctxt *ctxt,
817 struct x86_emulate_ops *ops)
818{
819 struct decode_cache *c = &ctxt->decode;
820 u8 sib;
Avi Kivityf5b4edc2008-06-15 22:09:11 -0700821 int index_reg = 0, base_reg = 0, scale;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900822 int rc = X86EMUL_CONTINUE;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200823
824 if (c->rex_prefix) {
825 c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
826 index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
827 c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
828 }
829
830 c->modrm = insn_fetch(u8, 1, c->eip);
831 c->modrm_mod |= (c->modrm & 0xc0) >> 6;
832 c->modrm_reg |= (c->modrm & 0x38) >> 3;
833 c->modrm_rm |= (c->modrm & 0x07);
834 c->modrm_ea = 0;
835 c->use_modrm_ea = 1;
836
837 if (c->modrm_mod == 3) {
Avi Kivity107d6d22008-05-05 14:58:26 +0300838 c->modrm_ptr = decode_register(c->modrm_rm,
839 c->regs, c->d & ByteOp);
840 c->modrm_val = *(unsigned long *)c->modrm_ptr;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200841 return rc;
842 }
843
844 if (c->ad_bytes == 2) {
845 unsigned bx = c->regs[VCPU_REGS_RBX];
846 unsigned bp = c->regs[VCPU_REGS_RBP];
847 unsigned si = c->regs[VCPU_REGS_RSI];
848 unsigned di = c->regs[VCPU_REGS_RDI];
849
850 /* 16-bit ModR/M decode. */
851 switch (c->modrm_mod) {
852 case 0:
853 if (c->modrm_rm == 6)
854 c->modrm_ea += insn_fetch(u16, 2, c->eip);
855 break;
856 case 1:
857 c->modrm_ea += insn_fetch(s8, 1, c->eip);
858 break;
859 case 2:
860 c->modrm_ea += insn_fetch(u16, 2, c->eip);
861 break;
862 }
863 switch (c->modrm_rm) {
864 case 0:
865 c->modrm_ea += bx + si;
866 break;
867 case 1:
868 c->modrm_ea += bx + di;
869 break;
870 case 2:
871 c->modrm_ea += bp + si;
872 break;
873 case 3:
874 c->modrm_ea += bp + di;
875 break;
876 case 4:
877 c->modrm_ea += si;
878 break;
879 case 5:
880 c->modrm_ea += di;
881 break;
882 case 6:
883 if (c->modrm_mod != 0)
884 c->modrm_ea += bp;
885 break;
886 case 7:
887 c->modrm_ea += bx;
888 break;
889 }
890 if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
891 (c->modrm_rm == 6 && c->modrm_mod != 0))
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300892 if (!c->has_seg_override)
893 set_seg_override(c, VCPU_SREG_SS);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200894 c->modrm_ea = (u16)c->modrm_ea;
895 } else {
896 /* 32/64-bit ModR/M decode. */
Avi Kivity84411d82008-06-15 21:53:26 -0700897 if ((c->modrm_rm & 7) == 4) {
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200898 sib = insn_fetch(u8, 1, c->eip);
899 index_reg |= (sib >> 3) & 7;
900 base_reg |= sib & 7;
901 scale = sib >> 6;
902
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700903 if ((base_reg & 7) == 5 && c->modrm_mod == 0)
904 c->modrm_ea += insn_fetch(s32, 4, c->eip);
905 else
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200906 c->modrm_ea += c->regs[base_reg];
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700907 if (index_reg != 4)
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200908 c->modrm_ea += c->regs[index_reg] << scale;
Avi Kivity84411d82008-06-15 21:53:26 -0700909 } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
910 if (ctxt->mode == X86EMUL_MODE_PROT64)
Avi Kivityf5b4edc2008-06-15 22:09:11 -0700911 c->rip_relative = 1;
Avi Kivity84411d82008-06-15 21:53:26 -0700912 } else
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200913 c->modrm_ea += c->regs[c->modrm_rm];
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200914 switch (c->modrm_mod) {
915 case 0:
916 if (c->modrm_rm == 5)
917 c->modrm_ea += insn_fetch(s32, 4, c->eip);
918 break;
919 case 1:
920 c->modrm_ea += insn_fetch(s8, 1, c->eip);
921 break;
922 case 2:
923 c->modrm_ea += insn_fetch(s32, 4, c->eip);
924 break;
925 }
926 }
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200927done:
928 return rc;
929}
930
931static int decode_abs(struct x86_emulate_ctxt *ctxt,
932 struct x86_emulate_ops *ops)
933{
934 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900935 int rc = X86EMUL_CONTINUE;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200936
937 switch (c->ad_bytes) {
938 case 2:
939 c->modrm_ea = insn_fetch(u16, 2, c->eip);
940 break;
941 case 4:
942 c->modrm_ea = insn_fetch(u32, 4, c->eip);
943 break;
944 case 8:
945 c->modrm_ea = insn_fetch(u64, 8, c->eip);
946 break;
947 }
948done:
949 return rc;
950}
951
Avi Kivity6aa8b732006-12-10 02:21:36 -0800952int
Laurent Vivier8b4caf62007-09-18 11:27:19 +0200953x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800954{
Laurent Viviere4e03de2007-09-18 11:52:50 +0200955 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900956 int rc = X86EMUL_CONTINUE;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800957 int mode = ctxt->mode;
Avi Kivity52811d72010-07-26 14:37:48 +0300958 int def_op_bytes, def_ad_bytes, group, dual;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800959
Avi Kivity6aa8b732006-12-10 02:21:36 -0800960
Gleb Natapov5cd21912010-03-18 15:20:26 +0200961 /* we cannot decode insn before we complete previous rep insn */
962 WARN_ON(ctxt->restart);
963
Gleb Natapov063db062010-03-18 15:20:06 +0200964 c->eip = ctxt->eip;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300965 c->fetch.start = c->fetch.end = c->eip;
Gleb Natapov79168fd2010-04-28 19:15:30 +0300966 ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800967
968 switch (mode) {
969 case X86EMUL_MODE_REAL:
Gleb Natapova0044752010-02-10 14:21:31 +0200970 case X86EMUL_MODE_VM86:
Avi Kivity6aa8b732006-12-10 02:21:36 -0800971 case X86EMUL_MODE_PROT16:
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200972 def_op_bytes = def_ad_bytes = 2;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800973 break;
974 case X86EMUL_MODE_PROT32:
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200975 def_op_bytes = def_ad_bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800976 break;
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800977#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -0800978 case X86EMUL_MODE_PROT64:
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200979 def_op_bytes = 4;
980 def_ad_bytes = 8;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800981 break;
982#endif
983 default:
984 return -1;
985 }
986
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200987 c->op_bytes = def_op_bytes;
988 c->ad_bytes = def_ad_bytes;
989
Avi Kivity6aa8b732006-12-10 02:21:36 -0800990 /* Legacy prefixes. */
Laurent Vivierb4c6abf2007-09-25 13:36:40 +0200991 for (;;) {
Laurent Viviere4e03de2007-09-18 11:52:50 +0200992 switch (c->b = insn_fetch(u8, 1, c->eip)) {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800993 case 0x66: /* operand-size override */
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200994 /* switch between 2/4 bytes */
995 c->op_bytes = def_op_bytes ^ 6;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800996 break;
997 case 0x67: /* address-size override */
998 if (mode == X86EMUL_MODE_PROT64)
Laurent Viviere4e03de2007-09-18 11:52:50 +0200999 /* switch between 4/8 bytes */
Avi Kivityf21b8bf2007-11-22 14:16:12 +02001000 c->ad_bytes = def_ad_bytes ^ 12;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001001 else
Laurent Viviere4e03de2007-09-18 11:52:50 +02001002 /* switch between 2/4 bytes */
Avi Kivityf21b8bf2007-11-22 14:16:12 +02001003 c->ad_bytes = def_ad_bytes ^ 6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001004 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001005 case 0x26: /* ES override */
Avi Kivity7a5b56d2008-06-22 16:22:51 +03001006 case 0x2e: /* CS override */
1007 case 0x36: /* SS override */
1008 case 0x3e: /* DS override */
1009 set_seg_override(c, (c->b >> 3) & 3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001010 break;
1011 case 0x64: /* FS override */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001012 case 0x65: /* GS override */
Avi Kivity7a5b56d2008-06-22 16:22:51 +03001013 set_seg_override(c, c->b & 7);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001014 break;
Laurent Vivierb4c6abf2007-09-25 13:36:40 +02001015 case 0x40 ... 0x4f: /* REX */
1016 if (mode != X86EMUL_MODE_PROT64)
1017 goto done_prefixes;
Avi Kivity33615aa2007-10-31 11:15:56 +02001018 c->rex_prefix = c->b;
Laurent Vivierb4c6abf2007-09-25 13:36:40 +02001019 continue;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001020 case 0xf0: /* LOCK */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001021 c->lock_prefix = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001022 break;
Laurent Vivierae6200b2007-09-20 11:17:24 +02001023 case 0xf2: /* REPNE/REPNZ */
Guillaume Thouvenin90e0a282007-11-22 11:32:09 +01001024 c->rep_prefix = REPNE_PREFIX;
1025 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001026 case 0xf3: /* REP/REPE/REPZ */
Guillaume Thouvenin90e0a282007-11-22 11:32:09 +01001027 c->rep_prefix = REPE_PREFIX;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001028 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001029 default:
1030 goto done_prefixes;
1031 }
Laurent Vivierb4c6abf2007-09-25 13:36:40 +02001032
1033 /* Any legacy prefix after a REX prefix nullifies its effect. */
1034
Avi Kivity33615aa2007-10-31 11:15:56 +02001035 c->rex_prefix = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001036 }
1037
1038done_prefixes:
1039
1040 /* REX prefix. */
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001041 if (c->rex_prefix)
Avi Kivity33615aa2007-10-31 11:15:56 +02001042 if (c->rex_prefix & 8)
Laurent Viviere4e03de2007-09-18 11:52:50 +02001043 c->op_bytes = 8; /* REX.W */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001044
1045 /* Opcode byte(s). */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001046 c->d = opcode_table[c->b];
1047 if (c->d == 0) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001048 /* Two-byte opcode? */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001049 if (c->b == 0x0f) {
1050 c->twobyte = 1;
1051 c->b = insn_fetch(u8, 1, c->eip);
1052 c->d = twobyte_table[c->b];
Avi Kivity6aa8b732006-12-10 02:21:36 -08001053 }
Avi Kivitye09d0822008-01-18 12:38:59 +02001054 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001055
Avi Kivitye09d0822008-01-18 12:38:59 +02001056 if (c->d & Group) {
1057 group = c->d & GroupMask;
Avi Kivity52811d72010-07-26 14:37:48 +03001058 dual = c->d & GroupDual;
Avi Kivitye09d0822008-01-18 12:38:59 +02001059 c->modrm = insn_fetch(u8, 1, c->eip);
1060 --c->eip;
1061
1062 group = (group << 3) + ((c->modrm >> 3) & 7);
Avi Kivity52811d72010-07-26 14:37:48 +03001063 c->d &= ~(Group | GroupDual | GroupMask);
1064 if (dual && (c->modrm >> 6) == 3)
1065 c->d |= group2_table[group];
Avi Kivitye09d0822008-01-18 12:38:59 +02001066 else
Avi Kivity52811d72010-07-26 14:37:48 +03001067 c->d |= group_table[group];
Avi Kivitye09d0822008-01-18 12:38:59 +02001068 }
1069
1070 /* Unrecognised? */
Avi Kivity047a4812010-07-26 14:37:47 +03001071 if (c->d == 0 || (c->d & Undefined)) {
Avi Kivitye09d0822008-01-18 12:38:59 +02001072 DPRINTF("Cannot emulate %02x\n", c->b);
1073 return -1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001074 }
1075
Avi Kivity6e3d5df2007-12-06 18:14:14 +02001076 if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
1077 c->op_bytes = 8;
1078
Avi Kivity6aa8b732006-12-10 02:21:36 -08001079 /* ModRM and SIB bytes. */
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001080 if (c->d & ModRM)
1081 rc = decode_modrm(ctxt, ops);
1082 else if (c->d & MemAbs)
1083 rc = decode_abs(ctxt, ops);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +09001084 if (rc != X86EMUL_CONTINUE)
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001085 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001086
Avi Kivity7a5b56d2008-06-22 16:22:51 +03001087 if (!c->has_seg_override)
1088 set_seg_override(c, VCPU_SREG_DS);
Avi Kivityc7e75a32007-10-28 16:34:25 +02001089
Avi Kivity7a5b56d2008-06-22 16:22:51 +03001090 if (!(!c->twobyte && c->b == 0x8d))
Gleb Natapov79168fd2010-04-28 19:15:30 +03001091 c->modrm_ea += seg_override_base(ctxt, ops, c);
Avi Kivityc7e75a32007-10-28 16:34:25 +02001092
1093 if (c->ad_bytes != 8)
1094 c->modrm_ea = (u32)c->modrm_ea;
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001095
1096 if (c->rip_relative)
1097 c->modrm_ea += c->eip;
1098
Avi Kivity6aa8b732006-12-10 02:21:36 -08001099 /*
1100 * Decode and fetch the source operand: register, memory
1101 * or immediate.
1102 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001103 switch (c->d & SrcMask) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001104 case SrcNone:
1105 break;
1106 case SrcReg:
Avi Kivity9f1ef3f2007-10-31 11:21:06 +02001107 decode_register_operand(&c->src, c, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001108 break;
1109 case SrcMem16:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001110 c->src.bytes = 2;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001111 goto srcmem_common;
1112 case SrcMem32:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001113 c->src.bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001114 goto srcmem_common;
1115 case SrcMem:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001116 c->src.bytes = (c->d & ByteOp) ? 1 :
1117 c->op_bytes;
Rusty Russellb85b9ee92007-09-09 14:12:54 +03001118 /* Don't fetch the address for invlpg: it could be unmapped. */
Mike Dayd77c26f2007-10-08 09:02:08 -04001119 if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
Rusty Russellb85b9ee92007-09-09 14:12:54 +03001120 break;
Mike Dayd77c26f2007-10-08 09:02:08 -04001121 srcmem_common:
Aurelien Jarno4e624172007-10-17 19:30:41 +02001122 /*
1123 * For instructions with a ModR/M byte, switch to register
1124 * access if Mod = 3.
1125 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001126 if ((c->d & ModRM) && c->modrm_mod == 3) {
1127 c->src.type = OP_REG;
Avi Kivity66b85502008-04-14 23:27:07 +03001128 c->src.val = c->modrm_val;
Avi Kivity107d6d22008-05-05 14:58:26 +03001129 c->src.ptr = c->modrm_ptr;
Aurelien Jarno4e624172007-10-17 19:30:41 +02001130 break;
1131 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02001132 c->src.type = OP_MEM;
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001133 c->src.ptr = (unsigned long *)c->modrm_ea;
1134 c->src.val = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001135 break;
1136 case SrcImm:
Avi Kivityc9eaf20f2009-05-18 16:13:45 +03001137 case SrcImmU:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001138 c->src.type = OP_IMM;
1139 c->src.ptr = (unsigned long *)c->eip;
1140 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1141 if (c->src.bytes == 8)
1142 c->src.bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001143 /* NB. Immediates are sign-extended as necessary. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001144 switch (c->src.bytes) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001145 case 1:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001146 c->src.val = insn_fetch(s8, 1, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001147 break;
1148 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001149 c->src.val = insn_fetch(s16, 2, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001150 break;
1151 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001152 c->src.val = insn_fetch(s32, 4, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001153 break;
1154 }
Avi Kivityc9eaf20f2009-05-18 16:13:45 +03001155 if ((c->d & SrcMask) == SrcImmU) {
1156 switch (c->src.bytes) {
1157 case 1:
1158 c->src.val &= 0xff;
1159 break;
1160 case 2:
1161 c->src.val &= 0xffff;
1162 break;
1163 case 4:
1164 c->src.val &= 0xffffffff;
1165 break;
1166 }
1167 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001168 break;
1169 case SrcImmByte:
Gleb Natapov341de7e2009-04-12 13:36:41 +03001170 case SrcImmUByte:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001171 c->src.type = OP_IMM;
1172 c->src.ptr = (unsigned long *)c->eip;
1173 c->src.bytes = 1;
Gleb Natapov341de7e2009-04-12 13:36:41 +03001174 if ((c->d & SrcMask) == SrcImmByte)
1175 c->src.val = insn_fetch(s8, 1, c->eip);
1176 else
1177 c->src.val = insn_fetch(u8, 1, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001178 break;
Wei Yongjun5d55f292010-07-07 17:43:35 +08001179 case SrcAcc:
1180 c->src.type = OP_REG;
1181 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1182 c->src.ptr = &c->regs[VCPU_REGS_RAX];
1183 switch (c->src.bytes) {
1184 case 1:
1185 c->src.val = *(u8 *)c->src.ptr;
1186 break;
1187 case 2:
1188 c->src.val = *(u16 *)c->src.ptr;
1189 break;
1190 case 4:
1191 c->src.val = *(u32 *)c->src.ptr;
1192 break;
1193 case 8:
1194 c->src.val = *(u64 *)c->src.ptr;
1195 break;
1196 }
1197 break;
Guillaume Thouveninbfcadf82008-12-04 14:27:38 +01001198 case SrcOne:
1199 c->src.bytes = 1;
1200 c->src.val = 1;
1201 break;
Gleb Natapova682e352010-03-18 15:20:21 +02001202 case SrcSI:
1203 c->src.type = OP_MEM;
1204 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1205 c->src.ptr = (unsigned long *)
Gleb Natapov79168fd2010-04-28 19:15:30 +03001206 register_address(c, seg_override_base(ctxt, ops, c),
Gleb Natapova682e352010-03-18 15:20:21 +02001207 c->regs[VCPU_REGS_RSI]);
1208 c->src.val = 0;
1209 break;
Gleb Natapov414e6272010-04-28 19:15:26 +03001210 case SrcImmFAddr:
1211 c->src.type = OP_IMM;
1212 c->src.ptr = (unsigned long *)c->eip;
1213 c->src.bytes = c->op_bytes + 2;
1214 insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
1215 break;
1216 case SrcMemFAddr:
1217 c->src.type = OP_MEM;
1218 c->src.ptr = (unsigned long *)c->modrm_ea;
1219 c->src.bytes = c->op_bytes + 2;
1220 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001221 }
1222
Guillaume Thouvenin0dc8d102008-12-04 14:26:42 +01001223 /*
1224 * Decode and fetch the second source operand: register, memory
1225 * or immediate.
1226 */
1227 switch (c->d & Src2Mask) {
1228 case Src2None:
1229 break;
1230 case Src2CL:
1231 c->src2.bytes = 1;
1232 c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
1233 break;
1234 case Src2ImmByte:
1235 c->src2.type = OP_IMM;
1236 c->src2.ptr = (unsigned long *)c->eip;
1237 c->src2.bytes = 1;
1238 c->src2.val = insn_fetch(u8, 1, c->eip);
1239 break;
1240 case Src2One:
1241 c->src2.bytes = 1;
1242 c->src2.val = 1;
1243 break;
1244 }
1245
Avi Kivity038e51d2007-01-22 20:40:40 -08001246 /* Decode and fetch the destination operand: register or memory. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001247 switch (c->d & DstMask) {
Avi Kivity038e51d2007-01-22 20:40:40 -08001248 case ImplicitOps:
1249 /* Special instructions do their own operand decoding. */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001250 return 0;
Avi Kivity038e51d2007-01-22 20:40:40 -08001251 case DstReg:
Avi Kivity9f1ef3f2007-10-31 11:21:06 +02001252 decode_register_operand(&c->dst, c,
Avi Kivity3c118e22007-10-31 10:27:04 +02001253 c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
Avi Kivity038e51d2007-01-22 20:40:40 -08001254 break;
1255 case DstMem:
Gleb Natapov6550e1f2010-03-21 13:08:21 +02001256 case DstMem64:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001257 if ((c->d & ModRM) && c->modrm_mod == 3) {
Guillaume Thouvenin89c69632008-05-27 10:22:20 +02001258 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001259 c->dst.type = OP_REG;
Avi Kivity66b85502008-04-14 23:27:07 +03001260 c->dst.val = c->dst.orig_val = c->modrm_val;
Avi Kivity107d6d22008-05-05 14:58:26 +03001261 c->dst.ptr = c->modrm_ptr;
Aurelien Jarno4e624172007-10-17 19:30:41 +02001262 break;
1263 }
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001264 c->dst.type = OP_MEM;
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001265 c->dst.ptr = (unsigned long *)c->modrm_ea;
Gleb Natapov6550e1f2010-03-21 13:08:21 +02001266 if ((c->d & DstMask) == DstMem64)
1267 c->dst.bytes = 8;
1268 else
1269 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001270 c->dst.val = 0;
1271 if (c->d & BitOp) {
1272 unsigned long mask = ~(c->dst.bytes * 8 - 1);
1273
1274 c->dst.ptr = (void *)c->dst.ptr +
1275 (c->src.val & mask) / 8;
1276 }
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001277 break;
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +02001278 case DstAcc:
1279 c->dst.type = OP_REG;
Gleb Natapovd6d367d2010-03-15 16:38:28 +02001280 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +02001281 c->dst.ptr = &c->regs[VCPU_REGS_RAX];
Gleb Natapovd6d367d2010-03-15 16:38:28 +02001282 switch (c->dst.bytes) {
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +02001283 case 1:
1284 c->dst.val = *(u8 *)c->dst.ptr;
1285 break;
1286 case 2:
1287 c->dst.val = *(u16 *)c->dst.ptr;
1288 break;
1289 case 4:
1290 c->dst.val = *(u32 *)c->dst.ptr;
1291 break;
Gleb Natapovd6d367d2010-03-15 16:38:28 +02001292 case 8:
1293 c->dst.val = *(u64 *)c->dst.ptr;
1294 break;
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +02001295 }
1296 c->dst.orig_val = c->dst.val;
1297 break;
Gleb Natapova682e352010-03-18 15:20:21 +02001298 case DstDI:
1299 c->dst.type = OP_MEM;
1300 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1301 c->dst.ptr = (unsigned long *)
Gleb Natapov79168fd2010-04-28 19:15:30 +03001302 register_address(c, es_base(ctxt, ops),
Gleb Natapova682e352010-03-18 15:20:21 +02001303 c->regs[VCPU_REGS_RDI]);
1304 c->dst.val = 0;
1305 break;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001306 }
1307
1308done:
1309 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
1310}
1311
Gleb Natapov9de41572010-04-28 19:15:22 +03001312static int read_emulated(struct x86_emulate_ctxt *ctxt,
1313 struct x86_emulate_ops *ops,
1314 unsigned long addr, void *dest, unsigned size)
1315{
1316 int rc;
1317 struct read_cache *mc = &ctxt->decode.mem_read;
Gleb Natapov8fe681e2010-04-28 19:15:37 +03001318 u32 err;
Gleb Natapov9de41572010-04-28 19:15:22 +03001319
1320 while (size) {
1321 int n = min(size, 8u);
1322 size -= n;
1323 if (mc->pos < mc->end)
1324 goto read_cached;
1325
Gleb Natapov8fe681e2010-04-28 19:15:37 +03001326 rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
1327 ctxt->vcpu);
1328 if (rc == X86EMUL_PROPAGATE_FAULT)
Gleb Natapov54b84862010-04-28 19:15:44 +03001329 emulate_pf(ctxt, addr, err);
Gleb Natapov9de41572010-04-28 19:15:22 +03001330 if (rc != X86EMUL_CONTINUE)
1331 return rc;
1332 mc->end += n;
1333
1334 read_cached:
1335 memcpy(dest, mc->data + mc->pos, n);
1336 mc->pos += n;
1337 dest += n;
1338 addr += n;
1339 }
1340 return X86EMUL_CONTINUE;
1341}
1342
Gleb Natapov7b262e92010-03-18 15:20:27 +02001343static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
1344 struct x86_emulate_ops *ops,
1345 unsigned int size, unsigned short port,
1346 void *dest)
1347{
1348 struct read_cache *rc = &ctxt->decode.io_read;
1349
1350 if (rc->pos == rc->end) { /* refill pio read ahead */
1351 struct decode_cache *c = &ctxt->decode;
1352 unsigned int in_page, n;
1353 unsigned int count = c->rep_prefix ?
1354 address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
1355 in_page = (ctxt->eflags & EFLG_DF) ?
1356 offset_in_page(c->regs[VCPU_REGS_RDI]) :
1357 PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
1358 n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
1359 count);
1360 if (n == 0)
1361 n = 1;
1362 rc->pos = rc->end = 0;
1363 if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
1364 return 0;
1365 rc->end = n * size;
1366 }
1367
1368 memcpy(dest, rc->data + rc->pos, size);
1369 rc->pos += size;
1370 return 1;
1371}
1372
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001373static u32 desc_limit_scaled(struct desc_struct *desc)
1374{
1375 u32 limit = get_desc_limit(desc);
1376
1377 return desc->g ? (limit << 12) | 0xfff : limit;
1378}
1379
1380static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
1381 struct x86_emulate_ops *ops,
1382 u16 selector, struct desc_ptr *dt)
1383{
1384 if (selector & 1 << 2) {
1385 struct desc_struct desc;
1386 memset (dt, 0, sizeof *dt);
1387 if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
1388 return;
1389
1390 dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
1391 dt->address = get_desc_base(&desc);
1392 } else
1393 ops->get_gdt(dt, ctxt->vcpu);
1394}
1395
1396/* allowed just for 8 bytes segments */
1397static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1398 struct x86_emulate_ops *ops,
1399 u16 selector, struct desc_struct *desc)
1400{
1401 struct desc_ptr dt;
1402 u16 index = selector >> 3;
1403 int ret;
1404 u32 err;
1405 ulong addr;
1406
1407 get_descriptor_table_ptr(ctxt, ops, selector, &dt);
1408
1409 if (dt.size < index * 8 + 7) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001410 emulate_gp(ctxt, selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001411 return X86EMUL_PROPAGATE_FAULT;
1412 }
1413 addr = dt.address + index * 8;
1414 ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
1415 if (ret == X86EMUL_PROPAGATE_FAULT)
Gleb Natapov54b84862010-04-28 19:15:44 +03001416 emulate_pf(ctxt, addr, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001417
1418 return ret;
1419}
1420
1421/* allowed just for 8 bytes segments */
1422static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1423 struct x86_emulate_ops *ops,
1424 u16 selector, struct desc_struct *desc)
1425{
1426 struct desc_ptr dt;
1427 u16 index = selector >> 3;
1428 u32 err;
1429 ulong addr;
1430 int ret;
1431
1432 get_descriptor_table_ptr(ctxt, ops, selector, &dt);
1433
1434 if (dt.size < index * 8 + 7) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001435 emulate_gp(ctxt, selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001436 return X86EMUL_PROPAGATE_FAULT;
1437 }
1438
1439 addr = dt.address + index * 8;
1440 ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
1441 if (ret == X86EMUL_PROPAGATE_FAULT)
Gleb Natapov54b84862010-04-28 19:15:44 +03001442 emulate_pf(ctxt, addr, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001443
1444 return ret;
1445}
1446
1447static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1448 struct x86_emulate_ops *ops,
1449 u16 selector, int seg)
1450{
1451 struct desc_struct seg_desc;
1452 u8 dpl, rpl, cpl;
1453 unsigned err_vec = GP_VECTOR;
1454 u32 err_code = 0;
1455 bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1456 int ret;
1457
1458 memset(&seg_desc, 0, sizeof seg_desc);
1459
1460 if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
1461 || ctxt->mode == X86EMUL_MODE_REAL) {
1462 /* set real mode segment descriptor */
1463 set_desc_base(&seg_desc, selector << 4);
1464 set_desc_limit(&seg_desc, 0xffff);
1465 seg_desc.type = 3;
1466 seg_desc.p = 1;
1467 seg_desc.s = 1;
1468 goto load;
1469 }
1470
1471 /* NULL selector is not valid for TR, CS and SS */
1472 if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
1473 && null_selector)
1474 goto exception;
1475
1476 /* TR should be in GDT only */
1477 if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
1478 goto exception;
1479
1480 if (null_selector) /* for NULL selector skip all following checks */
1481 goto load;
1482
1483 ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
1484 if (ret != X86EMUL_CONTINUE)
1485 return ret;
1486
1487 err_code = selector & 0xfffc;
1488 err_vec = GP_VECTOR;
1489
1490 /* can't load system descriptor into segment selecor */
1491 if (seg <= VCPU_SREG_GS && !seg_desc.s)
1492 goto exception;
1493
1494 if (!seg_desc.p) {
1495 err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
1496 goto exception;
1497 }
1498
1499 rpl = selector & 3;
1500 dpl = seg_desc.dpl;
1501 cpl = ops->cpl(ctxt->vcpu);
1502
1503 switch (seg) {
1504 case VCPU_SREG_SS:
1505 /*
1506 * segment is not a writable data segment or segment
1507 * selector's RPL != CPL or segment selector's RPL != CPL
1508 */
1509 if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
1510 goto exception;
1511 break;
1512 case VCPU_SREG_CS:
1513 if (!(seg_desc.type & 8))
1514 goto exception;
1515
1516 if (seg_desc.type & 4) {
1517 /* conforming */
1518 if (dpl > cpl)
1519 goto exception;
1520 } else {
1521 /* nonconforming */
1522 if (rpl > cpl || dpl != cpl)
1523 goto exception;
1524 }
1525 /* CS(RPL) <- CPL */
1526 selector = (selector & 0xfffc) | cpl;
1527 break;
1528 case VCPU_SREG_TR:
1529 if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
1530 goto exception;
1531 break;
1532 case VCPU_SREG_LDTR:
1533 if (seg_desc.s || seg_desc.type != 2)
1534 goto exception;
1535 break;
1536 default: /* DS, ES, FS, or GS */
1537 /*
1538 * segment is not a data or readable code segment or
1539 * ((segment is a data or nonconforming code segment)
1540 * and (both RPL and CPL > DPL))
1541 */
1542 if ((seg_desc.type & 0xa) == 0x8 ||
1543 (((seg_desc.type & 0xc) != 0xc) &&
1544 (rpl > dpl && cpl > dpl)))
1545 goto exception;
1546 break;
1547 }
1548
1549 if (seg_desc.s) {
1550 /* mark segment as accessed */
1551 seg_desc.type |= 1;
1552 ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
1553 if (ret != X86EMUL_CONTINUE)
1554 return ret;
1555 }
1556load:
1557 ops->set_segment_selector(selector, seg, ctxt->vcpu);
1558 ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
1559 return X86EMUL_CONTINUE;
1560exception:
Gleb Natapov54b84862010-04-28 19:15:44 +03001561 emulate_exception(ctxt, err_vec, err_code, true);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001562 return X86EMUL_PROPAGATE_FAULT;
1563}
1564
Wei Yongjunc37eda12010-06-15 09:03:33 +08001565static inline int writeback(struct x86_emulate_ctxt *ctxt,
1566 struct x86_emulate_ops *ops)
1567{
1568 int rc;
1569 struct decode_cache *c = &ctxt->decode;
1570 u32 err;
1571
1572 switch (c->dst.type) {
1573 case OP_REG:
1574 /* The 4-byte case *is* correct:
1575 * in 64-bit mode we zero-extend.
1576 */
1577 switch (c->dst.bytes) {
1578 case 1:
1579 *(u8 *)c->dst.ptr = (u8)c->dst.val;
1580 break;
1581 case 2:
1582 *(u16 *)c->dst.ptr = (u16)c->dst.val;
1583 break;
1584 case 4:
1585 *c->dst.ptr = (u32)c->dst.val;
1586 break; /* 64b: zero-ext */
1587 case 8:
1588 *c->dst.ptr = c->dst.val;
1589 break;
1590 }
1591 break;
1592 case OP_MEM:
1593 if (c->lock_prefix)
1594 rc = ops->cmpxchg_emulated(
1595 (unsigned long)c->dst.ptr,
1596 &c->dst.orig_val,
1597 &c->dst.val,
1598 c->dst.bytes,
1599 &err,
1600 ctxt->vcpu);
1601 else
1602 rc = ops->write_emulated(
1603 (unsigned long)c->dst.ptr,
1604 &c->dst.val,
1605 c->dst.bytes,
1606 &err,
1607 ctxt->vcpu);
1608 if (rc == X86EMUL_PROPAGATE_FAULT)
1609 emulate_pf(ctxt,
1610 (unsigned long)c->dst.ptr, err);
1611 if (rc != X86EMUL_CONTINUE)
1612 return rc;
1613 break;
1614 case OP_NONE:
1615 /* no writeback */
1616 break;
1617 default:
1618 break;
1619 }
1620 return X86EMUL_CONTINUE;
1621}
1622
Gleb Natapov79168fd2010-04-28 19:15:30 +03001623static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
1624 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001625{
1626 struct decode_cache *c = &ctxt->decode;
1627
1628 c->dst.type = OP_MEM;
1629 c->dst.bytes = c->op_bytes;
1630 c->dst.val = c->src.val;
Harvey Harrison7a9572752008-02-19 07:40:41 -08001631 register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001632 c->dst.ptr = (void *) register_address(c, ss_base(ctxt, ops),
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001633 c->regs[VCPU_REGS_RSP]);
1634}
1635
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001636static int emulate_pop(struct x86_emulate_ctxt *ctxt,
Avi Kivity350f69d2009-01-05 11:12:40 +02001637 struct x86_emulate_ops *ops,
1638 void *dest, int len)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001639{
1640 struct decode_cache *c = &ctxt->decode;
1641 int rc;
1642
Gleb Natapov79168fd2010-04-28 19:15:30 +03001643 rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
Gleb Natapov9de41572010-04-28 19:15:22 +03001644 c->regs[VCPU_REGS_RSP]),
1645 dest, len);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09001646 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001647 return rc;
1648
Avi Kivity350f69d2009-01-05 11:12:40 +02001649 register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001650 return rc;
1651}
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001652
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001653static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1654 struct x86_emulate_ops *ops,
1655 void *dest, int len)
1656{
1657 int rc;
1658 unsigned long val, change_mask;
1659 int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
Gleb Natapov9c537242010-03-18 15:20:05 +02001660 int cpl = ops->cpl(ctxt->vcpu);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001661
1662 rc = emulate_pop(ctxt, ops, &val, len);
1663 if (rc != X86EMUL_CONTINUE)
1664 return rc;
1665
1666 change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
1667 | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1668
1669 switch(ctxt->mode) {
1670 case X86EMUL_MODE_PROT64:
1671 case X86EMUL_MODE_PROT32:
1672 case X86EMUL_MODE_PROT16:
1673 if (cpl == 0)
1674 change_mask |= EFLG_IOPL;
1675 if (cpl <= iopl)
1676 change_mask |= EFLG_IF;
1677 break;
1678 case X86EMUL_MODE_VM86:
1679 if (iopl < 3) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001680 emulate_gp(ctxt, 0);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001681 return X86EMUL_PROPAGATE_FAULT;
1682 }
1683 change_mask |= EFLG_IF;
1684 break;
1685 default: /* real mode */
1686 change_mask |= (EFLG_IOPL | EFLG_IF);
1687 break;
1688 }
1689
1690 *(unsigned long *)dest =
1691 (ctxt->eflags & ~change_mask) | (val & change_mask);
1692
1693 return rc;
1694}
1695
Gleb Natapov79168fd2010-04-28 19:15:30 +03001696static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
1697 struct x86_emulate_ops *ops, int seg)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001698{
1699 struct decode_cache *c = &ctxt->decode;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001700
Gleb Natapov79168fd2010-04-28 19:15:30 +03001701 c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001702
Gleb Natapov79168fd2010-04-28 19:15:30 +03001703 emulate_push(ctxt, ops);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001704}
1705
1706static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
1707 struct x86_emulate_ops *ops, int seg)
1708{
1709 struct decode_cache *c = &ctxt->decode;
1710 unsigned long selector;
1711 int rc;
1712
1713 rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001714 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001715 return rc;
1716
Gleb Natapov2e873022010-03-18 15:20:18 +02001717 rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001718 return rc;
1719}
1720
Wei Yongjunc37eda12010-06-15 09:03:33 +08001721static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +03001722 struct x86_emulate_ops *ops)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001723{
1724 struct decode_cache *c = &ctxt->decode;
1725 unsigned long old_esp = c->regs[VCPU_REGS_RSP];
Wei Yongjunc37eda12010-06-15 09:03:33 +08001726 int rc = X86EMUL_CONTINUE;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001727 int reg = VCPU_REGS_RAX;
1728
1729 while (reg <= VCPU_REGS_RDI) {
1730 (reg == VCPU_REGS_RSP) ?
1731 (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
1732
Gleb Natapov79168fd2010-04-28 19:15:30 +03001733 emulate_push(ctxt, ops);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001734
1735 rc = writeback(ctxt, ops);
1736 if (rc != X86EMUL_CONTINUE)
1737 return rc;
1738
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001739 ++reg;
1740 }
Wei Yongjunc37eda12010-06-15 09:03:33 +08001741
1742 /* Disable writeback. */
1743 c->dst.type = OP_NONE;
1744
1745 return rc;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001746}
1747
1748static int emulate_popa(struct x86_emulate_ctxt *ctxt,
1749 struct x86_emulate_ops *ops)
1750{
1751 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001752 int rc = X86EMUL_CONTINUE;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001753 int reg = VCPU_REGS_RDI;
1754
1755 while (reg >= VCPU_REGS_RAX) {
1756 if (reg == VCPU_REGS_RSP) {
1757 register_address_increment(c, &c->regs[VCPU_REGS_RSP],
1758 c->op_bytes);
1759 --reg;
1760 }
1761
1762 rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001763 if (rc != X86EMUL_CONTINUE)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001764 break;
1765 --reg;
1766 }
1767 return rc;
1768}
1769
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001770static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
1771 struct x86_emulate_ops *ops)
1772{
1773 struct decode_cache *c = &ctxt->decode;
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001774
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001775 return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001776}
1777
Laurent Vivier05f086f2007-09-24 11:10:55 +02001778static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001779{
Laurent Vivier05f086f2007-09-24 11:10:55 +02001780 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001781 switch (c->modrm_reg) {
1782 case 0: /* rol */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001783 emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001784 break;
1785 case 1: /* ror */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001786 emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001787 break;
1788 case 2: /* rcl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001789 emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001790 break;
1791 case 3: /* rcr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001792 emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001793 break;
1794 case 4: /* sal/shl */
1795 case 6: /* sal/shl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001796 emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001797 break;
1798 case 5: /* shr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001799 emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001800 break;
1801 case 7: /* sar */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001802 emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001803 break;
1804 }
1805}
1806
1807static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
Laurent Vivier05f086f2007-09-24 11:10:55 +02001808 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001809{
1810 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001811
1812 switch (c->modrm_reg) {
1813 case 0 ... 1: /* test */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001814 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001815 break;
1816 case 2: /* not */
1817 c->dst.val = ~c->dst.val;
1818 break;
1819 case 3: /* neg */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001820 emulate_1op("neg", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001821 break;
1822 default:
Gleb Natapovaca06a82010-03-18 15:20:15 +02001823 return 0;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001824 }
Gleb Natapovaca06a82010-03-18 15:20:15 +02001825 return 1;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001826}
1827
1828static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
Laurent Viviera01af5e2007-09-24 11:10:56 +02001829 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001830{
1831 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001832
1833 switch (c->modrm_reg) {
1834 case 0: /* inc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001835 emulate_1op("inc", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001836 break;
1837 case 1: /* dec */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001838 emulate_1op("dec", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001839 break;
Mohammed Gamald19292e2008-09-08 21:47:19 +03001840 case 2: /* call near abs */ {
1841 long int old_eip;
1842 old_eip = c->eip;
1843 c->eip = c->src.val;
1844 c->src.val = old_eip;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001845 emulate_push(ctxt, ops);
Mohammed Gamald19292e2008-09-08 21:47:19 +03001846 break;
1847 }
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001848 case 4: /* jmp abs */
Avi Kivityfd607542008-01-18 13:12:26 +02001849 c->eip = c->src.val;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001850 break;
1851 case 6: /* push */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001852 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001853 break;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001854 }
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001855 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001856}
1857
1858static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001859 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001860{
1861 struct decode_cache *c = &ctxt->decode;
Avi Kivity16518d52010-08-26 14:31:30 +03001862 u64 old = c->dst.orig_val64;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001863
1864 if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
1865 ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001866 c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
1867 c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
Laurent Vivier05f086f2007-09-24 11:10:55 +02001868 ctxt->eflags &= ~EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001869 } else {
Avi Kivity16518d52010-08-26 14:31:30 +03001870 c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
1871 (u32) c->regs[VCPU_REGS_RBX];
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001872
Laurent Vivier05f086f2007-09-24 11:10:55 +02001873 ctxt->eflags |= EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001874 }
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001875 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001876}
1877
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001878static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
1879 struct x86_emulate_ops *ops)
1880{
1881 struct decode_cache *c = &ctxt->decode;
1882 int rc;
1883 unsigned long cs;
1884
1885 rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001886 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001887 return rc;
1888 if (c->op_bytes == 4)
1889 c->eip = (u32)c->eip;
1890 rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001891 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001892 return rc;
Gleb Natapov2e873022010-03-18 15:20:18 +02001893 rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001894 return rc;
1895}
1896
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001897static inline void
1898setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +03001899 struct x86_emulate_ops *ops, struct desc_struct *cs,
1900 struct desc_struct *ss)
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001901{
Gleb Natapov79168fd2010-04-28 19:15:30 +03001902 memset(cs, 0, sizeof(struct desc_struct));
1903 ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
1904 memset(ss, 0, sizeof(struct desc_struct));
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001905
1906 cs->l = 0; /* will be adjusted later */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001907 set_desc_base(cs, 0); /* flat segment */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001908 cs->g = 1; /* 4kb granularity */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001909 set_desc_limit(cs, 0xfffff); /* 4GB limit */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001910 cs->type = 0x0b; /* Read, Execute, Accessed */
1911 cs->s = 1;
1912 cs->dpl = 0; /* will be adjusted later */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001913 cs->p = 1;
1914 cs->d = 1;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001915
Gleb Natapov79168fd2010-04-28 19:15:30 +03001916 set_desc_base(ss, 0); /* flat segment */
1917 set_desc_limit(ss, 0xfffff); /* 4GB limit */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001918 ss->g = 1; /* 4kb granularity */
1919 ss->s = 1;
1920 ss->type = 0x03; /* Read/Write, Accessed */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001921 ss->d = 1; /* 32bit stack segment */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001922 ss->dpl = 0;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001923 ss->p = 1;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001924}
1925
1926static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001927emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001928{
1929 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001930 struct desc_struct cs, ss;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001931 u64 msr_data;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001932 u16 cs_sel, ss_sel;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001933
1934 /* syscall is not available in real mode */
Gleb Natapov2e901c42010-03-18 15:20:12 +02001935 if (ctxt->mode == X86EMUL_MODE_REAL ||
1936 ctxt->mode == X86EMUL_MODE_VM86) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001937 emulate_ud(ctxt);
Gleb Natapov2e901c42010-03-18 15:20:12 +02001938 return X86EMUL_PROPAGATE_FAULT;
1939 }
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001940
Gleb Natapov79168fd2010-04-28 19:15:30 +03001941 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001942
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001943 ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001944 msr_data >>= 32;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001945 cs_sel = (u16)(msr_data & 0xfffc);
1946 ss_sel = (u16)(msr_data + 8);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001947
1948 if (is_long_mode(ctxt->vcpu)) {
Gleb Natapov79168fd2010-04-28 19:15:30 +03001949 cs.d = 0;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001950 cs.l = 1;
1951 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03001952 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
1953 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
1954 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
1955 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001956
1957 c->regs[VCPU_REGS_RCX] = c->eip;
1958 if (is_long_mode(ctxt->vcpu)) {
1959#ifdef CONFIG_X86_64
1960 c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
1961
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001962 ops->get_msr(ctxt->vcpu,
1963 ctxt->mode == X86EMUL_MODE_PROT64 ?
1964 MSR_LSTAR : MSR_CSTAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001965 c->eip = msr_data;
1966
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001967 ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001968 ctxt->eflags &= ~(msr_data | EFLG_RF);
1969#endif
1970 } else {
1971 /* legacy mode */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001972 ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001973 c->eip = (u32)msr_data;
1974
1975 ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
1976 }
1977
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001978 return X86EMUL_CONTINUE;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001979}
1980
Andre Przywara8c604352009-06-18 12:56:01 +02001981static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001982emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywara8c604352009-06-18 12:56:01 +02001983{
1984 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001985 struct desc_struct cs, ss;
Andre Przywara8c604352009-06-18 12:56:01 +02001986 u64 msr_data;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001987 u16 cs_sel, ss_sel;
Andre Przywara8c604352009-06-18 12:56:01 +02001988
Gleb Natapova0044752010-02-10 14:21:31 +02001989 /* inject #GP if in real mode */
1990 if (ctxt->mode == X86EMUL_MODE_REAL) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001991 emulate_gp(ctxt, 0);
Gleb Natapov2e901c42010-03-18 15:20:12 +02001992 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02001993 }
1994
1995 /* XXX sysenter/sysexit have not been tested in 64bit mode.
1996 * Therefore, we inject an #UD.
1997 */
Gleb Natapov2e901c42010-03-18 15:20:12 +02001998 if (ctxt->mode == X86EMUL_MODE_PROT64) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001999 emulate_ud(ctxt);
Gleb Natapov2e901c42010-03-18 15:20:12 +02002000 return X86EMUL_PROPAGATE_FAULT;
2001 }
Andre Przywara8c604352009-06-18 12:56:01 +02002002
Gleb Natapov79168fd2010-04-28 19:15:30 +03002003 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywara8c604352009-06-18 12:56:01 +02002004
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002005 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02002006 switch (ctxt->mode) {
2007 case X86EMUL_MODE_PROT32:
2008 if ((msr_data & 0xfffc) == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002009 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002010 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02002011 }
2012 break;
2013 case X86EMUL_MODE_PROT64:
2014 if (msr_data == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002015 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002016 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02002017 }
2018 break;
2019 }
2020
2021 ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
Gleb Natapov79168fd2010-04-28 19:15:30 +03002022 cs_sel = (u16)msr_data;
2023 cs_sel &= ~SELECTOR_RPL_MASK;
2024 ss_sel = cs_sel + 8;
2025 ss_sel &= ~SELECTOR_RPL_MASK;
Andre Przywara8c604352009-06-18 12:56:01 +02002026 if (ctxt->mode == X86EMUL_MODE_PROT64
2027 || is_long_mode(ctxt->vcpu)) {
Gleb Natapov79168fd2010-04-28 19:15:30 +03002028 cs.d = 0;
Andre Przywara8c604352009-06-18 12:56:01 +02002029 cs.l = 1;
2030 }
2031
Gleb Natapov79168fd2010-04-28 19:15:30 +03002032 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
2033 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
2034 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
2035 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywara8c604352009-06-18 12:56:01 +02002036
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002037 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02002038 c->eip = msr_data;
2039
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002040 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02002041 c->regs[VCPU_REGS_RSP] = msr_data;
2042
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002043 return X86EMUL_CONTINUE;
Andre Przywara8c604352009-06-18 12:56:01 +02002044}
2045
Andre Przywara4668f052009-06-18 12:56:02 +02002046static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002047emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywara4668f052009-06-18 12:56:02 +02002048{
2049 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002050 struct desc_struct cs, ss;
Andre Przywara4668f052009-06-18 12:56:02 +02002051 u64 msr_data;
2052 int usermode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002053 u16 cs_sel, ss_sel;
Andre Przywara4668f052009-06-18 12:56:02 +02002054
Gleb Natapova0044752010-02-10 14:21:31 +02002055 /* inject #GP if in real mode or Virtual 8086 mode */
2056 if (ctxt->mode == X86EMUL_MODE_REAL ||
2057 ctxt->mode == X86EMUL_MODE_VM86) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002058 emulate_gp(ctxt, 0);
Gleb Natapov2e901c42010-03-18 15:20:12 +02002059 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02002060 }
2061
Gleb Natapov79168fd2010-04-28 19:15:30 +03002062 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywara4668f052009-06-18 12:56:02 +02002063
2064 if ((c->rex_prefix & 0x8) != 0x0)
2065 usermode = X86EMUL_MODE_PROT64;
2066 else
2067 usermode = X86EMUL_MODE_PROT32;
2068
2069 cs.dpl = 3;
2070 ss.dpl = 3;
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002071 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
Andre Przywara4668f052009-06-18 12:56:02 +02002072 switch (usermode) {
2073 case X86EMUL_MODE_PROT32:
Gleb Natapov79168fd2010-04-28 19:15:30 +03002074 cs_sel = (u16)(msr_data + 16);
Andre Przywara4668f052009-06-18 12:56:02 +02002075 if ((msr_data & 0xfffc) == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002076 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002077 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02002078 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002079 ss_sel = (u16)(msr_data + 24);
Andre Przywara4668f052009-06-18 12:56:02 +02002080 break;
2081 case X86EMUL_MODE_PROT64:
Gleb Natapov79168fd2010-04-28 19:15:30 +03002082 cs_sel = (u16)(msr_data + 32);
Andre Przywara4668f052009-06-18 12:56:02 +02002083 if (msr_data == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002084 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002085 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02002086 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002087 ss_sel = cs_sel + 8;
2088 cs.d = 0;
Andre Przywara4668f052009-06-18 12:56:02 +02002089 cs.l = 1;
2090 break;
2091 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002092 cs_sel |= SELECTOR_RPL_MASK;
2093 ss_sel |= SELECTOR_RPL_MASK;
Andre Przywara4668f052009-06-18 12:56:02 +02002094
Gleb Natapov79168fd2010-04-28 19:15:30 +03002095 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
2096 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
2097 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
2098 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywara4668f052009-06-18 12:56:02 +02002099
Gleb Natapovbdb475a2010-04-28 19:15:41 +03002100 c->eip = c->regs[VCPU_REGS_RDX];
2101 c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
Andre Przywara4668f052009-06-18 12:56:02 +02002102
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002103 return X86EMUL_CONTINUE;
Andre Przywara4668f052009-06-18 12:56:02 +02002104}
2105
Gleb Natapov9c537242010-03-18 15:20:05 +02002106static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
2107 struct x86_emulate_ops *ops)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002108{
2109 int iopl;
2110 if (ctxt->mode == X86EMUL_MODE_REAL)
2111 return false;
2112 if (ctxt->mode == X86EMUL_MODE_VM86)
2113 return true;
2114 iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
Gleb Natapov9c537242010-03-18 15:20:05 +02002115 return ops->cpl(ctxt->vcpu) > iopl;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002116}
2117
2118static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
2119 struct x86_emulate_ops *ops,
2120 u16 port, u16 len)
2121{
Gleb Natapov79168fd2010-04-28 19:15:30 +03002122 struct desc_struct tr_seg;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002123 int r;
2124 u16 io_bitmap_ptr;
2125 u8 perm, bit_idx = port & 0x7;
2126 unsigned mask = (1 << len) - 1;
2127
Gleb Natapov79168fd2010-04-28 19:15:30 +03002128 ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
2129 if (!tr_seg.p)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002130 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002131 if (desc_limit_scaled(&tr_seg) < 103)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002132 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002133 r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
2134 ctxt->vcpu, NULL);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002135 if (r != X86EMUL_CONTINUE)
2136 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002137 if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002138 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002139 r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
2140 &perm, 1, ctxt->vcpu, NULL);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002141 if (r != X86EMUL_CONTINUE)
2142 return false;
2143 if ((perm >> bit_idx) & mask)
2144 return false;
2145 return true;
2146}
2147
2148static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
2149 struct x86_emulate_ops *ops,
2150 u16 port, u16 len)
2151{
Gleb Natapov9c537242010-03-18 15:20:05 +02002152 if (emulator_bad_iopl(ctxt, ops))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002153 if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
2154 return false;
2155 return true;
2156}
2157
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002158static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
2159 struct x86_emulate_ops *ops,
2160 struct tss_segment_16 *tss)
2161{
2162 struct decode_cache *c = &ctxt->decode;
2163
2164 tss->ip = c->eip;
2165 tss->flag = ctxt->eflags;
2166 tss->ax = c->regs[VCPU_REGS_RAX];
2167 tss->cx = c->regs[VCPU_REGS_RCX];
2168 tss->dx = c->regs[VCPU_REGS_RDX];
2169 tss->bx = c->regs[VCPU_REGS_RBX];
2170 tss->sp = c->regs[VCPU_REGS_RSP];
2171 tss->bp = c->regs[VCPU_REGS_RBP];
2172 tss->si = c->regs[VCPU_REGS_RSI];
2173 tss->di = c->regs[VCPU_REGS_RDI];
2174
2175 tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
2176 tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
2177 tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
2178 tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
2179 tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
2180}
2181
2182static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
2183 struct x86_emulate_ops *ops,
2184 struct tss_segment_16 *tss)
2185{
2186 struct decode_cache *c = &ctxt->decode;
2187 int ret;
2188
2189 c->eip = tss->ip;
2190 ctxt->eflags = tss->flag | 2;
2191 c->regs[VCPU_REGS_RAX] = tss->ax;
2192 c->regs[VCPU_REGS_RCX] = tss->cx;
2193 c->regs[VCPU_REGS_RDX] = tss->dx;
2194 c->regs[VCPU_REGS_RBX] = tss->bx;
2195 c->regs[VCPU_REGS_RSP] = tss->sp;
2196 c->regs[VCPU_REGS_RBP] = tss->bp;
2197 c->regs[VCPU_REGS_RSI] = tss->si;
2198 c->regs[VCPU_REGS_RDI] = tss->di;
2199
2200 /*
2201 * SDM says that segment selectors are loaded before segment
2202 * descriptors
2203 */
2204 ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
2205 ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
2206 ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
2207 ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
2208 ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
2209
2210 /*
2211 * Now load segment descriptors. If fault happenes at this stage
2212 * it is handled in a context of new task
2213 */
2214 ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
2215 if (ret != X86EMUL_CONTINUE)
2216 return ret;
2217 ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
2218 if (ret != X86EMUL_CONTINUE)
2219 return ret;
2220 ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
2221 if (ret != X86EMUL_CONTINUE)
2222 return ret;
2223 ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
2224 if (ret != X86EMUL_CONTINUE)
2225 return ret;
2226 ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
2227 if (ret != X86EMUL_CONTINUE)
2228 return ret;
2229
2230 return X86EMUL_CONTINUE;
2231}
2232
2233static int task_switch_16(struct x86_emulate_ctxt *ctxt,
2234 struct x86_emulate_ops *ops,
2235 u16 tss_selector, u16 old_tss_sel,
2236 ulong old_tss_base, struct desc_struct *new_desc)
2237{
2238 struct tss_segment_16 tss_seg;
2239 int ret;
2240 u32 err, new_tss_base = get_desc_base(new_desc);
2241
2242 ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2243 &err);
2244 if (ret == X86EMUL_PROPAGATE_FAULT) {
2245 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002246 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002247 return ret;
2248 }
2249
2250 save_state_to_tss16(ctxt, ops, &tss_seg);
2251
2252 ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2253 &err);
2254 if (ret == X86EMUL_PROPAGATE_FAULT) {
2255 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002256 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002257 return ret;
2258 }
2259
2260 ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2261 &err);
2262 if (ret == X86EMUL_PROPAGATE_FAULT) {
2263 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002264 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002265 return ret;
2266 }
2267
2268 if (old_tss_sel != 0xffff) {
2269 tss_seg.prev_task_link = old_tss_sel;
2270
2271 ret = ops->write_std(new_tss_base,
2272 &tss_seg.prev_task_link,
2273 sizeof tss_seg.prev_task_link,
2274 ctxt->vcpu, &err);
2275 if (ret == X86EMUL_PROPAGATE_FAULT) {
2276 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002277 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002278 return ret;
2279 }
2280 }
2281
2282 return load_state_from_tss16(ctxt, ops, &tss_seg);
2283}
2284
2285static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
2286 struct x86_emulate_ops *ops,
2287 struct tss_segment_32 *tss)
2288{
2289 struct decode_cache *c = &ctxt->decode;
2290
2291 tss->cr3 = ops->get_cr(3, ctxt->vcpu);
2292 tss->eip = c->eip;
2293 tss->eflags = ctxt->eflags;
2294 tss->eax = c->regs[VCPU_REGS_RAX];
2295 tss->ecx = c->regs[VCPU_REGS_RCX];
2296 tss->edx = c->regs[VCPU_REGS_RDX];
2297 tss->ebx = c->regs[VCPU_REGS_RBX];
2298 tss->esp = c->regs[VCPU_REGS_RSP];
2299 tss->ebp = c->regs[VCPU_REGS_RBP];
2300 tss->esi = c->regs[VCPU_REGS_RSI];
2301 tss->edi = c->regs[VCPU_REGS_RDI];
2302
2303 tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
2304 tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
2305 tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
2306 tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
2307 tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
2308 tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
2309 tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
2310}
2311
2312static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
2313 struct x86_emulate_ops *ops,
2314 struct tss_segment_32 *tss)
2315{
2316 struct decode_cache *c = &ctxt->decode;
2317 int ret;
2318
Gleb Natapov0f122442010-04-28 19:15:31 +03002319 if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002320 emulate_gp(ctxt, 0);
Gleb Natapov0f122442010-04-28 19:15:31 +03002321 return X86EMUL_PROPAGATE_FAULT;
2322 }
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002323 c->eip = tss->eip;
2324 ctxt->eflags = tss->eflags | 2;
2325 c->regs[VCPU_REGS_RAX] = tss->eax;
2326 c->regs[VCPU_REGS_RCX] = tss->ecx;
2327 c->regs[VCPU_REGS_RDX] = tss->edx;
2328 c->regs[VCPU_REGS_RBX] = tss->ebx;
2329 c->regs[VCPU_REGS_RSP] = tss->esp;
2330 c->regs[VCPU_REGS_RBP] = tss->ebp;
2331 c->regs[VCPU_REGS_RSI] = tss->esi;
2332 c->regs[VCPU_REGS_RDI] = tss->edi;
2333
2334 /*
2335 * SDM says that segment selectors are loaded before segment
2336 * descriptors
2337 */
2338 ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
2339 ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
2340 ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
2341 ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
2342 ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
2343 ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
2344 ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
2345
2346 /*
2347 * Now load segment descriptors. If fault happenes at this stage
2348 * it is handled in a context of new task
2349 */
2350 ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
2351 if (ret != X86EMUL_CONTINUE)
2352 return ret;
2353 ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
2354 if (ret != X86EMUL_CONTINUE)
2355 return ret;
2356 ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
2357 if (ret != X86EMUL_CONTINUE)
2358 return ret;
2359 ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
2360 if (ret != X86EMUL_CONTINUE)
2361 return ret;
2362 ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
2363 if (ret != X86EMUL_CONTINUE)
2364 return ret;
2365 ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
2366 if (ret != X86EMUL_CONTINUE)
2367 return ret;
2368 ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
2369 if (ret != X86EMUL_CONTINUE)
2370 return ret;
2371
2372 return X86EMUL_CONTINUE;
2373}
2374
2375static int task_switch_32(struct x86_emulate_ctxt *ctxt,
2376 struct x86_emulate_ops *ops,
2377 u16 tss_selector, u16 old_tss_sel,
2378 ulong old_tss_base, struct desc_struct *new_desc)
2379{
2380 struct tss_segment_32 tss_seg;
2381 int ret;
2382 u32 err, new_tss_base = get_desc_base(new_desc);
2383
2384 ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2385 &err);
2386 if (ret == X86EMUL_PROPAGATE_FAULT) {
2387 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002388 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002389 return ret;
2390 }
2391
2392 save_state_to_tss32(ctxt, ops, &tss_seg);
2393
2394 ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2395 &err);
2396 if (ret == X86EMUL_PROPAGATE_FAULT) {
2397 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002398 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002399 return ret;
2400 }
2401
2402 ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2403 &err);
2404 if (ret == X86EMUL_PROPAGATE_FAULT) {
2405 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002406 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002407 return ret;
2408 }
2409
2410 if (old_tss_sel != 0xffff) {
2411 tss_seg.prev_task_link = old_tss_sel;
2412
2413 ret = ops->write_std(new_tss_base,
2414 &tss_seg.prev_task_link,
2415 sizeof tss_seg.prev_task_link,
2416 ctxt->vcpu, &err);
2417 if (ret == X86EMUL_PROPAGATE_FAULT) {
2418 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002419 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002420 return ret;
2421 }
2422 }
2423
2424 return load_state_from_tss32(ctxt, ops, &tss_seg);
2425}
2426
2427static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
Jan Kiszkae269fb22010-04-14 15:51:09 +02002428 struct x86_emulate_ops *ops,
2429 u16 tss_selector, int reason,
2430 bool has_error_code, u32 error_code)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002431{
2432 struct desc_struct curr_tss_desc, next_tss_desc;
2433 int ret;
2434 u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
2435 ulong old_tss_base =
Gleb Natapov5951c442010-04-28 19:15:29 +03002436 ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
Gleb Natapovceffb452010-03-18 15:20:19 +02002437 u32 desc_limit;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002438
2439 /* FIXME: old_tss_base == ~0 ? */
2440
2441 ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
2442 if (ret != X86EMUL_CONTINUE)
2443 return ret;
2444 ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
2445 if (ret != X86EMUL_CONTINUE)
2446 return ret;
2447
2448 /* FIXME: check that next_tss_desc is tss */
2449
2450 if (reason != TASK_SWITCH_IRET) {
2451 if ((tss_selector & 3) > next_tss_desc.dpl ||
2452 ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002453 emulate_gp(ctxt, 0);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002454 return X86EMUL_PROPAGATE_FAULT;
2455 }
2456 }
2457
Gleb Natapovceffb452010-03-18 15:20:19 +02002458 desc_limit = desc_limit_scaled(&next_tss_desc);
2459 if (!next_tss_desc.p ||
2460 ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
2461 desc_limit < 0x2b)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002462 emulate_ts(ctxt, tss_selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002463 return X86EMUL_PROPAGATE_FAULT;
2464 }
2465
2466 if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
2467 curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2468 write_segment_descriptor(ctxt, ops, old_tss_sel,
2469 &curr_tss_desc);
2470 }
2471
2472 if (reason == TASK_SWITCH_IRET)
2473 ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
2474
2475 /* set back link to prev task only if NT bit is set in eflags
2476 note that old_tss_sel is not used afetr this point */
2477 if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
2478 old_tss_sel = 0xffff;
2479
2480 if (next_tss_desc.type & 8)
2481 ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
2482 old_tss_base, &next_tss_desc);
2483 else
2484 ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
2485 old_tss_base, &next_tss_desc);
Jan Kiszka0760d442010-04-14 15:50:57 +02002486 if (ret != X86EMUL_CONTINUE)
2487 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002488
2489 if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
2490 ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
2491
2492 if (reason != TASK_SWITCH_IRET) {
2493 next_tss_desc.type |= (1 << 1); /* set busy flag */
2494 write_segment_descriptor(ctxt, ops, tss_selector,
2495 &next_tss_desc);
2496 }
2497
2498 ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
2499 ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
2500 ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
2501
Jan Kiszkae269fb22010-04-14 15:51:09 +02002502 if (has_error_code) {
2503 struct decode_cache *c = &ctxt->decode;
2504
2505 c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
2506 c->lock_prefix = 0;
2507 c->src.val = (unsigned long) error_code;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002508 emulate_push(ctxt, ops);
Jan Kiszkae269fb22010-04-14 15:51:09 +02002509 }
2510
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002511 return ret;
2512}
2513
2514int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2515 struct x86_emulate_ops *ops,
Jan Kiszkae269fb22010-04-14 15:51:09 +02002516 u16 tss_selector, int reason,
2517 bool has_error_code, u32 error_code)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002518{
2519 struct decode_cache *c = &ctxt->decode;
2520 int rc;
2521
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002522 c->eip = ctxt->eip;
Jan Kiszkae269fb22010-04-14 15:51:09 +02002523 c->dst.type = OP_NONE;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002524
Jan Kiszkae269fb22010-04-14 15:51:09 +02002525 rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
2526 has_error_code, error_code);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002527
2528 if (rc == X86EMUL_CONTINUE) {
Jan Kiszkae269fb22010-04-14 15:51:09 +02002529 rc = writeback(ctxt, ops);
Gleb Natapov95c55882010-04-28 19:15:39 +03002530 if (rc == X86EMUL_CONTINUE)
2531 ctxt->eip = c->eip;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002532 }
2533
Gleb Natapov19d04432010-04-15 12:29:50 +03002534 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002535}
2536
Gleb Natapova682e352010-03-18 15:20:21 +02002537static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
Gleb Natapovd9271122010-03-18 15:20:22 +02002538 int reg, struct operand *op)
Gleb Natapova682e352010-03-18 15:20:21 +02002539{
2540 struct decode_cache *c = &ctxt->decode;
2541 int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
2542
Gleb Natapovd9271122010-03-18 15:20:22 +02002543 register_address_increment(c, &c->regs[reg], df * op->bytes);
2544 op->ptr = (unsigned long *)register_address(c, base, c->regs[reg]);
Gleb Natapova682e352010-03-18 15:20:21 +02002545}
2546
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002547int
Laurent Vivier1be3aa42007-09-18 11:27:27 +02002548x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002549{
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002550 u64 msr_data;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002551 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002552 int rc = X86EMUL_CONTINUE;
Gleb Natapov5cd21912010-03-18 15:20:26 +02002553 int saved_dst_type = c->dst.type;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002554
Gleb Natapov9de41572010-04-28 19:15:22 +03002555 ctxt->decode.mem_read.pos = 0;
Glauber Costa310b5d32009-05-12 16:21:06 -04002556
Gleb Natapov1161624f12010-02-11 14:43:14 +02002557 if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002558 emulate_ud(ctxt);
Gleb Natapov1161624f12010-02-11 14:43:14 +02002559 goto done;
2560 }
2561
Gleb Natapovd380a5e2010-02-10 14:21:36 +02002562 /* LOCK prefix is allowed only with some instructions */
Gleb Natapova41ffb752010-03-18 15:20:14 +02002563 if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002564 emulate_ud(ctxt);
Gleb Natapovd380a5e2010-02-10 14:21:36 +02002565 goto done;
2566 }
2567
Gleb Natapove92805a2010-02-10 14:21:35 +02002568 /* Privileged instruction can be executed only in CPL=0 */
Gleb Natapov9c537242010-03-18 15:20:05 +02002569 if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002570 emulate_gp(ctxt, 0);
Gleb Natapove92805a2010-02-10 14:21:35 +02002571 goto done;
2572 }
2573
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002574 if (c->rep_prefix && (c->d & String)) {
Gleb Natapov5cd21912010-03-18 15:20:26 +02002575 ctxt->restart = true;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002576 /* All REP prefixes have the same first termination condition */
Gleb Natapovc73e1972010-03-15 16:38:29 +02002577 if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
Gleb Natapov5cd21912010-03-18 15:20:26 +02002578 string_done:
2579 ctxt->restart = false;
Gleb Natapov95c55882010-04-28 19:15:39 +03002580 ctxt->eip = c->eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002581 goto done;
2582 }
2583 /* The second termination condition only applies for REPE
2584 * and REPNE. Test if the repeat string operation prefix is
2585 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
2586 * corresponding termination condition according to:
2587 * - if REPE/REPZ and ZF = 0 then done
2588 * - if REPNE/REPNZ and ZF = 1 then done
2589 */
2590 if ((c->b == 0xa6) || (c->b == 0xa7) ||
Gleb Natapov5cd21912010-03-18 15:20:26 +02002591 (c->b == 0xae) || (c->b == 0xaf)) {
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002592 if ((c->rep_prefix == REPE_PREFIX) &&
Gleb Natapov5cd21912010-03-18 15:20:26 +02002593 ((ctxt->eflags & EFLG_ZF) == 0))
2594 goto string_done;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002595 if ((c->rep_prefix == REPNE_PREFIX) &&
Gleb Natapov5cd21912010-03-18 15:20:26 +02002596 ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))
2597 goto string_done;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002598 }
Gleb Natapov063db062010-03-18 15:20:06 +02002599 c->eip = ctxt->eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002600 }
2601
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002602 if (c->src.type == OP_MEM) {
Gleb Natapov9de41572010-04-28 19:15:22 +03002603 rc = read_emulated(ctxt, ops, (unsigned long)c->src.ptr,
Gleb Natapov414e6272010-04-28 19:15:26 +03002604 c->src.valptr, c->src.bytes);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09002605 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002606 goto done;
Avi Kivity16518d52010-08-26 14:31:30 +03002607 c->src.orig_val64 = c->src.val64;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002608 }
2609
Gleb Natapove35b7b92010-02-25 16:36:42 +02002610 if (c->src2.type == OP_MEM) {
Gleb Natapov9de41572010-04-28 19:15:22 +03002611 rc = read_emulated(ctxt, ops, (unsigned long)c->src2.ptr,
2612 &c->src2.val, c->src2.bytes);
Gleb Natapove35b7b92010-02-25 16:36:42 +02002613 if (rc != X86EMUL_CONTINUE)
2614 goto done;
2615 }
2616
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002617 if ((c->d & DstMask) == ImplicitOps)
2618 goto special_insn;
2619
2620
Gleb Natapov69f55cb2010-03-18 15:20:20 +02002621 if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
2622 /* optimisation - avoid slow emulated read if Mov */
Gleb Natapov9de41572010-04-28 19:15:22 +03002623 rc = read_emulated(ctxt, ops, (unsigned long)c->dst.ptr,
2624 &c->dst.val, c->dst.bytes);
Gleb Natapov69f55cb2010-03-18 15:20:20 +02002625 if (rc != X86EMUL_CONTINUE)
2626 goto done;
Avi Kivity038e51d2007-01-22 20:40:40 -08002627 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02002628 c->dst.orig_val = c->dst.val;
Avi Kivity038e51d2007-01-22 20:40:40 -08002629
Avi Kivity018a98d2007-11-27 19:30:56 +02002630special_insn:
2631
Laurent Viviere4e03de2007-09-18 11:52:50 +02002632 if (c->twobyte)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002633 goto twobyte_insn;
2634
Laurent Viviere4e03de2007-09-18 11:52:50 +02002635 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002636 case 0x00 ... 0x05:
2637 add: /* add */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002638 emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002639 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002640 case 0x06: /* push es */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002641 emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002642 break;
2643 case 0x07: /* pop es */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002644 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002645 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002646 goto done;
2647 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002648 case 0x08 ... 0x0d:
2649 or: /* or */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002650 emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002651 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002652 case 0x0e: /* push cs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002653 emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002654 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002655 case 0x10 ... 0x15:
2656 adc: /* adc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002657 emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002658 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002659 case 0x16: /* push ss */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002660 emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002661 break;
2662 case 0x17: /* pop ss */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002663 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002664 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002665 goto done;
2666 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002667 case 0x18 ... 0x1d:
2668 sbb: /* sbb */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002669 emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002670 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002671 case 0x1e: /* push ds */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002672 emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002673 break;
2674 case 0x1f: /* pop ds */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002675 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002676 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002677 goto done;
2678 break;
Guillaume Thouveninaa3a8162008-09-12 13:52:18 +02002679 case 0x20 ... 0x25:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002680 and: /* and */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002681 emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002682 break;
2683 case 0x28 ... 0x2d:
2684 sub: /* sub */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002685 emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002686 break;
2687 case 0x30 ... 0x35:
2688 xor: /* xor */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002689 emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002690 break;
2691 case 0x38 ... 0x3d:
2692 cmp: /* cmp */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002693 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002694 break;
Avi Kivity33615aa2007-10-31 11:15:56 +02002695 case 0x40 ... 0x47: /* inc r16/r32 */
2696 emulate_1op("inc", c->dst, ctxt->eflags);
2697 break;
2698 case 0x48 ... 0x4f: /* dec r16/r32 */
2699 emulate_1op("dec", c->dst, ctxt->eflags);
2700 break;
2701 case 0x50 ... 0x57: /* push reg */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002702 emulate_push(ctxt, ops);
Avi Kivity33615aa2007-10-31 11:15:56 +02002703 break;
2704 case 0x58 ... 0x5f: /* pop reg */
2705 pop_instruction:
Avi Kivity350f69d2009-01-05 11:12:40 +02002706 rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002707 if (rc != X86EMUL_CONTINUE)
Avi Kivity33615aa2007-10-31 11:15:56 +02002708 goto done;
Avi Kivity33615aa2007-10-31 11:15:56 +02002709 break;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002710 case 0x60: /* pusha */
Wei Yongjunc37eda12010-06-15 09:03:33 +08002711 rc = emulate_pusha(ctxt, ops);
2712 if (rc != X86EMUL_CONTINUE)
2713 goto done;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002714 break;
2715 case 0x61: /* popa */
2716 rc = emulate_popa(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002717 if (rc != X86EMUL_CONTINUE)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002718 goto done;
2719 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002720 case 0x63: /* movsxd */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002721 if (ctxt->mode != X86EMUL_MODE_PROT64)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002722 goto cannot_emulate;
Laurent Viviere4e03de2007-09-18 11:52:50 +02002723 c->dst.val = (s32) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002724 break;
Avi Kivity91ed7a02008-05-29 14:38:38 +03002725 case 0x68: /* push imm */
Avi Kivity018a98d2007-11-27 19:30:56 +02002726 case 0x6a: /* push imm8 */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002727 emulate_push(ctxt, ops);
Avi Kivity018a98d2007-11-27 19:30:56 +02002728 break;
2729 case 0x6c: /* insb */
2730 case 0x6d: /* insw/insd */
Gleb Natapov79729952010-03-18 15:20:24 +02002731 c->dst.bytes = min(c->dst.bytes, 4u);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002732 if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
Gleb Natapov79729952010-03-18 15:20:24 +02002733 c->dst.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002734 emulate_gp(ctxt, 0);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002735 goto done;
2736 }
Gleb Natapov7b262e92010-03-18 15:20:27 +02002737 if (!pio_in_emulated(ctxt, ops, c->dst.bytes,
2738 c->regs[VCPU_REGS_RDX], &c->dst.val))
Gleb Natapov79729952010-03-18 15:20:24 +02002739 goto done; /* IO is needed, skip writeback */
2740 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02002741 case 0x6e: /* outsb */
2742 case 0x6f: /* outsw/outsd */
Gleb Natapov79729952010-03-18 15:20:24 +02002743 c->src.bytes = min(c->src.bytes, 4u);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002744 if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
Gleb Natapov79729952010-03-18 15:20:24 +02002745 c->src.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002746 emulate_gp(ctxt, 0);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002747 goto done;
2748 }
Gleb Natapov79729952010-03-18 15:20:24 +02002749 ops->pio_out_emulated(c->src.bytes, c->regs[VCPU_REGS_RDX],
2750 &c->src.val, 1, ctxt->vcpu);
2751
2752 c->dst.type = OP_NONE; /* nothing to writeback */
2753 break;
Gleb Natapovb2833e32009-04-12 13:36:30 +03002754 case 0x70 ... 0x7f: /* jcc (short) */
Avi Kivity018a98d2007-11-27 19:30:56 +02002755 if (test_cc(c->b, ctxt->eflags))
Gleb Natapovb2833e32009-04-12 13:36:30 +03002756 jmp_rel(c, c->src.val);
Avi Kivity018a98d2007-11-27 19:30:56 +02002757 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002758 case 0x80 ... 0x83: /* Grp1 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002759 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002760 case 0:
2761 goto add;
2762 case 1:
2763 goto or;
2764 case 2:
2765 goto adc;
2766 case 3:
2767 goto sbb;
2768 case 4:
2769 goto and;
2770 case 5:
2771 goto sub;
2772 case 6:
2773 goto xor;
2774 case 7:
2775 goto cmp;
2776 }
2777 break;
2778 case 0x84 ... 0x85:
Mohammed Gamaldfb507c2010-05-11 22:22:40 +03002779 test:
Laurent Vivier05f086f2007-09-24 11:10:55 +02002780 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002781 break;
2782 case 0x86 ... 0x87: /* xchg */
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002783 xchg:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002784 /* Write back the register source. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002785 switch (c->dst.bytes) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002786 case 1:
Laurent Viviere4e03de2007-09-18 11:52:50 +02002787 *(u8 *) c->src.ptr = (u8) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002788 break;
2789 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +02002790 *(u16 *) c->src.ptr = (u16) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002791 break;
2792 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +02002793 *c->src.ptr = (u32) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002794 break; /* 64b reg: zero-extend */
2795 case 8:
Laurent Viviere4e03de2007-09-18 11:52:50 +02002796 *c->src.ptr = c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002797 break;
2798 }
2799 /*
2800 * Write back the memory destination with implicit LOCK
2801 * prefix.
2802 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002803 c->dst.val = c->src.val;
2804 c->lock_prefix = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002805 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002806 case 0x88 ... 0x8b: /* mov */
Nitin A Kamble7de75242007-09-15 10:13:07 +03002807 goto mov;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002808 case 0x8c: /* mov r/m, sreg */
2809 if (c->modrm_reg > VCPU_SREG_GS) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002810 emulate_ud(ctxt);
Gleb Natapov5e3ae6c2010-03-18 15:20:07 +02002811 goto done;
Guillaume Thouvenin38d5bc62008-05-27 15:13:28 +02002812 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002813 c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
Guillaume Thouvenin38d5bc62008-05-27 15:13:28 +02002814 break;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03002815 case 0x8d: /* lea r16/r32, m */
Avi Kivityf9b7aab2008-04-14 23:46:37 +03002816 c->dst.val = c->modrm_ea;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03002817 break;
Guillaume Thouvenin42571982008-05-27 14:49:15 +02002818 case 0x8e: { /* mov seg, r/m16 */
2819 uint16_t sel;
Guillaume Thouvenin42571982008-05-27 14:49:15 +02002820
2821 sel = c->src.val;
Gleb Natapov8b9f4412010-02-18 12:14:59 +02002822
Gleb Natapovc6975182010-02-18 12:15:01 +02002823 if (c->modrm_reg == VCPU_SREG_CS ||
2824 c->modrm_reg > VCPU_SREG_GS) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002825 emulate_ud(ctxt);
Gleb Natapov8b9f4412010-02-18 12:14:59 +02002826 goto done;
2827 }
2828
Glauber Costa310b5d32009-05-12 16:21:06 -04002829 if (c->modrm_reg == VCPU_SREG_SS)
Gleb Natapov95cb2292010-04-28 19:15:43 +03002830 ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa310b5d32009-05-12 16:21:06 -04002831
Gleb Natapov2e873022010-03-18 15:20:18 +02002832 rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
Guillaume Thouvenin42571982008-05-27 14:49:15 +02002833
2834 c->dst.type = OP_NONE; /* Disable writeback. */
2835 break;
2836 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002837 case 0x8f: /* pop (sole member of Grp1a) */
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02002838 rc = emulate_grp1a(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002839 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002840 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002841 break;
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002842 case 0x90: /* nop / xchg r8,rax */
Gleb Natapovb8a98942010-04-28 19:15:25 +03002843 if (c->dst.ptr == (unsigned long *)&c->regs[VCPU_REGS_RAX]) {
2844 c->dst.type = OP_NONE; /* nop */
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002845 break;
2846 }
2847 case 0x91 ... 0x97: /* xchg reg,rax */
Gleb Natapovf0c13ef2010-04-28 19:15:24 +03002848 c->src.type = OP_REG;
2849 c->src.bytes = c->op_bytes;
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002850 c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
2851 c->src.val = *(c->src.ptr);
2852 goto xchg;
Nitin A Kamblefd2a7602007-08-28 18:22:47 -07002853 case 0x9c: /* pushf */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002854 c->src.val = (unsigned long) ctxt->eflags;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002855 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02002856 break;
Nitin A Kamble535eabc2007-09-15 10:45:05 +03002857 case 0x9d: /* popf */
Avi Kivity2b48cc72008-11-29 20:36:13 +02002858 c->dst.type = OP_REG;
Laurent Vivier05f086f2007-09-24 11:10:55 +02002859 c->dst.ptr = (unsigned long *) &ctxt->eflags;
Avi Kivity2b48cc72008-11-29 20:36:13 +02002860 c->dst.bytes = c->op_bytes;
Gleb Natapovd4c6a152010-02-10 14:21:34 +02002861 rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
2862 if (rc != X86EMUL_CONTINUE)
2863 goto done;
2864 break;
Wei Yongjun5d55f292010-07-07 17:43:35 +08002865 case 0xa0 ... 0xa3: /* mov */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002866 case 0xa4 ... 0xa5: /* movs */
Gleb Natapova682e352010-03-18 15:20:21 +02002867 goto mov;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002868 case 0xa6 ... 0xa7: /* cmps */
Guillaume Thouvenind7e51172007-11-26 13:49:09 +01002869 c->dst.type = OP_NONE; /* Disable writeback. */
Guillaume Thouvenind7e51172007-11-26 13:49:09 +01002870 DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
Gleb Natapova682e352010-03-18 15:20:21 +02002871 goto cmp;
Mohammed Gamaldfb507c2010-05-11 22:22:40 +03002872 case 0xa8 ... 0xa9: /* test ax, imm */
2873 goto test;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002874 case 0xaa ... 0xab: /* stos */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002875 c->dst.val = c->regs[VCPU_REGS_RAX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08002876 break;
2877 case 0xac ... 0xad: /* lods */
Gleb Natapova682e352010-03-18 15:20:21 +02002878 goto mov;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002879 case 0xae ... 0xaf: /* scas */
2880 DPRINTF("Urk! I don't handle SCAS.\n");
2881 goto cannot_emulate;
Mohammed Gamala5e2e822008-08-27 05:02:56 +03002882 case 0xb0 ... 0xbf: /* mov r, imm */
Guillaume Thouvenin615ac122008-05-27 10:19:16 +02002883 goto mov;
Avi Kivity018a98d2007-11-27 19:30:56 +02002884 case 0xc0 ... 0xc1:
2885 emulate_grp2(ctxt);
2886 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02002887 case 0xc3: /* ret */
Avi Kivitycf5de4f2008-11-28 00:14:07 +02002888 c->dst.type = OP_REG;
Avi Kivity111de5d2007-11-27 19:14:21 +02002889 c->dst.ptr = &c->eip;
Avi Kivitycf5de4f2008-11-28 00:14:07 +02002890 c->dst.bytes = c->op_bytes;
Avi Kivity111de5d2007-11-27 19:14:21 +02002891 goto pop_instruction;
Avi Kivity018a98d2007-11-27 19:30:56 +02002892 case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
2893 mov:
2894 c->dst.val = c->src.val;
2895 break;
Avi Kivitya77ab5e2009-01-05 13:27:34 +02002896 case 0xcb: /* ret far */
2897 rc = emulate_ret_far(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002898 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02002899 goto done;
2900 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02002901 case 0xd0 ... 0xd1: /* Grp2 */
2902 c->src.val = 1;
2903 emulate_grp2(ctxt);
2904 break;
2905 case 0xd2 ... 0xd3: /* Grp2 */
2906 c->src.val = c->regs[VCPU_REGS_RCX];
2907 emulate_grp2(ctxt);
2908 break;
Mohammed Gamala6a30342008-09-06 17:22:29 +03002909 case 0xe4: /* inb */
2910 case 0xe5: /* in */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002911 goto do_io_in;
Mohammed Gamala6a30342008-09-06 17:22:29 +03002912 case 0xe6: /* outb */
2913 case 0xe7: /* out */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002914 goto do_io_out;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07002915 case 0xe8: /* call (near) */ {
Gleb Natapovd53c4772009-04-12 13:36:36 +03002916 long int rel = c->src.val;
Laurent Viviere4e03de2007-09-18 11:52:50 +02002917 c->src.val = (unsigned long) c->eip;
Harvey Harrison7a9572752008-02-19 07:40:41 -08002918 jmp_rel(c, rel);
Gleb Natapov79168fd2010-04-28 19:15:30 +03002919 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02002920 break;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07002921 }
2922 case 0xe9: /* jmp rel */
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02002923 goto jmp;
Gleb Natapov414e6272010-04-28 19:15:26 +03002924 case 0xea: { /* jmp far */
2925 unsigned short sel;
Gleb Natapovea798492010-02-25 16:36:43 +02002926 jump_far:
Gleb Natapov414e6272010-04-28 19:15:26 +03002927 memcpy(&sel, c->src.valptr + c->op_bytes, 2);
2928
2929 if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
Gleb Natapovc6975182010-02-18 12:15:01 +02002930 goto done;
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02002931
Gleb Natapov414e6272010-04-28 19:15:26 +03002932 c->eip = 0;
2933 memcpy(&c->eip, c->src.valptr, c->op_bytes);
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02002934 break;
Gleb Natapov414e6272010-04-28 19:15:26 +03002935 }
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02002936 case 0xeb:
2937 jmp: /* jmp rel short */
Harvey Harrison7a9572752008-02-19 07:40:41 -08002938 jmp_rel(c, c->src.val);
Laurent Viviera01af5e2007-09-24 11:10:56 +02002939 c->dst.type = OP_NONE; /* Disable writeback. */
Nitin A Kamble1a52e052007-09-18 16:34:25 -07002940 break;
Mohammed Gamala6a30342008-09-06 17:22:29 +03002941 case 0xec: /* in al,dx */
2942 case 0xed: /* in (e/r)ax,dx */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002943 c->src.val = c->regs[VCPU_REGS_RDX];
2944 do_io_in:
2945 c->dst.bytes = min(c->dst.bytes, 4u);
2946 if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002947 emulate_gp(ctxt, 0);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002948 goto done;
2949 }
Gleb Natapov7b262e92010-03-18 15:20:27 +02002950 if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
2951 &c->dst.val))
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002952 goto done; /* IO is needed */
2953 break;
Wei Yongjunce7a0ad2010-07-06 16:50:21 +08002954 case 0xee: /* out dx,al */
2955 case 0xef: /* out dx,(e/r)ax */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002956 c->src.val = c->regs[VCPU_REGS_RDX];
2957 do_io_out:
2958 c->dst.bytes = min(c->dst.bytes, 4u);
2959 if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002960 emulate_gp(ctxt, 0);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002961 goto done;
Mohammed Gamala6a30342008-09-06 17:22:29 +03002962 }
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002963 ops->pio_out_emulated(c->dst.bytes, c->src.val, &c->dst.val, 1,
2964 ctxt->vcpu);
2965 c->dst.type = OP_NONE; /* Disable writeback. */
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01002966 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02002967 case 0xf4: /* hlt */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002968 ctxt->vcpu->arch.halt_request = 1;
Mohammed Gamal19fdfa02008-07-06 16:51:26 +03002969 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02002970 case 0xf5: /* cmc */
2971 /* complement carry flag from eflags reg */
2972 ctxt->eflags ^= EFLG_CF;
2973 c->dst.type = OP_NONE; /* Disable writeback. */
2974 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02002975 case 0xf6 ... 0xf7: /* Grp3 */
Gleb Natapovaca06a82010-03-18 15:20:15 +02002976 if (!emulate_grp3(ctxt, ops))
2977 goto cannot_emulate;
Avi Kivity018a98d2007-11-27 19:30:56 +02002978 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02002979 case 0xf8: /* clc */
2980 ctxt->eflags &= ~EFLG_CF;
2981 c->dst.type = OP_NONE; /* Disable writeback. */
2982 break;
2983 case 0xfa: /* cli */
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08002984 if (emulator_bad_iopl(ctxt, ops)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002985 emulate_gp(ctxt, 0);
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08002986 goto done;
2987 } else {
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002988 ctxt->eflags &= ~X86_EFLAGS_IF;
2989 c->dst.type = OP_NONE; /* Disable writeback. */
2990 }
Avi Kivity111de5d2007-11-27 19:14:21 +02002991 break;
2992 case 0xfb: /* sti */
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08002993 if (emulator_bad_iopl(ctxt, ops)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002994 emulate_gp(ctxt, 0);
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08002995 goto done;
2996 } else {
Gleb Natapov95cb2292010-04-28 19:15:43 +03002997 ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002998 ctxt->eflags |= X86_EFLAGS_IF;
2999 c->dst.type = OP_NONE; /* Disable writeback. */
3000 }
Avi Kivity111de5d2007-11-27 19:14:21 +02003001 break;
Mohammed Gamalfb4616f2008-09-01 04:52:24 +03003002 case 0xfc: /* cld */
3003 ctxt->eflags &= ~EFLG_DF;
3004 c->dst.type = OP_NONE; /* Disable writeback. */
3005 break;
3006 case 0xfd: /* std */
3007 ctxt->eflags |= EFLG_DF;
3008 c->dst.type = OP_NONE; /* Disable writeback. */
3009 break;
Gleb Natapovea798492010-02-25 16:36:43 +02003010 case 0xfe: /* Grp4 */
3011 grp45:
Avi Kivity018a98d2007-11-27 19:30:56 +02003012 rc = emulate_grp45(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003013 if (rc != X86EMUL_CONTINUE)
Avi Kivity018a98d2007-11-27 19:30:56 +02003014 goto done;
3015 break;
Gleb Natapovea798492010-02-25 16:36:43 +02003016 case 0xff: /* Grp5 */
3017 if (c->modrm_reg == 5)
3018 goto jump_far;
3019 goto grp45;
Avi Kivity91269b82010-07-25 14:51:16 +03003020 default:
3021 goto cannot_emulate;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003022 }
Avi Kivity018a98d2007-11-27 19:30:56 +02003023
3024writeback:
3025 rc = writeback(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003026 if (rc != X86EMUL_CONTINUE)
Avi Kivity018a98d2007-11-27 19:30:56 +02003027 goto done;
3028
Gleb Natapov5cd21912010-03-18 15:20:26 +02003029 /*
3030 * restore dst type in case the decoding will be reused
3031 * (happens for string instruction )
3032 */
3033 c->dst.type = saved_dst_type;
3034
Gleb Natapova682e352010-03-18 15:20:21 +02003035 if ((c->d & SrcMask) == SrcSI)
Gleb Natapov79168fd2010-04-28 19:15:30 +03003036 string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
3037 VCPU_REGS_RSI, &c->src);
Gleb Natapova682e352010-03-18 15:20:21 +02003038
3039 if ((c->d & DstMask) == DstDI)
Gleb Natapov79168fd2010-04-28 19:15:30 +03003040 string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
3041 &c->dst);
Gleb Natapovd9271122010-03-18 15:20:22 +02003042
Gleb Natapov5cd21912010-03-18 15:20:26 +02003043 if (c->rep_prefix && (c->d & String)) {
Gleb Natapov7b262e92010-03-18 15:20:27 +02003044 struct read_cache *rc = &ctxt->decode.io_read;
Gleb Natapovd9271122010-03-18 15:20:22 +02003045 register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
Gleb Natapov7b262e92010-03-18 15:20:27 +02003046 /*
3047 * Re-enter guest when pio read ahead buffer is empty or,
3048 * if it is not used, after each 1024 iteration.
3049 */
3050 if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
3051 (rc->end != 0 && rc->end == rc->pos))
Gleb Natapov5cd21912010-03-18 15:20:26 +02003052 ctxt->restart = false;
3053 }
Gleb Natapov9de41572010-04-28 19:15:22 +03003054 /*
3055 * reset read cache here in case string instruction is restared
3056 * without decoding
3057 */
3058 ctxt->decode.mem_read.end = 0;
Gleb Natapov95c55882010-04-28 19:15:39 +03003059 ctxt->eip = c->eip;
Avi Kivity018a98d2007-11-27 19:30:56 +02003060
3061done:
Gleb Natapovcb404fe2010-03-18 15:20:25 +02003062 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003063
3064twobyte_insn:
Laurent Viviere4e03de2007-09-18 11:52:50 +02003065 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003066 case 0x01: /* lgdt, lidt, lmsw */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003067 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003068 u16 size;
3069 unsigned long address;
3070
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003071 case 0: /* vmcall */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003072 if (c->modrm_mod != 3 || c->modrm_rm != 1)
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003073 goto cannot_emulate;
3074
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05003075 rc = kvm_fix_hypercall(ctxt->vcpu);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003076 if (rc != X86EMUL_CONTINUE)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05003077 goto done;
3078
Avi Kivity33e38852008-05-21 15:34:25 +03003079 /* Let the processor re-execute the fixed hypercall */
Gleb Natapov063db062010-03-18 15:20:06 +02003080 c->eip = ctxt->eip;
Avi Kivity16286d02008-04-14 14:40:50 +03003081 /* Disable writeback. */
3082 c->dst.type = OP_NONE;
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003083 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003084 case 2: /* lgdt */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003085 rc = read_descriptor(ctxt, ops, c->src.ptr,
3086 &size, &address, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003087 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003088 goto done;
3089 realmode_lgdt(ctxt->vcpu, size, address);
Avi Kivity16286d02008-04-14 14:40:50 +03003090 /* Disable writeback. */
3091 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003092 break;
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003093 case 3: /* lidt/vmmcall */
Avi Kivity2b3d2a22008-12-23 19:46:01 +02003094 if (c->modrm_mod == 3) {
3095 switch (c->modrm_rm) {
3096 case 1:
3097 rc = kvm_fix_hypercall(ctxt->vcpu);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003098 if (rc != X86EMUL_CONTINUE)
Avi Kivity2b3d2a22008-12-23 19:46:01 +02003099 goto done;
3100 break;
3101 default:
3102 goto cannot_emulate;
3103 }
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003104 } else {
Laurent Viviere4e03de2007-09-18 11:52:50 +02003105 rc = read_descriptor(ctxt, ops, c->src.ptr,
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003106 &size, &address,
Laurent Viviere4e03de2007-09-18 11:52:50 +02003107 c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003108 if (rc != X86EMUL_CONTINUE)
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003109 goto done;
3110 realmode_lidt(ctxt->vcpu, size, address);
3111 }
Avi Kivity16286d02008-04-14 14:40:50 +03003112 /* Disable writeback. */
3113 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003114 break;
3115 case 4: /* smsw */
Avi Kivity16286d02008-04-14 14:40:50 +03003116 c->dst.bytes = 2;
Gleb Natapov52a46612010-03-18 15:20:03 +02003117 c->dst.val = ops->get_cr(0, ctxt->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003118 break;
3119 case 6: /* lmsw */
Gleb Natapov93a152b2010-03-18 15:20:04 +02003120 ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0ful) |
3121 (c->src.val & 0x0f), ctxt->vcpu);
Avi Kivitydc7457e2008-04-30 16:13:36 +03003122 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003123 break;
Gleb Natapov6e1e5ff2010-03-18 15:20:08 +02003124 case 5: /* not defined */
Gleb Natapov54b84862010-04-28 19:15:44 +03003125 emulate_ud(ctxt);
Gleb Natapov6e1e5ff2010-03-18 15:20:08 +02003126 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003127 case 7: /* invlpg*/
Gleb Natapov69f55cb2010-03-18 15:20:20 +02003128 emulate_invlpg(ctxt->vcpu, c->modrm_ea);
Avi Kivity16286d02008-04-14 14:40:50 +03003129 /* Disable writeback. */
3130 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003131 break;
3132 default:
3133 goto cannot_emulate;
3134 }
3135 break;
Andre Przywarae99f0502009-06-17 15:50:33 +02003136 case 0x05: /* syscall */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003137 rc = emulate_syscall(ctxt, ops);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02003138 if (rc != X86EMUL_CONTINUE)
3139 goto done;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02003140 else
3141 goto writeback;
Andre Przywarae99f0502009-06-17 15:50:33 +02003142 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003143 case 0x06:
3144 emulate_clts(ctxt->vcpu);
3145 c->dst.type = OP_NONE;
3146 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003147 case 0x09: /* wbinvd */
Sheng Yangf5f48ee2010-06-30 12:25:15 +08003148 kvm_emulate_wbinvd(ctxt->vcpu);
3149 c->dst.type = OP_NONE;
3150 break;
3151 case 0x08: /* invd */
Avi Kivity018a98d2007-11-27 19:30:56 +02003152 case 0x0d: /* GrpP (prefetch) */
3153 case 0x18: /* Grp16 (prefetch/nop) */
3154 c->dst.type = OP_NONE;
3155 break;
3156 case 0x20: /* mov cr, reg */
Gleb Natapov6aebfa62010-03-18 15:20:10 +02003157 switch (c->modrm_reg) {
3158 case 1:
3159 case 5 ... 7:
3160 case 9 ... 15:
Gleb Natapov54b84862010-04-28 19:15:44 +03003161 emulate_ud(ctxt);
Gleb Natapov6aebfa62010-03-18 15:20:10 +02003162 goto done;
3163 }
Gleb Natapov52a46612010-03-18 15:20:03 +02003164 c->regs[c->modrm_rm] = ops->get_cr(c->modrm_reg, ctxt->vcpu);
Avi Kivity018a98d2007-11-27 19:30:56 +02003165 c->dst.type = OP_NONE; /* no writeback */
3166 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003167 case 0x21: /* mov from dr to reg */
Gleb Natapov1e470be2010-03-18 15:20:11 +02003168 if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
3169 (c->modrm_reg == 4 || c->modrm_reg == 5)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003170 emulate_ud(ctxt);
Gleb Natapov1e470be2010-03-18 15:20:11 +02003171 goto done;
3172 }
Gleb Natapov35aa5372010-04-28 19:15:27 +03003173 ops->get_dr(c->modrm_reg, &c->regs[c->modrm_rm], ctxt->vcpu);
Laurent Viviera01af5e2007-09-24 11:10:56 +02003174 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003175 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003176 case 0x22: /* mov reg, cr */
Gleb Natapov0f122442010-04-28 19:15:31 +03003177 if (ops->set_cr(c->modrm_reg, c->modrm_val, ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003178 emulate_gp(ctxt, 0);
Gleb Natapov0f122442010-04-28 19:15:31 +03003179 goto done;
3180 }
Avi Kivity018a98d2007-11-27 19:30:56 +02003181 c->dst.type = OP_NONE;
3182 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003183 case 0x23: /* mov from reg to dr */
Gleb Natapov1e470be2010-03-18 15:20:11 +02003184 if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
3185 (c->modrm_reg == 4 || c->modrm_reg == 5)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003186 emulate_ud(ctxt);
Gleb Natapov1e470be2010-03-18 15:20:11 +02003187 goto done;
3188 }
Gleb Natapov35aa5372010-04-28 19:15:27 +03003189
Gleb Natapov338dbc92010-04-28 19:15:32 +03003190 if (ops->set_dr(c->modrm_reg, c->regs[c->modrm_rm] &
3191 ((ctxt->mode == X86EMUL_MODE_PROT64) ?
3192 ~0ULL : ~0U), ctxt->vcpu) < 0) {
3193 /* #UD condition is already handled by the code above */
Gleb Natapov54b84862010-04-28 19:15:44 +03003194 emulate_gp(ctxt, 0);
Gleb Natapov338dbc92010-04-28 19:15:32 +03003195 goto done;
3196 }
3197
Laurent Viviera01af5e2007-09-24 11:10:56 +02003198 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003199 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003200 case 0x30:
3201 /* wrmsr */
3202 msr_data = (u32)c->regs[VCPU_REGS_RAX]
3203 | ((u64)c->regs[VCPU_REGS_RDX] << 32);
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003204 if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003205 emulate_gp(ctxt, 0);
Gleb Natapovfd525362010-03-18 15:20:13 +02003206 goto done;
Avi Kivity018a98d2007-11-27 19:30:56 +02003207 }
3208 rc = X86EMUL_CONTINUE;
3209 c->dst.type = OP_NONE;
3210 break;
3211 case 0x32:
3212 /* rdmsr */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003213 if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003214 emulate_gp(ctxt, 0);
Gleb Natapovfd525362010-03-18 15:20:13 +02003215 goto done;
Avi Kivity018a98d2007-11-27 19:30:56 +02003216 } else {
3217 c->regs[VCPU_REGS_RAX] = (u32)msr_data;
3218 c->regs[VCPU_REGS_RDX] = msr_data >> 32;
3219 }
3220 rc = X86EMUL_CONTINUE;
3221 c->dst.type = OP_NONE;
3222 break;
Andre Przywarae99f0502009-06-17 15:50:33 +02003223 case 0x34: /* sysenter */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003224 rc = emulate_sysenter(ctxt, ops);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02003225 if (rc != X86EMUL_CONTINUE)
3226 goto done;
Andre Przywara8c604352009-06-18 12:56:01 +02003227 else
3228 goto writeback;
Andre Przywarae99f0502009-06-17 15:50:33 +02003229 break;
3230 case 0x35: /* sysexit */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003231 rc = emulate_sysexit(ctxt, ops);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02003232 if (rc != X86EMUL_CONTINUE)
3233 goto done;
Andre Przywara4668f052009-06-18 12:56:02 +02003234 else
3235 goto writeback;
Andre Przywarae99f0502009-06-17 15:50:33 +02003236 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003237 case 0x40 ... 0x4f: /* cmov */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003238 c->dst.val = c->dst.orig_val = c->src.val;
Laurent Viviera01af5e2007-09-24 11:10:56 +02003239 if (!test_cc(c->b, ctxt->eflags))
3240 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003241 break;
Gleb Natapovb2833e32009-04-12 13:36:30 +03003242 case 0x80 ... 0x8f: /* jnz rel, etc*/
Avi Kivity018a98d2007-11-27 19:30:56 +02003243 if (test_cc(c->b, ctxt->eflags))
Gleb Natapovb2833e32009-04-12 13:36:30 +03003244 jmp_rel(c, c->src.val);
Avi Kivity018a98d2007-11-27 19:30:56 +02003245 c->dst.type = OP_NONE;
3246 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003247 case 0xa0: /* push fs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03003248 emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003249 break;
3250 case 0xa1: /* pop fs */
3251 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003252 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003253 goto done;
3254 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003255 case 0xa3:
3256 bt: /* bt */
Qing Hee4f8e032007-09-24 17:22:13 +08003257 c->dst.type = OP_NONE;
Laurent Viviere4e03de2007-09-18 11:52:50 +02003258 /* only subword offset */
3259 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003260 emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003261 break;
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01003262 case 0xa4: /* shld imm8, r, r/m */
3263 case 0xa5: /* shld cl, r, r/m */
3264 emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
3265 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003266 case 0xa8: /* push gs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03003267 emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003268 break;
3269 case 0xa9: /* pop gs */
3270 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003271 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003272 goto done;
3273 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003274 case 0xab:
3275 bts: /* bts */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003276 /* only subword offset */
3277 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003278 emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003279 break;
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01003280 case 0xac: /* shrd imm8, r, r/m */
3281 case 0xad: /* shrd cl, r, r/m */
3282 emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
3283 break;
Glauber Costa2a7c5b82008-07-10 17:08:15 -03003284 case 0xae: /* clflush */
3285 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003286 case 0xb0 ... 0xb1: /* cmpxchg */
3287 /*
3288 * Save real source value, then compare EAX against
3289 * destination.
3290 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003291 c->src.orig_val = c->src.val;
3292 c->src.val = c->regs[VCPU_REGS_RAX];
Laurent Vivier05f086f2007-09-24 11:10:55 +02003293 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
3294 if (ctxt->eflags & EFLG_ZF) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003295 /* Success: write back to memory. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003296 c->dst.val = c->src.orig_val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003297 } else {
3298 /* Failure: write the value we saw to EAX. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003299 c->dst.type = OP_REG;
3300 c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08003301 }
3302 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003303 case 0xb3:
3304 btr: /* btr */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003305 /* only subword offset */
3306 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003307 emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003308 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003309 case 0xb6 ... 0xb7: /* movzx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003310 c->dst.bytes = c->op_bytes;
3311 c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
3312 : (u16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003313 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003314 case 0xba: /* Grp8 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003315 switch (c->modrm_reg & 3) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003316 case 0:
3317 goto bt;
3318 case 1:
3319 goto bts;
3320 case 2:
3321 goto btr;
3322 case 3:
3323 goto btc;
3324 }
3325 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003326 case 0xbb:
3327 btc: /* btc */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003328 /* only subword offset */
3329 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003330 emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003331 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003332 case 0xbe ... 0xbf: /* movsx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003333 c->dst.bytes = c->op_bytes;
3334 c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
3335 (s16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003336 break;
Sheng Yanga012e652007-10-15 14:24:20 +08003337 case 0xc3: /* movnti */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003338 c->dst.bytes = c->op_bytes;
3339 c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
3340 (u64) c->src.val;
Sheng Yanga012e652007-10-15 14:24:20 +08003341 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003342 case 0xc7: /* Grp9 (cmpxchg8b) */
Gleb Natapov69f55cb2010-03-18 15:20:20 +02003343 rc = emulate_grp9(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003344 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02003345 goto done;
3346 break;
Avi Kivity91269b82010-07-25 14:51:16 +03003347 default:
3348 goto cannot_emulate;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003349 }
3350 goto writeback;
3351
3352cannot_emulate:
Laurent Viviere4e03de2007-09-18 11:52:50 +02003353 DPRINTF("Cannot emulate %02x\n", c->b);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003354 return -1;
3355}