blob: a097595d4dc7a741d7bb01c8048085aced401abd [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * sata_nv.c - NVIDIA nForce SATA
3 *
4 * Copyright 2004 NVIDIA Corp. All rights reserved.
5 * Copyright 2004 Andrew Chew
6 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaa7e16d2005-08-29 15:12:56 -04008 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2, or (at your option)
11 * any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; see the file COPYING. If not, write to
20 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
Linus Torvalds1da177e2005-04-16 15:20:36 -070021 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040022 *
23 * libata documentation is available via 'make {ps|pdf}docs',
24 * as Documentation/DocBook/libata.*
25 *
26 * No hardware documentation available outside of NVIDIA.
27 * This driver programs the NVIDIA SATA controller in a similar
28 * fashion as with other PCI IDE BMDMA controllers, with a few
29 * NV-specific details such as register offsets, SATA phy location,
30 * hotplug info, etc.
31 *
Robert Hancockfbbb2622006-10-27 19:08:41 -070032 * CK804/MCP04 controllers support an alternate programming interface
33 * similar to the ADMA specification (with some modifications).
34 * This allows the use of NCQ. Non-DMA-mapped ATA commands are still
35 * sent through the legacy interface.
36 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070037 */
38
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <linux/kernel.h>
40#include <linux/module.h>
41#include <linux/pci.h>
42#include <linux/init.h>
43#include <linux/blkdev.h>
44#include <linux/delay.h>
45#include <linux/interrupt.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050046#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <scsi/scsi_host.h>
Robert Hancockfbbb2622006-10-27 19:08:41 -070048#include <scsi/scsi_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <linux/libata.h>
50
51#define DRV_NAME "sata_nv"
Robert Hancockcdf56bc2007-01-03 18:13:57 -060052#define DRV_VERSION "3.3"
Robert Hancockfbbb2622006-10-27 19:08:41 -070053
54#define NV_ADMA_DMA_BOUNDARY 0xffffffffUL
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Jeff Garzik10ad05d2006-03-22 23:50:50 -050056enum {
Tejun Heo0d5ff562007-02-01 15:06:36 +090057 NV_MMIO_BAR = 5,
58
Jeff Garzik10ad05d2006-03-22 23:50:50 -050059 NV_PORTS = 2,
60 NV_PIO_MASK = 0x1f,
61 NV_MWDMA_MASK = 0x07,
62 NV_UDMA_MASK = 0x7f,
63 NV_PORT0_SCR_REG_OFFSET = 0x00,
64 NV_PORT1_SCR_REG_OFFSET = 0x40,
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
Tejun Heo27e4b272006-06-17 15:49:55 +090066 /* INT_STATUS/ENABLE */
Jeff Garzik10ad05d2006-03-22 23:50:50 -050067 NV_INT_STATUS = 0x10,
Jeff Garzik10ad05d2006-03-22 23:50:50 -050068 NV_INT_ENABLE = 0x11,
Tejun Heo27e4b272006-06-17 15:49:55 +090069 NV_INT_STATUS_CK804 = 0x440,
Jeff Garzik10ad05d2006-03-22 23:50:50 -050070 NV_INT_ENABLE_CK804 = 0x441,
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Tejun Heo27e4b272006-06-17 15:49:55 +090072 /* INT_STATUS/ENABLE bits */
73 NV_INT_DEV = 0x01,
74 NV_INT_PM = 0x02,
75 NV_INT_ADDED = 0x04,
76 NV_INT_REMOVED = 0x08,
77
78 NV_INT_PORT_SHIFT = 4, /* each port occupies 4 bits */
79
Tejun Heo39f87582006-06-17 15:49:56 +090080 NV_INT_ALL = 0x0f,
Tejun Heo5a44eff2006-06-17 15:49:56 +090081 NV_INT_MASK = NV_INT_DEV |
82 NV_INT_ADDED | NV_INT_REMOVED,
Tejun Heo39f87582006-06-17 15:49:56 +090083
Tejun Heo27e4b272006-06-17 15:49:55 +090084 /* INT_CONFIG */
Jeff Garzik10ad05d2006-03-22 23:50:50 -050085 NV_INT_CONFIG = 0x12,
86 NV_INT_CONFIG_METHD = 0x01, // 0 = INT, 1 = SMI
Linus Torvalds1da177e2005-04-16 15:20:36 -070087
Jeff Garzik10ad05d2006-03-22 23:50:50 -050088 // For PCI config register 20
89 NV_MCP_SATA_CFG_20 = 0x50,
90 NV_MCP_SATA_CFG_20_SATA_SPACE_EN = 0x04,
Robert Hancockfbbb2622006-10-27 19:08:41 -070091 NV_MCP_SATA_CFG_20_PORT0_EN = (1 << 17),
92 NV_MCP_SATA_CFG_20_PORT1_EN = (1 << 16),
93 NV_MCP_SATA_CFG_20_PORT0_PWB_EN = (1 << 14),
94 NV_MCP_SATA_CFG_20_PORT1_PWB_EN = (1 << 12),
95
96 NV_ADMA_MAX_CPBS = 32,
97 NV_ADMA_CPB_SZ = 128,
98 NV_ADMA_APRD_SZ = 16,
99 NV_ADMA_SGTBL_LEN = (1024 - NV_ADMA_CPB_SZ) /
100 NV_ADMA_APRD_SZ,
101 NV_ADMA_SGTBL_TOTAL_LEN = NV_ADMA_SGTBL_LEN + 5,
102 NV_ADMA_SGTBL_SZ = NV_ADMA_SGTBL_LEN * NV_ADMA_APRD_SZ,
103 NV_ADMA_PORT_PRIV_DMA_SZ = NV_ADMA_MAX_CPBS *
104 (NV_ADMA_CPB_SZ + NV_ADMA_SGTBL_SZ),
105
106 /* BAR5 offset to ADMA general registers */
107 NV_ADMA_GEN = 0x400,
108 NV_ADMA_GEN_CTL = 0x00,
109 NV_ADMA_NOTIFIER_CLEAR = 0x30,
110
111 /* BAR5 offset to ADMA ports */
112 NV_ADMA_PORT = 0x480,
113
114 /* size of ADMA port register space */
115 NV_ADMA_PORT_SIZE = 0x100,
116
117 /* ADMA port registers */
118 NV_ADMA_CTL = 0x40,
119 NV_ADMA_CPB_COUNT = 0x42,
120 NV_ADMA_NEXT_CPB_IDX = 0x43,
121 NV_ADMA_STAT = 0x44,
122 NV_ADMA_CPB_BASE_LOW = 0x48,
123 NV_ADMA_CPB_BASE_HIGH = 0x4C,
124 NV_ADMA_APPEND = 0x50,
125 NV_ADMA_NOTIFIER = 0x68,
126 NV_ADMA_NOTIFIER_ERROR = 0x6C,
127
128 /* NV_ADMA_CTL register bits */
129 NV_ADMA_CTL_HOTPLUG_IEN = (1 << 0),
130 NV_ADMA_CTL_CHANNEL_RESET = (1 << 5),
131 NV_ADMA_CTL_GO = (1 << 7),
132 NV_ADMA_CTL_AIEN = (1 << 8),
133 NV_ADMA_CTL_READ_NON_COHERENT = (1 << 11),
134 NV_ADMA_CTL_WRITE_NON_COHERENT = (1 << 12),
135
136 /* CPB response flag bits */
137 NV_CPB_RESP_DONE = (1 << 0),
138 NV_CPB_RESP_ATA_ERR = (1 << 3),
139 NV_CPB_RESP_CMD_ERR = (1 << 4),
140 NV_CPB_RESP_CPB_ERR = (1 << 7),
141
142 /* CPB control flag bits */
143 NV_CPB_CTL_CPB_VALID = (1 << 0),
144 NV_CPB_CTL_QUEUE = (1 << 1),
145 NV_CPB_CTL_APRD_VALID = (1 << 2),
146 NV_CPB_CTL_IEN = (1 << 3),
147 NV_CPB_CTL_FPDMA = (1 << 4),
148
149 /* APRD flags */
150 NV_APRD_WRITE = (1 << 1),
151 NV_APRD_END = (1 << 2),
152 NV_APRD_CONT = (1 << 3),
153
154 /* NV_ADMA_STAT flags */
155 NV_ADMA_STAT_TIMEOUT = (1 << 0),
156 NV_ADMA_STAT_HOTUNPLUG = (1 << 1),
157 NV_ADMA_STAT_HOTPLUG = (1 << 2),
158 NV_ADMA_STAT_CPBERR = (1 << 4),
159 NV_ADMA_STAT_SERROR = (1 << 5),
160 NV_ADMA_STAT_CMD_COMPLETE = (1 << 6),
161 NV_ADMA_STAT_IDLE = (1 << 8),
162 NV_ADMA_STAT_LEGACY = (1 << 9),
163 NV_ADMA_STAT_STOPPED = (1 << 10),
164 NV_ADMA_STAT_DONE = (1 << 12),
165 NV_ADMA_STAT_ERR = NV_ADMA_STAT_CPBERR |
166 NV_ADMA_STAT_TIMEOUT,
167
168 /* port flags */
169 NV_ADMA_PORT_REGISTER_MODE = (1 << 0),
Robert Hancock2dec7552006-11-26 14:20:19 -0600170 NV_ADMA_ATAPI_SETUP_COMPLETE = (1 << 1),
Robert Hancockfbbb2622006-10-27 19:08:41 -0700171
Jeff Garzik10ad05d2006-03-22 23:50:50 -0500172};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173
Robert Hancockfbbb2622006-10-27 19:08:41 -0700174/* ADMA Physical Region Descriptor - one SG segment */
175struct nv_adma_prd {
176 __le64 addr;
177 __le32 len;
178 u8 flags;
179 u8 packet_len;
180 __le16 reserved;
181};
182
183enum nv_adma_regbits {
184 CMDEND = (1 << 15), /* end of command list */
185 WNB = (1 << 14), /* wait-not-BSY */
186 IGN = (1 << 13), /* ignore this entry */
187 CS1n = (1 << (4 + 8)), /* std. PATA signals follow... */
188 DA2 = (1 << (2 + 8)),
189 DA1 = (1 << (1 + 8)),
190 DA0 = (1 << (0 + 8)),
191};
192
193/* ADMA Command Parameter Block
194 The first 5 SG segments are stored inside the Command Parameter Block itself.
195 If there are more than 5 segments the remainder are stored in a separate
196 memory area indicated by next_aprd. */
197struct nv_adma_cpb {
198 u8 resp_flags; /* 0 */
199 u8 reserved1; /* 1 */
200 u8 ctl_flags; /* 2 */
201 /* len is length of taskfile in 64 bit words */
202 u8 len; /* 3 */
203 u8 tag; /* 4 */
204 u8 next_cpb_idx; /* 5 */
205 __le16 reserved2; /* 6-7 */
206 __le16 tf[12]; /* 8-31 */
207 struct nv_adma_prd aprd[5]; /* 32-111 */
208 __le64 next_aprd; /* 112-119 */
209 __le64 reserved3; /* 120-127 */
210};
211
212
213struct nv_adma_port_priv {
214 struct nv_adma_cpb *cpb;
215 dma_addr_t cpb_dma;
216 struct nv_adma_prd *aprd;
217 dma_addr_t aprd_dma;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600218 void __iomem * ctl_block;
219 void __iomem * gen_block;
220 void __iomem * notifier_clear_block;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700221 u8 flags;
Robert Hancock5e5c74a2007-02-19 18:42:30 -0600222 int last_issue_ncq;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700223};
224
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600225struct nv_host_priv {
226 unsigned long type;
227};
228
Robert Hancockfbbb2622006-10-27 19:08:41 -0700229#define NV_ADMA_CHECK_INTR(GCTL, PORT) ((GCTL) & ( 1 << (19 + (12 * (PORT)))))
230
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231static int nv_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600232static void nv_remove_one (struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900233#ifdef CONFIG_PM
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600234static int nv_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900235#endif
Jeff Garzikcca39742006-08-24 03:19:22 -0400236static void nv_ck804_host_stop(struct ata_host *host);
David Howells7d12e782006-10-05 14:55:46 +0100237static irqreturn_t nv_generic_interrupt(int irq, void *dev_instance);
238static irqreturn_t nv_nf2_interrupt(int irq, void *dev_instance);
239static irqreturn_t nv_ck804_interrupt(int irq, void *dev_instance);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240static u32 nv_scr_read (struct ata_port *ap, unsigned int sc_reg);
241static void nv_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242
Tejun Heo39f87582006-06-17 15:49:56 +0900243static void nv_nf2_freeze(struct ata_port *ap);
244static void nv_nf2_thaw(struct ata_port *ap);
245static void nv_ck804_freeze(struct ata_port *ap);
246static void nv_ck804_thaw(struct ata_port *ap);
247static void nv_error_handler(struct ata_port *ap);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700248static int nv_adma_slave_config(struct scsi_device *sdev);
Robert Hancock2dec7552006-11-26 14:20:19 -0600249static int nv_adma_check_atapi_dma(struct ata_queued_cmd *qc);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700250static void nv_adma_qc_prep(struct ata_queued_cmd *qc);
251static unsigned int nv_adma_qc_issue(struct ata_queued_cmd *qc);
252static irqreturn_t nv_adma_interrupt(int irq, void *dev_instance);
253static void nv_adma_irq_clear(struct ata_port *ap);
254static int nv_adma_port_start(struct ata_port *ap);
255static void nv_adma_port_stop(struct ata_port *ap);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900256#ifdef CONFIG_PM
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600257static int nv_adma_port_suspend(struct ata_port *ap, pm_message_t mesg);
258static int nv_adma_port_resume(struct ata_port *ap);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900259#endif
Robert Hancock53014e22007-05-05 15:36:36 -0600260static void nv_adma_freeze(struct ata_port *ap);
261static void nv_adma_thaw(struct ata_port *ap);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700262static void nv_adma_error_handler(struct ata_port *ap);
263static void nv_adma_host_stop(struct ata_host *host);
Robert Hancockf5ecac22007-02-20 21:49:10 -0600264static void nv_adma_post_internal_cmd(struct ata_queued_cmd *qc);
Robert Hancockf2fb3442007-03-26 21:43:36 -0800265static void nv_adma_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
Tejun Heo39f87582006-06-17 15:49:56 +0900266
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267enum nv_host_type
268{
269 GENERIC,
270 NFORCE2,
Tejun Heo27e4b272006-06-17 15:49:55 +0900271 NFORCE3 = NFORCE2, /* NF2 == NF3 as far as sata_nv is concerned */
Robert Hancockfbbb2622006-10-27 19:08:41 -0700272 CK804,
273 ADMA
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274};
275
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500276static const struct pci_device_id nv_pci_tbl[] = {
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400277 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2S_SATA), NFORCE2 },
278 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA), NFORCE3 },
279 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA2), NFORCE3 },
280 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_SATA), CK804 },
281 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_SATA2), CK804 },
282 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_SATA), CK804 },
283 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_SATA2), CK804 },
284 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA), GENERIC },
285 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA2), GENERIC },
286 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA), GENERIC },
287 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA2), GENERIC },
288 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SATA), GENERIC },
289 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SATA2), GENERIC },
290 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SATA3), GENERIC },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 { PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
292 PCI_ANY_ID, PCI_ANY_ID,
293 PCI_CLASS_STORAGE_IDE<<8, 0xffff00, GENERIC },
Daniel Drake541134c2005-07-03 13:44:39 +0100294 { PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
295 PCI_ANY_ID, PCI_ANY_ID,
296 PCI_CLASS_STORAGE_RAID<<8, 0xffff00, GENERIC },
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400297
298 { } /* terminate list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299};
300
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301static struct pci_driver nv_pci_driver = {
302 .name = DRV_NAME,
303 .id_table = nv_pci_tbl,
304 .probe = nv_init_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900305#ifdef CONFIG_PM
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600306 .suspend = ata_pci_device_suspend,
307 .resume = nv_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900308#endif
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600309 .remove = nv_remove_one,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310};
311
Jeff Garzik193515d2005-11-07 00:59:37 -0500312static struct scsi_host_template nv_sht = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313 .module = THIS_MODULE,
314 .name = DRV_NAME,
315 .ioctl = ata_scsi_ioctl,
316 .queuecommand = ata_scsi_queuecmd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 .can_queue = ATA_DEF_QUEUE,
318 .this_id = ATA_SHT_THIS_ID,
319 .sg_tablesize = LIBATA_MAX_PRD,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
321 .emulated = ATA_SHT_EMULATED,
322 .use_clustering = ATA_SHT_USE_CLUSTERING,
323 .proc_name = DRV_NAME,
324 .dma_boundary = ATA_DMA_BOUNDARY,
325 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900326 .slave_destroy = ata_scsi_slave_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327 .bios_param = ata_std_bios_param,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900328#ifdef CONFIG_PM
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600329 .suspend = ata_scsi_device_suspend,
330 .resume = ata_scsi_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900331#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332};
333
Robert Hancockfbbb2622006-10-27 19:08:41 -0700334static struct scsi_host_template nv_adma_sht = {
335 .module = THIS_MODULE,
336 .name = DRV_NAME,
337 .ioctl = ata_scsi_ioctl,
338 .queuecommand = ata_scsi_queuecmd,
339 .can_queue = NV_ADMA_MAX_CPBS,
340 .this_id = ATA_SHT_THIS_ID,
341 .sg_tablesize = NV_ADMA_SGTBL_TOTAL_LEN,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700342 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
343 .emulated = ATA_SHT_EMULATED,
344 .use_clustering = ATA_SHT_USE_CLUSTERING,
345 .proc_name = DRV_NAME,
346 .dma_boundary = NV_ADMA_DMA_BOUNDARY,
347 .slave_configure = nv_adma_slave_config,
348 .slave_destroy = ata_scsi_slave_destroy,
349 .bios_param = ata_std_bios_param,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900350#ifdef CONFIG_PM
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600351 .suspend = ata_scsi_device_suspend,
352 .resume = ata_scsi_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900353#endif
Robert Hancockfbbb2622006-10-27 19:08:41 -0700354};
355
Tejun Heoada364e2006-06-17 15:49:56 +0900356static const struct ata_port_operations nv_generic_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 .port_disable = ata_port_disable,
358 .tf_load = ata_tf_load,
359 .tf_read = ata_tf_read,
360 .exec_command = ata_exec_command,
361 .check_status = ata_check_status,
362 .dev_select = ata_std_dev_select,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363 .bmdma_setup = ata_bmdma_setup,
364 .bmdma_start = ata_bmdma_start,
365 .bmdma_stop = ata_bmdma_stop,
366 .bmdma_status = ata_bmdma_status,
367 .qc_prep = ata_qc_prep,
368 .qc_issue = ata_qc_issue_prot,
Tejun Heo39f87582006-06-17 15:49:56 +0900369 .freeze = ata_bmdma_freeze,
370 .thaw = ata_bmdma_thaw,
371 .error_handler = nv_error_handler,
372 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900373 .data_xfer = ata_data_xfer,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900375 .irq_on = ata_irq_on,
376 .irq_ack = ata_irq_ack,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377 .scr_read = nv_scr_read,
378 .scr_write = nv_scr_write,
379 .port_start = ata_port_start,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380};
381
Tejun Heoada364e2006-06-17 15:49:56 +0900382static const struct ata_port_operations nv_nf2_ops = {
383 .port_disable = ata_port_disable,
384 .tf_load = ata_tf_load,
385 .tf_read = ata_tf_read,
386 .exec_command = ata_exec_command,
387 .check_status = ata_check_status,
388 .dev_select = ata_std_dev_select,
Tejun Heoada364e2006-06-17 15:49:56 +0900389 .bmdma_setup = ata_bmdma_setup,
390 .bmdma_start = ata_bmdma_start,
391 .bmdma_stop = ata_bmdma_stop,
392 .bmdma_status = ata_bmdma_status,
393 .qc_prep = ata_qc_prep,
394 .qc_issue = ata_qc_issue_prot,
Tejun Heo39f87582006-06-17 15:49:56 +0900395 .freeze = nv_nf2_freeze,
396 .thaw = nv_nf2_thaw,
397 .error_handler = nv_error_handler,
398 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900399 .data_xfer = ata_data_xfer,
Tejun Heoada364e2006-06-17 15:49:56 +0900400 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900401 .irq_on = ata_irq_on,
402 .irq_ack = ata_irq_ack,
Tejun Heoada364e2006-06-17 15:49:56 +0900403 .scr_read = nv_scr_read,
404 .scr_write = nv_scr_write,
405 .port_start = ata_port_start,
Tejun Heoada364e2006-06-17 15:49:56 +0900406};
407
408static const struct ata_port_operations nv_ck804_ops = {
409 .port_disable = ata_port_disable,
410 .tf_load = ata_tf_load,
411 .tf_read = ata_tf_read,
412 .exec_command = ata_exec_command,
413 .check_status = ata_check_status,
414 .dev_select = ata_std_dev_select,
Tejun Heoada364e2006-06-17 15:49:56 +0900415 .bmdma_setup = ata_bmdma_setup,
416 .bmdma_start = ata_bmdma_start,
417 .bmdma_stop = ata_bmdma_stop,
418 .bmdma_status = ata_bmdma_status,
419 .qc_prep = ata_qc_prep,
420 .qc_issue = ata_qc_issue_prot,
Tejun Heo39f87582006-06-17 15:49:56 +0900421 .freeze = nv_ck804_freeze,
422 .thaw = nv_ck804_thaw,
423 .error_handler = nv_error_handler,
424 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900425 .data_xfer = ata_data_xfer,
Tejun Heoada364e2006-06-17 15:49:56 +0900426 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900427 .irq_on = ata_irq_on,
428 .irq_ack = ata_irq_ack,
Tejun Heoada364e2006-06-17 15:49:56 +0900429 .scr_read = nv_scr_read,
430 .scr_write = nv_scr_write,
431 .port_start = ata_port_start,
Tejun Heoada364e2006-06-17 15:49:56 +0900432 .host_stop = nv_ck804_host_stop,
433};
434
Robert Hancockfbbb2622006-10-27 19:08:41 -0700435static const struct ata_port_operations nv_adma_ops = {
436 .port_disable = ata_port_disable,
437 .tf_load = ata_tf_load,
Robert Hancockf2fb3442007-03-26 21:43:36 -0800438 .tf_read = nv_adma_tf_read,
Robert Hancock2dec7552006-11-26 14:20:19 -0600439 .check_atapi_dma = nv_adma_check_atapi_dma,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700440 .exec_command = ata_exec_command,
441 .check_status = ata_check_status,
442 .dev_select = ata_std_dev_select,
Robert Hancockf5ecac22007-02-20 21:49:10 -0600443 .bmdma_setup = ata_bmdma_setup,
444 .bmdma_start = ata_bmdma_start,
445 .bmdma_stop = ata_bmdma_stop,
446 .bmdma_status = ata_bmdma_status,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700447 .qc_prep = nv_adma_qc_prep,
448 .qc_issue = nv_adma_qc_issue,
Robert Hancock53014e22007-05-05 15:36:36 -0600449 .freeze = nv_adma_freeze,
450 .thaw = nv_adma_thaw,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700451 .error_handler = nv_adma_error_handler,
Robert Hancockf5ecac22007-02-20 21:49:10 -0600452 .post_internal_cmd = nv_adma_post_internal_cmd,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900453 .data_xfer = ata_data_xfer,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700454 .irq_clear = nv_adma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900455 .irq_on = ata_irq_on,
456 .irq_ack = ata_irq_ack,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700457 .scr_read = nv_scr_read,
458 .scr_write = nv_scr_write,
459 .port_start = nv_adma_port_start,
460 .port_stop = nv_adma_port_stop,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900461#ifdef CONFIG_PM
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600462 .port_suspend = nv_adma_port_suspend,
463 .port_resume = nv_adma_port_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900464#endif
Robert Hancockfbbb2622006-10-27 19:08:41 -0700465 .host_stop = nv_adma_host_stop,
466};
467
Tejun Heoada364e2006-06-17 15:49:56 +0900468static struct ata_port_info nv_port_info[] = {
469 /* generic */
470 {
471 .sht = &nv_sht,
Tejun Heo722420f2006-09-28 17:49:22 +0900472 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
473 ATA_FLAG_HRST_TO_RESUME,
Tejun Heoada364e2006-06-17 15:49:56 +0900474 .pio_mask = NV_PIO_MASK,
475 .mwdma_mask = NV_MWDMA_MASK,
476 .udma_mask = NV_UDMA_MASK,
477 .port_ops = &nv_generic_ops,
Tejun Heo9a829cc2007-04-17 23:44:08 +0900478 .irq_handler = nv_generic_interrupt,
Tejun Heoada364e2006-06-17 15:49:56 +0900479 },
480 /* nforce2/3 */
481 {
482 .sht = &nv_sht,
Tejun Heo722420f2006-09-28 17:49:22 +0900483 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
484 ATA_FLAG_HRST_TO_RESUME,
Tejun Heoada364e2006-06-17 15:49:56 +0900485 .pio_mask = NV_PIO_MASK,
486 .mwdma_mask = NV_MWDMA_MASK,
487 .udma_mask = NV_UDMA_MASK,
488 .port_ops = &nv_nf2_ops,
Tejun Heo9a829cc2007-04-17 23:44:08 +0900489 .irq_handler = nv_nf2_interrupt,
Tejun Heoada364e2006-06-17 15:49:56 +0900490 },
491 /* ck804 */
492 {
493 .sht = &nv_sht,
Tejun Heo722420f2006-09-28 17:49:22 +0900494 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
495 ATA_FLAG_HRST_TO_RESUME,
Tejun Heoada364e2006-06-17 15:49:56 +0900496 .pio_mask = NV_PIO_MASK,
497 .mwdma_mask = NV_MWDMA_MASK,
498 .udma_mask = NV_UDMA_MASK,
499 .port_ops = &nv_ck804_ops,
Tejun Heo9a829cc2007-04-17 23:44:08 +0900500 .irq_handler = nv_ck804_interrupt,
Tejun Heoada364e2006-06-17 15:49:56 +0900501 },
Robert Hancockfbbb2622006-10-27 19:08:41 -0700502 /* ADMA */
503 {
504 .sht = &nv_adma_sht,
505 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600506 ATA_FLAG_HRST_TO_RESUME |
Robert Hancockfbbb2622006-10-27 19:08:41 -0700507 ATA_FLAG_MMIO | ATA_FLAG_NCQ,
508 .pio_mask = NV_PIO_MASK,
509 .mwdma_mask = NV_MWDMA_MASK,
510 .udma_mask = NV_UDMA_MASK,
511 .port_ops = &nv_adma_ops,
Tejun Heo9a829cc2007-04-17 23:44:08 +0900512 .irq_handler = nv_adma_interrupt,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700513 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514};
515
516MODULE_AUTHOR("NVIDIA");
517MODULE_DESCRIPTION("low-level driver for NVIDIA nForce SATA controller");
518MODULE_LICENSE("GPL");
519MODULE_DEVICE_TABLE(pci, nv_pci_tbl);
520MODULE_VERSION(DRV_VERSION);
521
Robert Hancockfbbb2622006-10-27 19:08:41 -0700522static int adma_enabled = 1;
523
Robert Hancock2dec7552006-11-26 14:20:19 -0600524static void nv_adma_register_mode(struct ata_port *ap)
525{
Robert Hancock2dec7552006-11-26 14:20:19 -0600526 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600527 void __iomem *mmio = pp->ctl_block;
Robert Hancocka2cfe812007-02-05 16:26:03 -0800528 u16 tmp, status;
529 int count = 0;
Robert Hancock2dec7552006-11-26 14:20:19 -0600530
531 if (pp->flags & NV_ADMA_PORT_REGISTER_MODE)
532 return;
533
Robert Hancocka2cfe812007-02-05 16:26:03 -0800534 status = readw(mmio + NV_ADMA_STAT);
535 while(!(status & NV_ADMA_STAT_IDLE) && count < 20) {
536 ndelay(50);
537 status = readw(mmio + NV_ADMA_STAT);
538 count++;
539 }
540 if(count == 20)
541 ata_port_printk(ap, KERN_WARNING,
542 "timeout waiting for ADMA IDLE, stat=0x%hx\n",
543 status);
544
Robert Hancock2dec7552006-11-26 14:20:19 -0600545 tmp = readw(mmio + NV_ADMA_CTL);
546 writew(tmp & ~NV_ADMA_CTL_GO, mmio + NV_ADMA_CTL);
547
Robert Hancocka2cfe812007-02-05 16:26:03 -0800548 count = 0;
549 status = readw(mmio + NV_ADMA_STAT);
550 while(!(status & NV_ADMA_STAT_LEGACY) && count < 20) {
551 ndelay(50);
552 status = readw(mmio + NV_ADMA_STAT);
553 count++;
554 }
555 if(count == 20)
556 ata_port_printk(ap, KERN_WARNING,
557 "timeout waiting for ADMA LEGACY, stat=0x%hx\n",
558 status);
559
Robert Hancock2dec7552006-11-26 14:20:19 -0600560 pp->flags |= NV_ADMA_PORT_REGISTER_MODE;
561}
562
563static void nv_adma_mode(struct ata_port *ap)
564{
Robert Hancock2dec7552006-11-26 14:20:19 -0600565 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600566 void __iomem *mmio = pp->ctl_block;
Robert Hancocka2cfe812007-02-05 16:26:03 -0800567 u16 tmp, status;
568 int count = 0;
Robert Hancock2dec7552006-11-26 14:20:19 -0600569
570 if (!(pp->flags & NV_ADMA_PORT_REGISTER_MODE))
571 return;
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500572
Robert Hancock2dec7552006-11-26 14:20:19 -0600573 WARN_ON(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE);
574
575 tmp = readw(mmio + NV_ADMA_CTL);
576 writew(tmp | NV_ADMA_CTL_GO, mmio + NV_ADMA_CTL);
577
Robert Hancocka2cfe812007-02-05 16:26:03 -0800578 status = readw(mmio + NV_ADMA_STAT);
579 while(((status & NV_ADMA_STAT_LEGACY) ||
580 !(status & NV_ADMA_STAT_IDLE)) && count < 20) {
581 ndelay(50);
582 status = readw(mmio + NV_ADMA_STAT);
583 count++;
584 }
585 if(count == 20)
586 ata_port_printk(ap, KERN_WARNING,
587 "timeout waiting for ADMA LEGACY clear and IDLE, stat=0x%hx\n",
588 status);
589
Robert Hancock2dec7552006-11-26 14:20:19 -0600590 pp->flags &= ~NV_ADMA_PORT_REGISTER_MODE;
591}
592
Robert Hancockfbbb2622006-10-27 19:08:41 -0700593static int nv_adma_slave_config(struct scsi_device *sdev)
594{
595 struct ata_port *ap = ata_shost_to_port(sdev->host);
Robert Hancock2dec7552006-11-26 14:20:19 -0600596 struct nv_adma_port_priv *pp = ap->private_data;
597 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700598 u64 bounce_limit;
599 unsigned long segment_boundary;
600 unsigned short sg_tablesize;
601 int rc;
Robert Hancock2dec7552006-11-26 14:20:19 -0600602 int adma_enable;
603 u32 current_reg, new_reg, config_mask;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700604
605 rc = ata_scsi_slave_config(sdev);
606
607 if (sdev->id >= ATA_MAX_DEVICES || sdev->channel || sdev->lun)
608 /* Not a proper libata device, ignore */
609 return rc;
610
611 if (ap->device[sdev->id].class == ATA_DEV_ATAPI) {
612 /*
613 * NVIDIA reports that ADMA mode does not support ATAPI commands.
614 * Therefore ATAPI commands are sent through the legacy interface.
615 * However, the legacy interface only supports 32-bit DMA.
616 * Restrict DMA parameters as required by the legacy interface
617 * when an ATAPI device is connected.
618 */
619 bounce_limit = ATA_DMA_MASK;
620 segment_boundary = ATA_DMA_BOUNDARY;
621 /* Subtract 1 since an extra entry may be needed for padding, see
622 libata-scsi.c */
623 sg_tablesize = LIBATA_MAX_PRD - 1;
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500624
Robert Hancock2dec7552006-11-26 14:20:19 -0600625 /* Since the legacy DMA engine is in use, we need to disable ADMA
626 on the port. */
627 adma_enable = 0;
628 nv_adma_register_mode(ap);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700629 }
630 else {
631 bounce_limit = *ap->dev->dma_mask;
632 segment_boundary = NV_ADMA_DMA_BOUNDARY;
633 sg_tablesize = NV_ADMA_SGTBL_TOTAL_LEN;
Robert Hancock2dec7552006-11-26 14:20:19 -0600634 adma_enable = 1;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700635 }
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500636
Robert Hancock2dec7552006-11-26 14:20:19 -0600637 pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &current_reg);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700638
Robert Hancock2dec7552006-11-26 14:20:19 -0600639 if(ap->port_no == 1)
640 config_mask = NV_MCP_SATA_CFG_20_PORT1_EN |
641 NV_MCP_SATA_CFG_20_PORT1_PWB_EN;
642 else
643 config_mask = NV_MCP_SATA_CFG_20_PORT0_EN |
644 NV_MCP_SATA_CFG_20_PORT0_PWB_EN;
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500645
Robert Hancock2dec7552006-11-26 14:20:19 -0600646 if(adma_enable) {
647 new_reg = current_reg | config_mask;
648 pp->flags &= ~NV_ADMA_ATAPI_SETUP_COMPLETE;
649 }
650 else {
651 new_reg = current_reg & ~config_mask;
652 pp->flags |= NV_ADMA_ATAPI_SETUP_COMPLETE;
653 }
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500654
Robert Hancock2dec7552006-11-26 14:20:19 -0600655 if(current_reg != new_reg)
656 pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, new_reg);
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500657
Robert Hancockfbbb2622006-10-27 19:08:41 -0700658 blk_queue_bounce_limit(sdev->request_queue, bounce_limit);
659 blk_queue_segment_boundary(sdev->request_queue, segment_boundary);
660 blk_queue_max_hw_segments(sdev->request_queue, sg_tablesize);
661 ata_port_printk(ap, KERN_INFO,
662 "bounce limit 0x%llX, segment boundary 0x%lX, hw segs %hu\n",
663 (unsigned long long)bounce_limit, segment_boundary, sg_tablesize);
664 return rc;
665}
666
Robert Hancock2dec7552006-11-26 14:20:19 -0600667static int nv_adma_check_atapi_dma(struct ata_queued_cmd *qc)
668{
669 struct nv_adma_port_priv *pp = qc->ap->private_data;
670 return !(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE);
671}
672
Robert Hancockf2fb3442007-03-26 21:43:36 -0800673static void nv_adma_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
674{
675 /* Since commands where a result TF is requested are not
676 executed in ADMA mode, the only time this function will be called
677 in ADMA mode will be if a command fails. In this case we
678 don't care about going into register mode with ADMA commands
679 pending, as the commands will all shortly be aborted anyway. */
680 nv_adma_register_mode(ap);
681
682 ata_tf_read(ap, tf);
683}
684
Robert Hancock2dec7552006-11-26 14:20:19 -0600685static unsigned int nv_adma_tf_to_cpb(struct ata_taskfile *tf, __le16 *cpb)
Robert Hancockfbbb2622006-10-27 19:08:41 -0700686{
687 unsigned int idx = 0;
688
Robert Hancockac3d6b82007-02-19 19:02:46 -0600689 if(tf->flags & ATA_TFLAG_ISADDR) {
690 if (tf->flags & ATA_TFLAG_LBA48) {
691 cpb[idx++] = cpu_to_le16((ATA_REG_ERR << 8) | tf->hob_feature | WNB);
692 cpb[idx++] = cpu_to_le16((ATA_REG_NSECT << 8) | tf->hob_nsect);
693 cpb[idx++] = cpu_to_le16((ATA_REG_LBAL << 8) | tf->hob_lbal);
694 cpb[idx++] = cpu_to_le16((ATA_REG_LBAM << 8) | tf->hob_lbam);
695 cpb[idx++] = cpu_to_le16((ATA_REG_LBAH << 8) | tf->hob_lbah);
696 cpb[idx++] = cpu_to_le16((ATA_REG_ERR << 8) | tf->feature);
697 } else
698 cpb[idx++] = cpu_to_le16((ATA_REG_ERR << 8) | tf->feature | WNB);
Jeff Garzika84471f2007-02-26 05:51:33 -0500699
Robert Hancockac3d6b82007-02-19 19:02:46 -0600700 cpb[idx++] = cpu_to_le16((ATA_REG_NSECT << 8) | tf->nsect);
701 cpb[idx++] = cpu_to_le16((ATA_REG_LBAL << 8) | tf->lbal);
702 cpb[idx++] = cpu_to_le16((ATA_REG_LBAM << 8) | tf->lbam);
703 cpb[idx++] = cpu_to_le16((ATA_REG_LBAH << 8) | tf->lbah);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700704 }
Jeff Garzika84471f2007-02-26 05:51:33 -0500705
Robert Hancockac3d6b82007-02-19 19:02:46 -0600706 if(tf->flags & ATA_TFLAG_DEVICE)
707 cpb[idx++] = cpu_to_le16((ATA_REG_DEVICE << 8) | tf->device);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700708
709 cpb[idx++] = cpu_to_le16((ATA_REG_CMD << 8) | tf->command | CMDEND);
Jeff Garzika84471f2007-02-26 05:51:33 -0500710
Robert Hancockac3d6b82007-02-19 19:02:46 -0600711 while(idx < 12)
712 cpb[idx++] = cpu_to_le16(IGN);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700713
714 return idx;
715}
716
Robert Hancock5bd28a42007-02-05 16:26:01 -0800717static int nv_adma_check_cpb(struct ata_port *ap, int cpb_num, int force_err)
Robert Hancockfbbb2622006-10-27 19:08:41 -0700718{
719 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancock2dec7552006-11-26 14:20:19 -0600720 u8 flags = pp->cpb[cpb_num].resp_flags;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700721
722 VPRINTK("CPB %d, flags=0x%x\n", cpb_num, flags);
723
Robert Hancock5bd28a42007-02-05 16:26:01 -0800724 if (unlikely((force_err ||
725 flags & (NV_CPB_RESP_ATA_ERR |
726 NV_CPB_RESP_CMD_ERR |
727 NV_CPB_RESP_CPB_ERR)))) {
728 struct ata_eh_info *ehi = &ap->eh_info;
729 int freeze = 0;
730
731 ata_ehi_clear_desc(ehi);
732 ata_ehi_push_desc(ehi, "CPB resp_flags 0x%x", flags );
733 if (flags & NV_CPB_RESP_ATA_ERR) {
734 ata_ehi_push_desc(ehi, ": ATA error");
735 ehi->err_mask |= AC_ERR_DEV;
736 } else if (flags & NV_CPB_RESP_CMD_ERR) {
737 ata_ehi_push_desc(ehi, ": CMD error");
738 ehi->err_mask |= AC_ERR_DEV;
739 } else if (flags & NV_CPB_RESP_CPB_ERR) {
740 ata_ehi_push_desc(ehi, ": CPB error");
741 ehi->err_mask |= AC_ERR_SYSTEM;
742 freeze = 1;
743 } else {
744 /* notifier error, but no error in CPB flags? */
745 ehi->err_mask |= AC_ERR_OTHER;
746 freeze = 1;
747 }
748 /* Kill all commands. EH will determine what actually failed. */
749 if (freeze)
750 ata_port_freeze(ap);
751 else
752 ata_port_abort(ap);
753 return 1;
754 }
755
Robert Hancockf2fb3442007-03-26 21:43:36 -0800756 if (likely(flags & NV_CPB_RESP_DONE)) {
Robert Hancockfbbb2622006-10-27 19:08:41 -0700757 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, cpb_num);
Robert Hancock5bd28a42007-02-05 16:26:01 -0800758 VPRINTK("CPB flags done, flags=0x%x\n", flags);
759 if (likely(qc)) {
Robert Hancockf2fb3442007-03-26 21:43:36 -0800760 DPRINTK("Completing qc from tag %d\n",cpb_num);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700761 ata_qc_complete(qc);
Robert Hancock2a54cf72007-02-21 23:53:03 -0600762 } else {
763 struct ata_eh_info *ehi = &ap->eh_info;
764 /* Notifier bits set without a command may indicate the drive
765 is misbehaving. Raise host state machine violation on this
766 condition. */
767 ata_port_printk(ap, KERN_ERR, "notifier for tag %d with no command?\n",
768 cpb_num);
769 ehi->err_mask |= AC_ERR_HSM;
770 ehi->action |= ATA_EH_SOFTRESET;
771 ata_port_freeze(ap);
772 return 1;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700773 }
774 }
Robert Hancock5bd28a42007-02-05 16:26:01 -0800775 return 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700776}
777
Robert Hancock2dec7552006-11-26 14:20:19 -0600778static int nv_host_intr(struct ata_port *ap, u8 irq_stat)
779{
780 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->active_tag);
Robert Hancock2dec7552006-11-26 14:20:19 -0600781
782 /* freeze if hotplugged */
783 if (unlikely(irq_stat & (NV_INT_ADDED | NV_INT_REMOVED))) {
784 ata_port_freeze(ap);
785 return 1;
786 }
787
788 /* bail out if not our interrupt */
789 if (!(irq_stat & NV_INT_DEV))
790 return 0;
791
792 /* DEV interrupt w/ no active qc? */
793 if (unlikely(!qc || (qc->tf.flags & ATA_TFLAG_POLLING))) {
794 ata_check_status(ap);
795 return 1;
796 }
797
798 /* handle interrupt */
Robert Hancockf740d162007-01-23 20:09:02 -0600799 return ata_host_intr(ap, qc);
Robert Hancock2dec7552006-11-26 14:20:19 -0600800}
801
Robert Hancockfbbb2622006-10-27 19:08:41 -0700802static irqreturn_t nv_adma_interrupt(int irq, void *dev_instance)
803{
804 struct ata_host *host = dev_instance;
805 int i, handled = 0;
Robert Hancock2dec7552006-11-26 14:20:19 -0600806 u32 notifier_clears[2];
Robert Hancockfbbb2622006-10-27 19:08:41 -0700807
808 spin_lock(&host->lock);
809
810 for (i = 0; i < host->n_ports; i++) {
811 struct ata_port *ap = host->ports[i];
Robert Hancock2dec7552006-11-26 14:20:19 -0600812 notifier_clears[i] = 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700813
814 if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
815 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600816 void __iomem *mmio = pp->ctl_block;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700817 u16 status;
818 u32 gen_ctl;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700819 u32 notifier, notifier_error;
Robert Hancock53014e22007-05-05 15:36:36 -0600820
821 /* if ADMA is disabled, use standard ata interrupt handler */
822 if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) {
823 u8 irq_stat = readb(host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804)
824 >> (NV_INT_PORT_SHIFT * i);
825 handled += nv_host_intr(ap, irq_stat);
826 continue;
827 }
Robert Hancockfbbb2622006-10-27 19:08:41 -0700828
Robert Hancock53014e22007-05-05 15:36:36 -0600829 /* if in ATA register mode, check for standard interrupts */
Robert Hancockfbbb2622006-10-27 19:08:41 -0700830 if (pp->flags & NV_ADMA_PORT_REGISTER_MODE) {
Tejun Heo0d5ff562007-02-01 15:06:36 +0900831 u8 irq_stat = readb(host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804)
Robert Hancock2dec7552006-11-26 14:20:19 -0600832 >> (NV_INT_PORT_SHIFT * i);
Robert Hancockf740d162007-01-23 20:09:02 -0600833 if(ata_tag_valid(ap->active_tag))
834 /** NV_INT_DEV indication seems unreliable at times
835 at least in ADMA mode. Force it on always when a
836 command is active, to prevent losing interrupts. */
837 irq_stat |= NV_INT_DEV;
Robert Hancock2dec7552006-11-26 14:20:19 -0600838 handled += nv_host_intr(ap, irq_stat);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700839 }
840
841 notifier = readl(mmio + NV_ADMA_NOTIFIER);
842 notifier_error = readl(mmio + NV_ADMA_NOTIFIER_ERROR);
Robert Hancock2dec7552006-11-26 14:20:19 -0600843 notifier_clears[i] = notifier | notifier_error;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700844
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600845 gen_ctl = readl(pp->gen_block + NV_ADMA_GEN_CTL);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700846
Robert Hancockfbbb2622006-10-27 19:08:41 -0700847 if( !NV_ADMA_CHECK_INTR(gen_ctl, ap->port_no) && !notifier &&
848 !notifier_error)
849 /* Nothing to do */
850 continue;
851
852 status = readw(mmio + NV_ADMA_STAT);
853
854 /* Clear status. Ensure the controller sees the clearing before we start
855 looking at any of the CPB statuses, so that any CPB completions after
856 this point in the handler will raise another interrupt. */
857 writew(status, mmio + NV_ADMA_STAT);
858 readw(mmio + NV_ADMA_STAT); /* flush posted write */
859 rmb();
860
Robert Hancock5bd28a42007-02-05 16:26:01 -0800861 handled++; /* irq handled if we got here */
862
863 /* freeze if hotplugged or controller error */
864 if (unlikely(status & (NV_ADMA_STAT_HOTPLUG |
865 NV_ADMA_STAT_HOTUNPLUG |
Robert Hancock5278b502007-02-11 18:36:56 -0600866 NV_ADMA_STAT_TIMEOUT |
867 NV_ADMA_STAT_SERROR))) {
Robert Hancock5bd28a42007-02-05 16:26:01 -0800868 struct ata_eh_info *ehi = &ap->eh_info;
869
870 ata_ehi_clear_desc(ehi);
871 ata_ehi_push_desc(ehi, "ADMA status 0x%08x", status );
872 if (status & NV_ADMA_STAT_TIMEOUT) {
873 ehi->err_mask |= AC_ERR_SYSTEM;
874 ata_ehi_push_desc(ehi, ": timeout");
875 } else if (status & NV_ADMA_STAT_HOTPLUG) {
876 ata_ehi_hotplugged(ehi);
877 ata_ehi_push_desc(ehi, ": hotplug");
878 } else if (status & NV_ADMA_STAT_HOTUNPLUG) {
879 ata_ehi_hotplugged(ehi);
880 ata_ehi_push_desc(ehi, ": hot unplug");
Robert Hancock5278b502007-02-11 18:36:56 -0600881 } else if (status & NV_ADMA_STAT_SERROR) {
882 /* let libata analyze SError and figure out the cause */
883 ata_ehi_push_desc(ehi, ": SError");
Robert Hancock5bd28a42007-02-05 16:26:01 -0800884 }
Robert Hancockfbbb2622006-10-27 19:08:41 -0700885 ata_port_freeze(ap);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700886 continue;
887 }
888
Robert Hancock5bd28a42007-02-05 16:26:01 -0800889 if (status & (NV_ADMA_STAT_DONE |
890 NV_ADMA_STAT_CPBERR)) {
Robert Hancock8ba5e4c2007-03-08 18:02:18 -0600891 u32 check_commands;
Robert Hancock721449b2007-02-19 19:03:08 -0600892 int pos, error = 0;
Robert Hancock8ba5e4c2007-03-08 18:02:18 -0600893
894 if(ata_tag_valid(ap->active_tag))
895 check_commands = 1 << ap->active_tag;
896 else
897 check_commands = ap->sactive;
898
Robert Hancockfbbb2622006-10-27 19:08:41 -0700899 /** Check CPBs for completed commands */
Robert Hancock721449b2007-02-19 19:03:08 -0600900 while ((pos = ffs(check_commands)) && !error) {
901 pos--;
902 error = nv_adma_check_cpb(ap, pos,
903 notifier_error & (1 << pos) );
904 check_commands &= ~(1 << pos );
Robert Hancockfbbb2622006-10-27 19:08:41 -0700905 }
906 }
Robert Hancockfbbb2622006-10-27 19:08:41 -0700907 }
908 }
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500909
Robert Hancock2dec7552006-11-26 14:20:19 -0600910 if(notifier_clears[0] || notifier_clears[1]) {
911 /* Note: Both notifier clear registers must be written
912 if either is set, even if one is zero, according to NVIDIA. */
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600913 struct nv_adma_port_priv *pp = host->ports[0]->private_data;
914 writel(notifier_clears[0], pp->notifier_clear_block);
915 pp = host->ports[1]->private_data;
916 writel(notifier_clears[1], pp->notifier_clear_block);
Robert Hancock2dec7552006-11-26 14:20:19 -0600917 }
Robert Hancockfbbb2622006-10-27 19:08:41 -0700918
919 spin_unlock(&host->lock);
920
921 return IRQ_RETVAL(handled);
922}
923
Robert Hancock53014e22007-05-05 15:36:36 -0600924static void nv_adma_freeze(struct ata_port *ap)
925{
926 struct nv_adma_port_priv *pp = ap->private_data;
927 void __iomem *mmio = pp->ctl_block;
928 u16 tmp;
929
930 nv_ck804_freeze(ap);
931
932 if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)
933 return;
934
935 /* clear any outstanding CK804 notifications */
936 writeb( NV_INT_ALL << (ap->port_no * NV_INT_PORT_SHIFT),
937 ap->host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804);
938
939 /* Disable interrupt */
940 tmp = readw(mmio + NV_ADMA_CTL);
941 writew( tmp & ~(NV_ADMA_CTL_AIEN | NV_ADMA_CTL_HOTPLUG_IEN),
942 mmio + NV_ADMA_CTL);
943 readw( mmio + NV_ADMA_CTL ); /* flush posted write */
944}
945
946static void nv_adma_thaw(struct ata_port *ap)
947{
948 struct nv_adma_port_priv *pp = ap->private_data;
949 void __iomem *mmio = pp->ctl_block;
950 u16 tmp;
951
952 nv_ck804_thaw(ap);
953
954 if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)
955 return;
956
957 /* Enable interrupt */
958 tmp = readw(mmio + NV_ADMA_CTL);
959 writew( tmp | (NV_ADMA_CTL_AIEN | NV_ADMA_CTL_HOTPLUG_IEN),
960 mmio + NV_ADMA_CTL);
961 readw( mmio + NV_ADMA_CTL ); /* flush posted write */
962}
963
Robert Hancockfbbb2622006-10-27 19:08:41 -0700964static void nv_adma_irq_clear(struct ata_port *ap)
965{
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600966 struct nv_adma_port_priv *pp = ap->private_data;
967 void __iomem *mmio = pp->ctl_block;
Robert Hancock53014e22007-05-05 15:36:36 -0600968 u32 notifier_clears[2];
969
970 if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) {
971 ata_bmdma_irq_clear(ap);
972 return;
973 }
974
975 /* clear any outstanding CK804 notifications */
976 writeb( NV_INT_ALL << (ap->port_no * NV_INT_PORT_SHIFT),
977 ap->host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700978
979 /* clear ADMA status */
Robert Hancock53014e22007-05-05 15:36:36 -0600980 writew(0xffff, mmio + NV_ADMA_STAT);
981
982 /* clear notifiers - note both ports need to be written with
983 something even though we are only clearing on one */
984 if (ap->port_no == 0) {
985 notifier_clears[0] = 0xFFFFFFFF;
986 notifier_clears[1] = 0;
987 } else {
988 notifier_clears[0] = 0;
989 notifier_clears[1] = 0xFFFFFFFF;
990 }
991 pp = ap->host->ports[0]->private_data;
992 writel(notifier_clears[0], pp->notifier_clear_block);
993 pp = ap->host->ports[1]->private_data;
994 writel(notifier_clears[1], pp->notifier_clear_block);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700995}
996
Robert Hancockf5ecac22007-02-20 21:49:10 -0600997static void nv_adma_post_internal_cmd(struct ata_queued_cmd *qc)
Robert Hancockfbbb2622006-10-27 19:08:41 -0700998{
Robert Hancockf5ecac22007-02-20 21:49:10 -0600999 struct nv_adma_port_priv *pp = qc->ap->private_data;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001000
Robert Hancockf5ecac22007-02-20 21:49:10 -06001001 if(pp->flags & NV_ADMA_PORT_REGISTER_MODE)
1002 ata_bmdma_post_internal_cmd(qc);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001003}
1004
1005static int nv_adma_port_start(struct ata_port *ap)
1006{
1007 struct device *dev = ap->host->dev;
1008 struct nv_adma_port_priv *pp;
1009 int rc;
1010 void *mem;
1011 dma_addr_t mem_dma;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001012 void __iomem *mmio;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001013 u16 tmp;
1014
1015 VPRINTK("ENTER\n");
1016
1017 rc = ata_port_start(ap);
1018 if (rc)
1019 return rc;
1020
Tejun Heo24dc5f32007-01-20 16:00:28 +09001021 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
1022 if (!pp)
1023 return -ENOMEM;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001024
Tejun Heo0d5ff562007-02-01 15:06:36 +09001025 mmio = ap->host->iomap[NV_MMIO_BAR] + NV_ADMA_PORT +
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001026 ap->port_no * NV_ADMA_PORT_SIZE;
1027 pp->ctl_block = mmio;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001028 pp->gen_block = ap->host->iomap[NV_MMIO_BAR] + NV_ADMA_GEN;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001029 pp->notifier_clear_block = pp->gen_block +
1030 NV_ADMA_NOTIFIER_CLEAR + (4 * ap->port_no);
1031
Tejun Heo24dc5f32007-01-20 16:00:28 +09001032 mem = dmam_alloc_coherent(dev, NV_ADMA_PORT_PRIV_DMA_SZ,
1033 &mem_dma, GFP_KERNEL);
1034 if (!mem)
1035 return -ENOMEM;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001036 memset(mem, 0, NV_ADMA_PORT_PRIV_DMA_SZ);
1037
1038 /*
1039 * First item in chunk of DMA memory:
1040 * 128-byte command parameter block (CPB)
1041 * one for each command tag
1042 */
1043 pp->cpb = mem;
1044 pp->cpb_dma = mem_dma;
1045
1046 writel(mem_dma & 0xFFFFFFFF, mmio + NV_ADMA_CPB_BASE_LOW);
1047 writel((mem_dma >> 16 ) >> 16, mmio + NV_ADMA_CPB_BASE_HIGH);
1048
1049 mem += NV_ADMA_MAX_CPBS * NV_ADMA_CPB_SZ;
1050 mem_dma += NV_ADMA_MAX_CPBS * NV_ADMA_CPB_SZ;
1051
1052 /*
1053 * Second item: block of ADMA_SGTBL_LEN s/g entries
1054 */
1055 pp->aprd = mem;
1056 pp->aprd_dma = mem_dma;
1057
1058 ap->private_data = pp;
1059
1060 /* clear any outstanding interrupt conditions */
1061 writew(0xffff, mmio + NV_ADMA_STAT);
1062
1063 /* initialize port variables */
1064 pp->flags = NV_ADMA_PORT_REGISTER_MODE;
1065
1066 /* clear CPB fetch count */
1067 writew(0, mmio + NV_ADMA_CPB_COUNT);
1068
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001069 /* clear GO for register mode, enable interrupt */
Robert Hancockfbbb2622006-10-27 19:08:41 -07001070 tmp = readw(mmio + NV_ADMA_CTL);
Robert Hancock5ce0cf62007-02-19 19:03:27 -06001071 writew( (tmp & ~NV_ADMA_CTL_GO) | NV_ADMA_CTL_AIEN |
1072 NV_ADMA_CTL_HOTPLUG_IEN, mmio + NV_ADMA_CTL);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001073
1074 tmp = readw(mmio + NV_ADMA_CTL);
1075 writew(tmp | NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
Robert Hancock5ce0cf62007-02-19 19:03:27 -06001076 readw( mmio + NV_ADMA_CTL ); /* flush posted write */
Robert Hancockfbbb2622006-10-27 19:08:41 -07001077 udelay(1);
1078 writew(tmp & ~NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
Robert Hancock5ce0cf62007-02-19 19:03:27 -06001079 readw( mmio + NV_ADMA_CTL ); /* flush posted write */
Robert Hancockfbbb2622006-10-27 19:08:41 -07001080
1081 return 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001082}
1083
1084static void nv_adma_port_stop(struct ata_port *ap)
1085{
Robert Hancockfbbb2622006-10-27 19:08:41 -07001086 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001087 void __iomem *mmio = pp->ctl_block;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001088
1089 VPRINTK("ENTER\n");
Robert Hancockfbbb2622006-10-27 19:08:41 -07001090 writew(0, mmio + NV_ADMA_CTL);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001091}
1092
Tejun Heo438ac6d2007-03-02 17:31:26 +09001093#ifdef CONFIG_PM
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001094static int nv_adma_port_suspend(struct ata_port *ap, pm_message_t mesg)
1095{
1096 struct nv_adma_port_priv *pp = ap->private_data;
1097 void __iomem *mmio = pp->ctl_block;
1098
1099 /* Go to register mode - clears GO */
1100 nv_adma_register_mode(ap);
1101
1102 /* clear CPB fetch count */
1103 writew(0, mmio + NV_ADMA_CPB_COUNT);
1104
1105 /* disable interrupt, shut down port */
1106 writew(0, mmio + NV_ADMA_CTL);
1107
1108 return 0;
1109}
1110
1111static int nv_adma_port_resume(struct ata_port *ap)
1112{
1113 struct nv_adma_port_priv *pp = ap->private_data;
1114 void __iomem *mmio = pp->ctl_block;
1115 u16 tmp;
1116
1117 /* set CPB block location */
1118 writel(pp->cpb_dma & 0xFFFFFFFF, mmio + NV_ADMA_CPB_BASE_LOW);
1119 writel((pp->cpb_dma >> 16 ) >> 16, mmio + NV_ADMA_CPB_BASE_HIGH);
1120
1121 /* clear any outstanding interrupt conditions */
1122 writew(0xffff, mmio + NV_ADMA_STAT);
1123
1124 /* initialize port variables */
1125 pp->flags |= NV_ADMA_PORT_REGISTER_MODE;
1126
1127 /* clear CPB fetch count */
1128 writew(0, mmio + NV_ADMA_CPB_COUNT);
1129
1130 /* clear GO for register mode, enable interrupt */
1131 tmp = readw(mmio + NV_ADMA_CTL);
Robert Hancock5ce0cf62007-02-19 19:03:27 -06001132 writew( (tmp & ~NV_ADMA_CTL_GO) | NV_ADMA_CTL_AIEN |
1133 NV_ADMA_CTL_HOTPLUG_IEN, mmio + NV_ADMA_CTL);
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001134
1135 tmp = readw(mmio + NV_ADMA_CTL);
1136 writew(tmp | NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
Robert Hancock5ce0cf62007-02-19 19:03:27 -06001137 readw( mmio + NV_ADMA_CTL ); /* flush posted write */
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001138 udelay(1);
1139 writew(tmp & ~NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
Robert Hancock5ce0cf62007-02-19 19:03:27 -06001140 readw( mmio + NV_ADMA_CTL ); /* flush posted write */
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001141
1142 return 0;
1143}
Tejun Heo438ac6d2007-03-02 17:31:26 +09001144#endif
Robert Hancockfbbb2622006-10-27 19:08:41 -07001145
Tejun Heo9a829cc2007-04-17 23:44:08 +09001146static void nv_adma_setup_port(struct ata_port *ap)
Robert Hancockfbbb2622006-10-27 19:08:41 -07001147{
Tejun Heo9a829cc2007-04-17 23:44:08 +09001148 void __iomem *mmio = ap->host->iomap[NV_MMIO_BAR];
1149 struct ata_ioports *ioport = &ap->ioaddr;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001150
1151 VPRINTK("ENTER\n");
1152
Tejun Heo9a829cc2007-04-17 23:44:08 +09001153 mmio += NV_ADMA_PORT + ap->port_no * NV_ADMA_PORT_SIZE;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001154
Tejun Heo0d5ff562007-02-01 15:06:36 +09001155 ioport->cmd_addr = mmio;
1156 ioport->data_addr = mmio + (ATA_REG_DATA * 4);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001157 ioport->error_addr =
Tejun Heo0d5ff562007-02-01 15:06:36 +09001158 ioport->feature_addr = mmio + (ATA_REG_ERR * 4);
1159 ioport->nsect_addr = mmio + (ATA_REG_NSECT * 4);
1160 ioport->lbal_addr = mmio + (ATA_REG_LBAL * 4);
1161 ioport->lbam_addr = mmio + (ATA_REG_LBAM * 4);
1162 ioport->lbah_addr = mmio + (ATA_REG_LBAH * 4);
1163 ioport->device_addr = mmio + (ATA_REG_DEVICE * 4);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001164 ioport->status_addr =
Tejun Heo0d5ff562007-02-01 15:06:36 +09001165 ioport->command_addr = mmio + (ATA_REG_STATUS * 4);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001166 ioport->altstatus_addr =
Tejun Heo0d5ff562007-02-01 15:06:36 +09001167 ioport->ctl_addr = mmio + 0x20;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001168}
1169
Tejun Heo9a829cc2007-04-17 23:44:08 +09001170static int nv_adma_host_init(struct ata_host *host)
Robert Hancockfbbb2622006-10-27 19:08:41 -07001171{
Tejun Heo9a829cc2007-04-17 23:44:08 +09001172 struct pci_dev *pdev = to_pci_dev(host->dev);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001173 unsigned int i;
1174 u32 tmp32;
1175
1176 VPRINTK("ENTER\n");
1177
1178 /* enable ADMA on the ports */
1179 pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &tmp32);
1180 tmp32 |= NV_MCP_SATA_CFG_20_PORT0_EN |
1181 NV_MCP_SATA_CFG_20_PORT0_PWB_EN |
1182 NV_MCP_SATA_CFG_20_PORT1_EN |
1183 NV_MCP_SATA_CFG_20_PORT1_PWB_EN;
1184
1185 pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, tmp32);
1186
Tejun Heo9a829cc2007-04-17 23:44:08 +09001187 for (i = 0; i < host->n_ports; i++)
1188 nv_adma_setup_port(host->ports[i]);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001189
Robert Hancockfbbb2622006-10-27 19:08:41 -07001190 return 0;
1191}
1192
1193static void nv_adma_fill_aprd(struct ata_queued_cmd *qc,
1194 struct scatterlist *sg,
1195 int idx,
1196 struct nv_adma_prd *aprd)
1197{
Robert Hancock41949ed2007-02-19 19:02:27 -06001198 u8 flags = 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001199 if (qc->tf.flags & ATA_TFLAG_WRITE)
1200 flags |= NV_APRD_WRITE;
1201 if (idx == qc->n_elem - 1)
1202 flags |= NV_APRD_END;
1203 else if (idx != 4)
1204 flags |= NV_APRD_CONT;
1205
1206 aprd->addr = cpu_to_le64(((u64)sg_dma_address(sg)));
1207 aprd->len = cpu_to_le32(((u32)sg_dma_len(sg))); /* len in bytes */
Robert Hancock2dec7552006-11-26 14:20:19 -06001208 aprd->flags = flags;
Robert Hancock41949ed2007-02-19 19:02:27 -06001209 aprd->packet_len = 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001210}
1211
1212static void nv_adma_fill_sg(struct ata_queued_cmd *qc, struct nv_adma_cpb *cpb)
1213{
1214 struct nv_adma_port_priv *pp = qc->ap->private_data;
1215 unsigned int idx;
1216 struct nv_adma_prd *aprd;
1217 struct scatterlist *sg;
1218
1219 VPRINTK("ENTER\n");
1220
1221 idx = 0;
1222
1223 ata_for_each_sg(sg, qc) {
1224 aprd = (idx < 5) ? &cpb->aprd[idx] : &pp->aprd[NV_ADMA_SGTBL_LEN * qc->tag + (idx-5)];
1225 nv_adma_fill_aprd(qc, sg, idx, aprd);
1226 idx++;
1227 }
1228 if (idx > 5)
1229 cpb->next_aprd = cpu_to_le64(((u64)(pp->aprd_dma + NV_ADMA_SGTBL_SZ * qc->tag)));
Robert Hancock41949ed2007-02-19 19:02:27 -06001230 else
1231 cpb->next_aprd = cpu_to_le64(0);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001232}
1233
Robert Hancock382a6652007-02-05 16:26:02 -08001234static int nv_adma_use_reg_mode(struct ata_queued_cmd *qc)
1235{
1236 struct nv_adma_port_priv *pp = qc->ap->private_data;
1237
1238 /* ADMA engine can only be used for non-ATAPI DMA commands,
Robert Hancockf2fb3442007-03-26 21:43:36 -08001239 or interrupt-driven no-data commands, where a result taskfile
1240 is not required. */
Robert Hancock382a6652007-02-05 16:26:02 -08001241 if((pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) ||
Robert Hancockf2fb3442007-03-26 21:43:36 -08001242 (qc->tf.flags & ATA_TFLAG_POLLING) ||
1243 (qc->flags & ATA_QCFLAG_RESULT_TF))
Robert Hancock382a6652007-02-05 16:26:02 -08001244 return 1;
1245
1246 if((qc->flags & ATA_QCFLAG_DMAMAP) ||
1247 (qc->tf.protocol == ATA_PROT_NODATA))
1248 return 0;
1249
1250 return 1;
1251}
1252
Robert Hancockfbbb2622006-10-27 19:08:41 -07001253static void nv_adma_qc_prep(struct ata_queued_cmd *qc)
1254{
1255 struct nv_adma_port_priv *pp = qc->ap->private_data;
1256 struct nv_adma_cpb *cpb = &pp->cpb[qc->tag];
1257 u8 ctl_flags = NV_CPB_CTL_CPB_VALID |
Robert Hancockfbbb2622006-10-27 19:08:41 -07001258 NV_CPB_CTL_IEN;
1259
Robert Hancock382a6652007-02-05 16:26:02 -08001260 if (nv_adma_use_reg_mode(qc)) {
Robert Hancock2dec7552006-11-26 14:20:19 -06001261 nv_adma_register_mode(qc->ap);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001262 ata_qc_prep(qc);
1263 return;
1264 }
1265
Robert Hancock41949ed2007-02-19 19:02:27 -06001266 cpb->resp_flags = NV_CPB_RESP_DONE;
1267 wmb();
1268 cpb->ctl_flags = 0;
1269 wmb();
Robert Hancockfbbb2622006-10-27 19:08:41 -07001270
1271 cpb->len = 3;
1272 cpb->tag = qc->tag;
1273 cpb->next_cpb_idx = 0;
1274
1275 /* turn on NCQ flags for NCQ commands */
1276 if (qc->tf.protocol == ATA_PROT_NCQ)
1277 ctl_flags |= NV_CPB_CTL_QUEUE | NV_CPB_CTL_FPDMA;
1278
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001279 VPRINTK("qc->flags = 0x%lx\n", qc->flags);
1280
Robert Hancockfbbb2622006-10-27 19:08:41 -07001281 nv_adma_tf_to_cpb(&qc->tf, cpb->tf);
1282
Robert Hancock382a6652007-02-05 16:26:02 -08001283 if(qc->flags & ATA_QCFLAG_DMAMAP) {
1284 nv_adma_fill_sg(qc, cpb);
1285 ctl_flags |= NV_CPB_CTL_APRD_VALID;
1286 } else
1287 memset(&cpb->aprd[0], 0, sizeof(struct nv_adma_prd) * 5);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001288
1289 /* Be paranoid and don't let the device see NV_CPB_CTL_CPB_VALID until we are
1290 finished filling in all of the contents */
1291 wmb();
1292 cpb->ctl_flags = ctl_flags;
Robert Hancock41949ed2007-02-19 19:02:27 -06001293 wmb();
1294 cpb->resp_flags = 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001295}
1296
1297static unsigned int nv_adma_qc_issue(struct ata_queued_cmd *qc)
1298{
Robert Hancock2dec7552006-11-26 14:20:19 -06001299 struct nv_adma_port_priv *pp = qc->ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001300 void __iomem *mmio = pp->ctl_block;
Robert Hancock5e5c74a2007-02-19 18:42:30 -06001301 int curr_ncq = (qc->tf.protocol == ATA_PROT_NCQ);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001302
1303 VPRINTK("ENTER\n");
1304
Robert Hancock382a6652007-02-05 16:26:02 -08001305 if (nv_adma_use_reg_mode(qc)) {
Robert Hancockfbbb2622006-10-27 19:08:41 -07001306 /* use ATA register mode */
Robert Hancock382a6652007-02-05 16:26:02 -08001307 VPRINTK("using ATA register mode: 0x%lx\n", qc->flags);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001308 nv_adma_register_mode(qc->ap);
1309 return ata_qc_issue_prot(qc);
1310 } else
1311 nv_adma_mode(qc->ap);
1312
1313 /* write append register, command tag in lower 8 bits
1314 and (number of cpbs to append -1) in top 8 bits */
1315 wmb();
Robert Hancock5e5c74a2007-02-19 18:42:30 -06001316
1317 if(curr_ncq != pp->last_issue_ncq) {
1318 /* Seems to need some delay before switching between NCQ and non-NCQ
1319 commands, else we get command timeouts and such. */
1320 udelay(20);
1321 pp->last_issue_ncq = curr_ncq;
1322 }
1323
Robert Hancockfbbb2622006-10-27 19:08:41 -07001324 writew(qc->tag, mmio + NV_ADMA_APPEND);
1325
1326 DPRINTK("Issued tag %u\n",qc->tag);
1327
1328 return 0;
1329}
1330
David Howells7d12e782006-10-05 14:55:46 +01001331static irqreturn_t nv_generic_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332{
Jeff Garzikcca39742006-08-24 03:19:22 -04001333 struct ata_host *host = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334 unsigned int i;
1335 unsigned int handled = 0;
1336 unsigned long flags;
1337
Jeff Garzikcca39742006-08-24 03:19:22 -04001338 spin_lock_irqsave(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001339
Jeff Garzikcca39742006-08-24 03:19:22 -04001340 for (i = 0; i < host->n_ports; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341 struct ata_port *ap;
1342
Jeff Garzikcca39742006-08-24 03:19:22 -04001343 ap = host->ports[i];
Tejun Heoc1389502005-08-22 14:59:24 +09001344 if (ap &&
Jeff Garzik029f5462006-04-02 10:30:40 -04001345 !(ap->flags & ATA_FLAG_DISABLED)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346 struct ata_queued_cmd *qc;
1347
1348 qc = ata_qc_from_tag(ap, ap->active_tag);
Albert Leee50362e2005-09-27 17:39:50 +08001349 if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350 handled += ata_host_intr(ap, qc);
Andrew Chewb8870302006-01-04 19:13:04 -08001351 else
1352 // No request pending? Clear interrupt status
1353 // anyway, in case there's one pending.
1354 ap->ops->check_status(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355 }
1356
1357 }
1358
Jeff Garzikcca39742006-08-24 03:19:22 -04001359 spin_unlock_irqrestore(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360
1361 return IRQ_RETVAL(handled);
1362}
1363
Jeff Garzikcca39742006-08-24 03:19:22 -04001364static irqreturn_t nv_do_interrupt(struct ata_host *host, u8 irq_stat)
Tejun Heoada364e2006-06-17 15:49:56 +09001365{
1366 int i, handled = 0;
1367
Jeff Garzikcca39742006-08-24 03:19:22 -04001368 for (i = 0; i < host->n_ports; i++) {
1369 struct ata_port *ap = host->ports[i];
Tejun Heoada364e2006-06-17 15:49:56 +09001370
1371 if (ap && !(ap->flags & ATA_FLAG_DISABLED))
1372 handled += nv_host_intr(ap, irq_stat);
1373
1374 irq_stat >>= NV_INT_PORT_SHIFT;
1375 }
1376
1377 return IRQ_RETVAL(handled);
1378}
1379
David Howells7d12e782006-10-05 14:55:46 +01001380static irqreturn_t nv_nf2_interrupt(int irq, void *dev_instance)
Tejun Heoada364e2006-06-17 15:49:56 +09001381{
Jeff Garzikcca39742006-08-24 03:19:22 -04001382 struct ata_host *host = dev_instance;
Tejun Heoada364e2006-06-17 15:49:56 +09001383 u8 irq_stat;
1384 irqreturn_t ret;
1385
Jeff Garzikcca39742006-08-24 03:19:22 -04001386 spin_lock(&host->lock);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001387 irq_stat = ioread8(host->ports[0]->ioaddr.scr_addr + NV_INT_STATUS);
Jeff Garzikcca39742006-08-24 03:19:22 -04001388 ret = nv_do_interrupt(host, irq_stat);
1389 spin_unlock(&host->lock);
Tejun Heoada364e2006-06-17 15:49:56 +09001390
1391 return ret;
1392}
1393
David Howells7d12e782006-10-05 14:55:46 +01001394static irqreturn_t nv_ck804_interrupt(int irq, void *dev_instance)
Tejun Heoada364e2006-06-17 15:49:56 +09001395{
Jeff Garzikcca39742006-08-24 03:19:22 -04001396 struct ata_host *host = dev_instance;
Tejun Heoada364e2006-06-17 15:49:56 +09001397 u8 irq_stat;
1398 irqreturn_t ret;
1399
Jeff Garzikcca39742006-08-24 03:19:22 -04001400 spin_lock(&host->lock);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001401 irq_stat = readb(host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804);
Jeff Garzikcca39742006-08-24 03:19:22 -04001402 ret = nv_do_interrupt(host, irq_stat);
1403 spin_unlock(&host->lock);
Tejun Heoada364e2006-06-17 15:49:56 +09001404
1405 return ret;
1406}
1407
Linus Torvalds1da177e2005-04-16 15:20:36 -07001408static u32 nv_scr_read (struct ata_port *ap, unsigned int sc_reg)
1409{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001410 if (sc_reg > SCR_CONTROL)
1411 return 0xffffffffU;
1412
Tejun Heo0d5ff562007-02-01 15:06:36 +09001413 return ioread32(ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001414}
1415
1416static void nv_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val)
1417{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001418 if (sc_reg > SCR_CONTROL)
1419 return;
1420
Tejun Heo0d5ff562007-02-01 15:06:36 +09001421 iowrite32(val, ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422}
1423
Tejun Heo39f87582006-06-17 15:49:56 +09001424static void nv_nf2_freeze(struct ata_port *ap)
1425{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001426 void __iomem *scr_addr = ap->host->ports[0]->ioaddr.scr_addr;
Tejun Heo39f87582006-06-17 15:49:56 +09001427 int shift = ap->port_no * NV_INT_PORT_SHIFT;
1428 u8 mask;
1429
Tejun Heo0d5ff562007-02-01 15:06:36 +09001430 mask = ioread8(scr_addr + NV_INT_ENABLE);
Tejun Heo39f87582006-06-17 15:49:56 +09001431 mask &= ~(NV_INT_ALL << shift);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001432 iowrite8(mask, scr_addr + NV_INT_ENABLE);
Tejun Heo39f87582006-06-17 15:49:56 +09001433}
1434
1435static void nv_nf2_thaw(struct ata_port *ap)
1436{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001437 void __iomem *scr_addr = ap->host->ports[0]->ioaddr.scr_addr;
Tejun Heo39f87582006-06-17 15:49:56 +09001438 int shift = ap->port_no * NV_INT_PORT_SHIFT;
1439 u8 mask;
1440
Tejun Heo0d5ff562007-02-01 15:06:36 +09001441 iowrite8(NV_INT_ALL << shift, scr_addr + NV_INT_STATUS);
Tejun Heo39f87582006-06-17 15:49:56 +09001442
Tejun Heo0d5ff562007-02-01 15:06:36 +09001443 mask = ioread8(scr_addr + NV_INT_ENABLE);
Tejun Heo39f87582006-06-17 15:49:56 +09001444 mask |= (NV_INT_MASK << shift);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001445 iowrite8(mask, scr_addr + NV_INT_ENABLE);
Tejun Heo39f87582006-06-17 15:49:56 +09001446}
1447
1448static void nv_ck804_freeze(struct ata_port *ap)
1449{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001450 void __iomem *mmio_base = ap->host->iomap[NV_MMIO_BAR];
Tejun Heo39f87582006-06-17 15:49:56 +09001451 int shift = ap->port_no * NV_INT_PORT_SHIFT;
1452 u8 mask;
1453
1454 mask = readb(mmio_base + NV_INT_ENABLE_CK804);
1455 mask &= ~(NV_INT_ALL << shift);
1456 writeb(mask, mmio_base + NV_INT_ENABLE_CK804);
1457}
1458
1459static void nv_ck804_thaw(struct ata_port *ap)
1460{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001461 void __iomem *mmio_base = ap->host->iomap[NV_MMIO_BAR];
Tejun Heo39f87582006-06-17 15:49:56 +09001462 int shift = ap->port_no * NV_INT_PORT_SHIFT;
1463 u8 mask;
1464
1465 writeb(NV_INT_ALL << shift, mmio_base + NV_INT_STATUS_CK804);
1466
1467 mask = readb(mmio_base + NV_INT_ENABLE_CK804);
1468 mask |= (NV_INT_MASK << shift);
1469 writeb(mask, mmio_base + NV_INT_ENABLE_CK804);
1470}
1471
Tejun Heod4b2bab2007-02-02 16:50:52 +09001472static int nv_hardreset(struct ata_port *ap, unsigned int *class,
1473 unsigned long deadline)
Tejun Heo39f87582006-06-17 15:49:56 +09001474{
1475 unsigned int dummy;
1476
1477 /* SATA hardreset fails to retrieve proper device signature on
1478 * some controllers. Don't classify on hardreset. For more
1479 * info, see http://bugme.osdl.org/show_bug.cgi?id=3352
1480 */
Tejun Heod4b2bab2007-02-02 16:50:52 +09001481 return sata_std_hardreset(ap, &dummy, deadline);
Tejun Heo39f87582006-06-17 15:49:56 +09001482}
1483
1484static void nv_error_handler(struct ata_port *ap)
1485{
1486 ata_bmdma_drive_eh(ap, ata_std_prereset, ata_std_softreset,
1487 nv_hardreset, ata_std_postreset);
1488}
1489
Robert Hancockfbbb2622006-10-27 19:08:41 -07001490static void nv_adma_error_handler(struct ata_port *ap)
1491{
1492 struct nv_adma_port_priv *pp = ap->private_data;
1493 if(!(pp->flags & NV_ADMA_PORT_REGISTER_MODE)) {
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001494 void __iomem *mmio = pp->ctl_block;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001495 int i;
1496 u16 tmp;
Jeff Garzika84471f2007-02-26 05:51:33 -05001497
Robert Hancock2cb27852007-02-11 18:34:44 -06001498 if(ata_tag_valid(ap->active_tag) || ap->sactive) {
1499 u32 notifier = readl(mmio + NV_ADMA_NOTIFIER);
1500 u32 notifier_error = readl(mmio + NV_ADMA_NOTIFIER_ERROR);
1501 u32 gen_ctl = readl(pp->gen_block + NV_ADMA_GEN_CTL);
1502 u32 status = readw(mmio + NV_ADMA_STAT);
Robert Hancock08af7412007-02-19 19:01:59 -06001503 u8 cpb_count = readb(mmio + NV_ADMA_CPB_COUNT);
1504 u8 next_cpb_idx = readb(mmio + NV_ADMA_NEXT_CPB_IDX);
Robert Hancock2cb27852007-02-11 18:34:44 -06001505
1506 ata_port_printk(ap, KERN_ERR, "EH in ADMA mode, notifier 0x%X "
Robert Hancock08af7412007-02-19 19:01:59 -06001507 "notifier_error 0x%X gen_ctl 0x%X status 0x%X "
1508 "next cpb count 0x%X next cpb idx 0x%x\n",
1509 notifier, notifier_error, gen_ctl, status,
1510 cpb_count, next_cpb_idx);
Robert Hancock2cb27852007-02-11 18:34:44 -06001511
1512 for( i=0;i<NV_ADMA_MAX_CPBS;i++) {
1513 struct nv_adma_cpb *cpb = &pp->cpb[i];
1514 if( (ata_tag_valid(ap->active_tag) && i == ap->active_tag) ||
1515 ap->sactive & (1 << i) )
1516 ata_port_printk(ap, KERN_ERR,
1517 "CPB %d: ctl_flags 0x%x, resp_flags 0x%x\n",
1518 i, cpb->ctl_flags, cpb->resp_flags);
1519 }
1520 }
Robert Hancockfbbb2622006-10-27 19:08:41 -07001521
Robert Hancockfbbb2622006-10-27 19:08:41 -07001522 /* Push us back into port register mode for error handling. */
1523 nv_adma_register_mode(ap);
1524
Robert Hancockfbbb2622006-10-27 19:08:41 -07001525 /* Mark all of the CPBs as invalid to prevent them from being executed */
1526 for( i=0;i<NV_ADMA_MAX_CPBS;i++)
1527 pp->cpb[i].ctl_flags &= ~NV_CPB_CTL_CPB_VALID;
1528
1529 /* clear CPB fetch count */
1530 writew(0, mmio + NV_ADMA_CPB_COUNT);
1531
1532 /* Reset channel */
1533 tmp = readw(mmio + NV_ADMA_CTL);
1534 writew(tmp | NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
Robert Hancock5ce0cf62007-02-19 19:03:27 -06001535 readw( mmio + NV_ADMA_CTL ); /* flush posted write */
Robert Hancockfbbb2622006-10-27 19:08:41 -07001536 udelay(1);
1537 writew(tmp & ~NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
Robert Hancock5ce0cf62007-02-19 19:03:27 -06001538 readw( mmio + NV_ADMA_CTL ); /* flush posted write */
Robert Hancockfbbb2622006-10-27 19:08:41 -07001539 }
1540
1541 ata_bmdma_drive_eh(ap, ata_std_prereset, ata_std_softreset,
1542 nv_hardreset, ata_std_postreset);
1543}
1544
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545static int nv_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
1546{
1547 static int printed_version = 0;
Tejun Heo9a829cc2007-04-17 23:44:08 +09001548 const struct ata_port_info *ppi[2];
1549 struct ata_host *host;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001550 struct nv_host_priv *hpriv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551 int rc;
1552 u32 bar;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001553 void __iomem *base;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001554 unsigned long type = ent->driver_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001555
1556 // Make sure this is a SATA controller by counting the number of bars
1557 // (NVIDIA SATA controllers will always have six bars). Otherwise,
1558 // it's an IDE controller and we ignore it.
1559 for (bar=0; bar<6; bar++)
1560 if (pci_resource_start(pdev, bar) == 0)
1561 return -ENODEV;
1562
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001563 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001564 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565
Tejun Heo24dc5f32007-01-20 16:00:28 +09001566 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001567 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001568 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569
Tejun Heo9a829cc2007-04-17 23:44:08 +09001570 /* determine type and allocate host */
1571 if (type >= CK804 && adma_enabled) {
Robert Hancockfbbb2622006-10-27 19:08:41 -07001572 dev_printk(KERN_NOTICE, &pdev->dev, "Using ADMA mode\n");
1573 type = ADMA;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001574 }
1575
Tejun Heo9a829cc2007-04-17 23:44:08 +09001576 ppi[0] = ppi[1] = &nv_port_info[type];
1577 rc = ata_pci_prepare_native_host(pdev, ppi, 2, &host);
1578 if (rc)
1579 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580
Tejun Heo24dc5f32007-01-20 16:00:28 +09001581 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001582 if (!hpriv)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001583 return -ENOMEM;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001584 hpriv->type = type;
Tejun Heo9a829cc2007-04-17 23:44:08 +09001585 host->private_data = hpriv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001586
Tejun Heo9a829cc2007-04-17 23:44:08 +09001587 /* set 64bit dma masks, may fail */
1588 if (type == ADMA) {
1589 if (pci_set_dma_mask(pdev, DMA_64BIT_MASK) == 0)
1590 pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
1591 }
1592
1593 /* request and iomap NV_MMIO_BAR */
1594 rc = pcim_iomap_regions(pdev, 1 << NV_MMIO_BAR, DRV_NAME);
1595 if (rc)
1596 return rc;
1597
1598 /* configure SCR access */
1599 base = host->iomap[NV_MMIO_BAR];
1600 host->ports[0]->ioaddr.scr_addr = base + NV_PORT0_SCR_REG_OFFSET;
1601 host->ports[1]->ioaddr.scr_addr = base + NV_PORT1_SCR_REG_OFFSET;
Jeff Garzik02cbd922006-03-22 23:59:46 -05001602
Tejun Heoada364e2006-06-17 15:49:56 +09001603 /* enable SATA space for CK804 */
Robert Hancockfbbb2622006-10-27 19:08:41 -07001604 if (type >= CK804) {
Tejun Heoada364e2006-06-17 15:49:56 +09001605 u8 regval;
1606
1607 pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, &regval);
1608 regval |= NV_MCP_SATA_CFG_20_SATA_SPACE_EN;
1609 pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval);
1610 }
1611
Tejun Heo9a829cc2007-04-17 23:44:08 +09001612 /* init ADMA */
Robert Hancockfbbb2622006-10-27 19:08:41 -07001613 if (type == ADMA) {
Tejun Heo9a829cc2007-04-17 23:44:08 +09001614 rc = nv_adma_host_init(host);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001615 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001616 return rc;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001617 }
1618
Tejun Heo9a829cc2007-04-17 23:44:08 +09001619 pci_set_master(pdev);
1620 return ata_host_activate(host, pdev->irq, ppi[0]->irq_handler,
1621 IRQF_SHARED, ppi[0]->sht);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001622}
1623
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001624static void nv_remove_one (struct pci_dev *pdev)
1625{
1626 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1627 struct nv_host_priv *hpriv = host->private_data;
1628
1629 ata_pci_remove_one(pdev);
1630 kfree(hpriv);
1631}
1632
Tejun Heo438ac6d2007-03-02 17:31:26 +09001633#ifdef CONFIG_PM
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001634static int nv_pci_device_resume(struct pci_dev *pdev)
1635{
1636 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1637 struct nv_host_priv *hpriv = host->private_data;
Robert Hancockce053fa2007-02-05 16:26:04 -08001638 int rc;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001639
Robert Hancockce053fa2007-02-05 16:26:04 -08001640 rc = ata_pci_device_do_resume(pdev);
1641 if(rc)
1642 return rc;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001643
1644 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
1645 if(hpriv->type >= CK804) {
1646 u8 regval;
1647
1648 pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, &regval);
1649 regval |= NV_MCP_SATA_CFG_20_SATA_SPACE_EN;
1650 pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval);
1651 }
1652 if(hpriv->type == ADMA) {
1653 u32 tmp32;
1654 struct nv_adma_port_priv *pp;
1655 /* enable/disable ADMA on the ports appropriately */
1656 pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &tmp32);
1657
1658 pp = host->ports[0]->private_data;
1659 if(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)
1660 tmp32 &= ~(NV_MCP_SATA_CFG_20_PORT0_EN |
1661 NV_MCP_SATA_CFG_20_PORT0_PWB_EN);
1662 else
1663 tmp32 |= (NV_MCP_SATA_CFG_20_PORT0_EN |
1664 NV_MCP_SATA_CFG_20_PORT0_PWB_EN);
1665 pp = host->ports[1]->private_data;
1666 if(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)
1667 tmp32 &= ~(NV_MCP_SATA_CFG_20_PORT1_EN |
1668 NV_MCP_SATA_CFG_20_PORT1_PWB_EN);
1669 else
1670 tmp32 |= (NV_MCP_SATA_CFG_20_PORT1_EN |
1671 NV_MCP_SATA_CFG_20_PORT1_PWB_EN);
1672
1673 pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, tmp32);
1674 }
1675 }
1676
1677 ata_host_resume(host);
1678
1679 return 0;
1680}
Tejun Heo438ac6d2007-03-02 17:31:26 +09001681#endif
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001682
Jeff Garzikcca39742006-08-24 03:19:22 -04001683static void nv_ck804_host_stop(struct ata_host *host)
Tejun Heoada364e2006-06-17 15:49:56 +09001684{
Jeff Garzikcca39742006-08-24 03:19:22 -04001685 struct pci_dev *pdev = to_pci_dev(host->dev);
Tejun Heoada364e2006-06-17 15:49:56 +09001686 u8 regval;
1687
1688 /* disable SATA space for CK804 */
1689 pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, &regval);
1690 regval &= ~NV_MCP_SATA_CFG_20_SATA_SPACE_EN;
1691 pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval);
Tejun Heoada364e2006-06-17 15:49:56 +09001692}
1693
Robert Hancockfbbb2622006-10-27 19:08:41 -07001694static void nv_adma_host_stop(struct ata_host *host)
1695{
1696 struct pci_dev *pdev = to_pci_dev(host->dev);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001697 u32 tmp32;
1698
Robert Hancockfbbb2622006-10-27 19:08:41 -07001699 /* disable ADMA on the ports */
1700 pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &tmp32);
1701 tmp32 &= ~(NV_MCP_SATA_CFG_20_PORT0_EN |
1702 NV_MCP_SATA_CFG_20_PORT0_PWB_EN |
1703 NV_MCP_SATA_CFG_20_PORT1_EN |
1704 NV_MCP_SATA_CFG_20_PORT1_PWB_EN);
1705
1706 pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, tmp32);
1707
1708 nv_ck804_host_stop(host);
1709}
1710
Linus Torvalds1da177e2005-04-16 15:20:36 -07001711static int __init nv_init(void)
1712{
Pavel Roskinb7887192006-08-10 18:13:18 +09001713 return pci_register_driver(&nv_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001714}
1715
1716static void __exit nv_exit(void)
1717{
1718 pci_unregister_driver(&nv_pci_driver);
1719}
1720
1721module_init(nv_init);
1722module_exit(nv_exit);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001723module_param_named(adma, adma_enabled, bool, 0444);
1724MODULE_PARM_DESC(adma, "Enable use of ADMA (Default: true)");