blob: ed367bb7878fb1033add724aee26be78bdb67b81 [file] [log] [blame]
Stanislaw Gruszka6bbb1372011-08-30 14:12:12 +02001/******************************************************************************
2 *
3 * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
22 * Intel Linux Wireless <ilw@linux.intel.com>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 *****************************************************************************/
26
27#ifndef __il_3945_h__
28#define __il_3945_h__
29
30#include <linux/pci.h> /* for struct pci_device_id */
31#include <linux/kernel.h>
32#include <net/ieee80211_radiotap.h>
33
34/* Hardware specific file defines the PCI IDs table for that hardware module */
35extern const struct pci_device_id il3945_hw_card_ids[];
36
Stanislaw Gruszkae94a4092011-08-31 13:23:20 +020037#include "common.h"
Stanislaw Gruszka6bbb1372011-08-30 14:12:12 +020038#include "iwl-debug.h"
Stanislaw Gruszka6bbb1372011-08-30 14:12:12 +020039
40/* Highest firmware API version supported */
41#define IL3945_UCODE_API_MAX 2
42
43/* Lowest firmware API version supported */
44#define IL3945_UCODE_API_MIN 1
45
46#define IL3945_FW_PRE "iwlwifi-3945-"
47#define _IL3945_MODULE_FIRMWARE(api) IL3945_FW_PRE #api ".ucode"
48#define IL3945_MODULE_FIRMWARE(api) _IL3945_MODULE_FIRMWARE(api)
49
50/* Default noise level to report when noise measurement is not available.
51 * This may be because we're:
52 * 1) Not associated (4965, no beacon stats being sent to driver)
53 * 2) Scanning (noise measurement does not apply to associated channel)
54 * 3) Receiving CCK (3945 delivers noise info only for OFDM frames)
55 * Use default noise value of -127 ... this is below the range of measurable
56 * Rx dBm for either 3945 or 4965, so it can indicate "unmeasurable" to user.
57 * Also, -127 works better than 0 when averaging frames with/without
58 * noise info (e.g. averaging might be done in app); measured dBm values are
59 * always negative ... using a negative value as the default keeps all
60 * averages within an s8's (used in some apps) range of negative values. */
61#define IL_NOISE_MEAS_NOT_AVAILABLE (-127)
62
63/* Module parameters accessible from iwl-*.c */
64extern struct il_mod_params il3945_mod_params;
65
66struct il3945_rate_scale_data {
67 u64 data;
68 s32 success_counter;
69 s32 success_ratio;
70 s32 counter;
71 s32 average_tpt;
72 unsigned long stamp;
73};
74
75struct il3945_rs_sta {
76 spinlock_t lock;
77 struct il_priv *il;
78 s32 *expected_tpt;
79 unsigned long last_partial_flush;
80 unsigned long last_flush;
81 u32 flush_time;
82 u32 last_tx_packets;
83 u32 tx_packets;
84 u8 tgg;
85 u8 flush_pending;
86 u8 start_rate;
87 struct timer_list rate_scale_flush;
88 struct il3945_rate_scale_data win[RATE_COUNT_3945];
89#ifdef CONFIG_MAC80211_DEBUGFS
90 struct dentry *rs_sta_dbgfs_stats_table_file;
91#endif
92
93 /* used to be in sta_info */
94 int last_txrate_idx;
95};
96
97
98/*
99 * The common struct MUST be first because it is shared between
100 * 3945 and 4965!
101 */
102struct il3945_sta_priv {
103 struct il_station_priv_common common;
104 struct il3945_rs_sta rs_sta;
105};
106
107enum il3945_antenna {
108 IL_ANTENNA_DIVERSITY,
109 IL_ANTENNA_MAIN,
110 IL_ANTENNA_AUX
111};
112
113/*
114 * RTS threshold here is total size [2347] minus 4 FCS bytes
115 * Per spec:
116 * a value of 0 means RTS on all data/management packets
117 * a value > max MSDU size means no RTS
118 * else RTS for data/management frames where MPDU is larger
119 * than RTS value.
120 */
121#define DEFAULT_RTS_THRESHOLD 2347U
122#define MIN_RTS_THRESHOLD 0U
123#define MAX_RTS_THRESHOLD 2347U
124#define MAX_MSDU_SIZE 2304U
125#define MAX_MPDU_SIZE 2346U
126#define DEFAULT_BEACON_INTERVAL 100U
127#define DEFAULT_SHORT_RETRY_LIMIT 7U
128#define DEFAULT_LONG_RETRY_LIMIT 4U
129
130#define IL_TX_FIFO_AC0 0
131#define IL_TX_FIFO_AC1 1
132#define IL_TX_FIFO_AC2 2
133#define IL_TX_FIFO_AC3 3
134#define IL_TX_FIFO_HCCA_1 5
135#define IL_TX_FIFO_HCCA_2 6
136#define IL_TX_FIFO_NONE 7
137
138#define IEEE80211_DATA_LEN 2304
139#define IEEE80211_4ADDR_LEN 30
140#define IEEE80211_HLEN (IEEE80211_4ADDR_LEN)
141#define IEEE80211_FRAME_LEN (IEEE80211_DATA_LEN + IEEE80211_HLEN)
142
143struct il3945_frame {
144 union {
145 struct ieee80211_hdr frame;
146 struct il3945_tx_beacon_cmd beacon;
147 u8 raw[IEEE80211_FRAME_LEN];
148 u8 cmd[360];
149 } u;
150 struct list_head list;
151};
152
153#define SEQ_TO_SN(seq) (((seq) & IEEE80211_SCTL_SEQ) >> 4)
154#define SN_TO_SEQ(ssn) (((ssn) << 4) & IEEE80211_SCTL_SEQ)
155#define MAX_SN ((IEEE80211_SCTL_SEQ) >> 4)
156
157#define SUP_RATE_11A_MAX_NUM_CHANNELS 8
158#define SUP_RATE_11B_MAX_NUM_CHANNELS 4
159#define SUP_RATE_11G_MAX_NUM_CHANNELS 12
160
161#define IL_SUPPORTED_RATES_IE_LEN 8
162
163#define SCAN_INTERVAL 100
164
165#define MAX_TID_COUNT 9
166
167#define IL_INVALID_RATE 0xFF
168#define IL_INVALID_VALUE -1
169
170#define STA_PS_STATUS_WAKE 0
171#define STA_PS_STATUS_SLEEP 1
172
173struct il3945_ibss_seq {
174 u8 mac[ETH_ALEN];
175 u16 seq_num;
176 u16 frag_num;
177 unsigned long packet_time;
178 struct list_head list;
179};
180
181#define IL_RX_HDR(x) ((struct il3945_rx_frame_hdr *)(\
182 x->u.rx_frame.stats.payload + \
183 x->u.rx_frame.stats.phy_count))
184#define IL_RX_END(x) ((struct il3945_rx_frame_end *)(\
185 IL_RX_HDR(x)->payload + \
186 le16_to_cpu(IL_RX_HDR(x)->len)))
187#define IL_RX_STATS(x) (&x->u.rx_frame.stats)
188#define IL_RX_DATA(x) (IL_RX_HDR(x)->payload)
189
190
191/******************************************************************************
192 *
193 * Functions implemented in iwl3945-base.c which are forward declared here
194 * for use by iwl-*.c
195 *
196 *****************************************************************************/
197extern int il3945_calc_db_from_ratio(int sig_ratio);
198extern void il3945_rx_replenish(void *data);
199extern void il3945_rx_queue_reset(struct il_priv *il, struct il_rx_queue *rxq);
200extern unsigned int il3945_fill_beacon_frame(struct il_priv *il,
201 struct ieee80211_hdr *hdr, int left);
202extern int il3945_dump_nic_event_log(struct il_priv *il, bool full_log,
203 char **buf, bool display);
204extern void il3945_dump_nic_error_log(struct il_priv *il);
205
206/******************************************************************************
207 *
208 * Functions implemented in iwl-[34]*.c which are forward declared here
209 * for use by iwl3945-base.c
210 *
211 * NOTE: The implementation of these functions are hardware specific
212 * which is why they are in the hardware specific files (vs. iwl-base.c)
213 *
214 * Naming convention --
215 * il3945_ <-- Its part of iwlwifi (should be changed to il3945_)
216 * il3945_hw_ <-- Hardware specific (implemented in iwl-XXXX.c by all HW)
217 * iwlXXXX_ <-- Hardware specific (implemented in iwl-XXXX.c for XXXX)
218 * il3945_bg_ <-- Called from work queue context
219 * il3945_mac_ <-- mac80211 callback
220 *
221 ****************************************************************************/
Stanislaw Gruszkad0c72342011-08-30 15:39:42 +0200222extern void il3945_hw_handler_setup(struct il_priv *il);
Stanislaw Gruszka6bbb1372011-08-30 14:12:12 +0200223extern void il3945_hw_setup_deferred_work(struct il_priv *il);
224extern void il3945_hw_cancel_deferred_work(struct il_priv *il);
225extern int il3945_hw_rxq_stop(struct il_priv *il);
226extern int il3945_hw_set_hw_params(struct il_priv *il);
227extern int il3945_hw_nic_init(struct il_priv *il);
228extern int il3945_hw_nic_stop_master(struct il_priv *il);
229extern void il3945_hw_txq_ctx_free(struct il_priv *il);
230extern void il3945_hw_txq_ctx_stop(struct il_priv *il);
231extern int il3945_hw_nic_reset(struct il_priv *il);
232extern int il3945_hw_txq_attach_buf_to_tfd(struct il_priv *il,
233 struct il_tx_queue *txq,
234 dma_addr_t addr, u16 len,
235 u8 reset, u8 pad);
236extern void il3945_hw_txq_free_tfd(struct il_priv *il,
237 struct il_tx_queue *txq);
238extern int il3945_hw_get_temperature(struct il_priv *il);
239extern int il3945_hw_tx_queue_init(struct il_priv *il,
240 struct il_tx_queue *txq);
241extern unsigned int il3945_hw_get_beacon_cmd(struct il_priv *il,
242 struct il3945_frame *frame, u8 rate);
243void il3945_hw_build_tx_cmd_rate(struct il_priv *il,
244 struct il_device_cmd *cmd,
245 struct ieee80211_tx_info *info,
246 struct ieee80211_hdr *hdr,
247 int sta_id, int tx_id);
248extern int il3945_hw_reg_send_txpower(struct il_priv *il);
249extern int il3945_hw_reg_set_txpower(struct il_priv *il, s8 power);
Stanislaw Gruszkad2dfb332011-11-15 13:16:38 +0100250extern void il3945_hdl_stats(struct il_priv *il,
Stanislaw Gruszka6bbb1372011-08-30 14:12:12 +0200251 struct il_rx_buf *rxb);
Stanislaw Gruszkad2dfb332011-11-15 13:16:38 +0100252void il3945_hdl_c_stats(struct il_priv *il,
Stanislaw Gruszka6bbb1372011-08-30 14:12:12 +0200253 struct il_rx_buf *rxb);
254extern void il3945_disable_events(struct il_priv *il);
255extern int il4965_get_temperature(const struct il_priv *il);
256extern void il3945_post_associate(struct il_priv *il);
257extern void il3945_config_ap(struct il_priv *il);
258
259extern int il3945_commit_rxon(struct il_priv *il,
260 struct il_rxon_context *ctx);
261
262/**
263 * il3945_hw_find_station - Find station id for a given BSSID
264 * @bssid: MAC address of station ID to find
265 *
266 * NOTE: This should not be hardware specific but the code has
267 * not yet been merged into a single common layer for managing the
268 * station tables.
269 */
270extern u8 il3945_hw_find_station(struct il_priv *il, const u8 *bssid);
271
272extern struct ieee80211_ops il3945_hw_ops;
273
274extern __le32 il3945_get_antenna_flags(const struct il_priv *il);
275extern int il3945_init_hw_rate_table(struct il_priv *il);
276extern void il3945_reg_txpower_periodic(struct il_priv *il);
277extern int il3945_txpower_set_from_eeprom(struct il_priv *il);
278
279extern const struct il_channel_info *il3945_get_channel_info(
280 const struct il_priv *il, enum ieee80211_band band, u16 channel);
281
282extern int il3945_rs_next_rate(struct il_priv *il, int rate);
283
284/* scanning */
285int il3945_request_scan(struct il_priv *il, struct ieee80211_vif *vif);
286void il3945_post_scan(struct il_priv *il);
287
288/* rates */
289extern const struct il3945_rate_info il3945_rates[RATE_COUNT_3945];
290
291
292
293/* RSSI to dBm */
294#define IL39_RSSI_OFFSET 95
295
296/*
297 * EEPROM related constants, enums, and structures.
298 */
299#define EEPROM_SKU_CAP_OP_MODE_MRC (1 << 7)
300
301/*
302 * Mapping of a Tx power level, at factory calibration temperature,
303 * to a radio/DSP gain table idx.
304 * One for each of 5 "sample" power levels in each band.
305 * v_det is measured at the factory, using the 3945's built-in power amplifier
306 * (PA) output voltage detector. This same detector is used during Tx of
307 * long packets in normal operation to provide feedback as to proper output
308 * level.
309 * Data copied from EEPROM.
310 * DO NOT ALTER THIS STRUCTURE!!!
311 */
312struct il3945_eeprom_txpower_sample {
313 u8 gain_idx; /* idx into power (gain) setup table ... */
314 s8 power; /* ... for this pwr level for this chnl group */
315 u16 v_det; /* PA output voltage */
316} __packed;
317
318/*
319 * Mappings of Tx power levels -> nominal radio/DSP gain table idxes.
320 * One for each channel group (a.k.a. "band") (1 for BG, 4 for A).
321 * Tx power setup code interpolates between the 5 "sample" power levels
322 * to determine the nominal setup for a requested power level.
323 * Data copied from EEPROM.
324 * DO NOT ALTER THIS STRUCTURE!!!
325 */
326struct il3945_eeprom_txpower_group {
327 struct il3945_eeprom_txpower_sample samples[5]; /* 5 power levels */
328 s32 a, b, c, d, e; /* coefficients for voltage->power
329 * formula (signed) */
330 s32 Fa, Fb, Fc, Fd, Fe; /* these modify coeffs based on
331 * frequency (signed) */
332 s8 saturation_power; /* highest power possible by h/w in this
333 * band */
334 u8 group_channel; /* "representative" channel # in this band */
335 s16 temperature; /* h/w temperature at factory calib this band
336 * (signed) */
337} __packed;
338
339/*
340 * Temperature-based Tx-power compensation data, not band-specific.
341 * These coefficients are use to modify a/b/c/d/e coeffs based on
342 * difference between current temperature and factory calib temperature.
343 * Data copied from EEPROM.
344 */
345struct il3945_eeprom_temperature_corr {
346 u32 Ta;
347 u32 Tb;
348 u32 Tc;
349 u32 Td;
350 u32 Te;
351} __packed;
352
353/*
354 * EEPROM map
355 */
356struct il3945_eeprom {
357 u8 reserved0[16];
358 u16 device_id; /* abs.ofs: 16 */
359 u8 reserved1[2];
360 u16 pmc; /* abs.ofs: 20 */
361 u8 reserved2[20];
362 u8 mac_address[6]; /* abs.ofs: 42 */
363 u8 reserved3[58];
364 u16 board_revision; /* abs.ofs: 106 */
365 u8 reserved4[11];
366 u8 board_pba_number[9]; /* abs.ofs: 119 */
367 u8 reserved5[8];
368 u16 version; /* abs.ofs: 136 */
369 u8 sku_cap; /* abs.ofs: 138 */
370 u8 leds_mode; /* abs.ofs: 139 */
371 u16 oem_mode;
372 u16 wowlan_mode; /* abs.ofs: 142 */
373 u16 leds_time_interval; /* abs.ofs: 144 */
374 u8 leds_off_time; /* abs.ofs: 146 */
375 u8 leds_on_time; /* abs.ofs: 147 */
376 u8 almgor_m_version; /* abs.ofs: 148 */
377 u8 antenna_switch_type; /* abs.ofs: 149 */
378 u8 reserved6[42];
379 u8 sku_id[4]; /* abs.ofs: 192 */
380
381/*
382 * Per-channel regulatory data.
383 *
384 * Each channel that *might* be supported by 3945 has a fixed location
385 * in EEPROM containing EEPROM_CHANNEL_* usage flags (LSB) and max regulatory
386 * txpower (MSB).
387 *
388 * Entries immediately below are for 20 MHz channel width.
389 *
390 * 2.4 GHz channels 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14
391 */
392 u16 band_1_count; /* abs.ofs: 196 */
393 struct il_eeprom_channel band_1_channels[14]; /* abs.ofs: 198 */
394
395/*
396 * 4.9 GHz channels 183, 184, 185, 187, 188, 189, 192, 196,
397 * 5.0 GHz channels 7, 8, 11, 12, 16
398 * (4915-5080MHz) (none of these is ever supported)
399 */
400 u16 band_2_count; /* abs.ofs: 226 */
401 struct il_eeprom_channel band_2_channels[13]; /* abs.ofs: 228 */
402
403/*
404 * 5.2 GHz channels 34, 36, 38, 40, 42, 44, 46, 48, 52, 56, 60, 64
405 * (5170-5320MHz)
406 */
407 u16 band_3_count; /* abs.ofs: 254 */
408 struct il_eeprom_channel band_3_channels[12]; /* abs.ofs: 256 */
409
410/*
411 * 5.5 GHz channels 100, 104, 108, 112, 116, 120, 124, 128, 132, 136, 140
412 * (5500-5700MHz)
413 */
414 u16 band_4_count; /* abs.ofs: 280 */
415 struct il_eeprom_channel band_4_channels[11]; /* abs.ofs: 282 */
416
417/*
418 * 5.7 GHz channels 145, 149, 153, 157, 161, 165
419 * (5725-5825MHz)
420 */
421 u16 band_5_count; /* abs.ofs: 304 */
422 struct il_eeprom_channel band_5_channels[6]; /* abs.ofs: 306 */
423
424 u8 reserved9[194];
425
426/*
427 * 3945 Txpower calibration data.
428 */
429#define IL_NUM_TX_CALIB_GROUPS 5
430 struct il3945_eeprom_txpower_group groups[IL_NUM_TX_CALIB_GROUPS];
431/* abs.ofs: 512 */
432 struct il3945_eeprom_temperature_corr corrections; /* abs.ofs: 832 */
433 u8 reserved16[172]; /* fill out to full 1024 byte block */
434} __packed;
435
436#define IL3945_EEPROM_IMG_SIZE 1024
437
438/* End of EEPROM */
439
440#define PCI_CFG_REV_ID_BIT_BASIC_SKU (0x40) /* bit 6 */
441#define PCI_CFG_REV_ID_BIT_RTP (0x80) /* bit 7 */
442
443/* 4 DATA + 1 CMD. There are 2 HCCA queues that are not used. */
444#define IL39_NUM_QUEUES 5
445#define IL39_CMD_QUEUE_NUM 4
446
447#define IL_DEFAULT_TX_RETRY 15
448
449/*********************************************/
450
451#define RFD_SIZE 4
452#define NUM_TFD_CHUNKS 4
453
Stanislaw Gruszka6bbb1372011-08-30 14:12:12 +0200454#define TFD_CTL_COUNT_SET(n) (n << 24)
455#define TFD_CTL_COUNT_GET(ctl) ((ctl >> 24) & 7)
456#define TFD_CTL_PAD_SET(n) (n << 28)
457#define TFD_CTL_PAD_GET(ctl) (ctl >> 28)
458
459/* Sizes and addresses for instruction and data memory (SRAM) in
460 * 3945's embedded processor. Driver access is via HBUS_TARG_MEM_* regs. */
461#define IL39_RTC_INST_LOWER_BOUND (0x000000)
462#define IL39_RTC_INST_UPPER_BOUND (0x014000)
463
464#define IL39_RTC_DATA_LOWER_BOUND (0x800000)
465#define IL39_RTC_DATA_UPPER_BOUND (0x808000)
466
467#define IL39_RTC_INST_SIZE (IL39_RTC_INST_UPPER_BOUND - \
468 IL39_RTC_INST_LOWER_BOUND)
469#define IL39_RTC_DATA_SIZE (IL39_RTC_DATA_UPPER_BOUND - \
470 IL39_RTC_DATA_LOWER_BOUND)
471
472#define IL39_MAX_INST_SIZE IL39_RTC_INST_SIZE
473#define IL39_MAX_DATA_SIZE IL39_RTC_DATA_SIZE
474
475/* Size of uCode instruction memory in bootstrap state machine */
476#define IL39_MAX_BSM_SIZE IL39_RTC_INST_SIZE
477
478static inline int il3945_hw_valid_rtc_data_addr(u32 addr)
479{
480 return (addr >= IL39_RTC_DATA_LOWER_BOUND &&
481 addr < IL39_RTC_DATA_UPPER_BOUND);
482}
483
Stanislaw Gruszka53143a12011-08-31 14:14:18 +0200484/* Base physical address of il3945_shared is provided to FH39_TSSR_CBB_BASE
485 * and &il3945_shared.rx_read_ptr[0] is provided to FH39_RCSR_RPTR_ADDR(0) */
Stanislaw Gruszka6bbb1372011-08-30 14:12:12 +0200486struct il3945_shared {
487 __le32 tx_base_ptr[8];
488} __packed;
489
490static inline u8 il3945_hw_get_rate(__le16 rate_n_flags)
491{
492 return le16_to_cpu(rate_n_flags) & 0xFF;
493}
494
495static inline u16 il3945_hw_get_rate_n_flags(__le16 rate_n_flags)
496{
497 return le16_to_cpu(rate_n_flags);
498}
499
500static inline __le16 il3945_hw_set_rate_n_flags(u8 rate, u16 flags)
501{
502 return cpu_to_le16((u16)rate|flags);
503}
504
505/************************************/
506/* iwl3945 Flow Handler Definitions */
507/************************************/
508
509/**
510 * This I/O area is directly read/writable by driver (e.g. Linux uses writel())
511 * Addresses are offsets from device's PCI hardware base address.
512 */
513#define FH39_MEM_LOWER_BOUND (0x0800)
514#define FH39_MEM_UPPER_BOUND (0x1000)
515
516#define FH39_CBCC_TBL (FH39_MEM_LOWER_BOUND + 0x140)
517#define FH39_TFDB_TBL (FH39_MEM_LOWER_BOUND + 0x180)
518#define FH39_RCSR_TBL (FH39_MEM_LOWER_BOUND + 0x400)
519#define FH39_RSSR_TBL (FH39_MEM_LOWER_BOUND + 0x4c0)
520#define FH39_TCSR_TBL (FH39_MEM_LOWER_BOUND + 0x500)
521#define FH39_TSSR_TBL (FH39_MEM_LOWER_BOUND + 0x680)
522
523/* TFDB (Transmit Frame Buffer Descriptor) */
524#define FH39_TFDB(_ch, buf) (FH39_TFDB_TBL + \
525 ((_ch) * 2 + (buf)) * 0x28)
526#define FH39_TFDB_CHNL_BUF_CTRL_REG(_ch) (FH39_TFDB_TBL + 0x50 * (_ch))
527
528/* CBCC channel is [0,2] */
529#define FH39_CBCC(_ch) (FH39_CBCC_TBL + (_ch) * 0x8)
530#define FH39_CBCC_CTRL(_ch) (FH39_CBCC(_ch) + 0x00)
531#define FH39_CBCC_BASE(_ch) (FH39_CBCC(_ch) + 0x04)
532
533/* RCSR channel is [0,2] */
534#define FH39_RCSR(_ch) (FH39_RCSR_TBL + (_ch) * 0x40)
535#define FH39_RCSR_CONFIG(_ch) (FH39_RCSR(_ch) + 0x00)
536#define FH39_RCSR_RBD_BASE(_ch) (FH39_RCSR(_ch) + 0x04)
537#define FH39_RCSR_WPTR(_ch) (FH39_RCSR(_ch) + 0x20)
538#define FH39_RCSR_RPTR_ADDR(_ch) (FH39_RCSR(_ch) + 0x24)
539
540#define FH39_RSCSR_CHNL0_WPTR (FH39_RCSR_WPTR(0))
541
542/* RSSR */
543#define FH39_RSSR_CTRL (FH39_RSSR_TBL + 0x000)
544#define FH39_RSSR_STATUS (FH39_RSSR_TBL + 0x004)
545
546/* TCSR */
547#define FH39_TCSR(_ch) (FH39_TCSR_TBL + (_ch) * 0x20)
548#define FH39_TCSR_CONFIG(_ch) (FH39_TCSR(_ch) + 0x00)
549#define FH39_TCSR_CREDIT(_ch) (FH39_TCSR(_ch) + 0x04)
550#define FH39_TCSR_BUFF_STTS(_ch) (FH39_TCSR(_ch) + 0x08)
551
552/* TSSR */
553#define FH39_TSSR_CBB_BASE (FH39_TSSR_TBL + 0x000)
554#define FH39_TSSR_MSG_CONFIG (FH39_TSSR_TBL + 0x008)
555#define FH39_TSSR_TX_STATUS (FH39_TSSR_TBL + 0x010)
556
557
558/* DBM */
559
560#define FH39_SRVC_CHNL (6)
561
562#define FH39_RCSR_RX_CONFIG_REG_POS_RBDC_SIZE (20)
563#define FH39_RCSR_RX_CONFIG_REG_POS_IRQ_RBTH (4)
564
565#define FH39_RCSR_RX_CONFIG_REG_BIT_WR_STTS_EN (0x08000000)
566
567#define FH39_RCSR_RX_CONFIG_REG_VAL_DMA_CHNL_EN_ENABLE (0x80000000)
568
569#define FH39_RCSR_RX_CONFIG_REG_VAL_RDRBD_EN_ENABLE (0x20000000)
570
571#define FH39_RCSR_RX_CONFIG_REG_VAL_MAX_FRAG_SIZE_128 (0x01000000)
572
573#define FH39_RCSR_RX_CONFIG_REG_VAL_IRQ_DEST_INT_HOST (0x00001000)
574
575#define FH39_RCSR_RX_CONFIG_REG_VAL_MSG_MODE_FH (0x00000000)
576
577#define FH39_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF (0x00000000)
578#define FH39_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_DRIVER (0x00000001)
579
580#define FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE_VAL (0x00000000)
581#define FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL (0x00000008)
582
583#define FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD (0x00200000)
584
585#define FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT (0x00000000)
586
587#define FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE (0x00000000)
588#define FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE (0x80000000)
589
590#define FH39_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID (0x00004000)
591
592#define FH39_TCSR_CHNL_TX_BUF_STS_REG_BIT_TFDB_WPTR (0x00000001)
593
594#define FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TXPD_ON (0xFF000000)
595#define FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_TXPD_ON (0x00FF0000)
596
597#define FH39_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_128B (0x00000400)
598
599#define FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TFD_ON (0x00000100)
600#define FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_CBB_ON (0x00000080)
601
602#define FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RSP_WAIT_TH (0x00000020)
603#define FH39_TSSR_TX_MSG_CONFIG_REG_VAL_RSP_WAIT_TH (0x00000005)
604
605#define FH39_TSSR_TX_STATUS_REG_BIT_BUFS_EMPTY(_ch) (BIT(_ch) << 24)
606#define FH39_TSSR_TX_STATUS_REG_BIT_NO_PEND_REQ(_ch) (BIT(_ch) << 16)
607
608#define FH39_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(_ch) \
609 (FH39_TSSR_TX_STATUS_REG_BIT_BUFS_EMPTY(_ch) | \
610 FH39_TSSR_TX_STATUS_REG_BIT_NO_PEND_REQ(_ch))
611
612#define FH39_RSSR_CHNL0_RX_STATUS_CHNL_IDLE (0x01000000)
613
614struct il3945_tfd_tb {
615 __le32 addr;
616 __le32 len;
617} __packed;
618
619struct il3945_tfd {
620 __le32 control_flags;
621 struct il3945_tfd_tb tbs[4];
622 u8 __pad[28];
623} __packed;
624
625#ifdef CONFIG_IWLEGACY_DEBUGFS
626ssize_t il3945_ucode_rx_stats_read(struct file *file, char __user *user_buf,
627 size_t count, loff_t *ppos);
628ssize_t il3945_ucode_tx_stats_read(struct file *file, char __user *user_buf,
629 size_t count, loff_t *ppos);
630ssize_t il3945_ucode_general_stats_read(struct file *file,
631 char __user *user_buf, size_t count,
632 loff_t *ppos);
633#else
634static ssize_t il3945_ucode_rx_stats_read(struct file *file,
635 char __user *user_buf, size_t count,
636 loff_t *ppos)
637{
638 return 0;
639}
640static ssize_t il3945_ucode_tx_stats_read(struct file *file,
641 char __user *user_buf, size_t count,
642 loff_t *ppos)
643{
644 return 0;
645}
646static ssize_t il3945_ucode_general_stats_read(struct file *file,
647 char __user *user_buf,
648 size_t count, loff_t *ppos)
649{
650 return 0;
651}
652#endif
653
Stanislaw Gruszka6bbb1372011-08-30 14:12:12 +0200654#endif