blob: 493b9b48da30ca3b7d9c42f3a5c75ca6db9cc831 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/seq_file.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020030#include "drmP.h"
31#include "drm.h"
32#include "radeon_drm.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020033#include "radeon_reg.h"
34#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000035#include "radeon_asic.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100036#include "r100d.h"
Jerome Glissed4550902009-10-01 10:12:06 +020037#include "rs100d.h"
38#include "rv200d.h"
39#include "rv250d.h"
Alex Deucher49e02b72010-04-23 17:57:27 -040040#include "atom.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100041
Ben Hutchings70967ab2009-08-29 14:53:51 +010042#include <linux/firmware.h>
43#include <linux/platform_device.h>
44
Dave Airlie551ebd82009-09-01 15:25:57 +100045#include "r100_reg_safe.h"
46#include "rn50_reg_safe.h"
47
Ben Hutchings70967ab2009-08-29 14:53:51 +010048/* Firmware Names */
49#define FIRMWARE_R100 "radeon/R100_cp.bin"
50#define FIRMWARE_R200 "radeon/R200_cp.bin"
51#define FIRMWARE_R300 "radeon/R300_cp.bin"
52#define FIRMWARE_R420 "radeon/R420_cp.bin"
53#define FIRMWARE_RS690 "radeon/RS690_cp.bin"
54#define FIRMWARE_RS600 "radeon/RS600_cp.bin"
55#define FIRMWARE_R520 "radeon/R520_cp.bin"
56
57MODULE_FIRMWARE(FIRMWARE_R100);
58MODULE_FIRMWARE(FIRMWARE_R200);
59MODULE_FIRMWARE(FIRMWARE_R300);
60MODULE_FIRMWARE(FIRMWARE_R420);
61MODULE_FIRMWARE(FIRMWARE_RS690);
62MODULE_FIRMWARE(FIRMWARE_RS600);
63MODULE_FIRMWARE(FIRMWARE_R520);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064
Dave Airlie551ebd82009-09-01 15:25:57 +100065#include "r100_track.h"
66
Jerome Glisse771fe6b2009-06-05 14:42:42 +020067/* This files gather functions specifics to:
68 * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
Jerome Glisse771fe6b2009-06-05 14:42:42 +020069 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +020070
Alex Deuchera48b9b42010-04-22 14:03:55 -040071void r100_get_power_state(struct radeon_device *rdev,
72 enum radeon_pm_action action)
73{
74 int i;
75 rdev->pm.can_upclock = true;
76 rdev->pm.can_downclock = true;
77
78 switch (action) {
79 case PM_ACTION_MINIMUM:
80 rdev->pm.requested_power_state_index = 0;
81 rdev->pm.can_downclock = false;
82 break;
83 case PM_ACTION_DOWNCLOCK:
84 if (rdev->pm.current_power_state_index == 0) {
85 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
86 rdev->pm.can_downclock = false;
87 } else {
88 if (rdev->pm.active_crtc_count > 1) {
89 for (i = 0; i < rdev->pm.num_power_states; i++) {
90 if (rdev->pm.power_state[i].flags & RADEON_PM_SINGLE_DISPLAY_ONLY)
91 continue;
92 else if (i >= rdev->pm.current_power_state_index) {
93 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
94 break;
95 } else {
96 rdev->pm.requested_power_state_index = i;
97 break;
98 }
99 }
100 } else
101 rdev->pm.requested_power_state_index =
102 rdev->pm.current_power_state_index - 1;
103 }
104 break;
105 case PM_ACTION_UPCLOCK:
106 if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
107 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
108 rdev->pm.can_upclock = false;
109 } else {
110 if (rdev->pm.active_crtc_count > 1) {
111 for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
112 if (rdev->pm.power_state[i].flags & RADEON_PM_SINGLE_DISPLAY_ONLY)
113 continue;
114 else if (i <= rdev->pm.current_power_state_index) {
115 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
116 break;
117 } else {
118 rdev->pm.requested_power_state_index = i;
119 break;
120 }
121 }
122 } else
123 rdev->pm.requested_power_state_index =
124 rdev->pm.current_power_state_index + 1;
125 }
126 break;
Alex Deucher58e21df2010-03-22 13:31:08 -0400127 case PM_ACTION_DEFAULT:
128 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
129 rdev->pm.can_upclock = false;
130 break;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400131 case PM_ACTION_NONE:
132 default:
133 DRM_ERROR("Requested mode for not defined action\n");
134 return;
135 }
136 /* only one clock mode per power state */
137 rdev->pm.requested_clock_mode_index = 0;
138
139 DRM_INFO("Requested: e: %d m: %d p: %d\n",
140 rdev->pm.power_state[rdev->pm.requested_power_state_index].
141 clock_info[rdev->pm.requested_clock_mode_index].sclk,
142 rdev->pm.power_state[rdev->pm.requested_power_state_index].
143 clock_info[rdev->pm.requested_clock_mode_index].mclk,
144 rdev->pm.power_state[rdev->pm.requested_power_state_index].
Alex Deucher79daedc2010-04-22 14:25:19 -0400145 pcie_lanes);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400146}
147
Alex Deuchera4248162010-04-24 14:50:23 -0400148void r100_set_power_state(struct radeon_device *rdev, bool static_switch)
Alex Deucherbae6b562010-04-22 13:38:05 -0400149{
Alex Deuchera48b9b42010-04-22 14:03:55 -0400150 u32 sclk, mclk;
151
152 if (rdev->pm.current_power_state_index == rdev->pm.requested_power_state_index)
Alex Deucherbae6b562010-04-22 13:38:05 -0400153 return;
154
Alex Deuchera48b9b42010-04-22 14:03:55 -0400155 if (radeon_gui_idle(rdev)) {
Alex Deucherbae6b562010-04-22 13:38:05 -0400156
Alex Deuchera48b9b42010-04-22 14:03:55 -0400157 sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
158 clock_info[rdev->pm.requested_clock_mode_index].sclk;
159 if (sclk > rdev->clock.default_sclk)
160 sclk = rdev->clock.default_sclk;
Alex Deucherbae6b562010-04-22 13:38:05 -0400161
Alex Deuchera48b9b42010-04-22 14:03:55 -0400162 mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
163 clock_info[rdev->pm.requested_clock_mode_index].mclk;
164 if (mclk > rdev->clock.default_mclk)
165 mclk = rdev->clock.default_mclk;
166 /* don't change the mclk with multiple crtcs */
167 if (rdev->pm.active_crtc_count > 1)
168 mclk = rdev->clock.default_mclk;
Alex Deucherbae6b562010-04-22 13:38:05 -0400169
Alex Deuchera4248162010-04-24 14:50:23 -0400170 /* voltage, pcie lanes, etc.*/
171 radeon_pm_misc(rdev);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400172
Alex Deuchera4248162010-04-24 14:50:23 -0400173 if (static_switch) {
174 radeon_pm_prepare(rdev);
175 /* set engine clock */
176 if (sclk != rdev->pm.current_sclk) {
177 radeon_set_engine_clock(rdev, sclk);
178 rdev->pm.current_sclk = sclk;
179 DRM_INFO("Setting: e: %d\n", sclk);
180 }
Alex Deuchera4248162010-04-24 14:50:23 -0400181 /* set memory clock */
182 if (rdev->asic->set_memory_clock && (mclk != rdev->pm.current_mclk)) {
183 radeon_set_memory_clock(rdev, mclk);
184 rdev->pm.current_mclk = mclk;
185 DRM_INFO("Setting: m: %d\n", mclk);
186 }
Alex Deuchera4248162010-04-24 14:50:23 -0400187 radeon_pm_finish(rdev);
188 } else {
Matthew Garrett15a7df82010-04-28 14:45:05 -0400189 radeon_sync_with_vblank(rdev);
190
191 if (!radeon_pm_in_vbl(rdev))
192 return;
193
Alex Deucher539d2412010-04-29 00:22:43 -0400194 radeon_pm_prepare(rdev);
Alex Deuchera4248162010-04-24 14:50:23 -0400195 /* set engine clock */
196 if (sclk != rdev->pm.current_sclk) {
Alex Deuchera4248162010-04-24 14:50:23 -0400197 radeon_pm_debug_check_in_vbl(rdev, false);
198 radeon_set_engine_clock(rdev, sclk);
199 radeon_pm_debug_check_in_vbl(rdev, true);
200 rdev->pm.current_sclk = sclk;
201 DRM_INFO("Setting: e: %d\n", sclk);
202 }
Alex Deucherbae6b562010-04-22 13:38:05 -0400203
Alex Deuchera4248162010-04-24 14:50:23 -0400204 /* set memory clock */
205 if (rdev->asic->set_memory_clock && (mclk != rdev->pm.current_mclk)) {
Alex Deuchera4248162010-04-24 14:50:23 -0400206 radeon_pm_debug_check_in_vbl(rdev, false);
Alex Deuchera4248162010-04-24 14:50:23 -0400207 radeon_set_memory_clock(rdev, mclk);
Alex Deuchera4248162010-04-24 14:50:23 -0400208 radeon_pm_debug_check_in_vbl(rdev, true);
209 rdev->pm.current_mclk = mclk;
210 DRM_INFO("Setting: m: %d\n", mclk);
211 }
Alex Deucher539d2412010-04-29 00:22:43 -0400212 radeon_pm_finish(rdev);
Alex Deuchera4248162010-04-24 14:50:23 -0400213 }
Alex Deucherbae6b562010-04-22 13:38:05 -0400214
Alex Deuchera48b9b42010-04-22 14:03:55 -0400215 rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
216 rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
217 } else
218 DRM_INFO("GUI not idle!!!\n");
Alex Deucherbae6b562010-04-22 13:38:05 -0400219}
220
Alex Deucher49e02b72010-04-23 17:57:27 -0400221void r100_pm_misc(struct radeon_device *rdev)
222{
223#if 0
224 int requested_index = rdev->pm.requested_power_state_index;
225 struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
226 struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
227 u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
228
229 if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
230 if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
231 tmp = RREG32(voltage->gpio.reg);
232 if (voltage->active_high)
233 tmp |= voltage->gpio.mask;
234 else
235 tmp &= ~(voltage->gpio.mask);
236 WREG32(voltage->gpio.reg, tmp);
237 if (voltage->delay)
238 udelay(voltage->delay);
239 } else {
240 tmp = RREG32(voltage->gpio.reg);
241 if (voltage->active_high)
242 tmp &= ~voltage->gpio.mask;
243 else
244 tmp |= voltage->gpio.mask;
245 WREG32(voltage->gpio.reg, tmp);
246 if (voltage->delay)
247 udelay(voltage->delay);
248 }
249 }
250
251 sclk_cntl = RREG32_PLL(SCLK_CNTL);
252 sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
253 sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
254 sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
255 sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
256 if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
257 sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
258 if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
259 sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
260 else
261 sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
262 if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
263 sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
264 else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
265 sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
266 } else
267 sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
268
269 if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
270 sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
271 if (voltage->delay) {
272 sclk_more_cntl |= VOLTAGE_DROP_SYNC;
273 switch (voltage->delay) {
274 case 33:
275 sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
276 break;
277 case 66:
278 sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
279 break;
280 case 99:
281 sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
282 break;
283 case 132:
284 sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
285 break;
286 }
287 } else
288 sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
289 } else
290 sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
291
292 if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
293 sclk_cntl &= ~FORCE_HDP;
294 else
295 sclk_cntl |= FORCE_HDP;
296
297 WREG32_PLL(SCLK_CNTL, sclk_cntl);
298 WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
299 WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
300
301 /* set pcie lanes */
302 if ((rdev->flags & RADEON_IS_PCIE) &&
303 !(rdev->flags & RADEON_IS_IGP) &&
304 rdev->asic->set_pcie_lanes &&
305 (ps->pcie_lanes !=
306 rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
307 radeon_set_pcie_lanes(rdev,
308 ps->pcie_lanes);
309 DRM_INFO("Setting: p: %d\n", ps->pcie_lanes);
310 }
311#endif
312}
313
314void r100_pm_prepare(struct radeon_device *rdev)
315{
316 struct drm_device *ddev = rdev->ddev;
317 struct drm_crtc *crtc;
318 struct radeon_crtc *radeon_crtc;
319 u32 tmp;
320
321 /* disable any active CRTCs */
322 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
323 radeon_crtc = to_radeon_crtc(crtc);
324 if (radeon_crtc->enabled) {
325 if (radeon_crtc->crtc_id) {
326 tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
327 tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
328 WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
329 } else {
330 tmp = RREG32(RADEON_CRTC_GEN_CNTL);
331 tmp |= RADEON_CRTC_DISP_REQ_EN_B;
332 WREG32(RADEON_CRTC_GEN_CNTL, tmp);
333 }
334 }
335 }
336}
337
338void r100_pm_finish(struct radeon_device *rdev)
339{
340 struct drm_device *ddev = rdev->ddev;
341 struct drm_crtc *crtc;
342 struct radeon_crtc *radeon_crtc;
343 u32 tmp;
344
345 /* enable any active CRTCs */
346 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
347 radeon_crtc = to_radeon_crtc(crtc);
348 if (radeon_crtc->enabled) {
349 if (radeon_crtc->crtc_id) {
350 tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
351 tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
352 WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
353 } else {
354 tmp = RREG32(RADEON_CRTC_GEN_CNTL);
355 tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
356 WREG32(RADEON_CRTC_GEN_CNTL, tmp);
357 }
358 }
359 }
360}
361
Alex Deucherdef9ba92010-04-22 12:39:58 -0400362bool r100_gui_idle(struct radeon_device *rdev)
363{
364 if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
365 return false;
366 else
367 return true;
368}
369
Alex Deucher05a05c52009-12-04 14:53:41 -0500370/* hpd for digital panel detect/disconnect */
371bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
372{
373 bool connected = false;
374
375 switch (hpd) {
376 case RADEON_HPD_1:
377 if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
378 connected = true;
379 break;
380 case RADEON_HPD_2:
381 if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
382 connected = true;
383 break;
384 default:
385 break;
386 }
387 return connected;
388}
389
390void r100_hpd_set_polarity(struct radeon_device *rdev,
391 enum radeon_hpd_id hpd)
392{
393 u32 tmp;
394 bool connected = r100_hpd_sense(rdev, hpd);
395
396 switch (hpd) {
397 case RADEON_HPD_1:
398 tmp = RREG32(RADEON_FP_GEN_CNTL);
399 if (connected)
400 tmp &= ~RADEON_FP_DETECT_INT_POL;
401 else
402 tmp |= RADEON_FP_DETECT_INT_POL;
403 WREG32(RADEON_FP_GEN_CNTL, tmp);
404 break;
405 case RADEON_HPD_2:
406 tmp = RREG32(RADEON_FP2_GEN_CNTL);
407 if (connected)
408 tmp &= ~RADEON_FP2_DETECT_INT_POL;
409 else
410 tmp |= RADEON_FP2_DETECT_INT_POL;
411 WREG32(RADEON_FP2_GEN_CNTL, tmp);
412 break;
413 default:
414 break;
415 }
416}
417
418void r100_hpd_init(struct radeon_device *rdev)
419{
420 struct drm_device *dev = rdev->ddev;
421 struct drm_connector *connector;
422
423 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
424 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
425 switch (radeon_connector->hpd.hpd) {
426 case RADEON_HPD_1:
427 rdev->irq.hpd[0] = true;
428 break;
429 case RADEON_HPD_2:
430 rdev->irq.hpd[1] = true;
431 break;
432 default:
433 break;
434 }
435 }
Jerome Glisse003e69f2010-01-07 15:39:14 +0100436 if (rdev->irq.installed)
437 r100_irq_set(rdev);
Alex Deucher05a05c52009-12-04 14:53:41 -0500438}
439
440void r100_hpd_fini(struct radeon_device *rdev)
441{
442 struct drm_device *dev = rdev->ddev;
443 struct drm_connector *connector;
444
445 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
446 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
447 switch (radeon_connector->hpd.hpd) {
448 case RADEON_HPD_1:
449 rdev->irq.hpd[0] = false;
450 break;
451 case RADEON_HPD_2:
452 rdev->irq.hpd[1] = false;
453 break;
454 default:
455 break;
456 }
457 }
458}
459
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200460/*
461 * PCI GART
462 */
463void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
464{
465 /* TODO: can we do somethings here ? */
466 /* It seems hw only cache one entry so we should discard this
467 * entry otherwise if first GPU GART read hit this entry it
468 * could end up in wrong address. */
469}
470
Jerome Glisse4aac0472009-09-14 18:29:49 +0200471int r100_pci_gart_init(struct radeon_device *rdev)
472{
473 int r;
474
475 if (rdev->gart.table.ram.ptr) {
476 WARN(1, "R100 PCI GART already initialized.\n");
477 return 0;
478 }
479 /* Initialize common gart structure */
480 r = radeon_gart_init(rdev);
481 if (r)
482 return r;
483 rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
484 rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
485 rdev->asic->gart_set_page = &r100_pci_gart_set_page;
486 return radeon_gart_table_ram_alloc(rdev);
487}
488
Dave Airlie17e15b02009-11-05 15:36:53 +1000489/* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
490void r100_enable_bm(struct radeon_device *rdev)
491{
492 uint32_t tmp;
493 /* Enable bus mastering */
494 tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
495 WREG32(RADEON_BUS_CNTL, tmp);
496}
497
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200498int r100_pci_gart_enable(struct radeon_device *rdev)
499{
500 uint32_t tmp;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200501
Dave Airlie82568562010-02-05 16:00:07 +1000502 radeon_gart_restore(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200503 /* discard memory request outside of configured range */
504 tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
505 WREG32(RADEON_AIC_CNTL, tmp);
506 /* set address range for PCI address translate */
Jerome Glissed594e462010-02-17 21:54:29 +0000507 WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
508 WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200509 /* set PCI GART page-table base address */
510 WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
511 tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
512 WREG32(RADEON_AIC_CNTL, tmp);
513 r100_pci_gart_tlb_flush(rdev);
514 rdev->gart.ready = true;
515 return 0;
516}
517
518void r100_pci_gart_disable(struct radeon_device *rdev)
519{
520 uint32_t tmp;
521
522 /* discard memory request outside of configured range */
523 tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
524 WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
525 WREG32(RADEON_AIC_LO_ADDR, 0);
526 WREG32(RADEON_AIC_HI_ADDR, 0);
527}
528
529int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
530{
531 if (i < 0 || i > rdev->gart.num_gpu_pages) {
532 return -EINVAL;
533 }
Dave Airlieed10f952009-06-29 18:29:11 +1000534 rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200535 return 0;
536}
537
Jerome Glisse4aac0472009-09-14 18:29:49 +0200538void r100_pci_gart_fini(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200539{
Jerome Glissef9274562010-03-17 14:44:29 +0000540 radeon_gart_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200541 r100_pci_gart_disable(rdev);
542 radeon_gart_table_ram_free(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200543}
544
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200545int r100_irq_set(struct radeon_device *rdev)
546{
547 uint32_t tmp = 0;
548
Jerome Glisse003e69f2010-01-07 15:39:14 +0100549 if (!rdev->irq.installed) {
550 WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
551 WREG32(R_000040_GEN_INT_CNTL, 0);
552 return -EINVAL;
553 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200554 if (rdev->irq.sw_int) {
555 tmp |= RADEON_SW_INT_ENABLE;
556 }
Alex Deucher2031f772010-04-22 12:52:11 -0400557 if (rdev->irq.gui_idle) {
558 tmp |= RADEON_GUI_IDLE_MASK;
559 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200560 if (rdev->irq.crtc_vblank_int[0]) {
561 tmp |= RADEON_CRTC_VBLANK_MASK;
562 }
563 if (rdev->irq.crtc_vblank_int[1]) {
564 tmp |= RADEON_CRTC2_VBLANK_MASK;
565 }
Alex Deucher05a05c52009-12-04 14:53:41 -0500566 if (rdev->irq.hpd[0]) {
567 tmp |= RADEON_FP_DETECT_MASK;
568 }
569 if (rdev->irq.hpd[1]) {
570 tmp |= RADEON_FP2_DETECT_MASK;
571 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200572 WREG32(RADEON_GEN_INT_CNTL, tmp);
573 return 0;
574}
575
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200576void r100_irq_disable(struct radeon_device *rdev)
577{
578 u32 tmp;
579
580 WREG32(R_000040_GEN_INT_CNTL, 0);
581 /* Wait and acknowledge irq */
582 mdelay(1);
583 tmp = RREG32(R_000044_GEN_INT_STATUS);
584 WREG32(R_000044_GEN_INT_STATUS, tmp);
585}
586
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200587static inline uint32_t r100_irq_ack(struct radeon_device *rdev)
588{
589 uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
Alex Deucher05a05c52009-12-04 14:53:41 -0500590 uint32_t irq_mask = RADEON_SW_INT_TEST |
591 RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
592 RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200593
Alex Deucher2031f772010-04-22 12:52:11 -0400594 /* the interrupt works, but the status bit is permanently asserted */
595 if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
596 if (!rdev->irq.gui_idle_acked)
597 irq_mask |= RADEON_GUI_IDLE_STAT;
598 }
599
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200600 if (irqs) {
601 WREG32(RADEON_GEN_INT_STATUS, irqs);
602 }
603 return irqs & irq_mask;
604}
605
606int r100_irq_process(struct radeon_device *rdev)
607{
Alex Deucher3e5cb982009-10-16 12:21:24 -0400608 uint32_t status, msi_rearm;
Alex Deucherd4877cf2009-12-04 16:56:37 -0500609 bool queue_hotplug = false;
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200610
Alex Deucher2031f772010-04-22 12:52:11 -0400611 /* reset gui idle ack. the status bit is broken */
612 rdev->irq.gui_idle_acked = false;
613
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200614 status = r100_irq_ack(rdev);
615 if (!status) {
616 return IRQ_NONE;
617 }
Jerome Glissea513c182009-09-09 22:23:07 +0200618 if (rdev->shutdown) {
619 return IRQ_NONE;
620 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200621 while (status) {
622 /* SW interrupt */
623 if (status & RADEON_SW_INT_TEST) {
624 radeon_fence_process(rdev);
625 }
Alex Deucher2031f772010-04-22 12:52:11 -0400626 /* gui idle interrupt */
627 if (status & RADEON_GUI_IDLE_STAT) {
628 rdev->irq.gui_idle_acked = true;
629 rdev->pm.gui_idle = true;
630 wake_up(&rdev->irq.idle_queue);
631 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200632 /* Vertical blank interrupts */
633 if (status & RADEON_CRTC_VBLANK_STAT) {
634 drm_handle_vblank(rdev->ddev, 0);
Rafał Miłecki839461d2010-03-02 22:06:51 +0100635 rdev->pm.vblank_sync = true;
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +0100636 wake_up(&rdev->irq.vblank_queue);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200637 }
638 if (status & RADEON_CRTC2_VBLANK_STAT) {
639 drm_handle_vblank(rdev->ddev, 1);
Rafał Miłecki839461d2010-03-02 22:06:51 +0100640 rdev->pm.vblank_sync = true;
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +0100641 wake_up(&rdev->irq.vblank_queue);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200642 }
Alex Deucher05a05c52009-12-04 14:53:41 -0500643 if (status & RADEON_FP_DETECT_STAT) {
Alex Deucherd4877cf2009-12-04 16:56:37 -0500644 queue_hotplug = true;
645 DRM_DEBUG("HPD1\n");
Alex Deucher05a05c52009-12-04 14:53:41 -0500646 }
647 if (status & RADEON_FP2_DETECT_STAT) {
Alex Deucherd4877cf2009-12-04 16:56:37 -0500648 queue_hotplug = true;
649 DRM_DEBUG("HPD2\n");
Alex Deucher05a05c52009-12-04 14:53:41 -0500650 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200651 status = r100_irq_ack(rdev);
652 }
Alex Deucher2031f772010-04-22 12:52:11 -0400653 /* reset gui idle ack. the status bit is broken */
654 rdev->irq.gui_idle_acked = false;
Alex Deucherd4877cf2009-12-04 16:56:37 -0500655 if (queue_hotplug)
656 queue_work(rdev->wq, &rdev->hotplug_work);
Alex Deucher3e5cb982009-10-16 12:21:24 -0400657 if (rdev->msi_enabled) {
658 switch (rdev->family) {
659 case CHIP_RS400:
660 case CHIP_RS480:
661 msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
662 WREG32(RADEON_AIC_CNTL, msi_rearm);
663 WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
664 break;
665 default:
666 msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
667 WREG32(RADEON_MSI_REARM_EN, msi_rearm);
668 WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
669 break;
670 }
671 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200672 return IRQ_HANDLED;
673}
674
675u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
676{
677 if (crtc == 0)
678 return RREG32(RADEON_CRTC_CRNT_FRAME);
679 else
680 return RREG32(RADEON_CRTC2_CRNT_FRAME);
681}
682
Pauli Nieminen9e5b2af2010-02-04 19:20:53 +0200683/* Who ever call radeon_fence_emit should call ring_lock and ask
684 * for enough space (today caller are ib schedule and buffer move) */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200685void r100_fence_ring_emit(struct radeon_device *rdev,
686 struct radeon_fence *fence)
687{
Pauli Nieminen9e5b2af2010-02-04 19:20:53 +0200688 /* We have to make sure that caches are flushed before
689 * CPU might read something from VRAM. */
690 radeon_ring_write(rdev, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
691 radeon_ring_write(rdev, RADEON_RB3D_DC_FLUSH_ALL);
692 radeon_ring_write(rdev, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
693 radeon_ring_write(rdev, RADEON_RB3D_ZC_FLUSH_ALL);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200694 /* Wait until IDLE & CLEAN */
Alex Deucher4612dc92010-02-05 01:58:28 -0500695 radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
696 radeon_ring_write(rdev, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
Jerome Glissecafe6602010-01-07 12:39:21 +0100697 radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
698 radeon_ring_write(rdev, rdev->config.r100.hdp_cntl |
699 RADEON_HDP_READ_BUFFER_INVALIDATE);
700 radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
701 radeon_ring_write(rdev, rdev->config.r100.hdp_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200702 /* Emit fence sequence & fire IRQ */
703 radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
704 radeon_ring_write(rdev, fence->seq);
705 radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
706 radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
707}
708
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200709int r100_wb_init(struct radeon_device *rdev)
710{
711 int r;
712
713 if (rdev->wb.wb_obj == NULL) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100714 r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
715 RADEON_GEM_DOMAIN_GTT,
716 &rdev->wb.wb_obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200717 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100718 dev_err(rdev->dev, "(%d) create WB buffer failed\n", r);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200719 return r;
720 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100721 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
722 if (unlikely(r != 0))
723 return r;
724 r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
725 &rdev->wb.gpu_addr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200726 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100727 dev_err(rdev->dev, "(%d) pin WB buffer failed\n", r);
728 radeon_bo_unreserve(rdev->wb.wb_obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200729 return r;
730 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100731 r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
732 radeon_bo_unreserve(rdev->wb.wb_obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200733 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100734 dev_err(rdev->dev, "(%d) map WB buffer failed\n", r);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200735 return r;
736 }
737 }
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200738 WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr);
739 WREG32(R_00070C_CP_RB_RPTR_ADDR,
740 S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + 1024) >> 2));
741 WREG32(R_000770_SCRATCH_UMSK, 0xff);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200742 return 0;
743}
744
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200745void r100_wb_disable(struct radeon_device *rdev)
746{
747 WREG32(R_000770_SCRATCH_UMSK, 0);
748}
749
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200750void r100_wb_fini(struct radeon_device *rdev)
751{
Jerome Glisse4c788672009-11-20 14:29:23 +0100752 int r;
753
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200754 r100_wb_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200755 if (rdev->wb.wb_obj) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100756 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
757 if (unlikely(r != 0)) {
758 dev_err(rdev->dev, "(%d) can't finish WB\n", r);
759 return;
760 }
761 radeon_bo_kunmap(rdev->wb.wb_obj);
762 radeon_bo_unpin(rdev->wb.wb_obj);
763 radeon_bo_unreserve(rdev->wb.wb_obj);
764 radeon_bo_unref(&rdev->wb.wb_obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200765 rdev->wb.wb = NULL;
766 rdev->wb.wb_obj = NULL;
767 }
768}
769
770int r100_copy_blit(struct radeon_device *rdev,
771 uint64_t src_offset,
772 uint64_t dst_offset,
773 unsigned num_pages,
774 struct radeon_fence *fence)
775{
776 uint32_t cur_pages;
777 uint32_t stride_bytes = PAGE_SIZE;
778 uint32_t pitch;
779 uint32_t stride_pixels;
780 unsigned ndw;
781 int num_loops;
782 int r = 0;
783
784 /* radeon limited to 16k stride */
785 stride_bytes &= 0x3fff;
786 /* radeon pitch is /64 */
787 pitch = stride_bytes / 64;
788 stride_pixels = stride_bytes / 4;
789 num_loops = DIV_ROUND_UP(num_pages, 8191);
790
791 /* Ask for enough room for blit + flush + fence */
792 ndw = 64 + (10 * num_loops);
793 r = radeon_ring_lock(rdev, ndw);
794 if (r) {
795 DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
796 return -EINVAL;
797 }
798 while (num_pages > 0) {
799 cur_pages = num_pages;
800 if (cur_pages > 8191) {
801 cur_pages = 8191;
802 }
803 num_pages -= cur_pages;
804
805 /* pages are in Y direction - height
806 page width in X direction - width */
807 radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
808 radeon_ring_write(rdev,
809 RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
810 RADEON_GMC_DST_PITCH_OFFSET_CNTL |
811 RADEON_GMC_SRC_CLIPPING |
812 RADEON_GMC_DST_CLIPPING |
813 RADEON_GMC_BRUSH_NONE |
814 (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
815 RADEON_GMC_SRC_DATATYPE_COLOR |
816 RADEON_ROP3_S |
817 RADEON_DP_SRC_SOURCE_MEMORY |
818 RADEON_GMC_CLR_CMP_CNTL_DIS |
819 RADEON_GMC_WR_MSK_DIS);
820 radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
821 radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
822 radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
823 radeon_ring_write(rdev, 0);
824 radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
825 radeon_ring_write(rdev, num_pages);
826 radeon_ring_write(rdev, num_pages);
827 radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
828 }
829 radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
830 radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
831 radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
832 radeon_ring_write(rdev,
833 RADEON_WAIT_2D_IDLECLEAN |
834 RADEON_WAIT_HOST_IDLECLEAN |
835 RADEON_WAIT_DMA_GUI_IDLE);
836 if (fence) {
837 r = radeon_fence_emit(rdev, fence);
838 }
839 radeon_ring_unlock_commit(rdev);
840 return r;
841}
842
Jerome Glisse45600232009-09-09 22:23:45 +0200843static int r100_cp_wait_for_idle(struct radeon_device *rdev)
844{
845 unsigned i;
846 u32 tmp;
847
848 for (i = 0; i < rdev->usec_timeout; i++) {
849 tmp = RREG32(R_000E40_RBBM_STATUS);
850 if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
851 return 0;
852 }
853 udelay(1);
854 }
855 return -1;
856}
857
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200858void r100_ring_start(struct radeon_device *rdev)
859{
860 int r;
861
862 r = radeon_ring_lock(rdev, 2);
863 if (r) {
864 return;
865 }
866 radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
867 radeon_ring_write(rdev,
868 RADEON_ISYNC_ANY2D_IDLE3D |
869 RADEON_ISYNC_ANY3D_IDLE2D |
870 RADEON_ISYNC_WAIT_IDLEGUI |
871 RADEON_ISYNC_CPSCRATCH_IDLEGUI);
872 radeon_ring_unlock_commit(rdev);
873}
874
Ben Hutchings70967ab2009-08-29 14:53:51 +0100875
876/* Load the microcode for the CP */
877static int r100_cp_init_microcode(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200878{
Ben Hutchings70967ab2009-08-29 14:53:51 +0100879 struct platform_device *pdev;
880 const char *fw_name = NULL;
881 int err;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200882
Ben Hutchings70967ab2009-08-29 14:53:51 +0100883 DRM_DEBUG("\n");
884
885 pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
886 err = IS_ERR(pdev);
887 if (err) {
888 printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
889 return -EINVAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200890 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200891 if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
892 (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
893 (rdev->family == CHIP_RS200)) {
894 DRM_INFO("Loading R100 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100895 fw_name = FIRMWARE_R100;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200896 } else if ((rdev->family == CHIP_R200) ||
897 (rdev->family == CHIP_RV250) ||
898 (rdev->family == CHIP_RV280) ||
899 (rdev->family == CHIP_RS300)) {
900 DRM_INFO("Loading R200 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100901 fw_name = FIRMWARE_R200;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200902 } else if ((rdev->family == CHIP_R300) ||
903 (rdev->family == CHIP_R350) ||
904 (rdev->family == CHIP_RV350) ||
905 (rdev->family == CHIP_RV380) ||
906 (rdev->family == CHIP_RS400) ||
907 (rdev->family == CHIP_RS480)) {
908 DRM_INFO("Loading R300 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100909 fw_name = FIRMWARE_R300;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200910 } else if ((rdev->family == CHIP_R420) ||
911 (rdev->family == CHIP_R423) ||
912 (rdev->family == CHIP_RV410)) {
913 DRM_INFO("Loading R400 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100914 fw_name = FIRMWARE_R420;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200915 } else if ((rdev->family == CHIP_RS690) ||
916 (rdev->family == CHIP_RS740)) {
917 DRM_INFO("Loading RS690/RS740 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100918 fw_name = FIRMWARE_RS690;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200919 } else if (rdev->family == CHIP_RS600) {
920 DRM_INFO("Loading RS600 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100921 fw_name = FIRMWARE_RS600;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200922 } else if ((rdev->family == CHIP_RV515) ||
923 (rdev->family == CHIP_R520) ||
924 (rdev->family == CHIP_RV530) ||
925 (rdev->family == CHIP_R580) ||
926 (rdev->family == CHIP_RV560) ||
927 (rdev->family == CHIP_RV570)) {
928 DRM_INFO("Loading R500 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100929 fw_name = FIRMWARE_R520;
930 }
931
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000932 err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
Ben Hutchings70967ab2009-08-29 14:53:51 +0100933 platform_device_unregister(pdev);
934 if (err) {
935 printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
936 fw_name);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000937 } else if (rdev->me_fw->size % 8) {
Ben Hutchings70967ab2009-08-29 14:53:51 +0100938 printk(KERN_ERR
939 "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000940 rdev->me_fw->size, fw_name);
Ben Hutchings70967ab2009-08-29 14:53:51 +0100941 err = -EINVAL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000942 release_firmware(rdev->me_fw);
943 rdev->me_fw = NULL;
Ben Hutchings70967ab2009-08-29 14:53:51 +0100944 }
945 return err;
946}
Jerome Glissed4550902009-10-01 10:12:06 +0200947
Ben Hutchings70967ab2009-08-29 14:53:51 +0100948static void r100_cp_load_microcode(struct radeon_device *rdev)
949{
950 const __be32 *fw_data;
951 int i, size;
952
953 if (r100_gui_wait_for_idle(rdev)) {
954 printk(KERN_WARNING "Failed to wait GUI idle while "
955 "programming pipes. Bad things might happen.\n");
956 }
957
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000958 if (rdev->me_fw) {
959 size = rdev->me_fw->size / 4;
960 fw_data = (const __be32 *)&rdev->me_fw->data[0];
Ben Hutchings70967ab2009-08-29 14:53:51 +0100961 WREG32(RADEON_CP_ME_RAM_ADDR, 0);
962 for (i = 0; i < size; i += 2) {
963 WREG32(RADEON_CP_ME_RAM_DATAH,
964 be32_to_cpup(&fw_data[i]));
965 WREG32(RADEON_CP_ME_RAM_DATAL,
966 be32_to_cpup(&fw_data[i + 1]));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200967 }
968 }
969}
970
971int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
972{
973 unsigned rb_bufsz;
974 unsigned rb_blksz;
975 unsigned max_fetch;
976 unsigned pre_write_timer;
977 unsigned pre_write_limit;
978 unsigned indirect2_start;
979 unsigned indirect1_start;
980 uint32_t tmp;
981 int r;
982
983 if (r100_debugfs_cp_init(rdev)) {
984 DRM_ERROR("Failed to register debugfs file for CP !\n");
985 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000986 if (!rdev->me_fw) {
Ben Hutchings70967ab2009-08-29 14:53:51 +0100987 r = r100_cp_init_microcode(rdev);
988 if (r) {
989 DRM_ERROR("Failed to load firmware!\n");
990 return r;
991 }
992 }
993
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200994 /* Align ring size */
995 rb_bufsz = drm_order(ring_size / 8);
996 ring_size = (1 << (rb_bufsz + 1)) * 4;
997 r100_cp_load_microcode(rdev);
998 r = radeon_ring_init(rdev, ring_size);
999 if (r) {
1000 return r;
1001 }
1002 /* Each time the cp read 1024 bytes (16 dword/quadword) update
1003 * the rptr copy in system ram */
1004 rb_blksz = 9;
1005 /* cp will read 128bytes at a time (4 dwords) */
1006 max_fetch = 1;
1007 rdev->cp.align_mask = 16 - 1;
1008 /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
1009 pre_write_timer = 64;
1010 /* Force CP_RB_WPTR write if written more than one time before the
1011 * delay expire
1012 */
1013 pre_write_limit = 0;
1014 /* Setup the cp cache like this (cache size is 96 dwords) :
1015 * RING 0 to 15
1016 * INDIRECT1 16 to 79
1017 * INDIRECT2 80 to 95
1018 * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
1019 * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
1020 * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
1021 * Idea being that most of the gpu cmd will be through indirect1 buffer
1022 * so it gets the bigger cache.
1023 */
1024 indirect2_start = 80;
1025 indirect1_start = 16;
1026 /* cp setup */
1027 WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
Alex Deucherd6f28932009-11-02 16:01:27 -05001028 tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001029 REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
1030 REG_SET(RADEON_MAX_FETCH, max_fetch) |
1031 RADEON_RB_NO_UPDATE);
Alex Deucherd6f28932009-11-02 16:01:27 -05001032#ifdef __BIG_ENDIAN
1033 tmp |= RADEON_BUF_SWAP_32BIT;
1034#endif
1035 WREG32(RADEON_CP_RB_CNTL, tmp);
1036
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001037 /* Set ring address */
1038 DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
1039 WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
1040 /* Force read & write ptr to 0 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001041 WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
1042 WREG32(RADEON_CP_RB_RPTR_WR, 0);
1043 WREG32(RADEON_CP_RB_WPTR, 0);
1044 WREG32(RADEON_CP_RB_CNTL, tmp);
1045 udelay(10);
1046 rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
1047 rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR);
Dave Airlie9e5786b2010-03-31 13:38:56 +10001048 /* protect against crazy HW on resume */
1049 rdev->cp.wptr &= rdev->cp.ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001050 /* Set cp mode to bus mastering & enable cp*/
1051 WREG32(RADEON_CP_CSQ_MODE,
1052 REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
1053 REG_SET(RADEON_INDIRECT1_START, indirect1_start));
1054 WREG32(0x718, 0);
1055 WREG32(0x744, 0x00004D4D);
1056 WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
1057 radeon_ring_start(rdev);
1058 r = radeon_ring_test(rdev);
1059 if (r) {
1060 DRM_ERROR("radeon: cp isn't working (%d).\n", r);
1061 return r;
1062 }
1063 rdev->cp.ready = true;
1064 return 0;
1065}
1066
1067void r100_cp_fini(struct radeon_device *rdev)
1068{
Jerome Glisse45600232009-09-09 22:23:45 +02001069 if (r100_cp_wait_for_idle(rdev)) {
1070 DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
1071 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001072 /* Disable ring */
Jerome Glissea18d7ea2009-09-09 22:23:27 +02001073 r100_cp_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001074 radeon_ring_fini(rdev);
1075 DRM_INFO("radeon: cp finalized\n");
1076}
1077
1078void r100_cp_disable(struct radeon_device *rdev)
1079{
1080 /* Disable ring */
1081 rdev->cp.ready = false;
1082 WREG32(RADEON_CP_CSQ_MODE, 0);
1083 WREG32(RADEON_CP_CSQ_CNTL, 0);
1084 if (r100_gui_wait_for_idle(rdev)) {
1085 printk(KERN_WARNING "Failed to wait GUI idle while "
1086 "programming pipes. Bad things might happen.\n");
1087 }
1088}
1089
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001090void r100_cp_commit(struct radeon_device *rdev)
1091{
1092 WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
1093 (void)RREG32(RADEON_CP_RB_WPTR);
1094}
1095
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001096
1097/*
1098 * CS functions
1099 */
1100int r100_cs_parse_packet0(struct radeon_cs_parser *p,
1101 struct radeon_cs_packet *pkt,
Jerome Glisse068a1172009-06-17 13:28:30 +02001102 const unsigned *auth, unsigned n,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001103 radeon_packet0_check_t check)
1104{
1105 unsigned reg;
1106 unsigned i, j, m;
1107 unsigned idx;
1108 int r;
1109
1110 idx = pkt->idx + 1;
1111 reg = pkt->reg;
Jerome Glisse068a1172009-06-17 13:28:30 +02001112 /* Check that register fall into register range
1113 * determined by the number of entry (n) in the
1114 * safe register bitmap.
1115 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001116 if (pkt->one_reg_wr) {
1117 if ((reg >> 7) > n) {
1118 return -EINVAL;
1119 }
1120 } else {
1121 if (((reg + (pkt->count << 2)) >> 7) > n) {
1122 return -EINVAL;
1123 }
1124 }
1125 for (i = 0; i <= pkt->count; i++, idx++) {
1126 j = (reg >> 7);
1127 m = 1 << ((reg >> 2) & 31);
1128 if (auth[j] & m) {
1129 r = check(p, pkt, idx, reg);
1130 if (r) {
1131 return r;
1132 }
1133 }
1134 if (pkt->one_reg_wr) {
1135 if (!(auth[j] & m)) {
1136 break;
1137 }
1138 } else {
1139 reg += 4;
1140 }
1141 }
1142 return 0;
1143}
1144
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001145void r100_cs_dump_packet(struct radeon_cs_parser *p,
1146 struct radeon_cs_packet *pkt)
1147{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001148 volatile uint32_t *ib;
1149 unsigned i;
1150 unsigned idx;
1151
1152 ib = p->ib->ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001153 idx = pkt->idx;
1154 for (i = 0; i <= (pkt->count + 1); i++, idx++) {
1155 DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
1156 }
1157}
1158
1159/**
1160 * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
1161 * @parser: parser structure holding parsing context.
1162 * @pkt: where to store packet informations
1163 *
1164 * Assume that chunk_ib_index is properly set. Will return -EINVAL
1165 * if packet is bigger than remaining ib size. or if packets is unknown.
1166 **/
1167int r100_cs_packet_parse(struct radeon_cs_parser *p,
1168 struct radeon_cs_packet *pkt,
1169 unsigned idx)
1170{
1171 struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
Roel Kluinfa992392009-08-03 14:20:32 +02001172 uint32_t header;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001173
1174 if (idx >= ib_chunk->length_dw) {
1175 DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
1176 idx, ib_chunk->length_dw);
1177 return -EINVAL;
1178 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001179 header = radeon_get_ib_value(p, idx);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001180 pkt->idx = idx;
1181 pkt->type = CP_PACKET_GET_TYPE(header);
1182 pkt->count = CP_PACKET_GET_COUNT(header);
1183 switch (pkt->type) {
1184 case PACKET_TYPE0:
1185 pkt->reg = CP_PACKET0_GET_REG(header);
1186 pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
1187 break;
1188 case PACKET_TYPE3:
1189 pkt->opcode = CP_PACKET3_GET_OPCODE(header);
1190 break;
1191 case PACKET_TYPE2:
1192 pkt->count = -1;
1193 break;
1194 default:
1195 DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
1196 return -EINVAL;
1197 }
1198 if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
1199 DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
1200 pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
1201 return -EINVAL;
1202 }
1203 return 0;
1204}
1205
1206/**
Dave Airlie531369e2009-06-29 11:21:25 +10001207 * r100_cs_packet_next_vline() - parse userspace VLINE packet
1208 * @parser: parser structure holding parsing context.
1209 *
1210 * Userspace sends a special sequence for VLINE waits.
1211 * PACKET0 - VLINE_START_END + value
1212 * PACKET0 - WAIT_UNTIL +_value
1213 * RELOC (P3) - crtc_id in reloc.
1214 *
1215 * This function parses this and relocates the VLINE START END
1216 * and WAIT UNTIL packets to the correct crtc.
1217 * It also detects a switched off crtc and nulls out the
1218 * wait in that case.
1219 */
1220int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
1221{
Dave Airlie531369e2009-06-29 11:21:25 +10001222 struct drm_mode_object *obj;
1223 struct drm_crtc *crtc;
1224 struct radeon_crtc *radeon_crtc;
1225 struct radeon_cs_packet p3reloc, waitreloc;
1226 int crtc_id;
1227 int r;
1228 uint32_t header, h_idx, reg;
Dave Airlie513bcb42009-09-23 16:56:27 +10001229 volatile uint32_t *ib;
Dave Airlie531369e2009-06-29 11:21:25 +10001230
Dave Airlie513bcb42009-09-23 16:56:27 +10001231 ib = p->ib->ptr;
Dave Airlie531369e2009-06-29 11:21:25 +10001232
1233 /* parse the wait until */
1234 r = r100_cs_packet_parse(p, &waitreloc, p->idx);
1235 if (r)
1236 return r;
1237
1238 /* check its a wait until and only 1 count */
1239 if (waitreloc.reg != RADEON_WAIT_UNTIL ||
1240 waitreloc.count != 0) {
1241 DRM_ERROR("vline wait had illegal wait until segment\n");
1242 r = -EINVAL;
1243 return r;
1244 }
1245
Dave Airlie513bcb42009-09-23 16:56:27 +10001246 if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
Dave Airlie531369e2009-06-29 11:21:25 +10001247 DRM_ERROR("vline wait had illegal wait until\n");
1248 r = -EINVAL;
1249 return r;
1250 }
1251
1252 /* jump over the NOP */
Alex Deucher90ebd062009-09-25 16:39:24 -04001253 r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
Dave Airlie531369e2009-06-29 11:21:25 +10001254 if (r)
1255 return r;
1256
1257 h_idx = p->idx - 2;
Alex Deucher90ebd062009-09-25 16:39:24 -04001258 p->idx += waitreloc.count + 2;
1259 p->idx += p3reloc.count + 2;
Dave Airlie531369e2009-06-29 11:21:25 +10001260
Dave Airlie513bcb42009-09-23 16:56:27 +10001261 header = radeon_get_ib_value(p, h_idx);
1262 crtc_id = radeon_get_ib_value(p, h_idx + 5);
Dave Airlied4ac6a02009-10-08 11:32:49 +10001263 reg = CP_PACKET0_GET_REG(header);
Dave Airlie531369e2009-06-29 11:21:25 +10001264 mutex_lock(&p->rdev->ddev->mode_config.mutex);
1265 obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
1266 if (!obj) {
1267 DRM_ERROR("cannot find crtc %d\n", crtc_id);
1268 r = -EINVAL;
1269 goto out;
1270 }
1271 crtc = obj_to_crtc(obj);
1272 radeon_crtc = to_radeon_crtc(crtc);
1273 crtc_id = radeon_crtc->crtc_id;
1274
1275 if (!crtc->enabled) {
1276 /* if the CRTC isn't enabled - we need to nop out the wait until */
Dave Airlie513bcb42009-09-23 16:56:27 +10001277 ib[h_idx + 2] = PACKET2(0);
1278 ib[h_idx + 3] = PACKET2(0);
Dave Airlie531369e2009-06-29 11:21:25 +10001279 } else if (crtc_id == 1) {
1280 switch (reg) {
1281 case AVIVO_D1MODE_VLINE_START_END:
Alex Deucher90ebd062009-09-25 16:39:24 -04001282 header &= ~R300_CP_PACKET0_REG_MASK;
Dave Airlie531369e2009-06-29 11:21:25 +10001283 header |= AVIVO_D2MODE_VLINE_START_END >> 2;
1284 break;
1285 case RADEON_CRTC_GUI_TRIG_VLINE:
Alex Deucher90ebd062009-09-25 16:39:24 -04001286 header &= ~R300_CP_PACKET0_REG_MASK;
Dave Airlie531369e2009-06-29 11:21:25 +10001287 header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
1288 break;
1289 default:
1290 DRM_ERROR("unknown crtc reloc\n");
1291 r = -EINVAL;
1292 goto out;
1293 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001294 ib[h_idx] = header;
1295 ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
Dave Airlie531369e2009-06-29 11:21:25 +10001296 }
1297out:
1298 mutex_unlock(&p->rdev->ddev->mode_config.mutex);
1299 return r;
1300}
1301
1302/**
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001303 * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
1304 * @parser: parser structure holding parsing context.
1305 * @data: pointer to relocation data
1306 * @offset_start: starting offset
1307 * @offset_mask: offset mask (to align start offset on)
1308 * @reloc: reloc informations
1309 *
1310 * Check next packet is relocation packet3, do bo validation and compute
1311 * GPU offset using the provided start.
1312 **/
1313int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
1314 struct radeon_cs_reloc **cs_reloc)
1315{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001316 struct radeon_cs_chunk *relocs_chunk;
1317 struct radeon_cs_packet p3reloc;
1318 unsigned idx;
1319 int r;
1320
1321 if (p->chunk_relocs_idx == -1) {
1322 DRM_ERROR("No relocation chunk !\n");
1323 return -EINVAL;
1324 }
1325 *cs_reloc = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001326 relocs_chunk = &p->chunks[p->chunk_relocs_idx];
1327 r = r100_cs_packet_parse(p, &p3reloc, p->idx);
1328 if (r) {
1329 return r;
1330 }
1331 p->idx += p3reloc.count + 2;
1332 if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
1333 DRM_ERROR("No packet3 for relocation for packet at %d.\n",
1334 p3reloc.idx);
1335 r100_cs_dump_packet(p, &p3reloc);
1336 return -EINVAL;
1337 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001338 idx = radeon_get_ib_value(p, p3reloc.idx + 1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001339 if (idx >= relocs_chunk->length_dw) {
1340 DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
1341 idx, relocs_chunk->length_dw);
1342 r100_cs_dump_packet(p, &p3reloc);
1343 return -EINVAL;
1344 }
1345 /* FIXME: we assume reloc size is 4 dwords */
1346 *cs_reloc = p->relocs_ptr[(idx / 4)];
1347 return 0;
1348}
1349
Dave Airlie551ebd82009-09-01 15:25:57 +10001350static int r100_get_vtx_size(uint32_t vtx_fmt)
1351{
1352 int vtx_size;
1353 vtx_size = 2;
1354 /* ordered according to bits in spec */
1355 if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
1356 vtx_size++;
1357 if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
1358 vtx_size += 3;
1359 if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
1360 vtx_size++;
1361 if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
1362 vtx_size++;
1363 if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
1364 vtx_size += 3;
1365 if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
1366 vtx_size++;
1367 if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
1368 vtx_size++;
1369 if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
1370 vtx_size += 2;
1371 if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
1372 vtx_size += 2;
1373 if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
1374 vtx_size++;
1375 if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
1376 vtx_size += 2;
1377 if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
1378 vtx_size++;
1379 if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
1380 vtx_size += 2;
1381 if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
1382 vtx_size++;
1383 if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
1384 vtx_size++;
1385 /* blend weight */
1386 if (vtx_fmt & (0x7 << 15))
1387 vtx_size += (vtx_fmt >> 15) & 0x7;
1388 if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
1389 vtx_size += 3;
1390 if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
1391 vtx_size += 2;
1392 if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
1393 vtx_size++;
1394 if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
1395 vtx_size++;
1396 if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
1397 vtx_size++;
1398 if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
1399 vtx_size++;
1400 return vtx_size;
1401}
1402
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001403static int r100_packet0_check(struct radeon_cs_parser *p,
Dave Airlie551ebd82009-09-01 15:25:57 +10001404 struct radeon_cs_packet *pkt,
1405 unsigned idx, unsigned reg)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001406{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001407 struct radeon_cs_reloc *reloc;
Dave Airlie551ebd82009-09-01 15:25:57 +10001408 struct r100_cs_track *track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001409 volatile uint32_t *ib;
1410 uint32_t tmp;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001411 int r;
Dave Airlie551ebd82009-09-01 15:25:57 +10001412 int i, face;
Dave Airliee024e112009-06-24 09:48:08 +10001413 u32 tile_flags = 0;
Dave Airlie513bcb42009-09-23 16:56:27 +10001414 u32 idx_value;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001415
1416 ib = p->ib->ptr;
Dave Airlie551ebd82009-09-01 15:25:57 +10001417 track = (struct r100_cs_track *)p->track;
1418
Dave Airlie513bcb42009-09-23 16:56:27 +10001419 idx_value = radeon_get_ib_value(p, idx);
1420
Dave Airlie551ebd82009-09-01 15:25:57 +10001421 switch (reg) {
1422 case RADEON_CRTC_GUI_TRIG_VLINE:
1423 r = r100_cs_packet_parse_vline(p);
1424 if (r) {
1425 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1426 idx, reg);
1427 r100_cs_dump_packet(p, pkt);
1428 return r;
1429 }
1430 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001431 /* FIXME: only allow PACKET3 blit? easier to check for out of
1432 * range access */
Dave Airlie551ebd82009-09-01 15:25:57 +10001433 case RADEON_DST_PITCH_OFFSET:
1434 case RADEON_SRC_PITCH_OFFSET:
1435 r = r100_reloc_pitch_offset(p, pkt, idx, reg);
1436 if (r)
1437 return r;
1438 break;
1439 case RADEON_RB3D_DEPTHOFFSET:
1440 r = r100_cs_packet_next_reloc(p, &reloc);
1441 if (r) {
1442 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1443 idx, reg);
1444 r100_cs_dump_packet(p, pkt);
1445 return r;
1446 }
1447 track->zb.robj = reloc->robj;
Dave Airlie513bcb42009-09-23 16:56:27 +10001448 track->zb.offset = idx_value;
1449 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001450 break;
1451 case RADEON_RB3D_COLOROFFSET:
1452 r = r100_cs_packet_next_reloc(p, &reloc);
1453 if (r) {
1454 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1455 idx, reg);
1456 r100_cs_dump_packet(p, pkt);
1457 return r;
1458 }
1459 track->cb[0].robj = reloc->robj;
Dave Airlie513bcb42009-09-23 16:56:27 +10001460 track->cb[0].offset = idx_value;
1461 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001462 break;
1463 case RADEON_PP_TXOFFSET_0:
1464 case RADEON_PP_TXOFFSET_1:
1465 case RADEON_PP_TXOFFSET_2:
1466 i = (reg - RADEON_PP_TXOFFSET_0) / 24;
1467 r = r100_cs_packet_next_reloc(p, &reloc);
1468 if (r) {
1469 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1470 idx, reg);
1471 r100_cs_dump_packet(p, pkt);
1472 return r;
1473 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001474 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001475 track->textures[i].robj = reloc->robj;
1476 break;
1477 case RADEON_PP_CUBIC_OFFSET_T0_0:
1478 case RADEON_PP_CUBIC_OFFSET_T0_1:
1479 case RADEON_PP_CUBIC_OFFSET_T0_2:
1480 case RADEON_PP_CUBIC_OFFSET_T0_3:
1481 case RADEON_PP_CUBIC_OFFSET_T0_4:
1482 i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
1483 r = r100_cs_packet_next_reloc(p, &reloc);
1484 if (r) {
1485 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1486 idx, reg);
1487 r100_cs_dump_packet(p, pkt);
1488 return r;
1489 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001490 track->textures[0].cube_info[i].offset = idx_value;
1491 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001492 track->textures[0].cube_info[i].robj = reloc->robj;
1493 break;
1494 case RADEON_PP_CUBIC_OFFSET_T1_0:
1495 case RADEON_PP_CUBIC_OFFSET_T1_1:
1496 case RADEON_PP_CUBIC_OFFSET_T1_2:
1497 case RADEON_PP_CUBIC_OFFSET_T1_3:
1498 case RADEON_PP_CUBIC_OFFSET_T1_4:
1499 i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
1500 r = r100_cs_packet_next_reloc(p, &reloc);
1501 if (r) {
1502 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1503 idx, reg);
1504 r100_cs_dump_packet(p, pkt);
1505 return r;
1506 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001507 track->textures[1].cube_info[i].offset = idx_value;
1508 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001509 track->textures[1].cube_info[i].robj = reloc->robj;
1510 break;
1511 case RADEON_PP_CUBIC_OFFSET_T2_0:
1512 case RADEON_PP_CUBIC_OFFSET_T2_1:
1513 case RADEON_PP_CUBIC_OFFSET_T2_2:
1514 case RADEON_PP_CUBIC_OFFSET_T2_3:
1515 case RADEON_PP_CUBIC_OFFSET_T2_4:
1516 i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
1517 r = r100_cs_packet_next_reloc(p, &reloc);
1518 if (r) {
1519 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1520 idx, reg);
1521 r100_cs_dump_packet(p, pkt);
1522 return r;
1523 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001524 track->textures[2].cube_info[i].offset = idx_value;
1525 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001526 track->textures[2].cube_info[i].robj = reloc->robj;
1527 break;
1528 case RADEON_RE_WIDTH_HEIGHT:
Dave Airlie513bcb42009-09-23 16:56:27 +10001529 track->maxy = ((idx_value >> 16) & 0x7FF);
Dave Airlie551ebd82009-09-01 15:25:57 +10001530 break;
1531 case RADEON_RB3D_COLORPITCH:
1532 r = r100_cs_packet_next_reloc(p, &reloc);
1533 if (r) {
1534 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1535 idx, reg);
1536 r100_cs_dump_packet(p, pkt);
1537 return r;
1538 }
Dave Airliee024e112009-06-24 09:48:08 +10001539
Dave Airlie551ebd82009-09-01 15:25:57 +10001540 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
1541 tile_flags |= RADEON_COLOR_TILE_ENABLE;
1542 if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
1543 tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
Dave Airliee024e112009-06-24 09:48:08 +10001544
Dave Airlie513bcb42009-09-23 16:56:27 +10001545 tmp = idx_value & ~(0x7 << 16);
Dave Airlie551ebd82009-09-01 15:25:57 +10001546 tmp |= tile_flags;
1547 ib[idx] = tmp;
1548
Dave Airlie513bcb42009-09-23 16:56:27 +10001549 track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
Dave Airlie551ebd82009-09-01 15:25:57 +10001550 break;
1551 case RADEON_RB3D_DEPTHPITCH:
Dave Airlie513bcb42009-09-23 16:56:27 +10001552 track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
Dave Airlie551ebd82009-09-01 15:25:57 +10001553 break;
1554 case RADEON_RB3D_CNTL:
Dave Airlie513bcb42009-09-23 16:56:27 +10001555 switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001556 case 7:
1557 case 8:
1558 case 9:
1559 case 11:
1560 case 12:
1561 track->cb[0].cpp = 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001562 break;
Dave Airlie551ebd82009-09-01 15:25:57 +10001563 case 3:
1564 case 4:
1565 case 15:
1566 track->cb[0].cpp = 2;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001567 break;
Dave Airlie551ebd82009-09-01 15:25:57 +10001568 case 6:
1569 track->cb[0].cpp = 4;
Dave Airlie17782d92009-08-21 10:07:54 +10001570 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001571 default:
Dave Airlie551ebd82009-09-01 15:25:57 +10001572 DRM_ERROR("Invalid color buffer format (%d) !\n",
Dave Airlie513bcb42009-09-23 16:56:27 +10001573 ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
Dave Airlie551ebd82009-09-01 15:25:57 +10001574 return -EINVAL;
1575 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001576 track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
Dave Airlie551ebd82009-09-01 15:25:57 +10001577 break;
1578 case RADEON_RB3D_ZSTENCILCNTL:
Dave Airlie513bcb42009-09-23 16:56:27 +10001579 switch (idx_value & 0xf) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001580 case 0:
1581 track->zb.cpp = 2;
1582 break;
1583 case 2:
1584 case 3:
1585 case 4:
1586 case 5:
1587 case 9:
1588 case 11:
1589 track->zb.cpp = 4;
1590 break;
1591 default:
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001592 break;
1593 }
Dave Airlie551ebd82009-09-01 15:25:57 +10001594 break;
1595 case RADEON_RB3D_ZPASS_ADDR:
1596 r = r100_cs_packet_next_reloc(p, &reloc);
1597 if (r) {
1598 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1599 idx, reg);
1600 r100_cs_dump_packet(p, pkt);
1601 return r;
1602 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001603 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001604 break;
1605 case RADEON_PP_CNTL:
1606 {
Dave Airlie513bcb42009-09-23 16:56:27 +10001607 uint32_t temp = idx_value >> 4;
Dave Airlie551ebd82009-09-01 15:25:57 +10001608 for (i = 0; i < track->num_texture; i++)
1609 track->textures[i].enabled = !!(temp & (1 << i));
1610 }
1611 break;
1612 case RADEON_SE_VF_CNTL:
Dave Airlie513bcb42009-09-23 16:56:27 +10001613 track->vap_vf_cntl = idx_value;
Dave Airlie551ebd82009-09-01 15:25:57 +10001614 break;
1615 case RADEON_SE_VTX_FMT:
Dave Airlie513bcb42009-09-23 16:56:27 +10001616 track->vtx_size = r100_get_vtx_size(idx_value);
Dave Airlie551ebd82009-09-01 15:25:57 +10001617 break;
1618 case RADEON_PP_TEX_SIZE_0:
1619 case RADEON_PP_TEX_SIZE_1:
1620 case RADEON_PP_TEX_SIZE_2:
1621 i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
Dave Airlie513bcb42009-09-23 16:56:27 +10001622 track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
1623 track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
Dave Airlie551ebd82009-09-01 15:25:57 +10001624 break;
1625 case RADEON_PP_TEX_PITCH_0:
1626 case RADEON_PP_TEX_PITCH_1:
1627 case RADEON_PP_TEX_PITCH_2:
1628 i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
Dave Airlie513bcb42009-09-23 16:56:27 +10001629 track->textures[i].pitch = idx_value + 32;
Dave Airlie551ebd82009-09-01 15:25:57 +10001630 break;
1631 case RADEON_PP_TXFILTER_0:
1632 case RADEON_PP_TXFILTER_1:
1633 case RADEON_PP_TXFILTER_2:
1634 i = (reg - RADEON_PP_TXFILTER_0) / 24;
Dave Airlie513bcb42009-09-23 16:56:27 +10001635 track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
Dave Airlie551ebd82009-09-01 15:25:57 +10001636 >> RADEON_MAX_MIP_LEVEL_SHIFT);
Dave Airlie513bcb42009-09-23 16:56:27 +10001637 tmp = (idx_value >> 23) & 0x7;
Dave Airlie551ebd82009-09-01 15:25:57 +10001638 if (tmp == 2 || tmp == 6)
1639 track->textures[i].roundup_w = false;
Dave Airlie513bcb42009-09-23 16:56:27 +10001640 tmp = (idx_value >> 27) & 0x7;
Dave Airlie551ebd82009-09-01 15:25:57 +10001641 if (tmp == 2 || tmp == 6)
1642 track->textures[i].roundup_h = false;
1643 break;
1644 case RADEON_PP_TXFORMAT_0:
1645 case RADEON_PP_TXFORMAT_1:
1646 case RADEON_PP_TXFORMAT_2:
1647 i = (reg - RADEON_PP_TXFORMAT_0) / 24;
Dave Airlie513bcb42009-09-23 16:56:27 +10001648 if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001649 track->textures[i].use_pitch = 1;
1650 } else {
1651 track->textures[i].use_pitch = 0;
Dave Airlie513bcb42009-09-23 16:56:27 +10001652 track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
1653 track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
Dave Airlie551ebd82009-09-01 15:25:57 +10001654 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001655 if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
Dave Airlie551ebd82009-09-01 15:25:57 +10001656 track->textures[i].tex_coord_type = 2;
Dave Airlie513bcb42009-09-23 16:56:27 +10001657 switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001658 case RADEON_TXFORMAT_I8:
1659 case RADEON_TXFORMAT_RGB332:
1660 case RADEON_TXFORMAT_Y8:
1661 track->textures[i].cpp = 1;
1662 break;
1663 case RADEON_TXFORMAT_AI88:
1664 case RADEON_TXFORMAT_ARGB1555:
1665 case RADEON_TXFORMAT_RGB565:
1666 case RADEON_TXFORMAT_ARGB4444:
1667 case RADEON_TXFORMAT_VYUY422:
1668 case RADEON_TXFORMAT_YVYU422:
Dave Airlie551ebd82009-09-01 15:25:57 +10001669 case RADEON_TXFORMAT_SHADOW16:
1670 case RADEON_TXFORMAT_LDUDV655:
1671 case RADEON_TXFORMAT_DUDV88:
1672 track->textures[i].cpp = 2;
1673 break;
1674 case RADEON_TXFORMAT_ARGB8888:
1675 case RADEON_TXFORMAT_RGBA8888:
Dave Airlie551ebd82009-09-01 15:25:57 +10001676 case RADEON_TXFORMAT_SHADOW32:
1677 case RADEON_TXFORMAT_LDUDUV8888:
1678 track->textures[i].cpp = 4;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001679 break;
Dave Airlied785d782009-12-07 13:16:06 +10001680 case RADEON_TXFORMAT_DXT1:
1681 track->textures[i].cpp = 1;
1682 track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
1683 break;
1684 case RADEON_TXFORMAT_DXT23:
1685 case RADEON_TXFORMAT_DXT45:
1686 track->textures[i].cpp = 1;
1687 track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
1688 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001689 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001690 track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
1691 track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
Dave Airlie551ebd82009-09-01 15:25:57 +10001692 break;
1693 case RADEON_PP_CUBIC_FACES_0:
1694 case RADEON_PP_CUBIC_FACES_1:
1695 case RADEON_PP_CUBIC_FACES_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001696 tmp = idx_value;
Dave Airlie551ebd82009-09-01 15:25:57 +10001697 i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
1698 for (face = 0; face < 4; face++) {
1699 track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
1700 track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
1701 }
1702 break;
1703 default:
1704 printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
1705 reg, idx);
1706 return -EINVAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001707 }
1708 return 0;
1709}
1710
Jerome Glisse068a1172009-06-17 13:28:30 +02001711int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
1712 struct radeon_cs_packet *pkt,
Jerome Glisse4c788672009-11-20 14:29:23 +01001713 struct radeon_bo *robj)
Jerome Glisse068a1172009-06-17 13:28:30 +02001714{
Jerome Glisse068a1172009-06-17 13:28:30 +02001715 unsigned idx;
Dave Airlie513bcb42009-09-23 16:56:27 +10001716 u32 value;
Jerome Glisse068a1172009-06-17 13:28:30 +02001717 idx = pkt->idx + 1;
Dave Airlie513bcb42009-09-23 16:56:27 +10001718 value = radeon_get_ib_value(p, idx + 2);
Jerome Glisse4c788672009-11-20 14:29:23 +01001719 if ((value + 1) > radeon_bo_size(robj)) {
Jerome Glisse068a1172009-06-17 13:28:30 +02001720 DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
1721 "(need %u have %lu) !\n",
Dave Airlie513bcb42009-09-23 16:56:27 +10001722 value + 1,
Jerome Glisse4c788672009-11-20 14:29:23 +01001723 radeon_bo_size(robj));
Jerome Glisse068a1172009-06-17 13:28:30 +02001724 return -EINVAL;
1725 }
1726 return 0;
1727}
1728
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001729static int r100_packet3_check(struct radeon_cs_parser *p,
1730 struct radeon_cs_packet *pkt)
1731{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001732 struct radeon_cs_reloc *reloc;
Dave Airlie551ebd82009-09-01 15:25:57 +10001733 struct r100_cs_track *track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001734 unsigned idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001735 volatile uint32_t *ib;
1736 int r;
1737
1738 ib = p->ib->ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001739 idx = pkt->idx + 1;
Dave Airlie551ebd82009-09-01 15:25:57 +10001740 track = (struct r100_cs_track *)p->track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001741 switch (pkt->opcode) {
1742 case PACKET3_3D_LOAD_VBPNTR:
Dave Airlie513bcb42009-09-23 16:56:27 +10001743 r = r100_packet3_load_vbpntr(p, pkt, idx);
1744 if (r)
1745 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001746 break;
1747 case PACKET3_INDX_BUFFER:
1748 r = r100_cs_packet_next_reloc(p, &reloc);
1749 if (r) {
1750 DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1751 r100_cs_dump_packet(p, pkt);
1752 return r;
1753 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001754 ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
Jerome Glisse068a1172009-06-17 13:28:30 +02001755 r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
1756 if (r) {
1757 return r;
1758 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001759 break;
1760 case 0x23:
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001761 /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
1762 r = r100_cs_packet_next_reloc(p, &reloc);
1763 if (r) {
1764 DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1765 r100_cs_dump_packet(p, pkt);
1766 return r;
1767 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001768 ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001769 track->num_arrays = 1;
Dave Airlie513bcb42009-09-23 16:56:27 +10001770 track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
Dave Airlie551ebd82009-09-01 15:25:57 +10001771
1772 track->arrays[0].robj = reloc->robj;
1773 track->arrays[0].esize = track->vtx_size;
1774
Dave Airlie513bcb42009-09-23 16:56:27 +10001775 track->max_indx = radeon_get_ib_value(p, idx+1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001776
Dave Airlie513bcb42009-09-23 16:56:27 +10001777 track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
Dave Airlie551ebd82009-09-01 15:25:57 +10001778 track->immd_dwords = pkt->count - 1;
1779 r = r100_cs_track_check(p->rdev, track);
1780 if (r)
1781 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001782 break;
1783 case PACKET3_3D_DRAW_IMMD:
Dave Airlie513bcb42009-09-23 16:56:27 +10001784 if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001785 DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1786 return -EINVAL;
1787 }
Alex Deuchercf57fc72010-01-18 20:20:07 -05001788 track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
Dave Airlie513bcb42009-09-23 16:56:27 +10001789 track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001790 track->immd_dwords = pkt->count - 1;
1791 r = r100_cs_track_check(p->rdev, track);
1792 if (r)
1793 return r;
1794 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001795 /* triggers drawing using in-packet vertex data */
1796 case PACKET3_3D_DRAW_IMMD_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001797 if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001798 DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1799 return -EINVAL;
1800 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001801 track->vap_vf_cntl = radeon_get_ib_value(p, idx);
Dave Airlie551ebd82009-09-01 15:25:57 +10001802 track->immd_dwords = pkt->count;
1803 r = r100_cs_track_check(p->rdev, track);
1804 if (r)
1805 return r;
1806 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001807 /* triggers drawing using in-packet vertex data */
1808 case PACKET3_3D_DRAW_VBUF_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001809 track->vap_vf_cntl = radeon_get_ib_value(p, idx);
Dave Airlie551ebd82009-09-01 15:25:57 +10001810 r = r100_cs_track_check(p->rdev, track);
1811 if (r)
1812 return r;
1813 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001814 /* triggers drawing of vertex buffers setup elsewhere */
1815 case PACKET3_3D_DRAW_INDX_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001816 track->vap_vf_cntl = radeon_get_ib_value(p, idx);
Dave Airlie551ebd82009-09-01 15:25:57 +10001817 r = r100_cs_track_check(p->rdev, track);
1818 if (r)
1819 return r;
1820 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001821 /* triggers drawing using indices to vertex buffer */
1822 case PACKET3_3D_DRAW_VBUF:
Dave Airlie513bcb42009-09-23 16:56:27 +10001823 track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001824 r = r100_cs_track_check(p->rdev, track);
1825 if (r)
1826 return r;
1827 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001828 /* triggers drawing of vertex buffers setup elsewhere */
1829 case PACKET3_3D_DRAW_INDX:
Dave Airlie513bcb42009-09-23 16:56:27 +10001830 track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001831 r = r100_cs_track_check(p->rdev, track);
1832 if (r)
1833 return r;
1834 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001835 /* triggers drawing using indices to vertex buffer */
1836 case PACKET3_NOP:
1837 break;
1838 default:
1839 DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
1840 return -EINVAL;
1841 }
1842 return 0;
1843}
1844
1845int r100_cs_parse(struct radeon_cs_parser *p)
1846{
1847 struct radeon_cs_packet pkt;
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001848 struct r100_cs_track *track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001849 int r;
1850
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001851 track = kzalloc(sizeof(*track), GFP_KERNEL);
1852 r100_cs_track_clear(p->rdev, track);
1853 p->track = track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001854 do {
1855 r = r100_cs_packet_parse(p, &pkt, p->idx);
1856 if (r) {
1857 return r;
1858 }
1859 p->idx += pkt.count + 2;
1860 switch (pkt.type) {
Jerome Glisse068a1172009-06-17 13:28:30 +02001861 case PACKET_TYPE0:
Dave Airlie551ebd82009-09-01 15:25:57 +10001862 if (p->rdev->family >= CHIP_R200)
1863 r = r100_cs_parse_packet0(p, &pkt,
1864 p->rdev->config.r100.reg_safe_bm,
1865 p->rdev->config.r100.reg_safe_bm_size,
1866 &r200_packet0_check);
1867 else
1868 r = r100_cs_parse_packet0(p, &pkt,
1869 p->rdev->config.r100.reg_safe_bm,
1870 p->rdev->config.r100.reg_safe_bm_size,
1871 &r100_packet0_check);
Jerome Glisse068a1172009-06-17 13:28:30 +02001872 break;
1873 case PACKET_TYPE2:
1874 break;
1875 case PACKET_TYPE3:
1876 r = r100_packet3_check(p, &pkt);
1877 break;
1878 default:
1879 DRM_ERROR("Unknown packet type %d !\n",
1880 pkt.type);
1881 return -EINVAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001882 }
1883 if (r) {
1884 return r;
1885 }
1886 } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
1887 return 0;
1888}
1889
1890
1891/*
1892 * Global GPU functions
1893 */
1894void r100_errata(struct radeon_device *rdev)
1895{
1896 rdev->pll_errata = 0;
1897
1898 if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
1899 rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
1900 }
1901
1902 if (rdev->family == CHIP_RV100 ||
1903 rdev->family == CHIP_RS100 ||
1904 rdev->family == CHIP_RS200) {
1905 rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
1906 }
1907}
1908
1909/* Wait for vertical sync on primary CRTC */
1910void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
1911{
1912 uint32_t crtc_gen_cntl, tmp;
1913 int i;
1914
1915 crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
1916 if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
1917 !(crtc_gen_cntl & RADEON_CRTC_EN)) {
1918 return;
1919 }
1920 /* Clear the CRTC_VBLANK_SAVE bit */
1921 WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
1922 for (i = 0; i < rdev->usec_timeout; i++) {
1923 tmp = RREG32(RADEON_CRTC_STATUS);
1924 if (tmp & RADEON_CRTC_VBLANK_SAVE) {
1925 return;
1926 }
1927 DRM_UDELAY(1);
1928 }
1929}
1930
1931/* Wait for vertical sync on secondary CRTC */
1932void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
1933{
1934 uint32_t crtc2_gen_cntl, tmp;
1935 int i;
1936
1937 crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
1938 if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
1939 !(crtc2_gen_cntl & RADEON_CRTC2_EN))
1940 return;
1941
1942 /* Clear the CRTC_VBLANK_SAVE bit */
1943 WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
1944 for (i = 0; i < rdev->usec_timeout; i++) {
1945 tmp = RREG32(RADEON_CRTC2_STATUS);
1946 if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
1947 return;
1948 }
1949 DRM_UDELAY(1);
1950 }
1951}
1952
1953int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
1954{
1955 unsigned i;
1956 uint32_t tmp;
1957
1958 for (i = 0; i < rdev->usec_timeout; i++) {
1959 tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
1960 if (tmp >= n) {
1961 return 0;
1962 }
1963 DRM_UDELAY(1);
1964 }
1965 return -1;
1966}
1967
1968int r100_gui_wait_for_idle(struct radeon_device *rdev)
1969{
1970 unsigned i;
1971 uint32_t tmp;
1972
1973 if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
1974 printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
1975 " Bad things might happen.\n");
1976 }
1977 for (i = 0; i < rdev->usec_timeout; i++) {
1978 tmp = RREG32(RADEON_RBBM_STATUS);
Alex Deucher4612dc92010-02-05 01:58:28 -05001979 if (!(tmp & RADEON_RBBM_ACTIVE)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001980 return 0;
1981 }
1982 DRM_UDELAY(1);
1983 }
1984 return -1;
1985}
1986
1987int r100_mc_wait_for_idle(struct radeon_device *rdev)
1988{
1989 unsigned i;
1990 uint32_t tmp;
1991
1992 for (i = 0; i < rdev->usec_timeout; i++) {
1993 /* read MC_STATUS */
Alex Deucher4612dc92010-02-05 01:58:28 -05001994 tmp = RREG32(RADEON_MC_STATUS);
1995 if (tmp & RADEON_MC_IDLE) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001996 return 0;
1997 }
1998 DRM_UDELAY(1);
1999 }
2000 return -1;
2001}
2002
Jerome Glisse225758d2010-03-09 14:45:10 +00002003void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002004{
Jerome Glisse225758d2010-03-09 14:45:10 +00002005 lockup->last_cp_rptr = cp->rptr;
2006 lockup->last_jiffies = jiffies;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002007}
2008
Jerome Glisse225758d2010-03-09 14:45:10 +00002009/**
2010 * r100_gpu_cp_is_lockup() - check if CP is lockup by recording information
2011 * @rdev: radeon device structure
2012 * @lockup: r100_gpu_lockup structure holding CP lockup tracking informations
2013 * @cp: radeon_cp structure holding CP information
2014 *
2015 * We don't need to initialize the lockup tracking information as we will either
2016 * have CP rptr to a different value of jiffies wrap around which will force
2017 * initialization of the lockup tracking informations.
2018 *
2019 * A possible false positivie is if we get call after while and last_cp_rptr ==
2020 * the current CP rptr, even if it's unlikely it might happen. To avoid this
2021 * if the elapsed time since last call is bigger than 2 second than we return
2022 * false and update the tracking information. Due to this the caller must call
2023 * r100_gpu_cp_is_lockup several time in less than 2sec for lockup to be reported
2024 * the fencing code should be cautious about that.
2025 *
2026 * Caller should write to the ring to force CP to do something so we don't get
2027 * false positive when CP is just gived nothing to do.
2028 *
2029 **/
2030bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002031{
Jerome Glisse225758d2010-03-09 14:45:10 +00002032 unsigned long cjiffies, elapsed;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002033
Jerome Glisse225758d2010-03-09 14:45:10 +00002034 cjiffies = jiffies;
2035 if (!time_after(cjiffies, lockup->last_jiffies)) {
2036 /* likely a wrap around */
2037 lockup->last_cp_rptr = cp->rptr;
2038 lockup->last_jiffies = jiffies;
2039 return false;
2040 }
2041 if (cp->rptr != lockup->last_cp_rptr) {
2042 /* CP is still working no lockup */
2043 lockup->last_cp_rptr = cp->rptr;
2044 lockup->last_jiffies = jiffies;
2045 return false;
2046 }
2047 elapsed = jiffies_to_msecs(cjiffies - lockup->last_jiffies);
2048 if (elapsed >= 3000) {
2049 /* very likely the improbable case where current
2050 * rptr is equal to last recorded, a while ago, rptr
2051 * this is more likely a false positive update tracking
2052 * information which should force us to be recall at
2053 * latter point
2054 */
2055 lockup->last_cp_rptr = cp->rptr;
2056 lockup->last_jiffies = jiffies;
2057 return false;
2058 }
2059 if (elapsed >= 1000) {
2060 dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed);
2061 return true;
2062 }
2063 /* give a chance to the GPU ... */
2064 return false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002065}
2066
Jerome Glisse225758d2010-03-09 14:45:10 +00002067bool r100_gpu_is_lockup(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002068{
Jerome Glisse225758d2010-03-09 14:45:10 +00002069 u32 rbbm_status;
2070 int r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002071
Jerome Glisse225758d2010-03-09 14:45:10 +00002072 rbbm_status = RREG32(R_000E40_RBBM_STATUS);
2073 if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
2074 r100_gpu_lockup_update(&rdev->config.r100.lockup, &rdev->cp);
2075 return false;
2076 }
2077 /* force CP activities */
2078 r = radeon_ring_lock(rdev, 2);
2079 if (!r) {
2080 /* PACKET2 NOP */
2081 radeon_ring_write(rdev, 0x80000000);
2082 radeon_ring_write(rdev, 0x80000000);
2083 radeon_ring_unlock_commit(rdev);
2084 }
2085 rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
2086 return r100_gpu_cp_is_lockup(rdev, &rdev->config.r100.lockup, &rdev->cp);
2087}
2088
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002089void r100_bm_disable(struct radeon_device *rdev)
2090{
2091 u32 tmp;
2092
2093 /* disable bus mastering */
2094 tmp = RREG32(R_000030_BUS_CNTL);
2095 WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002096 mdelay(1);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002097 WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
2098 mdelay(1);
2099 WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
2100 tmp = RREG32(RADEON_BUS_CNTL);
2101 mdelay(1);
2102 pci_read_config_word(rdev->pdev, 0x4, (u16*)&tmp);
2103 pci_write_config_word(rdev->pdev, 0x4, tmp & 0xFFFB);
2104 mdelay(1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002105}
2106
Jerome Glissea2d07b72010-03-09 14:45:11 +00002107int r100_asic_reset(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002108{
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002109 struct r100_mc_save save;
2110 u32 status, tmp;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002111
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002112 r100_mc_stop(rdev, &save);
2113 status = RREG32(R_000E40_RBBM_STATUS);
2114 if (!G_000E40_GUI_ACTIVE(status)) {
2115 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002116 }
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002117 status = RREG32(R_000E40_RBBM_STATUS);
2118 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
2119 /* stop CP */
2120 WREG32(RADEON_CP_CSQ_CNTL, 0);
2121 tmp = RREG32(RADEON_CP_RB_CNTL);
2122 WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
2123 WREG32(RADEON_CP_RB_RPTR_WR, 0);
2124 WREG32(RADEON_CP_RB_WPTR, 0);
2125 WREG32(RADEON_CP_RB_CNTL, tmp);
2126 /* save PCI state */
2127 pci_save_state(rdev->pdev);
2128 /* disable bus mastering */
2129 r100_bm_disable(rdev);
2130 WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
2131 S_0000F0_SOFT_RESET_RE(1) |
2132 S_0000F0_SOFT_RESET_PP(1) |
2133 S_0000F0_SOFT_RESET_RB(1));
2134 RREG32(R_0000F0_RBBM_SOFT_RESET);
2135 mdelay(500);
2136 WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
2137 mdelay(1);
2138 status = RREG32(R_000E40_RBBM_STATUS);
2139 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002140 /* reset CP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002141 WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
2142 RREG32(R_0000F0_RBBM_SOFT_RESET);
2143 mdelay(500);
2144 WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
2145 mdelay(1);
2146 status = RREG32(R_000E40_RBBM_STATUS);
2147 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
2148 /* restore PCI & busmastering */
2149 pci_restore_state(rdev->pdev);
2150 r100_enable_bm(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002151 /* Check if GPU is idle */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002152 if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
2153 G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
2154 dev_err(rdev->dev, "failed to reset GPU\n");
2155 rdev->gpu_lockup = true;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002156 return -1;
2157 }
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002158 r100_mc_resume(rdev, &save);
2159 dev_info(rdev->dev, "GPU reset succeed\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002160 return 0;
2161}
2162
Alex Deucher92cde002009-12-04 10:55:12 -05002163void r100_set_common_regs(struct radeon_device *rdev)
2164{
Alex Deucher2739d492010-02-05 03:34:16 -05002165 struct drm_device *dev = rdev->ddev;
2166 bool force_dac2 = false;
Dave Airlied6680462010-03-31 13:41:35 +10002167 u32 tmp;
Alex Deucher2739d492010-02-05 03:34:16 -05002168
Alex Deucher92cde002009-12-04 10:55:12 -05002169 /* set these so they don't interfere with anything */
2170 WREG32(RADEON_OV0_SCALE_CNTL, 0);
2171 WREG32(RADEON_SUBPIC_CNTL, 0);
2172 WREG32(RADEON_VIPH_CONTROL, 0);
2173 WREG32(RADEON_I2C_CNTL_1, 0);
2174 WREG32(RADEON_DVI_I2C_CNTL_1, 0);
2175 WREG32(RADEON_CAP0_TRIG_CNTL, 0);
2176 WREG32(RADEON_CAP1_TRIG_CNTL, 0);
Alex Deucher2739d492010-02-05 03:34:16 -05002177
2178 /* always set up dac2 on rn50 and some rv100 as lots
2179 * of servers seem to wire it up to a VGA port but
2180 * don't report it in the bios connector
2181 * table.
2182 */
2183 switch (dev->pdev->device) {
2184 /* RN50 */
2185 case 0x515e:
2186 case 0x5969:
2187 force_dac2 = true;
2188 break;
2189 /* RV100*/
2190 case 0x5159:
2191 case 0x515a:
2192 /* DELL triple head servers */
2193 if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
2194 ((dev->pdev->subsystem_device == 0x016c) ||
2195 (dev->pdev->subsystem_device == 0x016d) ||
2196 (dev->pdev->subsystem_device == 0x016e) ||
2197 (dev->pdev->subsystem_device == 0x016f) ||
2198 (dev->pdev->subsystem_device == 0x0170) ||
2199 (dev->pdev->subsystem_device == 0x017d) ||
2200 (dev->pdev->subsystem_device == 0x017e) ||
2201 (dev->pdev->subsystem_device == 0x0183) ||
2202 (dev->pdev->subsystem_device == 0x018a) ||
2203 (dev->pdev->subsystem_device == 0x019a)))
2204 force_dac2 = true;
2205 break;
2206 }
2207
2208 if (force_dac2) {
2209 u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
2210 u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
2211 u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
2212
2213 /* For CRT on DAC2, don't turn it on if BIOS didn't
2214 enable it, even it's detected.
2215 */
2216
2217 /* force it to crtc0 */
2218 dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
2219 dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
2220 disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
2221
2222 /* set up the TV DAC */
2223 tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
2224 RADEON_TV_DAC_STD_MASK |
2225 RADEON_TV_DAC_RDACPD |
2226 RADEON_TV_DAC_GDACPD |
2227 RADEON_TV_DAC_BDACPD |
2228 RADEON_TV_DAC_BGADJ_MASK |
2229 RADEON_TV_DAC_DACADJ_MASK);
2230 tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
2231 RADEON_TV_DAC_NHOLD |
2232 RADEON_TV_DAC_STD_PS2 |
2233 (0x58 << 16));
2234
2235 WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
2236 WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
2237 WREG32(RADEON_DAC_CNTL2, dac2_cntl);
2238 }
Dave Airlied6680462010-03-31 13:41:35 +10002239
2240 /* switch PM block to ACPI mode */
2241 tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
2242 tmp &= ~RADEON_PM_MODE_SEL;
2243 WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
2244
Alex Deucher92cde002009-12-04 10:55:12 -05002245}
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002246
2247/*
2248 * VRAM info
2249 */
2250static void r100_vram_get_type(struct radeon_device *rdev)
2251{
2252 uint32_t tmp;
2253
2254 rdev->mc.vram_is_ddr = false;
2255 if (rdev->flags & RADEON_IS_IGP)
2256 rdev->mc.vram_is_ddr = true;
2257 else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
2258 rdev->mc.vram_is_ddr = true;
2259 if ((rdev->family == CHIP_RV100) ||
2260 (rdev->family == CHIP_RS100) ||
2261 (rdev->family == CHIP_RS200)) {
2262 tmp = RREG32(RADEON_MEM_CNTL);
2263 if (tmp & RV100_HALF_MODE) {
2264 rdev->mc.vram_width = 32;
2265 } else {
2266 rdev->mc.vram_width = 64;
2267 }
2268 if (rdev->flags & RADEON_SINGLE_CRTC) {
2269 rdev->mc.vram_width /= 4;
2270 rdev->mc.vram_is_ddr = true;
2271 }
2272 } else if (rdev->family <= CHIP_RV280) {
2273 tmp = RREG32(RADEON_MEM_CNTL);
2274 if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
2275 rdev->mc.vram_width = 128;
2276 } else {
2277 rdev->mc.vram_width = 64;
2278 }
2279 } else {
2280 /* newer IGPs */
2281 rdev->mc.vram_width = 128;
2282 }
2283}
2284
Dave Airlie2a0f8912009-07-11 04:44:47 +10002285static u32 r100_get_accessible_vram(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002286{
Dave Airlie2a0f8912009-07-11 04:44:47 +10002287 u32 aper_size;
2288 u8 byte;
2289
2290 aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
2291
2292 /* Set HDP_APER_CNTL only on cards that are known not to be broken,
2293 * that is has the 2nd generation multifunction PCI interface
2294 */
2295 if (rdev->family == CHIP_RV280 ||
2296 rdev->family >= CHIP_RV350) {
2297 WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
2298 ~RADEON_HDP_APER_CNTL);
2299 DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
2300 return aper_size * 2;
2301 }
2302
2303 /* Older cards have all sorts of funny issues to deal with. First
2304 * check if it's a multifunction card by reading the PCI config
2305 * header type... Limit those to one aperture size
2306 */
2307 pci_read_config_byte(rdev->pdev, 0xe, &byte);
2308 if (byte & 0x80) {
2309 DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
2310 DRM_INFO("Limiting VRAM to one aperture\n");
2311 return aper_size;
2312 }
2313
2314 /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
2315 * have set it up. We don't write this as it's broken on some ASICs but
2316 * we expect the BIOS to have done the right thing (might be too optimistic...)
2317 */
2318 if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
2319 return aper_size * 2;
2320 return aper_size;
2321}
2322
2323void r100_vram_init_sizes(struct radeon_device *rdev)
2324{
2325 u64 config_aper_size;
Dave Airlie2a0f8912009-07-11 04:44:47 +10002326
Jerome Glissed594e462010-02-17 21:54:29 +00002327 /* work out accessible VRAM */
Jerome Glissed594e462010-02-17 21:54:29 +00002328 rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
2329 rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00002330 rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
2331 /* FIXME we don't use the second aperture yet when we could use it */
2332 if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
2333 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Dave Airlie2a0f8912009-07-11 04:44:47 +10002334 config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002335 if (rdev->flags & RADEON_IS_IGP) {
2336 uint32_t tom;
2337 /* read NB_TOM to get the amount of ram stolen for the GPU */
2338 tom = RREG32(RADEON_NB_TOM);
Dave Airlie7a50f012009-07-21 20:39:30 +10002339 rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
Dave Airlie7a50f012009-07-21 20:39:30 +10002340 WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
2341 rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002342 } else {
Dave Airlie7a50f012009-07-21 20:39:30 +10002343 rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002344 /* Some production boards of m6 will report 0
2345 * if it's 8 MB
2346 */
Dave Airlie7a50f012009-07-21 20:39:30 +10002347 if (rdev->mc.real_vram_size == 0) {
2348 rdev->mc.real_vram_size = 8192 * 1024;
2349 WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002350 }
Jerome Glissed594e462010-02-17 21:54:29 +00002351 /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
2352 * Novell bug 204882 + along with lots of ubuntu ones
2353 */
Dave Airlie7a50f012009-07-21 20:39:30 +10002354 if (config_aper_size > rdev->mc.real_vram_size)
2355 rdev->mc.mc_vram_size = config_aper_size;
2356 else
2357 rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002358 }
Dave Airlie2a0f8912009-07-11 04:44:47 +10002359}
2360
Dave Airlie28d52042009-09-21 14:33:58 +10002361void r100_vga_set_state(struct radeon_device *rdev, bool state)
2362{
2363 uint32_t temp;
2364
2365 temp = RREG32(RADEON_CONFIG_CNTL);
2366 if (state == false) {
2367 temp &= ~(1<<8);
2368 temp |= (1<<9);
2369 } else {
2370 temp &= ~(1<<9);
2371 }
2372 WREG32(RADEON_CONFIG_CNTL, temp);
2373}
2374
Jerome Glissed594e462010-02-17 21:54:29 +00002375void r100_mc_init(struct radeon_device *rdev)
Dave Airlie2a0f8912009-07-11 04:44:47 +10002376{
Jerome Glissed594e462010-02-17 21:54:29 +00002377 u64 base;
Dave Airlie2a0f8912009-07-11 04:44:47 +10002378
Jerome Glissed594e462010-02-17 21:54:29 +00002379 r100_vram_get_type(rdev);
Dave Airlie2a0f8912009-07-11 04:44:47 +10002380 r100_vram_init_sizes(rdev);
Jerome Glissed594e462010-02-17 21:54:29 +00002381 base = rdev->mc.aper_base;
2382 if (rdev->flags & RADEON_IS_IGP)
2383 base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
2384 radeon_vram_location(rdev, &rdev->mc, base);
2385 if (!(rdev->flags & RADEON_IS_AGP))
2386 radeon_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04002387 radeon_update_bandwidth_info(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002388}
2389
2390
2391/*
2392 * Indirect registers accessor
2393 */
2394void r100_pll_errata_after_index(struct radeon_device *rdev)
2395{
2396 if (!(rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS)) {
2397 return;
2398 }
2399 (void)RREG32(RADEON_CLOCK_CNTL_DATA);
2400 (void)RREG32(RADEON_CRTC_GEN_CNTL);
2401}
2402
2403static void r100_pll_errata_after_data(struct radeon_device *rdev)
2404{
2405 /* This workarounds is necessary on RV100, RS100 and RS200 chips
2406 * or the chip could hang on a subsequent access
2407 */
2408 if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
2409 udelay(5000);
2410 }
2411
2412 /* This function is required to workaround a hardware bug in some (all?)
2413 * revisions of the R300. This workaround should be called after every
2414 * CLOCK_CNTL_INDEX register access. If not, register reads afterward
2415 * may not be correct.
2416 */
2417 if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
2418 uint32_t save, tmp;
2419
2420 save = RREG32(RADEON_CLOCK_CNTL_INDEX);
2421 tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
2422 WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
2423 tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
2424 WREG32(RADEON_CLOCK_CNTL_INDEX, save);
2425 }
2426}
2427
2428uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
2429{
2430 uint32_t data;
2431
2432 WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
2433 r100_pll_errata_after_index(rdev);
2434 data = RREG32(RADEON_CLOCK_CNTL_DATA);
2435 r100_pll_errata_after_data(rdev);
2436 return data;
2437}
2438
2439void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2440{
2441 WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
2442 r100_pll_errata_after_index(rdev);
2443 WREG32(RADEON_CLOCK_CNTL_DATA, v);
2444 r100_pll_errata_after_data(rdev);
2445}
2446
Jerome Glissed4550902009-10-01 10:12:06 +02002447void r100_set_safe_registers(struct radeon_device *rdev)
Jerome Glisse068a1172009-06-17 13:28:30 +02002448{
Dave Airlie551ebd82009-09-01 15:25:57 +10002449 if (ASIC_IS_RN50(rdev)) {
2450 rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
2451 rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
2452 } else if (rdev->family < CHIP_R200) {
2453 rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
2454 rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
2455 } else {
Jerome Glissed4550902009-10-01 10:12:06 +02002456 r200_set_safe_registers(rdev);
Dave Airlie551ebd82009-09-01 15:25:57 +10002457 }
Jerome Glisse068a1172009-06-17 13:28:30 +02002458}
2459
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002460/*
2461 * Debugfs info
2462 */
2463#if defined(CONFIG_DEBUG_FS)
2464static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
2465{
2466 struct drm_info_node *node = (struct drm_info_node *) m->private;
2467 struct drm_device *dev = node->minor->dev;
2468 struct radeon_device *rdev = dev->dev_private;
2469 uint32_t reg, value;
2470 unsigned i;
2471
2472 seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
2473 seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
2474 seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2475 for (i = 0; i < 64; i++) {
2476 WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
2477 reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
2478 WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
2479 value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
2480 seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
2481 }
2482 return 0;
2483}
2484
2485static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
2486{
2487 struct drm_info_node *node = (struct drm_info_node *) m->private;
2488 struct drm_device *dev = node->minor->dev;
2489 struct radeon_device *rdev = dev->dev_private;
2490 uint32_t rdp, wdp;
2491 unsigned count, i, j;
2492
2493 radeon_ring_free_size(rdev);
2494 rdp = RREG32(RADEON_CP_RB_RPTR);
2495 wdp = RREG32(RADEON_CP_RB_WPTR);
2496 count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
2497 seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2498 seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
2499 seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
2500 seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
2501 seq_printf(m, "%u dwords in ring\n", count);
2502 for (j = 0; j <= count; j++) {
2503 i = (rdp + j) & rdev->cp.ptr_mask;
2504 seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
2505 }
2506 return 0;
2507}
2508
2509
2510static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
2511{
2512 struct drm_info_node *node = (struct drm_info_node *) m->private;
2513 struct drm_device *dev = node->minor->dev;
2514 struct radeon_device *rdev = dev->dev_private;
2515 uint32_t csq_stat, csq2_stat, tmp;
2516 unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
2517 unsigned i;
2518
2519 seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2520 seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
2521 csq_stat = RREG32(RADEON_CP_CSQ_STAT);
2522 csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
2523 r_rptr = (csq_stat >> 0) & 0x3ff;
2524 r_wptr = (csq_stat >> 10) & 0x3ff;
2525 ib1_rptr = (csq_stat >> 20) & 0x3ff;
2526 ib1_wptr = (csq2_stat >> 0) & 0x3ff;
2527 ib2_rptr = (csq2_stat >> 10) & 0x3ff;
2528 ib2_wptr = (csq2_stat >> 20) & 0x3ff;
2529 seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
2530 seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
2531 seq_printf(m, "Ring rptr %u\n", r_rptr);
2532 seq_printf(m, "Ring wptr %u\n", r_wptr);
2533 seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
2534 seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
2535 seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
2536 seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
2537 /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
2538 * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
2539 seq_printf(m, "Ring fifo:\n");
2540 for (i = 0; i < 256; i++) {
2541 WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2542 tmp = RREG32(RADEON_CP_CSQ_DATA);
2543 seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
2544 }
2545 seq_printf(m, "Indirect1 fifo:\n");
2546 for (i = 256; i <= 512; i++) {
2547 WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2548 tmp = RREG32(RADEON_CP_CSQ_DATA);
2549 seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
2550 }
2551 seq_printf(m, "Indirect2 fifo:\n");
2552 for (i = 640; i < ib1_wptr; i++) {
2553 WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2554 tmp = RREG32(RADEON_CP_CSQ_DATA);
2555 seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
2556 }
2557 return 0;
2558}
2559
2560static int r100_debugfs_mc_info(struct seq_file *m, void *data)
2561{
2562 struct drm_info_node *node = (struct drm_info_node *) m->private;
2563 struct drm_device *dev = node->minor->dev;
2564 struct radeon_device *rdev = dev->dev_private;
2565 uint32_t tmp;
2566
2567 tmp = RREG32(RADEON_CONFIG_MEMSIZE);
2568 seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
2569 tmp = RREG32(RADEON_MC_FB_LOCATION);
2570 seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
2571 tmp = RREG32(RADEON_BUS_CNTL);
2572 seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
2573 tmp = RREG32(RADEON_MC_AGP_LOCATION);
2574 seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
2575 tmp = RREG32(RADEON_AGP_BASE);
2576 seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
2577 tmp = RREG32(RADEON_HOST_PATH_CNTL);
2578 seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
2579 tmp = RREG32(0x01D0);
2580 seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
2581 tmp = RREG32(RADEON_AIC_LO_ADDR);
2582 seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
2583 tmp = RREG32(RADEON_AIC_HI_ADDR);
2584 seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
2585 tmp = RREG32(0x01E4);
2586 seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
2587 return 0;
2588}
2589
2590static struct drm_info_list r100_debugfs_rbbm_list[] = {
2591 {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
2592};
2593
2594static struct drm_info_list r100_debugfs_cp_list[] = {
2595 {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
2596 {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
2597};
2598
2599static struct drm_info_list r100_debugfs_mc_info_list[] = {
2600 {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
2601};
2602#endif
2603
2604int r100_debugfs_rbbm_init(struct radeon_device *rdev)
2605{
2606#if defined(CONFIG_DEBUG_FS)
2607 return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
2608#else
2609 return 0;
2610#endif
2611}
2612
2613int r100_debugfs_cp_init(struct radeon_device *rdev)
2614{
2615#if defined(CONFIG_DEBUG_FS)
2616 return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
2617#else
2618 return 0;
2619#endif
2620}
2621
2622int r100_debugfs_mc_info_init(struct radeon_device *rdev)
2623{
2624#if defined(CONFIG_DEBUG_FS)
2625 return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
2626#else
2627 return 0;
2628#endif
2629}
Dave Airliee024e112009-06-24 09:48:08 +10002630
2631int r100_set_surface_reg(struct radeon_device *rdev, int reg,
2632 uint32_t tiling_flags, uint32_t pitch,
2633 uint32_t offset, uint32_t obj_size)
2634{
2635 int surf_index = reg * 16;
2636 int flags = 0;
2637
2638 /* r100/r200 divide by 16 */
2639 if (rdev->family < CHIP_R300)
2640 flags = pitch / 16;
2641 else
2642 flags = pitch / 8;
2643
2644 if (rdev->family <= CHIP_RS200) {
2645 if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
2646 == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
2647 flags |= RADEON_SURF_TILE_COLOR_BOTH;
2648 if (tiling_flags & RADEON_TILING_MACRO)
2649 flags |= RADEON_SURF_TILE_COLOR_MACRO;
2650 } else if (rdev->family <= CHIP_RV280) {
2651 if (tiling_flags & (RADEON_TILING_MACRO))
2652 flags |= R200_SURF_TILE_COLOR_MACRO;
2653 if (tiling_flags & RADEON_TILING_MICRO)
2654 flags |= R200_SURF_TILE_COLOR_MICRO;
2655 } else {
2656 if (tiling_flags & RADEON_TILING_MACRO)
2657 flags |= R300_SURF_TILE_MACRO;
2658 if (tiling_flags & RADEON_TILING_MICRO)
2659 flags |= R300_SURF_TILE_MICRO;
2660 }
2661
Michel Dänzerc88f9f02009-09-15 17:09:30 +02002662 if (tiling_flags & RADEON_TILING_SWAP_16BIT)
2663 flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
2664 if (tiling_flags & RADEON_TILING_SWAP_32BIT)
2665 flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
2666
Dave Airliee024e112009-06-24 09:48:08 +10002667 DRM_DEBUG("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
2668 WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
2669 WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
2670 WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
2671 return 0;
2672}
2673
2674void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
2675{
2676 int surf_index = reg * 16;
2677 WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
2678}
Jerome Glissec93bb852009-07-13 21:04:08 +02002679
2680void r100_bandwidth_update(struct radeon_device *rdev)
2681{
2682 fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
2683 fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
2684 fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
2685 uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
2686 fixed20_12 memtcas_ff[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10002687 dfixed_init(1),
2688 dfixed_init(2),
2689 dfixed_init(3),
2690 dfixed_init(0),
2691 dfixed_init_half(1),
2692 dfixed_init_half(2),
2693 dfixed_init(0),
Jerome Glissec93bb852009-07-13 21:04:08 +02002694 };
2695 fixed20_12 memtcas_rs480_ff[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10002696 dfixed_init(0),
2697 dfixed_init(1),
2698 dfixed_init(2),
2699 dfixed_init(3),
2700 dfixed_init(0),
2701 dfixed_init_half(1),
2702 dfixed_init_half(2),
2703 dfixed_init_half(3),
Jerome Glissec93bb852009-07-13 21:04:08 +02002704 };
2705 fixed20_12 memtcas2_ff[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10002706 dfixed_init(0),
2707 dfixed_init(1),
2708 dfixed_init(2),
2709 dfixed_init(3),
2710 dfixed_init(4),
2711 dfixed_init(5),
2712 dfixed_init(6),
2713 dfixed_init(7),
Jerome Glissec93bb852009-07-13 21:04:08 +02002714 };
2715 fixed20_12 memtrbs[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10002716 dfixed_init(1),
2717 dfixed_init_half(1),
2718 dfixed_init(2),
2719 dfixed_init_half(2),
2720 dfixed_init(3),
2721 dfixed_init_half(3),
2722 dfixed_init(4),
2723 dfixed_init_half(4)
Jerome Glissec93bb852009-07-13 21:04:08 +02002724 };
2725 fixed20_12 memtrbs_r4xx[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10002726 dfixed_init(4),
2727 dfixed_init(5),
2728 dfixed_init(6),
2729 dfixed_init(7),
2730 dfixed_init(8),
2731 dfixed_init(9),
2732 dfixed_init(10),
2733 dfixed_init(11)
Jerome Glissec93bb852009-07-13 21:04:08 +02002734 };
2735 fixed20_12 min_mem_eff;
2736 fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
2737 fixed20_12 cur_latency_mclk, cur_latency_sclk;
2738 fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
2739 disp_drain_rate2, read_return_rate;
2740 fixed20_12 time_disp1_drop_priority;
2741 int c;
2742 int cur_size = 16; /* in octawords */
2743 int critical_point = 0, critical_point2;
2744/* uint32_t read_return_rate, time_disp1_drop_priority; */
2745 int stop_req, max_stop_req;
2746 struct drm_display_mode *mode1 = NULL;
2747 struct drm_display_mode *mode2 = NULL;
2748 uint32_t pixel_bytes1 = 0;
2749 uint32_t pixel_bytes2 = 0;
2750
Alex Deucherf46c0122010-03-31 00:33:27 -04002751 radeon_update_display_priority(rdev);
2752
Jerome Glissec93bb852009-07-13 21:04:08 +02002753 if (rdev->mode_info.crtcs[0]->base.enabled) {
2754 mode1 = &rdev->mode_info.crtcs[0]->base.mode;
2755 pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
2756 }
Dave Airliedfee5612009-10-02 09:19:09 +10002757 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
2758 if (rdev->mode_info.crtcs[1]->base.enabled) {
2759 mode2 = &rdev->mode_info.crtcs[1]->base.mode;
2760 pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
2761 }
Jerome Glissec93bb852009-07-13 21:04:08 +02002762 }
2763
Ben Skeggs68adac52010-04-28 11:46:42 +10002764 min_mem_eff.full = dfixed_const_8(0);
Jerome Glissec93bb852009-07-13 21:04:08 +02002765 /* get modes */
2766 if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
2767 uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
2768 mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
2769 mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
2770 /* check crtc enables */
2771 if (mode2)
2772 mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
2773 if (mode1)
2774 mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
2775 WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
2776 }
2777
2778 /*
2779 * determine is there is enough bw for current mode
2780 */
Alex Deucherf47299c2010-03-16 20:54:38 -04002781 sclk_ff = rdev->pm.sclk;
2782 mclk_ff = rdev->pm.mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02002783
2784 temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
Ben Skeggs68adac52010-04-28 11:46:42 +10002785 temp_ff.full = dfixed_const(temp);
2786 mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02002787
2788 pix_clk.full = 0;
2789 pix_clk2.full = 0;
2790 peak_disp_bw.full = 0;
2791 if (mode1) {
Ben Skeggs68adac52010-04-28 11:46:42 +10002792 temp_ff.full = dfixed_const(1000);
2793 pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
2794 pix_clk.full = dfixed_div(pix_clk, temp_ff);
2795 temp_ff.full = dfixed_const(pixel_bytes1);
2796 peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02002797 }
2798 if (mode2) {
Ben Skeggs68adac52010-04-28 11:46:42 +10002799 temp_ff.full = dfixed_const(1000);
2800 pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
2801 pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
2802 temp_ff.full = dfixed_const(pixel_bytes2);
2803 peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02002804 }
2805
Ben Skeggs68adac52010-04-28 11:46:42 +10002806 mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
Jerome Glissec93bb852009-07-13 21:04:08 +02002807 if (peak_disp_bw.full >= mem_bw.full) {
2808 DRM_ERROR("You may not have enough display bandwidth for current mode\n"
2809 "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
2810 }
2811
2812 /* Get values from the EXT_MEM_CNTL register...converting its contents. */
2813 temp = RREG32(RADEON_MEM_TIMING_CNTL);
2814 if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
2815 mem_trcd = ((temp >> 2) & 0x3) + 1;
2816 mem_trp = ((temp & 0x3)) + 1;
2817 mem_tras = ((temp & 0x70) >> 4) + 1;
2818 } else if (rdev->family == CHIP_R300 ||
2819 rdev->family == CHIP_R350) { /* r300, r350 */
2820 mem_trcd = (temp & 0x7) + 1;
2821 mem_trp = ((temp >> 8) & 0x7) + 1;
2822 mem_tras = ((temp >> 11) & 0xf) + 4;
2823 } else if (rdev->family == CHIP_RV350 ||
2824 rdev->family <= CHIP_RV380) {
2825 /* rv3x0 */
2826 mem_trcd = (temp & 0x7) + 3;
2827 mem_trp = ((temp >> 8) & 0x7) + 3;
2828 mem_tras = ((temp >> 11) & 0xf) + 6;
2829 } else if (rdev->family == CHIP_R420 ||
2830 rdev->family == CHIP_R423 ||
2831 rdev->family == CHIP_RV410) {
2832 /* r4xx */
2833 mem_trcd = (temp & 0xf) + 3;
2834 if (mem_trcd > 15)
2835 mem_trcd = 15;
2836 mem_trp = ((temp >> 8) & 0xf) + 3;
2837 if (mem_trp > 15)
2838 mem_trp = 15;
2839 mem_tras = ((temp >> 12) & 0x1f) + 6;
2840 if (mem_tras > 31)
2841 mem_tras = 31;
2842 } else { /* RV200, R200 */
2843 mem_trcd = (temp & 0x7) + 1;
2844 mem_trp = ((temp >> 8) & 0x7) + 1;
2845 mem_tras = ((temp >> 12) & 0xf) + 4;
2846 }
2847 /* convert to FF */
Ben Skeggs68adac52010-04-28 11:46:42 +10002848 trcd_ff.full = dfixed_const(mem_trcd);
2849 trp_ff.full = dfixed_const(mem_trp);
2850 tras_ff.full = dfixed_const(mem_tras);
Jerome Glissec93bb852009-07-13 21:04:08 +02002851
2852 /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
2853 temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
2854 data = (temp & (7 << 20)) >> 20;
2855 if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
2856 if (rdev->family == CHIP_RS480) /* don't think rs400 */
2857 tcas_ff = memtcas_rs480_ff[data];
2858 else
2859 tcas_ff = memtcas_ff[data];
2860 } else
2861 tcas_ff = memtcas2_ff[data];
2862
2863 if (rdev->family == CHIP_RS400 ||
2864 rdev->family == CHIP_RS480) {
2865 /* extra cas latency stored in bits 23-25 0-4 clocks */
2866 data = (temp >> 23) & 0x7;
2867 if (data < 5)
Ben Skeggs68adac52010-04-28 11:46:42 +10002868 tcas_ff.full += dfixed_const(data);
Jerome Glissec93bb852009-07-13 21:04:08 +02002869 }
2870
2871 if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
2872 /* on the R300, Tcas is included in Trbs.
2873 */
2874 temp = RREG32(RADEON_MEM_CNTL);
2875 data = (R300_MEM_NUM_CHANNELS_MASK & temp);
2876 if (data == 1) {
2877 if (R300_MEM_USE_CD_CH_ONLY & temp) {
2878 temp = RREG32(R300_MC_IND_INDEX);
2879 temp &= ~R300_MC_IND_ADDR_MASK;
2880 temp |= R300_MC_READ_CNTL_CD_mcind;
2881 WREG32(R300_MC_IND_INDEX, temp);
2882 temp = RREG32(R300_MC_IND_DATA);
2883 data = (R300_MEM_RBS_POSITION_C_MASK & temp);
2884 } else {
2885 temp = RREG32(R300_MC_READ_CNTL_AB);
2886 data = (R300_MEM_RBS_POSITION_A_MASK & temp);
2887 }
2888 } else {
2889 temp = RREG32(R300_MC_READ_CNTL_AB);
2890 data = (R300_MEM_RBS_POSITION_A_MASK & temp);
2891 }
2892 if (rdev->family == CHIP_RV410 ||
2893 rdev->family == CHIP_R420 ||
2894 rdev->family == CHIP_R423)
2895 trbs_ff = memtrbs_r4xx[data];
2896 else
2897 trbs_ff = memtrbs[data];
2898 tcas_ff.full += trbs_ff.full;
2899 }
2900
2901 sclk_eff_ff.full = sclk_ff.full;
2902
2903 if (rdev->flags & RADEON_IS_AGP) {
2904 fixed20_12 agpmode_ff;
Ben Skeggs68adac52010-04-28 11:46:42 +10002905 agpmode_ff.full = dfixed_const(radeon_agpmode);
2906 temp_ff.full = dfixed_const_666(16);
2907 sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02002908 }
2909 /* TODO PCIE lanes may affect this - agpmode == 16?? */
2910
2911 if (ASIC_IS_R300(rdev)) {
Ben Skeggs68adac52010-04-28 11:46:42 +10002912 sclk_delay_ff.full = dfixed_const(250);
Jerome Glissec93bb852009-07-13 21:04:08 +02002913 } else {
2914 if ((rdev->family == CHIP_RV100) ||
2915 rdev->flags & RADEON_IS_IGP) {
2916 if (rdev->mc.vram_is_ddr)
Ben Skeggs68adac52010-04-28 11:46:42 +10002917 sclk_delay_ff.full = dfixed_const(41);
Jerome Glissec93bb852009-07-13 21:04:08 +02002918 else
Ben Skeggs68adac52010-04-28 11:46:42 +10002919 sclk_delay_ff.full = dfixed_const(33);
Jerome Glissec93bb852009-07-13 21:04:08 +02002920 } else {
2921 if (rdev->mc.vram_width == 128)
Ben Skeggs68adac52010-04-28 11:46:42 +10002922 sclk_delay_ff.full = dfixed_const(57);
Jerome Glissec93bb852009-07-13 21:04:08 +02002923 else
Ben Skeggs68adac52010-04-28 11:46:42 +10002924 sclk_delay_ff.full = dfixed_const(41);
Jerome Glissec93bb852009-07-13 21:04:08 +02002925 }
2926 }
2927
Ben Skeggs68adac52010-04-28 11:46:42 +10002928 mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02002929
2930 if (rdev->mc.vram_is_ddr) {
2931 if (rdev->mc.vram_width == 32) {
Ben Skeggs68adac52010-04-28 11:46:42 +10002932 k1.full = dfixed_const(40);
Jerome Glissec93bb852009-07-13 21:04:08 +02002933 c = 3;
2934 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +10002935 k1.full = dfixed_const(20);
Jerome Glissec93bb852009-07-13 21:04:08 +02002936 c = 1;
2937 }
2938 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +10002939 k1.full = dfixed_const(40);
Jerome Glissec93bb852009-07-13 21:04:08 +02002940 c = 3;
2941 }
2942
Ben Skeggs68adac52010-04-28 11:46:42 +10002943 temp_ff.full = dfixed_const(2);
2944 mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
2945 temp_ff.full = dfixed_const(c);
2946 mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
2947 temp_ff.full = dfixed_const(4);
2948 mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
2949 mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02002950 mc_latency_mclk.full += k1.full;
2951
Ben Skeggs68adac52010-04-28 11:46:42 +10002952 mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
2953 mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02002954
2955 /*
2956 HW cursor time assuming worst case of full size colour cursor.
2957 */
Ben Skeggs68adac52010-04-28 11:46:42 +10002958 temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
Jerome Glissec93bb852009-07-13 21:04:08 +02002959 temp_ff.full += trcd_ff.full;
2960 if (temp_ff.full < tras_ff.full)
2961 temp_ff.full = tras_ff.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10002962 cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02002963
Ben Skeggs68adac52010-04-28 11:46:42 +10002964 temp_ff.full = dfixed_const(cur_size);
2965 cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02002966 /*
2967 Find the total latency for the display data.
2968 */
Ben Skeggs68adac52010-04-28 11:46:42 +10002969 disp_latency_overhead.full = dfixed_const(8);
2970 disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02002971 mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
2972 mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
2973
2974 if (mc_latency_mclk.full > mc_latency_sclk.full)
2975 disp_latency.full = mc_latency_mclk.full;
2976 else
2977 disp_latency.full = mc_latency_sclk.full;
2978
2979 /* setup Max GRPH_STOP_REQ default value */
2980 if (ASIC_IS_RV100(rdev))
2981 max_stop_req = 0x5c;
2982 else
2983 max_stop_req = 0x7c;
2984
2985 if (mode1) {
2986 /* CRTC1
2987 Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
2988 GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
2989 */
2990 stop_req = mode1->hdisplay * pixel_bytes1 / 16;
2991
2992 if (stop_req > max_stop_req)
2993 stop_req = max_stop_req;
2994
2995 /*
2996 Find the drain rate of the display buffer.
2997 */
Ben Skeggs68adac52010-04-28 11:46:42 +10002998 temp_ff.full = dfixed_const((16/pixel_bytes1));
2999 disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003000
3001 /*
3002 Find the critical point of the display buffer.
3003 */
Ben Skeggs68adac52010-04-28 11:46:42 +10003004 crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
3005 crit_point_ff.full += dfixed_const_half(0);
Jerome Glissec93bb852009-07-13 21:04:08 +02003006
Ben Skeggs68adac52010-04-28 11:46:42 +10003007 critical_point = dfixed_trunc(crit_point_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003008
3009 if (rdev->disp_priority == 2) {
3010 critical_point = 0;
3011 }
3012
3013 /*
3014 The critical point should never be above max_stop_req-4. Setting
3015 GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
3016 */
3017 if (max_stop_req - critical_point < 4)
3018 critical_point = 0;
3019
3020 if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
3021 /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
3022 critical_point = 0x10;
3023 }
3024
3025 temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
3026 temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
3027 temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3028 temp &= ~(RADEON_GRPH_START_REQ_MASK);
3029 if ((rdev->family == CHIP_R350) &&
3030 (stop_req > 0x15)) {
3031 stop_req -= 0x10;
3032 }
3033 temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3034 temp |= RADEON_GRPH_BUFFER_SIZE;
3035 temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
3036 RADEON_GRPH_CRITICAL_AT_SOF |
3037 RADEON_GRPH_STOP_CNTL);
3038 /*
3039 Write the result into the register.
3040 */
3041 WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3042 (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3043
3044#if 0
3045 if ((rdev->family == CHIP_RS400) ||
3046 (rdev->family == CHIP_RS480)) {
3047 /* attempt to program RS400 disp regs correctly ??? */
3048 temp = RREG32(RS400_DISP1_REG_CNTL);
3049 temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
3050 RS400_DISP1_STOP_REQ_LEVEL_MASK);
3051 WREG32(RS400_DISP1_REQ_CNTL1, (temp |
3052 (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3053 (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3054 temp = RREG32(RS400_DMIF_MEM_CNTL1);
3055 temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
3056 RS400_DISP1_CRITICAL_POINT_STOP_MASK);
3057 WREG32(RS400_DMIF_MEM_CNTL1, (temp |
3058 (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
3059 (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
3060 }
3061#endif
3062
3063 DRM_DEBUG("GRPH_BUFFER_CNTL from to %x\n",
3064 /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
3065 (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
3066 }
3067
3068 if (mode2) {
3069 u32 grph2_cntl;
3070 stop_req = mode2->hdisplay * pixel_bytes2 / 16;
3071
3072 if (stop_req > max_stop_req)
3073 stop_req = max_stop_req;
3074
3075 /*
3076 Find the drain rate of the display buffer.
3077 */
Ben Skeggs68adac52010-04-28 11:46:42 +10003078 temp_ff.full = dfixed_const((16/pixel_bytes2));
3079 disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003080
3081 grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
3082 grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
3083 grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3084 grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
3085 if ((rdev->family == CHIP_R350) &&
3086 (stop_req > 0x15)) {
3087 stop_req -= 0x10;
3088 }
3089 grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3090 grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
3091 grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
3092 RADEON_GRPH_CRITICAL_AT_SOF |
3093 RADEON_GRPH_STOP_CNTL);
3094
3095 if ((rdev->family == CHIP_RS100) ||
3096 (rdev->family == CHIP_RS200))
3097 critical_point2 = 0;
3098 else {
3099 temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
Ben Skeggs68adac52010-04-28 11:46:42 +10003100 temp_ff.full = dfixed_const(temp);
3101 temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003102 if (sclk_ff.full < temp_ff.full)
3103 temp_ff.full = sclk_ff.full;
3104
3105 read_return_rate.full = temp_ff.full;
3106
3107 if (mode1) {
3108 temp_ff.full = read_return_rate.full - disp_drain_rate.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10003109 time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003110 } else {
3111 time_disp1_drop_priority.full = 0;
3112 }
3113 crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10003114 crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
3115 crit_point_ff.full += dfixed_const_half(0);
Jerome Glissec93bb852009-07-13 21:04:08 +02003116
Ben Skeggs68adac52010-04-28 11:46:42 +10003117 critical_point2 = dfixed_trunc(crit_point_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003118
3119 if (rdev->disp_priority == 2) {
3120 critical_point2 = 0;
3121 }
3122
3123 if (max_stop_req - critical_point2 < 4)
3124 critical_point2 = 0;
3125
3126 }
3127
3128 if (critical_point2 == 0 && rdev->family == CHIP_R300) {
3129 /* some R300 cards have problem with this set to 0 */
3130 critical_point2 = 0x10;
3131 }
3132
3133 WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3134 (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3135
3136 if ((rdev->family == CHIP_RS400) ||
3137 (rdev->family == CHIP_RS480)) {
3138#if 0
3139 /* attempt to program RS400 disp2 regs correctly ??? */
3140 temp = RREG32(RS400_DISP2_REQ_CNTL1);
3141 temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
3142 RS400_DISP2_STOP_REQ_LEVEL_MASK);
3143 WREG32(RS400_DISP2_REQ_CNTL1, (temp |
3144 (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3145 (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3146 temp = RREG32(RS400_DISP2_REQ_CNTL2);
3147 temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
3148 RS400_DISP2_CRITICAL_POINT_STOP_MASK);
3149 WREG32(RS400_DISP2_REQ_CNTL2, (temp |
3150 (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
3151 (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
3152#endif
3153 WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
3154 WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
3155 WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
3156 WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
3157 }
3158
3159 DRM_DEBUG("GRPH2_BUFFER_CNTL from to %x\n",
3160 (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
3161 }
3162}
Dave Airlie551ebd82009-09-01 15:25:57 +10003163
3164static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
3165{
3166 DRM_ERROR("pitch %d\n", t->pitch);
Mathias Fröhlichceb776b2009-10-19 12:50:41 -04003167 DRM_ERROR("use_pitch %d\n", t->use_pitch);
Dave Airlie551ebd82009-09-01 15:25:57 +10003168 DRM_ERROR("width %d\n", t->width);
Mathias Fröhlichceb776b2009-10-19 12:50:41 -04003169 DRM_ERROR("width_11 %d\n", t->width_11);
Dave Airlie551ebd82009-09-01 15:25:57 +10003170 DRM_ERROR("height %d\n", t->height);
Mathias Fröhlichceb776b2009-10-19 12:50:41 -04003171 DRM_ERROR("height_11 %d\n", t->height_11);
Dave Airlie551ebd82009-09-01 15:25:57 +10003172 DRM_ERROR("num levels %d\n", t->num_levels);
3173 DRM_ERROR("depth %d\n", t->txdepth);
3174 DRM_ERROR("bpp %d\n", t->cpp);
3175 DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
3176 DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
3177 DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
Dave Airlied785d782009-12-07 13:16:06 +10003178 DRM_ERROR("compress format %d\n", t->compress_format);
Dave Airlie551ebd82009-09-01 15:25:57 +10003179}
3180
3181static int r100_cs_track_cube(struct radeon_device *rdev,
3182 struct r100_cs_track *track, unsigned idx)
3183{
3184 unsigned face, w, h;
Jerome Glisse4c788672009-11-20 14:29:23 +01003185 struct radeon_bo *cube_robj;
Dave Airlie551ebd82009-09-01 15:25:57 +10003186 unsigned long size;
3187
3188 for (face = 0; face < 5; face++) {
3189 cube_robj = track->textures[idx].cube_info[face].robj;
3190 w = track->textures[idx].cube_info[face].width;
3191 h = track->textures[idx].cube_info[face].height;
3192
3193 size = w * h;
3194 size *= track->textures[idx].cpp;
3195
3196 size += track->textures[idx].cube_info[face].offset;
3197
Jerome Glisse4c788672009-11-20 14:29:23 +01003198 if (size > radeon_bo_size(cube_robj)) {
Dave Airlie551ebd82009-09-01 15:25:57 +10003199 DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
Jerome Glisse4c788672009-11-20 14:29:23 +01003200 size, radeon_bo_size(cube_robj));
Dave Airlie551ebd82009-09-01 15:25:57 +10003201 r100_cs_track_texture_print(&track->textures[idx]);
3202 return -1;
3203 }
3204 }
3205 return 0;
3206}
3207
Dave Airlied785d782009-12-07 13:16:06 +10003208static int r100_track_compress_size(int compress_format, int w, int h)
3209{
3210 int block_width, block_height, block_bytes;
3211 int wblocks, hblocks;
3212 int min_wblocks;
3213 int sz;
3214
3215 block_width = 4;
3216 block_height = 4;
3217
3218 switch (compress_format) {
3219 case R100_TRACK_COMP_DXT1:
3220 block_bytes = 8;
3221 min_wblocks = 4;
3222 break;
3223 default:
3224 case R100_TRACK_COMP_DXT35:
3225 block_bytes = 16;
3226 min_wblocks = 2;
3227 break;
3228 }
3229
3230 hblocks = (h + block_height - 1) / block_height;
3231 wblocks = (w + block_width - 1) / block_width;
3232 if (wblocks < min_wblocks)
3233 wblocks = min_wblocks;
3234 sz = wblocks * hblocks * block_bytes;
3235 return sz;
3236}
3237
Dave Airlie551ebd82009-09-01 15:25:57 +10003238static int r100_cs_track_texture_check(struct radeon_device *rdev,
3239 struct r100_cs_track *track)
3240{
Jerome Glisse4c788672009-11-20 14:29:23 +01003241 struct radeon_bo *robj;
Dave Airlie551ebd82009-09-01 15:25:57 +10003242 unsigned long size;
Marek Olšákb73c5f82010-04-11 03:18:52 +02003243 unsigned u, i, w, h, d;
Dave Airlie551ebd82009-09-01 15:25:57 +10003244 int ret;
3245
3246 for (u = 0; u < track->num_texture; u++) {
3247 if (!track->textures[u].enabled)
3248 continue;
3249 robj = track->textures[u].robj;
3250 if (robj == NULL) {
3251 DRM_ERROR("No texture bound to unit %u\n", u);
3252 return -EINVAL;
3253 }
3254 size = 0;
3255 for (i = 0; i <= track->textures[u].num_levels; i++) {
3256 if (track->textures[u].use_pitch) {
3257 if (rdev->family < CHIP_R300)
3258 w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
3259 else
3260 w = track->textures[u].pitch / (1 << i);
3261 } else {
Mathias Fröhlichceb776b2009-10-19 12:50:41 -04003262 w = track->textures[u].width;
Dave Airlie551ebd82009-09-01 15:25:57 +10003263 if (rdev->family >= CHIP_RV515)
3264 w |= track->textures[u].width_11;
Mathias Fröhlichceb776b2009-10-19 12:50:41 -04003265 w = w / (1 << i);
Dave Airlie551ebd82009-09-01 15:25:57 +10003266 if (track->textures[u].roundup_w)
3267 w = roundup_pow_of_two(w);
3268 }
Mathias Fröhlichceb776b2009-10-19 12:50:41 -04003269 h = track->textures[u].height;
Dave Airlie551ebd82009-09-01 15:25:57 +10003270 if (rdev->family >= CHIP_RV515)
3271 h |= track->textures[u].height_11;
Mathias Fröhlichceb776b2009-10-19 12:50:41 -04003272 h = h / (1 << i);
Dave Airlie551ebd82009-09-01 15:25:57 +10003273 if (track->textures[u].roundup_h)
3274 h = roundup_pow_of_two(h);
Marek Olšákb73c5f82010-04-11 03:18:52 +02003275 if (track->textures[u].tex_coord_type == 1) {
3276 d = (1 << track->textures[u].txdepth) / (1 << i);
3277 if (!d)
3278 d = 1;
3279 } else {
3280 d = 1;
3281 }
Dave Airlied785d782009-12-07 13:16:06 +10003282 if (track->textures[u].compress_format) {
3283
Marek Olšákb73c5f82010-04-11 03:18:52 +02003284 size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
Dave Airlied785d782009-12-07 13:16:06 +10003285 /* compressed textures are block based */
3286 } else
Marek Olšákb73c5f82010-04-11 03:18:52 +02003287 size += w * h * d;
Dave Airlie551ebd82009-09-01 15:25:57 +10003288 }
3289 size *= track->textures[u].cpp;
Dave Airlied785d782009-12-07 13:16:06 +10003290
Dave Airlie551ebd82009-09-01 15:25:57 +10003291 switch (track->textures[u].tex_coord_type) {
3292 case 0:
Dave Airlie551ebd82009-09-01 15:25:57 +10003293 case 1:
Dave Airlie551ebd82009-09-01 15:25:57 +10003294 break;
3295 case 2:
3296 if (track->separate_cube) {
3297 ret = r100_cs_track_cube(rdev, track, u);
3298 if (ret)
3299 return ret;
3300 } else
3301 size *= 6;
3302 break;
3303 default:
3304 DRM_ERROR("Invalid texture coordinate type %u for unit "
3305 "%u\n", track->textures[u].tex_coord_type, u);
3306 return -EINVAL;
3307 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003308 if (size > radeon_bo_size(robj)) {
Dave Airlie551ebd82009-09-01 15:25:57 +10003309 DRM_ERROR("Texture of unit %u needs %lu bytes but is "
Jerome Glisse4c788672009-11-20 14:29:23 +01003310 "%lu\n", u, size, radeon_bo_size(robj));
Dave Airlie551ebd82009-09-01 15:25:57 +10003311 r100_cs_track_texture_print(&track->textures[u]);
3312 return -EINVAL;
3313 }
3314 }
3315 return 0;
3316}
3317
3318int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
3319{
3320 unsigned i;
3321 unsigned long size;
3322 unsigned prim_walk;
3323 unsigned nverts;
3324
3325 for (i = 0; i < track->num_cb; i++) {
3326 if (track->cb[i].robj == NULL) {
Marek Olšák46c64d42009-12-17 06:02:28 +01003327 if (!(track->fastfill || track->color_channel_mask ||
3328 track->blend_read_enable)) {
3329 continue;
3330 }
Dave Airlie551ebd82009-09-01 15:25:57 +10003331 DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
3332 return -EINVAL;
3333 }
3334 size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
3335 size += track->cb[i].offset;
Jerome Glisse4c788672009-11-20 14:29:23 +01003336 if (size > radeon_bo_size(track->cb[i].robj)) {
Dave Airlie551ebd82009-09-01 15:25:57 +10003337 DRM_ERROR("[drm] Buffer too small for color buffer %d "
3338 "(need %lu have %lu) !\n", i, size,
Jerome Glisse4c788672009-11-20 14:29:23 +01003339 radeon_bo_size(track->cb[i].robj));
Dave Airlie551ebd82009-09-01 15:25:57 +10003340 DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
3341 i, track->cb[i].pitch, track->cb[i].cpp,
3342 track->cb[i].offset, track->maxy);
3343 return -EINVAL;
3344 }
3345 }
3346 if (track->z_enabled) {
3347 if (track->zb.robj == NULL) {
3348 DRM_ERROR("[drm] No buffer for z buffer !\n");
3349 return -EINVAL;
3350 }
3351 size = track->zb.pitch * track->zb.cpp * track->maxy;
3352 size += track->zb.offset;
Jerome Glisse4c788672009-11-20 14:29:23 +01003353 if (size > radeon_bo_size(track->zb.robj)) {
Dave Airlie551ebd82009-09-01 15:25:57 +10003354 DRM_ERROR("[drm] Buffer too small for z buffer "
3355 "(need %lu have %lu) !\n", size,
Jerome Glisse4c788672009-11-20 14:29:23 +01003356 radeon_bo_size(track->zb.robj));
Dave Airlie551ebd82009-09-01 15:25:57 +10003357 DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
3358 track->zb.pitch, track->zb.cpp,
3359 track->zb.offset, track->maxy);
3360 return -EINVAL;
3361 }
3362 }
3363 prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
Marek Olšákcae94b02010-02-21 21:24:15 +01003364 if (track->vap_vf_cntl & (1 << 14)) {
3365 nverts = track->vap_alt_nverts;
3366 } else {
3367 nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
3368 }
Dave Airlie551ebd82009-09-01 15:25:57 +10003369 switch (prim_walk) {
3370 case 1:
3371 for (i = 0; i < track->num_arrays; i++) {
3372 size = track->arrays[i].esize * track->max_indx * 4;
3373 if (track->arrays[i].robj == NULL) {
3374 DRM_ERROR("(PW %u) Vertex array %u no buffer "
3375 "bound\n", prim_walk, i);
3376 return -EINVAL;
3377 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003378 if (size > radeon_bo_size(track->arrays[i].robj)) {
3379 dev_err(rdev->dev, "(PW %u) Vertex array %u "
3380 "need %lu dwords have %lu dwords\n",
3381 prim_walk, i, size >> 2,
3382 radeon_bo_size(track->arrays[i].robj)
3383 >> 2);
Dave Airlie551ebd82009-09-01 15:25:57 +10003384 DRM_ERROR("Max indices %u\n", track->max_indx);
3385 return -EINVAL;
3386 }
3387 }
3388 break;
3389 case 2:
3390 for (i = 0; i < track->num_arrays; i++) {
3391 size = track->arrays[i].esize * (nverts - 1) * 4;
3392 if (track->arrays[i].robj == NULL) {
3393 DRM_ERROR("(PW %u) Vertex array %u no buffer "
3394 "bound\n", prim_walk, i);
3395 return -EINVAL;
3396 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003397 if (size > radeon_bo_size(track->arrays[i].robj)) {
3398 dev_err(rdev->dev, "(PW %u) Vertex array %u "
3399 "need %lu dwords have %lu dwords\n",
3400 prim_walk, i, size >> 2,
3401 radeon_bo_size(track->arrays[i].robj)
3402 >> 2);
Dave Airlie551ebd82009-09-01 15:25:57 +10003403 return -EINVAL;
3404 }
3405 }
3406 break;
3407 case 3:
3408 size = track->vtx_size * nverts;
3409 if (size != track->immd_dwords) {
3410 DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
3411 track->immd_dwords, size);
3412 DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
3413 nverts, track->vtx_size);
3414 return -EINVAL;
3415 }
3416 break;
3417 default:
3418 DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
3419 prim_walk);
3420 return -EINVAL;
3421 }
3422 return r100_cs_track_texture_check(rdev, track);
3423}
3424
3425void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
3426{
3427 unsigned i, face;
3428
3429 if (rdev->family < CHIP_R300) {
3430 track->num_cb = 1;
3431 if (rdev->family <= CHIP_RS200)
3432 track->num_texture = 3;
3433 else
3434 track->num_texture = 6;
3435 track->maxy = 2048;
3436 track->separate_cube = 1;
3437 } else {
3438 track->num_cb = 4;
3439 track->num_texture = 16;
3440 track->maxy = 4096;
3441 track->separate_cube = 0;
3442 }
3443
3444 for (i = 0; i < track->num_cb; i++) {
3445 track->cb[i].robj = NULL;
3446 track->cb[i].pitch = 8192;
3447 track->cb[i].cpp = 16;
3448 track->cb[i].offset = 0;
3449 }
3450 track->z_enabled = true;
3451 track->zb.robj = NULL;
3452 track->zb.pitch = 8192;
3453 track->zb.cpp = 4;
3454 track->zb.offset = 0;
3455 track->vtx_size = 0x7F;
3456 track->immd_dwords = 0xFFFFFFFFUL;
3457 track->num_arrays = 11;
3458 track->max_indx = 0x00FFFFFFUL;
3459 for (i = 0; i < track->num_arrays; i++) {
3460 track->arrays[i].robj = NULL;
3461 track->arrays[i].esize = 0x7F;
3462 }
3463 for (i = 0; i < track->num_texture; i++) {
Dave Airlied785d782009-12-07 13:16:06 +10003464 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
Dave Airlie551ebd82009-09-01 15:25:57 +10003465 track->textures[i].pitch = 16536;
3466 track->textures[i].width = 16536;
3467 track->textures[i].height = 16536;
3468 track->textures[i].width_11 = 1 << 11;
3469 track->textures[i].height_11 = 1 << 11;
3470 track->textures[i].num_levels = 12;
3471 if (rdev->family <= CHIP_RS200) {
3472 track->textures[i].tex_coord_type = 0;
3473 track->textures[i].txdepth = 0;
3474 } else {
3475 track->textures[i].txdepth = 16;
3476 track->textures[i].tex_coord_type = 1;
3477 }
3478 track->textures[i].cpp = 64;
3479 track->textures[i].robj = NULL;
3480 /* CS IB emission code makes sure texture unit are disabled */
3481 track->textures[i].enabled = false;
3482 track->textures[i].roundup_w = true;
3483 track->textures[i].roundup_h = true;
3484 if (track->separate_cube)
3485 for (face = 0; face < 5; face++) {
3486 track->textures[i].cube_info[face].robj = NULL;
3487 track->textures[i].cube_info[face].width = 16536;
3488 track->textures[i].cube_info[face].height = 16536;
3489 track->textures[i].cube_info[face].offset = 0;
3490 }
3491 }
3492}
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003493
3494int r100_ring_test(struct radeon_device *rdev)
3495{
3496 uint32_t scratch;
3497 uint32_t tmp = 0;
3498 unsigned i;
3499 int r;
3500
3501 r = radeon_scratch_get(rdev, &scratch);
3502 if (r) {
3503 DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
3504 return r;
3505 }
3506 WREG32(scratch, 0xCAFEDEAD);
3507 r = radeon_ring_lock(rdev, 2);
3508 if (r) {
3509 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
3510 radeon_scratch_free(rdev, scratch);
3511 return r;
3512 }
3513 radeon_ring_write(rdev, PACKET0(scratch, 0));
3514 radeon_ring_write(rdev, 0xDEADBEEF);
3515 radeon_ring_unlock_commit(rdev);
3516 for (i = 0; i < rdev->usec_timeout; i++) {
3517 tmp = RREG32(scratch);
3518 if (tmp == 0xDEADBEEF) {
3519 break;
3520 }
3521 DRM_UDELAY(1);
3522 }
3523 if (i < rdev->usec_timeout) {
3524 DRM_INFO("ring test succeeded in %d usecs\n", i);
3525 } else {
3526 DRM_ERROR("radeon: ring test failed (sracth(0x%04X)=0x%08X)\n",
3527 scratch, tmp);
3528 r = -EINVAL;
3529 }
3530 radeon_scratch_free(rdev, scratch);
3531 return r;
3532}
3533
3534void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
3535{
3536 radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
3537 radeon_ring_write(rdev, ib->gpu_addr);
3538 radeon_ring_write(rdev, ib->length_dw);
3539}
3540
3541int r100_ib_test(struct radeon_device *rdev)
3542{
3543 struct radeon_ib *ib;
3544 uint32_t scratch;
3545 uint32_t tmp = 0;
3546 unsigned i;
3547 int r;
3548
3549 r = radeon_scratch_get(rdev, &scratch);
3550 if (r) {
3551 DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
3552 return r;
3553 }
3554 WREG32(scratch, 0xCAFEDEAD);
3555 r = radeon_ib_get(rdev, &ib);
3556 if (r) {
3557 return r;
3558 }
3559 ib->ptr[0] = PACKET0(scratch, 0);
3560 ib->ptr[1] = 0xDEADBEEF;
3561 ib->ptr[2] = PACKET2(0);
3562 ib->ptr[3] = PACKET2(0);
3563 ib->ptr[4] = PACKET2(0);
3564 ib->ptr[5] = PACKET2(0);
3565 ib->ptr[6] = PACKET2(0);
3566 ib->ptr[7] = PACKET2(0);
3567 ib->length_dw = 8;
3568 r = radeon_ib_schedule(rdev, ib);
3569 if (r) {
3570 radeon_scratch_free(rdev, scratch);
3571 radeon_ib_free(rdev, &ib);
3572 return r;
3573 }
3574 r = radeon_fence_wait(ib->fence, false);
3575 if (r) {
3576 return r;
3577 }
3578 for (i = 0; i < rdev->usec_timeout; i++) {
3579 tmp = RREG32(scratch);
3580 if (tmp == 0xDEADBEEF) {
3581 break;
3582 }
3583 DRM_UDELAY(1);
3584 }
3585 if (i < rdev->usec_timeout) {
3586 DRM_INFO("ib test succeeded in %u usecs\n", i);
3587 } else {
3588 DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
3589 scratch, tmp);
3590 r = -EINVAL;
3591 }
3592 radeon_scratch_free(rdev, scratch);
3593 radeon_ib_free(rdev, &ib);
3594 return r;
3595}
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003596
3597void r100_ib_fini(struct radeon_device *rdev)
3598{
3599 radeon_ib_pool_fini(rdev);
3600}
3601
3602int r100_ib_init(struct radeon_device *rdev)
3603{
3604 int r;
3605
3606 r = radeon_ib_pool_init(rdev);
3607 if (r) {
3608 dev_err(rdev->dev, "failled initializing IB pool (%d).\n", r);
3609 r100_ib_fini(rdev);
3610 return r;
3611 }
3612 r = r100_ib_test(rdev);
3613 if (r) {
3614 dev_err(rdev->dev, "failled testing IB (%d).\n", r);
3615 r100_ib_fini(rdev);
3616 return r;
3617 }
3618 return 0;
3619}
3620
3621void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
3622{
3623 /* Shutdown CP we shouldn't need to do that but better be safe than
3624 * sorry
3625 */
3626 rdev->cp.ready = false;
3627 WREG32(R_000740_CP_CSQ_CNTL, 0);
3628
3629 /* Save few CRTC registers */
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003630 save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003631 save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
3632 save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
3633 save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
3634 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3635 save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
3636 save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
3637 }
3638
3639 /* Disable VGA aperture access */
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003640 WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003641 /* Disable cursor, overlay, crtc */
3642 WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
3643 WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
3644 S_000054_CRTC_DISPLAY_DIS(1));
3645 WREG32(R_000050_CRTC_GEN_CNTL,
3646 (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
3647 S_000050_CRTC_DISP_REQ_EN_B(1));
3648 WREG32(R_000420_OV0_SCALE_CNTL,
3649 C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
3650 WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
3651 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3652 WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
3653 S_000360_CUR2_LOCK(1));
3654 WREG32(R_0003F8_CRTC2_GEN_CNTL,
3655 (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
3656 S_0003F8_CRTC2_DISPLAY_DIS(1) |
3657 S_0003F8_CRTC2_DISP_REQ_EN_B(1));
3658 WREG32(R_000360_CUR2_OFFSET,
3659 C_000360_CUR2_LOCK & save->CUR2_OFFSET);
3660 }
3661}
3662
3663void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
3664{
3665 /* Update base address for crtc */
Jerome Glissed594e462010-02-17 21:54:29 +00003666 WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003667 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
Jerome Glissed594e462010-02-17 21:54:29 +00003668 WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003669 }
3670 /* Restore CRTC registers */
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003671 WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003672 WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
3673 WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
3674 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3675 WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
3676 }
3677}
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003678
3679void r100_vga_render_disable(struct radeon_device *rdev)
3680{
Jerome Glissed4550902009-10-01 10:12:06 +02003681 u32 tmp;
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003682
Jerome Glissed4550902009-10-01 10:12:06 +02003683 tmp = RREG8(R_0003C2_GENMO_WT);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003684 WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
3685}
Jerome Glissed4550902009-10-01 10:12:06 +02003686
3687static void r100_debugfs(struct radeon_device *rdev)
3688{
3689 int r;
3690
3691 r = r100_debugfs_mc_info_init(rdev);
3692 if (r)
3693 dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
3694}
3695
3696static void r100_mc_program(struct radeon_device *rdev)
3697{
3698 struct r100_mc_save save;
3699
3700 /* Stops all mc clients */
3701 r100_mc_stop(rdev, &save);
3702 if (rdev->flags & RADEON_IS_AGP) {
3703 WREG32(R_00014C_MC_AGP_LOCATION,
3704 S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
3705 S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
3706 WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
3707 if (rdev->family > CHIP_RV200)
3708 WREG32(R_00015C_AGP_BASE_2,
3709 upper_32_bits(rdev->mc.agp_base) & 0xff);
3710 } else {
3711 WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
3712 WREG32(R_000170_AGP_BASE, 0);
3713 if (rdev->family > CHIP_RV200)
3714 WREG32(R_00015C_AGP_BASE_2, 0);
3715 }
3716 /* Wait for mc idle */
3717 if (r100_mc_wait_for_idle(rdev))
3718 dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
3719 /* Program MC, should be a 32bits limited address space */
3720 WREG32(R_000148_MC_FB_LOCATION,
3721 S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
3722 S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
3723 r100_mc_resume(rdev, &save);
3724}
3725
3726void r100_clock_startup(struct radeon_device *rdev)
3727{
3728 u32 tmp;
3729
3730 if (radeon_dynclks != -1 && radeon_dynclks)
3731 radeon_legacy_set_clock_gating(rdev, 1);
3732 /* We need to force on some of the block */
3733 tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
3734 tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
3735 if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
3736 tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
3737 WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
3738}
3739
3740static int r100_startup(struct radeon_device *rdev)
3741{
3742 int r;
3743
Alex Deucher92cde002009-12-04 10:55:12 -05003744 /* set common regs */
3745 r100_set_common_regs(rdev);
3746 /* program mc */
Jerome Glissed4550902009-10-01 10:12:06 +02003747 r100_mc_program(rdev);
3748 /* Resume clock */
3749 r100_clock_startup(rdev);
3750 /* Initialize GPU configuration (# pipes, ...) */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00003751// r100_gpu_init(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003752 /* Initialize GART (initialize after TTM so we can allocate
3753 * memory through TTM but finalize after TTM) */
Dave Airlie17e15b02009-11-05 15:36:53 +10003754 r100_enable_bm(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003755 if (rdev->flags & RADEON_IS_PCI) {
3756 r = r100_pci_gart_enable(rdev);
3757 if (r)
3758 return r;
3759 }
3760 /* Enable IRQ */
Jerome Glissed4550902009-10-01 10:12:06 +02003761 r100_irq_set(rdev);
Jerome Glissecafe6602010-01-07 12:39:21 +01003762 rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
Jerome Glissed4550902009-10-01 10:12:06 +02003763 /* 1M ring buffer */
3764 r = r100_cp_init(rdev, 1024 * 1024);
3765 if (r) {
3766 dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
3767 return r;
3768 }
3769 r = r100_wb_init(rdev);
3770 if (r)
3771 dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
3772 r = r100_ib_init(rdev);
3773 if (r) {
3774 dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
3775 return r;
3776 }
3777 return 0;
3778}
3779
3780int r100_resume(struct radeon_device *rdev)
3781{
3782 /* Make sur GART are not working */
3783 if (rdev->flags & RADEON_IS_PCI)
3784 r100_pci_gart_disable(rdev);
3785 /* Resume clock before doing reset */
3786 r100_clock_startup(rdev);
3787 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +00003788 if (radeon_asic_reset(rdev)) {
Jerome Glissed4550902009-10-01 10:12:06 +02003789 dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
3790 RREG32(R_000E40_RBBM_STATUS),
3791 RREG32(R_0007C0_CP_STAT));
3792 }
3793 /* post */
3794 radeon_combios_asic_init(rdev->ddev);
3795 /* Resume clock after posting */
3796 r100_clock_startup(rdev);
Dave Airlie550e2d92009-12-09 14:15:38 +10003797 /* Initialize surface registers */
3798 radeon_surface_init(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003799 return r100_startup(rdev);
3800}
3801
3802int r100_suspend(struct radeon_device *rdev)
3803{
3804 r100_cp_disable(rdev);
3805 r100_wb_disable(rdev);
3806 r100_irq_disable(rdev);
3807 if (rdev->flags & RADEON_IS_PCI)
3808 r100_pci_gart_disable(rdev);
3809 return 0;
3810}
3811
3812void r100_fini(struct radeon_device *rdev)
3813{
Alex Deucher29fb52c2010-03-11 10:01:17 -05003814 radeon_pm_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003815 r100_cp_fini(rdev);
3816 r100_wb_fini(rdev);
3817 r100_ib_fini(rdev);
3818 radeon_gem_fini(rdev);
3819 if (rdev->flags & RADEON_IS_PCI)
3820 r100_pci_gart_fini(rdev);
Jerome Glissed0269ed2010-01-07 16:08:32 +01003821 radeon_agp_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003822 radeon_irq_kms_fini(rdev);
3823 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +01003824 radeon_bo_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003825 radeon_atombios_fini(rdev);
3826 kfree(rdev->bios);
3827 rdev->bios = NULL;
3828}
3829
Jerome Glissed4550902009-10-01 10:12:06 +02003830int r100_init(struct radeon_device *rdev)
3831{
3832 int r;
3833
Jerome Glissed4550902009-10-01 10:12:06 +02003834 /* Register debugfs file specific to this group of asics */
3835 r100_debugfs(rdev);
3836 /* Disable VGA */
3837 r100_vga_render_disable(rdev);
3838 /* Initialize scratch registers */
3839 radeon_scratch_init(rdev);
3840 /* Initialize surface registers */
3841 radeon_surface_init(rdev);
3842 /* TODO: disable VGA need to use VGA request */
3843 /* BIOS*/
3844 if (!radeon_get_bios(rdev)) {
3845 if (ASIC_IS_AVIVO(rdev))
3846 return -EINVAL;
3847 }
3848 if (rdev->is_atom_bios) {
3849 dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
3850 return -EINVAL;
3851 } else {
3852 r = radeon_combios_init(rdev);
3853 if (r)
3854 return r;
3855 }
3856 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +00003857 if (radeon_asic_reset(rdev)) {
Jerome Glissed4550902009-10-01 10:12:06 +02003858 dev_warn(rdev->dev,
3859 "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
3860 RREG32(R_000E40_RBBM_STATUS),
3861 RREG32(R_0007C0_CP_STAT));
3862 }
3863 /* check if cards are posted or not */
Dave Airlie72542d72009-12-01 14:06:31 +10003864 if (radeon_boot_test_post_card(rdev) == false)
3865 return -EINVAL;
Jerome Glissed4550902009-10-01 10:12:06 +02003866 /* Set asic errata */
3867 r100_errata(rdev);
3868 /* Initialize clocks */
3869 radeon_get_clock_info(rdev->ddev);
Rafał Miłecki62340772009-12-15 21:46:58 +01003870 /* Initialize power management */
3871 radeon_pm_init(rdev);
Jerome Glissed594e462010-02-17 21:54:29 +00003872 /* initialize AGP */
3873 if (rdev->flags & RADEON_IS_AGP) {
3874 r = radeon_agp_init(rdev);
3875 if (r) {
3876 radeon_agp_disable(rdev);
3877 }
3878 }
3879 /* initialize VRAM */
3880 r100_mc_init(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003881 /* Fence driver */
3882 r = radeon_fence_driver_init(rdev);
3883 if (r)
3884 return r;
3885 r = radeon_irq_kms_init(rdev);
3886 if (r)
3887 return r;
3888 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +01003889 r = radeon_bo_init(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003890 if (r)
3891 return r;
3892 if (rdev->flags & RADEON_IS_PCI) {
3893 r = r100_pci_gart_init(rdev);
3894 if (r)
3895 return r;
3896 }
3897 r100_set_safe_registers(rdev);
3898 rdev->accel_working = true;
3899 r = r100_startup(rdev);
3900 if (r) {
3901 /* Somethings want wront with the accel init stop accel */
3902 dev_err(rdev->dev, "Disabling GPU acceleration\n");
Jerome Glissed4550902009-10-01 10:12:06 +02003903 r100_cp_fini(rdev);
3904 r100_wb_fini(rdev);
3905 r100_ib_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01003906 radeon_irq_kms_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003907 if (rdev->flags & RADEON_IS_PCI)
3908 r100_pci_gart_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003909 rdev->accel_working = false;
3910 }
3911 return 0;
3912}