blob: 318d5bcf821ba13390c3dd3d6ad423029f1e467b [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2007 Cisco Systems, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#include <rdma/ib_mad.h>
34#include <rdma/ib_smi.h>
35
36#include <linux/mlx4/cmd.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/gfp.h>
Or Gerlitzc3779132011-06-15 14:51:27 +000038#include <rdma/ib_pma.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070039
40#include "mlx4_ib.h"
41
42enum {
43 MLX4_IB_VENDOR_CLASS1 = 0x9,
44 MLX4_IB_VENDOR_CLASS2 = 0xa
45};
46
Jack Morgensteinfc065732012-08-03 08:40:42 +000047#define MLX4_TUN_SEND_WRID_SHIFT 34
48#define MLX4_TUN_QPN_SHIFT 32
49#define MLX4_TUN_WRID_RECV (((u64) 1) << MLX4_TUN_SEND_WRID_SHIFT)
50#define MLX4_TUN_SET_WRID_QPN(a) (((u64) ((a) & 0x3)) << MLX4_TUN_QPN_SHIFT)
51
52#define MLX4_TUN_IS_RECV(a) (((a) >> MLX4_TUN_SEND_WRID_SHIFT) & 0x1)
53#define MLX4_TUN_WRID_QPN(a) (((a) >> MLX4_TUN_QPN_SHIFT) & 0x3)
54
55struct mlx4_mad_rcv_buf {
56 struct ib_grh grh;
57 u8 payload[256];
58} __packed;
59
60struct mlx4_mad_snd_buf {
61 u8 payload[256];
62} __packed;
63
64struct mlx4_tunnel_mad {
65 struct ib_grh grh;
66 struct mlx4_ib_tunnel_header hdr;
67 struct ib_mad mad;
68} __packed;
69
70struct mlx4_rcv_tunnel_mad {
71 struct mlx4_rcv_tunnel_hdr hdr;
72 struct ib_grh grh;
73 struct ib_mad mad;
74} __packed;
75
Roland Dreier225c7b12007-05-08 18:00:38 -070076int mlx4_MAD_IFC(struct mlx4_ib_dev *dev, int ignore_mkey, int ignore_bkey,
77 int port, struct ib_wc *in_wc, struct ib_grh *in_grh,
78 void *in_mad, void *response_mad)
79{
80 struct mlx4_cmd_mailbox *inmailbox, *outmailbox;
81 void *inbox;
82 int err;
83 u32 in_modifier = port;
84 u8 op_modifier = 0;
85
86 inmailbox = mlx4_alloc_cmd_mailbox(dev->dev);
87 if (IS_ERR(inmailbox))
88 return PTR_ERR(inmailbox);
89 inbox = inmailbox->buf;
90
91 outmailbox = mlx4_alloc_cmd_mailbox(dev->dev);
92 if (IS_ERR(outmailbox)) {
93 mlx4_free_cmd_mailbox(dev->dev, inmailbox);
94 return PTR_ERR(outmailbox);
95 }
96
97 memcpy(inbox, in_mad, 256);
98
99 /*
100 * Key check traps can't be generated unless we have in_wc to
101 * tell us where to send the trap.
102 */
103 if (ignore_mkey || !in_wc)
104 op_modifier |= 0x1;
105 if (ignore_bkey || !in_wc)
106 op_modifier |= 0x2;
107
108 if (in_wc) {
109 struct {
110 __be32 my_qpn;
111 u32 reserved1;
112 __be32 rqpn;
113 u8 sl;
114 u8 g_path;
115 u16 reserved2[2];
116 __be16 pkey;
117 u32 reserved3[11];
118 u8 grh[40];
119 } *ext_info;
120
121 memset(inbox + 256, 0, 256);
122 ext_info = inbox + 256;
123
124 ext_info->my_qpn = cpu_to_be32(in_wc->qp->qp_num);
125 ext_info->rqpn = cpu_to_be32(in_wc->src_qp);
126 ext_info->sl = in_wc->sl << 4;
127 ext_info->g_path = in_wc->dlid_path_bits |
128 (in_wc->wc_flags & IB_WC_GRH ? 0x80 : 0);
129 ext_info->pkey = cpu_to_be16(in_wc->pkey_index);
130
131 if (in_grh)
132 memcpy(ext_info->grh, in_grh, 40);
133
134 op_modifier |= 0x4;
135
136 in_modifier |= in_wc->slid << 16;
137 }
138
139 err = mlx4_cmd_box(dev->dev, inmailbox->dma, outmailbox->dma,
140 in_modifier, op_modifier,
Jack Morgensteinf9baff52011-12-13 04:10:51 +0000141 MLX4_CMD_MAD_IFC, MLX4_CMD_TIME_CLASS_C,
142 MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -0700143
Ilpo Järvinenfe11cb62007-08-16 01:02:07 +0300144 if (!err)
Roland Dreier225c7b12007-05-08 18:00:38 -0700145 memcpy(response_mad, outmailbox->buf, 256);
146
147 mlx4_free_cmd_mailbox(dev->dev, inmailbox);
148 mlx4_free_cmd_mailbox(dev->dev, outmailbox);
149
150 return err;
151}
152
153static void update_sm_ah(struct mlx4_ib_dev *dev, u8 port_num, u16 lid, u8 sl)
154{
155 struct ib_ah *new_ah;
156 struct ib_ah_attr ah_attr;
Jack Morgensteindf7fba62012-08-03 08:26:45 +0000157 unsigned long flags;
Roland Dreier225c7b12007-05-08 18:00:38 -0700158
159 if (!dev->send_agent[port_num - 1][0])
160 return;
161
162 memset(&ah_attr, 0, sizeof ah_attr);
163 ah_attr.dlid = lid;
164 ah_attr.sl = sl;
165 ah_attr.port_num = port_num;
166
167 new_ah = ib_create_ah(dev->send_agent[port_num - 1][0]->qp->pd,
168 &ah_attr);
169 if (IS_ERR(new_ah))
170 return;
171
Jack Morgensteindf7fba62012-08-03 08:26:45 +0000172 spin_lock_irqsave(&dev->sm_lock, flags);
Roland Dreier225c7b12007-05-08 18:00:38 -0700173 if (dev->sm_ah[port_num - 1])
174 ib_destroy_ah(dev->sm_ah[port_num - 1]);
175 dev->sm_ah[port_num - 1] = new_ah;
Jack Morgensteindf7fba62012-08-03 08:26:45 +0000176 spin_unlock_irqrestore(&dev->sm_lock, flags);
Roland Dreier225c7b12007-05-08 18:00:38 -0700177}
178
179/*
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300180 * Snoop SM MADs for port info, GUID info, and P_Key table sets, so we can
181 * synthesize LID change, Client-Rereg, GID change, and P_Key change events.
Roland Dreier225c7b12007-05-08 18:00:38 -0700182 */
Moni Shouaf0f6f342009-01-28 14:54:35 -0800183static void smp_snoop(struct ib_device *ibdev, u8 port_num, struct ib_mad *mad,
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300184 u16 prev_lid)
Roland Dreier225c7b12007-05-08 18:00:38 -0700185{
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300186 struct ib_port_info *pinfo;
187 u16 lid;
Jack Morgenstein54679e12012-08-03 08:40:43 +0000188 __be16 *base;
189 u32 bn, pkey_change_bitmap;
190 int i;
191
Roland Dreier225c7b12007-05-08 18:00:38 -0700192
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300193 struct mlx4_ib_dev *dev = to_mdev(ibdev);
Roland Dreier225c7b12007-05-08 18:00:38 -0700194 if ((mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_LID_ROUTED ||
195 mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_DIRECTED_ROUTE) &&
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300196 mad->mad_hdr.method == IB_MGMT_METHOD_SET)
197 switch (mad->mad_hdr.attr_id) {
198 case IB_SMP_ATTR_PORT_INFO:
199 pinfo = (struct ib_port_info *) ((struct ib_smp *) mad)->data;
200 lid = be16_to_cpu(pinfo->lid);
Roland Dreier225c7b12007-05-08 18:00:38 -0700201
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300202 update_sm_ah(dev, port_num,
Roland Dreier225c7b12007-05-08 18:00:38 -0700203 be16_to_cpu(pinfo->sm_lid),
204 pinfo->neighbormtu_mastersmsl & 0xf);
205
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300206 if (pinfo->clientrereg_resv_subnetto & 0x80)
207 mlx4_ib_dispatch_event(dev, port_num,
208 IB_EVENT_CLIENT_REREGISTER);
Roland Dreier225c7b12007-05-08 18:00:38 -0700209
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300210 if (prev_lid != lid)
211 mlx4_ib_dispatch_event(dev, port_num,
212 IB_EVENT_LID_CHANGE);
213 break;
Roland Dreier225c7b12007-05-08 18:00:38 -0700214
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300215 case IB_SMP_ATTR_PKEY_TABLE:
Jack Morgenstein54679e12012-08-03 08:40:43 +0000216 if (!mlx4_is_mfunc(dev->dev)) {
217 mlx4_ib_dispatch_event(dev, port_num,
218 IB_EVENT_PKEY_CHANGE);
219 break;
220 }
221
222 bn = be32_to_cpu(((struct ib_smp *)mad)->attr_mod) & 0xFFFF;
223 base = (__be16 *) &(((struct ib_smp *)mad)->data[0]);
224 pkey_change_bitmap = 0;
225 for (i = 0; i < 32; i++) {
226 pr_debug("PKEY[%d] = x%x\n",
227 i + bn*32, be16_to_cpu(base[i]));
228 if (be16_to_cpu(base[i]) !=
229 dev->pkeys.phys_pkey_cache[port_num - 1][i + bn*32]) {
230 pkey_change_bitmap |= (1 << i);
231 dev->pkeys.phys_pkey_cache[port_num - 1][i + bn*32] =
232 be16_to_cpu(base[i]);
233 }
234 }
235 pr_debug("PKEY Change event: port=%d, "
236 "block=0x%x, change_bitmap=0x%x\n",
237 port_num, bn, pkey_change_bitmap);
238
239 if (pkey_change_bitmap)
240 mlx4_ib_dispatch_event(dev, port_num,
241 IB_EVENT_PKEY_CHANGE);
242
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300243 break;
244
245 case IB_SMP_ATTR_GUID_INFO:
Jack Morgenstein66349612012-06-19 11:21:44 +0300246 /* paravirtualized master's guid is guid 0 -- does not change */
247 if (!mlx4_is_master(dev->dev))
248 mlx4_ib_dispatch_event(dev, port_num,
249 IB_EVENT_GID_CHANGE);
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300250 break;
251 default:
252 break;
Roland Dreier225c7b12007-05-08 18:00:38 -0700253 }
Roland Dreier225c7b12007-05-08 18:00:38 -0700254}
255
256static void node_desc_override(struct ib_device *dev,
257 struct ib_mad *mad)
258{
Jack Morgensteindf7fba62012-08-03 08:26:45 +0000259 unsigned long flags;
260
Roland Dreier225c7b12007-05-08 18:00:38 -0700261 if ((mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_LID_ROUTED ||
262 mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_DIRECTED_ROUTE) &&
263 mad->mad_hdr.method == IB_MGMT_METHOD_GET_RESP &&
264 mad->mad_hdr.attr_id == IB_SMP_ATTR_NODE_DESC) {
Jack Morgensteindf7fba62012-08-03 08:26:45 +0000265 spin_lock_irqsave(&to_mdev(dev)->sm_lock, flags);
Roland Dreier225c7b12007-05-08 18:00:38 -0700266 memcpy(((struct ib_smp *) mad)->data, dev->node_desc, 64);
Jack Morgensteindf7fba62012-08-03 08:26:45 +0000267 spin_unlock_irqrestore(&to_mdev(dev)->sm_lock, flags);
Roland Dreier225c7b12007-05-08 18:00:38 -0700268 }
269}
270
271static void forward_trap(struct mlx4_ib_dev *dev, u8 port_num, struct ib_mad *mad)
272{
273 int qpn = mad->mad_hdr.mgmt_class != IB_MGMT_CLASS_SUBN_LID_ROUTED;
274 struct ib_mad_send_buf *send_buf;
275 struct ib_mad_agent *agent = dev->send_agent[port_num - 1][qpn];
276 int ret;
Jack Morgensteindf7fba62012-08-03 08:26:45 +0000277 unsigned long flags;
Roland Dreier225c7b12007-05-08 18:00:38 -0700278
279 if (agent) {
280 send_buf = ib_create_send_mad(agent, qpn, 0, 0, IB_MGMT_MAD_HDR,
281 IB_MGMT_MAD_DATA, GFP_ATOMIC);
Dan Carpenter13974902011-01-10 17:42:06 -0800282 if (IS_ERR(send_buf))
283 return;
Roland Dreier225c7b12007-05-08 18:00:38 -0700284 /*
285 * We rely here on the fact that MLX QPs don't use the
286 * address handle after the send is posted (this is
287 * wrong following the IB spec strictly, but we know
288 * it's OK for our devices).
289 */
Jack Morgensteindf7fba62012-08-03 08:26:45 +0000290 spin_lock_irqsave(&dev->sm_lock, flags);
Roland Dreier225c7b12007-05-08 18:00:38 -0700291 memcpy(send_buf->mad, mad, sizeof *mad);
292 if ((send_buf->ah = dev->sm_ah[port_num - 1]))
293 ret = ib_post_send_mad(send_buf, NULL);
294 else
295 ret = -EINVAL;
Jack Morgensteindf7fba62012-08-03 08:26:45 +0000296 spin_unlock_irqrestore(&dev->sm_lock, flags);
Roland Dreier225c7b12007-05-08 18:00:38 -0700297
298 if (ret)
299 ib_free_send_mad(send_buf);
300 }
301}
302
Or Gerlitzc3779132011-06-15 14:51:27 +0000303static int ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
Roland Dreier225c7b12007-05-08 18:00:38 -0700304 struct ib_wc *in_wc, struct ib_grh *in_grh,
305 struct ib_mad *in_mad, struct ib_mad *out_mad)
306{
Moni Shouaf0f6f342009-01-28 14:54:35 -0800307 u16 slid, prev_lid = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -0700308 int err;
Moni Shouaf0f6f342009-01-28 14:54:35 -0800309 struct ib_port_attr pattr;
Roland Dreier225c7b12007-05-08 18:00:38 -0700310
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +0300311 if (in_wc && in_wc->qp->qp_num) {
312 pr_debug("received MAD: slid:%d sqpn:%d "
313 "dlid_bits:%d dqpn:%d wc_flags:0x%x, cls %x, mtd %x, atr %x\n",
314 in_wc->slid, in_wc->src_qp,
315 in_wc->dlid_path_bits,
316 in_wc->qp->qp_num,
317 in_wc->wc_flags,
318 in_mad->mad_hdr.mgmt_class, in_mad->mad_hdr.method,
319 be16_to_cpu(in_mad->mad_hdr.attr_id));
320 if (in_wc->wc_flags & IB_WC_GRH) {
321 pr_debug("sgid_hi:0x%016llx sgid_lo:0x%016llx\n",
322 be64_to_cpu(in_grh->sgid.global.subnet_prefix),
323 be64_to_cpu(in_grh->sgid.global.interface_id));
324 pr_debug("dgid_hi:0x%016llx dgid_lo:0x%016llx\n",
325 be64_to_cpu(in_grh->dgid.global.subnet_prefix),
326 be64_to_cpu(in_grh->dgid.global.interface_id));
327 }
328 }
329
Roland Dreier225c7b12007-05-08 18:00:38 -0700330 slid = in_wc ? in_wc->slid : be16_to_cpu(IB_LID_PERMISSIVE);
331
332 if (in_mad->mad_hdr.method == IB_MGMT_METHOD_TRAP && slid == 0) {
333 forward_trap(to_mdev(ibdev), port_num, in_mad);
334 return IB_MAD_RESULT_SUCCESS | IB_MAD_RESULT_CONSUMED;
335 }
336
337 if (in_mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_LID_ROUTED ||
338 in_mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_DIRECTED_ROUTE) {
339 if (in_mad->mad_hdr.method != IB_MGMT_METHOD_GET &&
340 in_mad->mad_hdr.method != IB_MGMT_METHOD_SET &&
341 in_mad->mad_hdr.method != IB_MGMT_METHOD_TRAP_REPRESS)
342 return IB_MAD_RESULT_SUCCESS;
343
344 /*
Jack Morgensteina6f7fea2012-01-26 16:41:33 +0200345 * Don't process SMInfo queries -- the SMA can't handle them.
Roland Dreier225c7b12007-05-08 18:00:38 -0700346 */
Jack Morgensteina6f7fea2012-01-26 16:41:33 +0200347 if (in_mad->mad_hdr.attr_id == IB_SMP_ATTR_SM_INFO)
Roland Dreier225c7b12007-05-08 18:00:38 -0700348 return IB_MAD_RESULT_SUCCESS;
349 } else if (in_mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_PERF_MGMT ||
350 in_mad->mad_hdr.mgmt_class == MLX4_IB_VENDOR_CLASS1 ||
Eli Cohen6578cf32008-07-14 23:48:45 -0700351 in_mad->mad_hdr.mgmt_class == MLX4_IB_VENDOR_CLASS2 ||
352 in_mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_CONG_MGMT) {
Roland Dreier225c7b12007-05-08 18:00:38 -0700353 if (in_mad->mad_hdr.method != IB_MGMT_METHOD_GET &&
354 in_mad->mad_hdr.method != IB_MGMT_METHOD_SET)
355 return IB_MAD_RESULT_SUCCESS;
356 } else
357 return IB_MAD_RESULT_SUCCESS;
358
Moni Shouaf0f6f342009-01-28 14:54:35 -0800359 if ((in_mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_LID_ROUTED ||
360 in_mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_DIRECTED_ROUTE) &&
361 in_mad->mad_hdr.method == IB_MGMT_METHOD_SET &&
362 in_mad->mad_hdr.attr_id == IB_SMP_ATTR_PORT_INFO &&
363 !ib_query_port(ibdev, port_num, &pattr))
364 prev_lid = pattr.lid;
365
Roland Dreier225c7b12007-05-08 18:00:38 -0700366 err = mlx4_MAD_IFC(to_mdev(ibdev),
367 mad_flags & IB_MAD_IGNORE_MKEY,
368 mad_flags & IB_MAD_IGNORE_BKEY,
369 port_num, in_wc, in_grh, in_mad, out_mad);
370 if (err)
371 return IB_MAD_RESULT_FAILURE;
372
373 if (!out_mad->mad_hdr.status) {
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300374 if (!(to_mdev(ibdev)->dev->caps.flags & MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV))
375 smp_snoop(ibdev, port_num, in_mad, prev_lid);
Roland Dreier225c7b12007-05-08 18:00:38 -0700376 node_desc_override(ibdev, out_mad);
377 }
378
379 /* set return bit in status of directed route responses */
380 if (in_mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_DIRECTED_ROUTE)
381 out_mad->mad_hdr.status |= cpu_to_be16(1 << 15);
382
383 if (in_mad->mad_hdr.method == IB_MGMT_METHOD_TRAP_REPRESS)
384 /* no response for trap repress */
385 return IB_MAD_RESULT_SUCCESS | IB_MAD_RESULT_CONSUMED;
386
387 return IB_MAD_RESULT_SUCCESS | IB_MAD_RESULT_REPLY;
388}
389
Or Gerlitzc3779132011-06-15 14:51:27 +0000390static void edit_counter(struct mlx4_counter *cnt,
391 struct ib_pma_portcounters *pma_cnt)
392{
393 pma_cnt->port_xmit_data = cpu_to_be32((be64_to_cpu(cnt->tx_bytes)>>2));
394 pma_cnt->port_rcv_data = cpu_to_be32((be64_to_cpu(cnt->rx_bytes)>>2));
395 pma_cnt->port_xmit_packets = cpu_to_be32(be64_to_cpu(cnt->tx_frames));
396 pma_cnt->port_rcv_packets = cpu_to_be32(be64_to_cpu(cnt->rx_frames));
397}
398
399static int iboe_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
400 struct ib_wc *in_wc, struct ib_grh *in_grh,
401 struct ib_mad *in_mad, struct ib_mad *out_mad)
402{
403 struct mlx4_cmd_mailbox *mailbox;
404 struct mlx4_ib_dev *dev = to_mdev(ibdev);
405 int err;
406 u32 inmod = dev->counters[port_num - 1] & 0xffff;
407 u8 mode;
408
409 if (in_mad->mad_hdr.mgmt_class != IB_MGMT_CLASS_PERF_MGMT)
410 return -EINVAL;
411
412 mailbox = mlx4_alloc_cmd_mailbox(dev->dev);
413 if (IS_ERR(mailbox))
414 return IB_MAD_RESULT_FAILURE;
415
416 err = mlx4_cmd_box(dev->dev, 0, mailbox->dma, inmod, 0,
Jack Morgensteinf9baff52011-12-13 04:10:51 +0000417 MLX4_CMD_QUERY_IF_STAT, MLX4_CMD_TIME_CLASS_C,
418 MLX4_CMD_WRAPPED);
Or Gerlitzc3779132011-06-15 14:51:27 +0000419 if (err)
420 err = IB_MAD_RESULT_FAILURE;
421 else {
422 memset(out_mad->data, 0, sizeof out_mad->data);
423 mode = ((struct mlx4_counter *)mailbox->buf)->counter_mode;
424 switch (mode & 0xf) {
425 case 0:
426 edit_counter(mailbox->buf,
427 (void *)(out_mad->data + 40));
428 err = IB_MAD_RESULT_SUCCESS | IB_MAD_RESULT_REPLY;
429 break;
430 default:
431 err = IB_MAD_RESULT_FAILURE;
432 }
433 }
434
435 mlx4_free_cmd_mailbox(dev->dev, mailbox);
436
437 return err;
438}
439
440int mlx4_ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
441 struct ib_wc *in_wc, struct ib_grh *in_grh,
442 struct ib_mad *in_mad, struct ib_mad *out_mad)
443{
444 switch (rdma_port_get_link_layer(ibdev, port_num)) {
445 case IB_LINK_LAYER_INFINIBAND:
446 return ib_process_mad(ibdev, mad_flags, port_num, in_wc,
447 in_grh, in_mad, out_mad);
448 case IB_LINK_LAYER_ETHERNET:
449 return iboe_process_mad(ibdev, mad_flags, port_num, in_wc,
450 in_grh, in_mad, out_mad);
451 default:
452 return -EINVAL;
453 }
454}
455
Roland Dreier225c7b12007-05-08 18:00:38 -0700456static void send_handler(struct ib_mad_agent *agent,
457 struct ib_mad_send_wc *mad_send_wc)
458{
459 ib_free_send_mad(mad_send_wc->send_buf);
460}
461
462int mlx4_ib_mad_init(struct mlx4_ib_dev *dev)
463{
464 struct ib_mad_agent *agent;
465 int p, q;
466 int ret;
Eli Cohenfa417f72010-10-24 21:08:52 -0700467 enum rdma_link_layer ll;
Roland Dreier225c7b12007-05-08 18:00:38 -0700468
Eli Cohenfa417f72010-10-24 21:08:52 -0700469 for (p = 0; p < dev->num_ports; ++p) {
470 ll = rdma_port_get_link_layer(&dev->ib_dev, p + 1);
Roland Dreier225c7b12007-05-08 18:00:38 -0700471 for (q = 0; q <= 1; ++q) {
Eli Cohenfa417f72010-10-24 21:08:52 -0700472 if (ll == IB_LINK_LAYER_INFINIBAND) {
473 agent = ib_register_mad_agent(&dev->ib_dev, p + 1,
474 q ? IB_QPT_GSI : IB_QPT_SMI,
475 NULL, 0, send_handler,
476 NULL, NULL);
477 if (IS_ERR(agent)) {
478 ret = PTR_ERR(agent);
479 goto err;
480 }
481 dev->send_agent[p][q] = agent;
482 } else
483 dev->send_agent[p][q] = NULL;
Roland Dreier225c7b12007-05-08 18:00:38 -0700484 }
Eli Cohenfa417f72010-10-24 21:08:52 -0700485 }
Roland Dreier225c7b12007-05-08 18:00:38 -0700486
487 return 0;
488
489err:
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700490 for (p = 0; p < dev->num_ports; ++p)
Roland Dreier225c7b12007-05-08 18:00:38 -0700491 for (q = 0; q <= 1; ++q)
492 if (dev->send_agent[p][q])
493 ib_unregister_mad_agent(dev->send_agent[p][q]);
494
495 return ret;
496}
497
498void mlx4_ib_mad_cleanup(struct mlx4_ib_dev *dev)
499{
500 struct ib_mad_agent *agent;
501 int p, q;
502
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700503 for (p = 0; p < dev->num_ports; ++p) {
Roland Dreier225c7b12007-05-08 18:00:38 -0700504 for (q = 0; q <= 1; ++q) {
505 agent = dev->send_agent[p][q];
Eli Cohenfa417f72010-10-24 21:08:52 -0700506 if (agent) {
507 dev->send_agent[p][q] = NULL;
508 ib_unregister_mad_agent(agent);
509 }
Roland Dreier225c7b12007-05-08 18:00:38 -0700510 }
511
512 if (dev->sm_ah[p])
513 ib_destroy_ah(dev->sm_ah[p]);
514 }
515}
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300516
517void handle_port_mgmt_change_event(struct work_struct *work)
518{
519 struct ib_event_work *ew = container_of(work, struct ib_event_work, work);
520 struct mlx4_ib_dev *dev = ew->ib_dev;
521 struct mlx4_eqe *eqe = &(ew->ib_eqe);
522 u8 port = eqe->event.port_mgmt_change.port;
523 u32 changed_attr;
524
525 switch (eqe->subtype) {
526 case MLX4_DEV_PMC_SUBTYPE_PORT_INFO:
527 changed_attr = be32_to_cpu(eqe->event.port_mgmt_change.params.port_info.changed_attr);
528
529 /* Update the SM ah - This should be done before handling
530 the other changed attributes so that MADs can be sent to the SM */
531 if (changed_attr & MSTR_SM_CHANGE_MASK) {
532 u16 lid = be16_to_cpu(eqe->event.port_mgmt_change.params.port_info.mstr_sm_lid);
533 u8 sl = eqe->event.port_mgmt_change.params.port_info.mstr_sm_sl & 0xf;
534 update_sm_ah(dev, port, lid, sl);
535 }
536
537 /* Check if it is a lid change event */
538 if (changed_attr & MLX4_EQ_PORT_INFO_LID_CHANGE_MASK)
539 mlx4_ib_dispatch_event(dev, port, IB_EVENT_LID_CHANGE);
540
541 /* Generate GUID changed event */
542 if (changed_attr & MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK)
543 mlx4_ib_dispatch_event(dev, port, IB_EVENT_GID_CHANGE);
544
545 if (changed_attr & MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK)
546 mlx4_ib_dispatch_event(dev, port,
547 IB_EVENT_CLIENT_REREGISTER);
548 break;
549
550 case MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE:
551 mlx4_ib_dispatch_event(dev, port, IB_EVENT_PKEY_CHANGE);
552 break;
553 case MLX4_DEV_PMC_SUBTYPE_GUID_INFO:
Jack Morgenstein66349612012-06-19 11:21:44 +0300554 /* paravirtualized master's guid is guid 0 -- does not change */
555 if (!mlx4_is_master(dev->dev))
556 mlx4_ib_dispatch_event(dev, port, IB_EVENT_GID_CHANGE);
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300557 break;
558 default:
559 pr_warn("Unsupported subtype 0x%x for "
560 "Port Management Change event\n", eqe->subtype);
561 }
562
563 kfree(ew);
564}
565
566void mlx4_ib_dispatch_event(struct mlx4_ib_dev *dev, u8 port_num,
567 enum ib_event_type type)
568{
569 struct ib_event event;
570
571 event.device = &dev->ib_dev;
572 event.element.port_num = port_num;
573 event.event = type;
574
575 ib_dispatch_event(&event);
576}
Jack Morgensteinfc065732012-08-03 08:40:42 +0000577
578static void mlx4_ib_tunnel_comp_handler(struct ib_cq *cq, void *arg)
579{
580 unsigned long flags;
581 struct mlx4_ib_demux_pv_ctx *ctx = cq->cq_context;
582 struct mlx4_ib_dev *dev = to_mdev(ctx->ib_dev);
583 spin_lock_irqsave(&dev->sriov.going_down_lock, flags);
584 if (!dev->sriov.is_going_down && ctx->state == DEMUX_PV_STATE_ACTIVE)
585 queue_work(ctx->wq, &ctx->work);
586 spin_unlock_irqrestore(&dev->sriov.going_down_lock, flags);
587}
588
589static int mlx4_ib_post_pv_qp_buf(struct mlx4_ib_demux_pv_ctx *ctx,
590 struct mlx4_ib_demux_pv_qp *tun_qp,
591 int index)
592{
593 struct ib_sge sg_list;
594 struct ib_recv_wr recv_wr, *bad_recv_wr;
595 int size;
596
597 size = (tun_qp->qp->qp_type == IB_QPT_UD) ?
598 sizeof (struct mlx4_tunnel_mad) : sizeof (struct mlx4_mad_rcv_buf);
599
600 sg_list.addr = tun_qp->ring[index].map;
601 sg_list.length = size;
602 sg_list.lkey = ctx->mr->lkey;
603
604 recv_wr.next = NULL;
605 recv_wr.sg_list = &sg_list;
606 recv_wr.num_sge = 1;
607 recv_wr.wr_id = (u64) index | MLX4_TUN_WRID_RECV |
608 MLX4_TUN_SET_WRID_QPN(tun_qp->proxy_qpt);
609 ib_dma_sync_single_for_device(ctx->ib_dev, tun_qp->ring[index].map,
610 size, DMA_FROM_DEVICE);
611 return ib_post_recv(tun_qp->qp, &recv_wr, &bad_recv_wr);
612}
613
614static int mlx4_ib_alloc_pv_bufs(struct mlx4_ib_demux_pv_ctx *ctx,
615 enum ib_qp_type qp_type, int is_tun)
616{
617 int i;
618 struct mlx4_ib_demux_pv_qp *tun_qp;
619 int rx_buf_size, tx_buf_size;
620
621 if (qp_type > IB_QPT_GSI)
622 return -EINVAL;
623
624 tun_qp = &ctx->qp[qp_type];
625
626 tun_qp->ring = kzalloc(sizeof (struct mlx4_ib_buf) * MLX4_NUM_TUNNEL_BUFS,
627 GFP_KERNEL);
628 if (!tun_qp->ring)
629 return -ENOMEM;
630
631 tun_qp->tx_ring = kcalloc(MLX4_NUM_TUNNEL_BUFS,
632 sizeof (struct mlx4_ib_tun_tx_buf),
633 GFP_KERNEL);
634 if (!tun_qp->tx_ring) {
635 kfree(tun_qp->ring);
636 tun_qp->ring = NULL;
637 return -ENOMEM;
638 }
639
640 if (is_tun) {
641 rx_buf_size = sizeof (struct mlx4_tunnel_mad);
642 tx_buf_size = sizeof (struct mlx4_rcv_tunnel_mad);
643 } else {
644 rx_buf_size = sizeof (struct mlx4_mad_rcv_buf);
645 tx_buf_size = sizeof (struct mlx4_mad_snd_buf);
646 }
647
648 for (i = 0; i < MLX4_NUM_TUNNEL_BUFS; i++) {
649 tun_qp->ring[i].addr = kmalloc(rx_buf_size, GFP_KERNEL);
650 if (!tun_qp->ring[i].addr)
651 goto err;
652 tun_qp->ring[i].map = ib_dma_map_single(ctx->ib_dev,
653 tun_qp->ring[i].addr,
654 rx_buf_size,
655 DMA_FROM_DEVICE);
656 }
657
658 for (i = 0; i < MLX4_NUM_TUNNEL_BUFS; i++) {
659 tun_qp->tx_ring[i].buf.addr =
660 kmalloc(tx_buf_size, GFP_KERNEL);
661 if (!tun_qp->tx_ring[i].buf.addr)
662 goto tx_err;
663 tun_qp->tx_ring[i].buf.map =
664 ib_dma_map_single(ctx->ib_dev,
665 tun_qp->tx_ring[i].buf.addr,
666 tx_buf_size,
667 DMA_TO_DEVICE);
668 tun_qp->tx_ring[i].ah = NULL;
669 }
670 spin_lock_init(&tun_qp->tx_lock);
671 tun_qp->tx_ix_head = 0;
672 tun_qp->tx_ix_tail = 0;
673 tun_qp->proxy_qpt = qp_type;
674
675 return 0;
676
677tx_err:
678 while (i > 0) {
679 --i;
680 ib_dma_unmap_single(ctx->ib_dev, tun_qp->tx_ring[i].buf.map,
681 tx_buf_size, DMA_TO_DEVICE);
682 kfree(tun_qp->tx_ring[i].buf.addr);
683 }
684 kfree(tun_qp->tx_ring);
685 tun_qp->tx_ring = NULL;
686 i = MLX4_NUM_TUNNEL_BUFS;
687err:
688 while (i > 0) {
689 --i;
690 ib_dma_unmap_single(ctx->ib_dev, tun_qp->ring[i].map,
691 rx_buf_size, DMA_FROM_DEVICE);
692 kfree(tun_qp->ring[i].addr);
693 }
694 kfree(tun_qp->ring);
695 tun_qp->ring = NULL;
696 return -ENOMEM;
697}
698
699static void mlx4_ib_free_pv_qp_bufs(struct mlx4_ib_demux_pv_ctx *ctx,
700 enum ib_qp_type qp_type, int is_tun)
701{
702 int i;
703 struct mlx4_ib_demux_pv_qp *tun_qp;
704 int rx_buf_size, tx_buf_size;
705
706 if (qp_type > IB_QPT_GSI)
707 return;
708
709 tun_qp = &ctx->qp[qp_type];
710 if (is_tun) {
711 rx_buf_size = sizeof (struct mlx4_tunnel_mad);
712 tx_buf_size = sizeof (struct mlx4_rcv_tunnel_mad);
713 } else {
714 rx_buf_size = sizeof (struct mlx4_mad_rcv_buf);
715 tx_buf_size = sizeof (struct mlx4_mad_snd_buf);
716 }
717
718
719 for (i = 0; i < MLX4_NUM_TUNNEL_BUFS; i++) {
720 ib_dma_unmap_single(ctx->ib_dev, tun_qp->ring[i].map,
721 rx_buf_size, DMA_FROM_DEVICE);
722 kfree(tun_qp->ring[i].addr);
723 }
724
725 for (i = 0; i < MLX4_NUM_TUNNEL_BUFS; i++) {
726 ib_dma_unmap_single(ctx->ib_dev, tun_qp->tx_ring[i].buf.map,
727 tx_buf_size, DMA_TO_DEVICE);
728 kfree(tun_qp->tx_ring[i].buf.addr);
729 if (tun_qp->tx_ring[i].ah)
730 ib_destroy_ah(tun_qp->tx_ring[i].ah);
731 }
732 kfree(tun_qp->tx_ring);
733 kfree(tun_qp->ring);
734}
735
736static void mlx4_ib_tunnel_comp_worker(struct work_struct *work)
737{
738 /* dummy until next patch in series */
739}
740
741static void pv_qp_event_handler(struct ib_event *event, void *qp_context)
742{
743 struct mlx4_ib_demux_pv_ctx *sqp = qp_context;
744
745 /* It's worse than that! He's dead, Jim! */
746 pr_err("Fatal error (%d) on a MAD QP on port %d\n",
747 event->event, sqp->port);
748}
749
750static int create_pv_sqp(struct mlx4_ib_demux_pv_ctx *ctx,
751 enum ib_qp_type qp_type, int create_tun)
752{
753 int i, ret;
754 struct mlx4_ib_demux_pv_qp *tun_qp;
755 struct mlx4_ib_qp_tunnel_init_attr qp_init_attr;
756 struct ib_qp_attr attr;
757 int qp_attr_mask_INIT;
758
759 if (qp_type > IB_QPT_GSI)
760 return -EINVAL;
761
762 tun_qp = &ctx->qp[qp_type];
763
764 memset(&qp_init_attr, 0, sizeof qp_init_attr);
765 qp_init_attr.init_attr.send_cq = ctx->cq;
766 qp_init_attr.init_attr.recv_cq = ctx->cq;
767 qp_init_attr.init_attr.sq_sig_type = IB_SIGNAL_ALL_WR;
768 qp_init_attr.init_attr.cap.max_send_wr = MLX4_NUM_TUNNEL_BUFS;
769 qp_init_attr.init_attr.cap.max_recv_wr = MLX4_NUM_TUNNEL_BUFS;
770 qp_init_attr.init_attr.cap.max_send_sge = 1;
771 qp_init_attr.init_attr.cap.max_recv_sge = 1;
772 if (create_tun) {
773 qp_init_attr.init_attr.qp_type = IB_QPT_UD;
774 qp_init_attr.init_attr.create_flags = MLX4_IB_SRIOV_TUNNEL_QP;
775 qp_init_attr.port = ctx->port;
776 qp_init_attr.slave = ctx->slave;
777 qp_init_attr.proxy_qp_type = qp_type;
778 qp_attr_mask_INIT = IB_QP_STATE | IB_QP_PKEY_INDEX |
779 IB_QP_QKEY | IB_QP_PORT;
780 } else {
781 qp_init_attr.init_attr.qp_type = qp_type;
782 qp_init_attr.init_attr.create_flags = MLX4_IB_SRIOV_SQP;
783 qp_attr_mask_INIT = IB_QP_STATE | IB_QP_PKEY_INDEX | IB_QP_QKEY;
784 }
785 qp_init_attr.init_attr.port_num = ctx->port;
786 qp_init_attr.init_attr.qp_context = ctx;
787 qp_init_attr.init_attr.event_handler = pv_qp_event_handler;
788 tun_qp->qp = ib_create_qp(ctx->pd, &qp_init_attr.init_attr);
789 if (IS_ERR(tun_qp->qp)) {
790 ret = PTR_ERR(tun_qp->qp);
791 tun_qp->qp = NULL;
792 pr_err("Couldn't create %s QP (%d)\n",
793 create_tun ? "tunnel" : "special", ret);
794 return ret;
795 }
796
797 memset(&attr, 0, sizeof attr);
798 attr.qp_state = IB_QPS_INIT;
799 attr.pkey_index =
800 to_mdev(ctx->ib_dev)->pkeys.virt2phys_pkey[ctx->slave][ctx->port - 1][0];
801 attr.qkey = IB_QP1_QKEY;
802 attr.port_num = ctx->port;
803 ret = ib_modify_qp(tun_qp->qp, &attr, qp_attr_mask_INIT);
804 if (ret) {
805 pr_err("Couldn't change %s qp state to INIT (%d)\n",
806 create_tun ? "tunnel" : "special", ret);
807 goto err_qp;
808 }
809 attr.qp_state = IB_QPS_RTR;
810 ret = ib_modify_qp(tun_qp->qp, &attr, IB_QP_STATE);
811 if (ret) {
812 pr_err("Couldn't change %s qp state to RTR (%d)\n",
813 create_tun ? "tunnel" : "special", ret);
814 goto err_qp;
815 }
816 attr.qp_state = IB_QPS_RTS;
817 attr.sq_psn = 0;
818 ret = ib_modify_qp(tun_qp->qp, &attr, IB_QP_STATE | IB_QP_SQ_PSN);
819 if (ret) {
820 pr_err("Couldn't change %s qp state to RTS (%d)\n",
821 create_tun ? "tunnel" : "special", ret);
822 goto err_qp;
823 }
824
825 for (i = 0; i < MLX4_NUM_TUNNEL_BUFS; i++) {
826 ret = mlx4_ib_post_pv_qp_buf(ctx, tun_qp, i);
827 if (ret) {
828 pr_err(" mlx4_ib_post_pv_buf error"
829 " (err = %d, i = %d)\n", ret, i);
830 goto err_qp;
831 }
832 }
833 return 0;
834
835err_qp:
836 ib_destroy_qp(tun_qp->qp);
837 tun_qp->qp = NULL;
838 return ret;
839}
840
841/*
842 * IB MAD completion callback for real SQPs
843 */
844static void mlx4_ib_sqp_comp_worker(struct work_struct *work)
845{
846 /* dummy until next patch in series */
847}
848
849static int alloc_pv_object(struct mlx4_ib_dev *dev, int slave, int port,
850 struct mlx4_ib_demux_pv_ctx **ret_ctx)
851{
852 struct mlx4_ib_demux_pv_ctx *ctx;
853
854 *ret_ctx = NULL;
855 ctx = kzalloc(sizeof (struct mlx4_ib_demux_pv_ctx), GFP_KERNEL);
856 if (!ctx) {
857 pr_err("failed allocating pv resource context "
858 "for port %d, slave %d\n", port, slave);
859 return -ENOMEM;
860 }
861
862 ctx->ib_dev = &dev->ib_dev;
863 ctx->port = port;
864 ctx->slave = slave;
865 *ret_ctx = ctx;
866 return 0;
867}
868
869static void free_pv_object(struct mlx4_ib_dev *dev, int slave, int port)
870{
871 if (dev->sriov.demux[port - 1].tun[slave]) {
872 kfree(dev->sriov.demux[port - 1].tun[slave]);
873 dev->sriov.demux[port - 1].tun[slave] = NULL;
874 }
875}
876
877static int create_pv_resources(struct ib_device *ibdev, int slave, int port,
878 int create_tun, struct mlx4_ib_demux_pv_ctx *ctx)
879{
880 int ret, cq_size;
881
882 ctx->state = DEMUX_PV_STATE_STARTING;
883 /* have QP0 only on port owner, and only if link layer is IB */
884 if (ctx->slave == mlx4_master_func_num(to_mdev(ctx->ib_dev)->dev) &&
885 rdma_port_get_link_layer(ibdev, ctx->port) == IB_LINK_LAYER_INFINIBAND)
886 ctx->has_smi = 1;
887
888 if (ctx->has_smi) {
889 ret = mlx4_ib_alloc_pv_bufs(ctx, IB_QPT_SMI, create_tun);
890 if (ret) {
891 pr_err("Failed allocating qp0 tunnel bufs (%d)\n", ret);
892 goto err_out;
893 }
894 }
895
896 ret = mlx4_ib_alloc_pv_bufs(ctx, IB_QPT_GSI, create_tun);
897 if (ret) {
898 pr_err("Failed allocating qp1 tunnel bufs (%d)\n", ret);
899 goto err_out_qp0;
900 }
901
902 cq_size = 2 * MLX4_NUM_TUNNEL_BUFS;
903 if (ctx->has_smi)
904 cq_size *= 2;
905
906 ctx->cq = ib_create_cq(ctx->ib_dev, mlx4_ib_tunnel_comp_handler,
907 NULL, ctx, cq_size, 0);
908 if (IS_ERR(ctx->cq)) {
909 ret = PTR_ERR(ctx->cq);
910 pr_err("Couldn't create tunnel CQ (%d)\n", ret);
911 goto err_buf;
912 }
913
914 ctx->pd = ib_alloc_pd(ctx->ib_dev);
915 if (IS_ERR(ctx->pd)) {
916 ret = PTR_ERR(ctx->pd);
917 pr_err("Couldn't create tunnel PD (%d)\n", ret);
918 goto err_cq;
919 }
920
921 ctx->mr = ib_get_dma_mr(ctx->pd, IB_ACCESS_LOCAL_WRITE);
922 if (IS_ERR(ctx->mr)) {
923 ret = PTR_ERR(ctx->mr);
924 pr_err("Couldn't get tunnel DMA MR (%d)\n", ret);
925 goto err_pd;
926 }
927
928 if (ctx->has_smi) {
929 ret = create_pv_sqp(ctx, IB_QPT_SMI, create_tun);
930 if (ret) {
931 pr_err("Couldn't create %s QP0 (%d)\n",
932 create_tun ? "tunnel for" : "", ret);
933 goto err_mr;
934 }
935 }
936
937 ret = create_pv_sqp(ctx, IB_QPT_GSI, create_tun);
938 if (ret) {
939 pr_err("Couldn't create %s QP1 (%d)\n",
940 create_tun ? "tunnel for" : "", ret);
941 goto err_qp0;
942 }
943
944 if (create_tun)
945 INIT_WORK(&ctx->work, mlx4_ib_tunnel_comp_worker);
946 else
947 INIT_WORK(&ctx->work, mlx4_ib_sqp_comp_worker);
948
949 ctx->wq = to_mdev(ibdev)->sriov.demux[port - 1].wq;
950
951 ret = ib_req_notify_cq(ctx->cq, IB_CQ_NEXT_COMP);
952 if (ret) {
953 pr_err("Couldn't arm tunnel cq (%d)\n", ret);
954 goto err_wq;
955 }
956 ctx->state = DEMUX_PV_STATE_ACTIVE;
957 return 0;
958
959err_wq:
960 ctx->wq = NULL;
961 ib_destroy_qp(ctx->qp[1].qp);
962 ctx->qp[1].qp = NULL;
963
964
965err_qp0:
966 if (ctx->has_smi)
967 ib_destroy_qp(ctx->qp[0].qp);
968 ctx->qp[0].qp = NULL;
969
970err_mr:
971 ib_dereg_mr(ctx->mr);
972 ctx->mr = NULL;
973
974err_pd:
975 ib_dealloc_pd(ctx->pd);
976 ctx->pd = NULL;
977
978err_cq:
979 ib_destroy_cq(ctx->cq);
980 ctx->cq = NULL;
981
982err_buf:
983 mlx4_ib_free_pv_qp_bufs(ctx, IB_QPT_GSI, create_tun);
984
985err_out_qp0:
986 if (ctx->has_smi)
987 mlx4_ib_free_pv_qp_bufs(ctx, IB_QPT_SMI, create_tun);
988err_out:
989 ctx->state = DEMUX_PV_STATE_DOWN;
990 return ret;
991}
992
993static void destroy_pv_resources(struct mlx4_ib_dev *dev, int slave, int port,
994 struct mlx4_ib_demux_pv_ctx *ctx, int flush)
995{
996 if (!ctx)
997 return;
998 if (ctx->state > DEMUX_PV_STATE_DOWN) {
999 ctx->state = DEMUX_PV_STATE_DOWNING;
1000 if (flush)
1001 flush_workqueue(ctx->wq);
1002 if (ctx->has_smi) {
1003 ib_destroy_qp(ctx->qp[0].qp);
1004 ctx->qp[0].qp = NULL;
1005 mlx4_ib_free_pv_qp_bufs(ctx, IB_QPT_SMI, 1);
1006 }
1007 ib_destroy_qp(ctx->qp[1].qp);
1008 ctx->qp[1].qp = NULL;
1009 mlx4_ib_free_pv_qp_bufs(ctx, IB_QPT_GSI, 1);
1010 ib_dereg_mr(ctx->mr);
1011 ctx->mr = NULL;
1012 ib_dealloc_pd(ctx->pd);
1013 ctx->pd = NULL;
1014 ib_destroy_cq(ctx->cq);
1015 ctx->cq = NULL;
1016 ctx->state = DEMUX_PV_STATE_DOWN;
1017 }
1018}
1019
1020static int mlx4_ib_tunnels_update(struct mlx4_ib_dev *dev, int slave,
1021 int port, int do_init)
1022{
1023 int ret = 0;
1024
1025 if (!do_init) {
1026 /* for master, destroy real sqp resources */
1027 if (slave == mlx4_master_func_num(dev->dev))
1028 destroy_pv_resources(dev, slave, port,
1029 dev->sriov.sqps[port - 1], 1);
1030 /* destroy the tunnel qp resources */
1031 destroy_pv_resources(dev, slave, port,
1032 dev->sriov.demux[port - 1].tun[slave], 1);
1033 return 0;
1034 }
1035
1036 /* create the tunnel qp resources */
1037 ret = create_pv_resources(&dev->ib_dev, slave, port, 1,
1038 dev->sriov.demux[port - 1].tun[slave]);
1039
1040 /* for master, create the real sqp resources */
1041 if (!ret && slave == mlx4_master_func_num(dev->dev))
1042 ret = create_pv_resources(&dev->ib_dev, slave, port, 0,
1043 dev->sriov.sqps[port - 1]);
1044 return ret;
1045}
1046
1047void mlx4_ib_tunnels_update_work(struct work_struct *work)
1048{
1049 struct mlx4_ib_demux_work *dmxw;
1050
1051 dmxw = container_of(work, struct mlx4_ib_demux_work, work);
1052 mlx4_ib_tunnels_update(dmxw->dev, dmxw->slave, (int) dmxw->port,
1053 dmxw->do_init);
1054 kfree(dmxw);
1055 return;
1056}
1057
1058static int mlx4_ib_alloc_demux_ctx(struct mlx4_ib_dev *dev,
1059 struct mlx4_ib_demux_ctx *ctx,
1060 int port)
1061{
1062 char name[12];
1063 int ret = 0;
1064 int i;
1065
1066 ctx->tun = kcalloc(dev->dev->caps.sqp_demux,
1067 sizeof (struct mlx4_ib_demux_pv_ctx *), GFP_KERNEL);
1068 if (!ctx->tun)
1069 return -ENOMEM;
1070
1071 ctx->dev = dev;
1072 ctx->port = port;
1073 ctx->ib_dev = &dev->ib_dev;
1074
1075 for (i = 0; i < dev->dev->caps.sqp_demux; i++) {
1076 ret = alloc_pv_object(dev, i, port, &ctx->tun[i]);
1077 if (ret) {
1078 ret = -ENOMEM;
1079 goto err_wq;
1080 }
1081 }
1082
1083 snprintf(name, sizeof name, "mlx4_ibt%d", port);
1084 ctx->wq = create_singlethread_workqueue(name);
1085 if (!ctx->wq) {
1086 pr_err("Failed to create tunnelling WQ for port %d\n", port);
1087 ret = -ENOMEM;
1088 goto err_wq;
1089 }
1090
1091 snprintf(name, sizeof name, "mlx4_ibud%d", port);
1092 ctx->ud_wq = create_singlethread_workqueue(name);
1093 if (!ctx->ud_wq) {
1094 pr_err("Failed to create up/down WQ for port %d\n", port);
1095 ret = -ENOMEM;
1096 goto err_udwq;
1097 }
1098
1099 return 0;
1100
1101err_udwq:
1102 destroy_workqueue(ctx->wq);
1103 ctx->wq = NULL;
1104
1105err_wq:
1106 for (i = 0; i < dev->dev->caps.sqp_demux; i++)
1107 free_pv_object(dev, i, port);
1108 kfree(ctx->tun);
1109 ctx->tun = NULL;
1110 return ret;
1111}
1112
1113static void mlx4_ib_free_sqp_ctx(struct mlx4_ib_demux_pv_ctx *sqp_ctx)
1114{
1115 if (sqp_ctx->state > DEMUX_PV_STATE_DOWN) {
1116 sqp_ctx->state = DEMUX_PV_STATE_DOWNING;
1117 flush_workqueue(sqp_ctx->wq);
1118 if (sqp_ctx->has_smi) {
1119 ib_destroy_qp(sqp_ctx->qp[0].qp);
1120 sqp_ctx->qp[0].qp = NULL;
1121 mlx4_ib_free_pv_qp_bufs(sqp_ctx, IB_QPT_SMI, 0);
1122 }
1123 ib_destroy_qp(sqp_ctx->qp[1].qp);
1124 sqp_ctx->qp[1].qp = NULL;
1125 mlx4_ib_free_pv_qp_bufs(sqp_ctx, IB_QPT_GSI, 0);
1126 ib_dereg_mr(sqp_ctx->mr);
1127 sqp_ctx->mr = NULL;
1128 ib_dealloc_pd(sqp_ctx->pd);
1129 sqp_ctx->pd = NULL;
1130 ib_destroy_cq(sqp_ctx->cq);
1131 sqp_ctx->cq = NULL;
1132 sqp_ctx->state = DEMUX_PV_STATE_DOWN;
1133 }
1134}
1135
1136static void mlx4_ib_free_demux_ctx(struct mlx4_ib_demux_ctx *ctx)
1137{
1138 int i;
1139 if (ctx) {
1140 struct mlx4_ib_dev *dev = to_mdev(ctx->ib_dev);
1141 for (i = 0; i < dev->dev->caps.sqp_demux; i++) {
1142 if (!ctx->tun[i])
1143 continue;
1144 if (ctx->tun[i]->state > DEMUX_PV_STATE_DOWN)
1145 ctx->tun[i]->state = DEMUX_PV_STATE_DOWNING;
1146 }
1147 flush_workqueue(ctx->wq);
1148 for (i = 0; i < dev->dev->caps.sqp_demux; i++) {
1149 destroy_pv_resources(dev, i, ctx->port, ctx->tun[i], 0);
1150 free_pv_object(dev, i, ctx->port);
1151 }
1152 kfree(ctx->tun);
1153 destroy_workqueue(ctx->ud_wq);
1154 destroy_workqueue(ctx->wq);
1155 }
1156}
1157
1158static void mlx4_ib_master_tunnels(struct mlx4_ib_dev *dev, int do_init)
1159{
1160 int i;
1161
1162 if (!mlx4_is_master(dev->dev))
1163 return;
1164 /* initialize or tear down tunnel QPs for the master */
1165 for (i = 0; i < dev->dev->caps.num_ports; i++)
1166 mlx4_ib_tunnels_update(dev, mlx4_master_func_num(dev->dev), i + 1, do_init);
1167 return;
1168}
1169
1170int mlx4_ib_init_sriov(struct mlx4_ib_dev *dev)
1171{
1172 int i = 0;
1173 int err;
1174
1175 if (!mlx4_is_mfunc(dev->dev))
1176 return 0;
1177
1178 dev->sriov.is_going_down = 0;
1179 spin_lock_init(&dev->sriov.going_down_lock);
1180
1181 mlx4_ib_warn(&dev->ib_dev, "multi-function enabled\n");
1182
1183 if (mlx4_is_slave(dev->dev)) {
1184 mlx4_ib_warn(&dev->ib_dev, "operating in qp1 tunnel mode\n");
1185 return 0;
1186 }
1187
1188 mlx4_ib_warn(&dev->ib_dev, "initializing demux service for %d qp1 clients\n",
1189 dev->dev->caps.sqp_demux);
1190 for (i = 0; i < dev->num_ports; i++) {
1191 err = alloc_pv_object(dev, mlx4_master_func_num(dev->dev), i + 1,
1192 &dev->sriov.sqps[i]);
1193 if (err)
1194 goto demux_err;
1195 err = mlx4_ib_alloc_demux_ctx(dev, &dev->sriov.demux[i], i + 1);
1196 if (err)
1197 goto demux_err;
1198 }
1199 mlx4_ib_master_tunnels(dev, 1);
1200 return 0;
1201
1202demux_err:
1203 while (i > 0) {
1204 free_pv_object(dev, mlx4_master_func_num(dev->dev), i + 1);
1205 mlx4_ib_free_demux_ctx(&dev->sriov.demux[i]);
1206 --i;
1207 }
1208
1209 return err;
1210}
1211
1212void mlx4_ib_close_sriov(struct mlx4_ib_dev *dev)
1213{
1214 int i;
1215 unsigned long flags;
1216
1217 if (!mlx4_is_mfunc(dev->dev))
1218 return;
1219
1220 spin_lock_irqsave(&dev->sriov.going_down_lock, flags);
1221 dev->sriov.is_going_down = 1;
1222 spin_unlock_irqrestore(&dev->sriov.going_down_lock, flags);
1223 if (mlx4_is_master(dev->dev))
1224 for (i = 0; i < dev->num_ports; i++) {
1225 flush_workqueue(dev->sriov.demux[i].ud_wq);
1226 mlx4_ib_free_sqp_ctx(dev->sriov.sqps[i]);
1227 kfree(dev->sriov.sqps[i]);
1228 dev->sriov.sqps[i] = NULL;
1229 mlx4_ib_free_demux_ctx(&dev->sriov.demux[i]);
1230 }
1231}