blob: 86fd39937171750beda83350cd1b02e9c2ad3c5b [file] [log] [blame]
Jamie Iles1b8873a2010-02-02 20:25:44 +01001#undef DEBUG
2
3/*
4 * ARM performance counter support.
5 *
6 * Copyright (C) 2009 picoChip Designs, Ltd., Jamie Iles
Will Deacon43eab872010-11-13 19:04:32 +00007 * Copyright (C) 2010 ARM Ltd., Will Deacon <will.deacon@arm.com>
Jean PIHET796d1292010-01-26 18:51:05 +01008 *
Jamie Iles1b8873a2010-02-02 20:25:44 +01009 * This code is based on the sparc64 perf event code, which is in turn based
10 * on the x86 code. Callchain code is based on the ARM OProfile backtrace
11 * code.
12 */
13#define pr_fmt(fmt) "hw perfevents: " fmt
14
Jamie Iles1b8873a2010-02-02 20:25:44 +010015#include <linux/kernel.h>
Will Deacon49c006b2010-04-29 17:13:24 +010016#include <linux/platform_device.h>
Jon Hunter7be29582012-05-31 13:05:20 -050017#include <linux/pm_runtime.h>
Will Deacon5505b202012-07-29 13:09:14 +010018#include <linux/uaccess.h>
Jamie Iles1b8873a2010-02-02 20:25:44 +010019
Jamie Iles1b8873a2010-02-02 20:25:44 +010020#include <asm/irq_regs.h>
21#include <asm/pmu.h>
22#include <asm/stacktrace.h>
23
Jamie Iles1b8873a2010-02-02 20:25:44 +010024static int
Mark Rutlande1f431b2011-04-28 15:47:10 +010025armpmu_map_cache_event(const unsigned (*cache_map)
26 [PERF_COUNT_HW_CACHE_MAX]
27 [PERF_COUNT_HW_CACHE_OP_MAX]
28 [PERF_COUNT_HW_CACHE_RESULT_MAX],
29 u64 config)
Jamie Iles1b8873a2010-02-02 20:25:44 +010030{
31 unsigned int cache_type, cache_op, cache_result, ret;
32
33 cache_type = (config >> 0) & 0xff;
34 if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
35 return -EINVAL;
36
37 cache_op = (config >> 8) & 0xff;
38 if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
39 return -EINVAL;
40
41 cache_result = (config >> 16) & 0xff;
42 if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
43 return -EINVAL;
44
Mark Rutlande1f431b2011-04-28 15:47:10 +010045 ret = (int)(*cache_map)[cache_type][cache_op][cache_result];
Jamie Iles1b8873a2010-02-02 20:25:44 +010046
47 if (ret == CACHE_OP_UNSUPPORTED)
48 return -ENOENT;
49
50 return ret;
51}
52
53static int
Will Deacon6dbc0022012-07-29 12:36:28 +010054armpmu_map_hw_event(const unsigned (*event_map)[PERF_COUNT_HW_MAX], u64 config)
Will Deacon84fee972010-11-13 17:13:56 +000055{
Mark Rutlande1f431b2011-04-28 15:47:10 +010056 int mapping = (*event_map)[config];
57 return mapping == HW_OP_UNSUPPORTED ? -ENOENT : mapping;
Will Deacon84fee972010-11-13 17:13:56 +000058}
59
60static int
Mark Rutlande1f431b2011-04-28 15:47:10 +010061armpmu_map_raw_event(u32 raw_event_mask, u64 config)
Will Deacon84fee972010-11-13 17:13:56 +000062{
Mark Rutlande1f431b2011-04-28 15:47:10 +010063 return (int)(config & raw_event_mask);
64}
65
Will Deacon6dbc0022012-07-29 12:36:28 +010066int
67armpmu_map_event(struct perf_event *event,
68 const unsigned (*event_map)[PERF_COUNT_HW_MAX],
69 const unsigned (*cache_map)
70 [PERF_COUNT_HW_CACHE_MAX]
71 [PERF_COUNT_HW_CACHE_OP_MAX]
72 [PERF_COUNT_HW_CACHE_RESULT_MAX],
73 u32 raw_event_mask)
Mark Rutlande1f431b2011-04-28 15:47:10 +010074{
75 u64 config = event->attr.config;
76
77 switch (event->attr.type) {
78 case PERF_TYPE_HARDWARE:
Will Deacon6dbc0022012-07-29 12:36:28 +010079 return armpmu_map_hw_event(event_map, config);
Mark Rutlande1f431b2011-04-28 15:47:10 +010080 case PERF_TYPE_HW_CACHE:
81 return armpmu_map_cache_event(cache_map, config);
82 case PERF_TYPE_RAW:
83 return armpmu_map_raw_event(raw_event_mask, config);
84 }
85
86 return -ENOENT;
Will Deacon84fee972010-11-13 17:13:56 +000087}
88
Mark Rutland0ce47082011-05-19 10:07:57 +010089int
Jamie Iles1b8873a2010-02-02 20:25:44 +010090armpmu_event_set_period(struct perf_event *event,
91 struct hw_perf_event *hwc,
92 int idx)
93{
Mark Rutland8a16b342011-04-28 16:27:54 +010094 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Peter Zijlstrae7850592010-05-21 14:43:08 +020095 s64 left = local64_read(&hwc->period_left);
Jamie Iles1b8873a2010-02-02 20:25:44 +010096 s64 period = hwc->sample_period;
97 int ret = 0;
98
99 if (unlikely(left <= -period)) {
100 left = period;
Peter Zijlstrae7850592010-05-21 14:43:08 +0200101 local64_set(&hwc->period_left, left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100102 hwc->last_period = period;
103 ret = 1;
104 }
105
106 if (unlikely(left <= 0)) {
107 left += period;
Peter Zijlstrae7850592010-05-21 14:43:08 +0200108 local64_set(&hwc->period_left, left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100109 hwc->last_period = period;
110 ret = 1;
111 }
112
113 if (left > (s64)armpmu->max_period)
114 left = armpmu->max_period;
115
Peter Zijlstrae7850592010-05-21 14:43:08 +0200116 local64_set(&hwc->prev_count, (u64)-left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100117
118 armpmu->write_counter(idx, (u64)(-left) & 0xffffffff);
119
120 perf_event_update_userpage(event);
121
122 return ret;
123}
124
Mark Rutland0ce47082011-05-19 10:07:57 +0100125u64
Jamie Iles1b8873a2010-02-02 20:25:44 +0100126armpmu_event_update(struct perf_event *event,
127 struct hw_perf_event *hwc,
Will Deacon57273472012-03-06 17:33:17 +0100128 int idx)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100129{
Mark Rutland8a16b342011-04-28 16:27:54 +0100130 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Will Deacona7378232011-03-25 17:12:37 +0100131 u64 delta, prev_raw_count, new_raw_count;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100132
133again:
Peter Zijlstrae7850592010-05-21 14:43:08 +0200134 prev_raw_count = local64_read(&hwc->prev_count);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100135 new_raw_count = armpmu->read_counter(idx);
136
Peter Zijlstrae7850592010-05-21 14:43:08 +0200137 if (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
Jamie Iles1b8873a2010-02-02 20:25:44 +0100138 new_raw_count) != prev_raw_count)
139 goto again;
140
Will Deacon57273472012-03-06 17:33:17 +0100141 delta = (new_raw_count - prev_raw_count) & armpmu->max_period;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100142
Peter Zijlstrae7850592010-05-21 14:43:08 +0200143 local64_add(delta, &event->count);
144 local64_sub(delta, &hwc->period_left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100145
146 return new_raw_count;
147}
148
149static void
Jamie Iles1b8873a2010-02-02 20:25:44 +0100150armpmu_read(struct perf_event *event)
151{
152 struct hw_perf_event *hwc = &event->hw;
153
154 /* Don't read disabled counters! */
155 if (hwc->idx < 0)
156 return;
157
Will Deacon57273472012-03-06 17:33:17 +0100158 armpmu_event_update(event, hwc, hwc->idx);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100159}
160
161static void
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200162armpmu_stop(struct perf_event *event, int flags)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100163{
Mark Rutland8a16b342011-04-28 16:27:54 +0100164 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100165 struct hw_perf_event *hwc = &event->hw;
166
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200167 /*
168 * ARM pmu always has to update the counter, so ignore
169 * PERF_EF_UPDATE, see comments in armpmu_start().
170 */
171 if (!(hwc->state & PERF_HES_STOPPED)) {
172 armpmu->disable(hwc, hwc->idx);
Will Deacon57273472012-03-06 17:33:17 +0100173 armpmu_event_update(event, hwc, hwc->idx);
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200174 hwc->state |= PERF_HES_STOPPED | PERF_HES_UPTODATE;
175 }
176}
177
178static void
179armpmu_start(struct perf_event *event, int flags)
180{
Mark Rutland8a16b342011-04-28 16:27:54 +0100181 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200182 struct hw_perf_event *hwc = &event->hw;
183
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200184 /*
185 * ARM pmu always has to reprogram the period, so ignore
186 * PERF_EF_RELOAD, see the comment below.
187 */
188 if (flags & PERF_EF_RELOAD)
189 WARN_ON_ONCE(!(hwc->state & PERF_HES_UPTODATE));
190
191 hwc->state = 0;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100192 /*
193 * Set the period again. Some counters can't be stopped, so when we
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200194 * were stopped we simply disabled the IRQ source and the counter
Jamie Iles1b8873a2010-02-02 20:25:44 +0100195 * may have been left counting. If we don't do this step then we may
196 * get an interrupt too soon or *way* too late if the overflow has
197 * happened since disabling.
198 */
199 armpmu_event_set_period(event, hwc, hwc->idx);
200 armpmu->enable(hwc, hwc->idx);
201}
202
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200203static void
204armpmu_del(struct perf_event *event, int flags)
205{
Mark Rutland8a16b342011-04-28 16:27:54 +0100206 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100207 struct pmu_hw_events *hw_events = armpmu->get_hw_events();
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200208 struct hw_perf_event *hwc = &event->hw;
209 int idx = hwc->idx;
210
211 WARN_ON(idx < 0);
212
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200213 armpmu_stop(event, PERF_EF_UPDATE);
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100214 hw_events->events[idx] = NULL;
215 clear_bit(idx, hw_events->used_mask);
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200216
217 perf_event_update_userpage(event);
218}
219
Jamie Iles1b8873a2010-02-02 20:25:44 +0100220static int
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200221armpmu_add(struct perf_event *event, int flags)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100222{
Mark Rutland8a16b342011-04-28 16:27:54 +0100223 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100224 struct pmu_hw_events *hw_events = armpmu->get_hw_events();
Jamie Iles1b8873a2010-02-02 20:25:44 +0100225 struct hw_perf_event *hwc = &event->hw;
226 int idx;
227 int err = 0;
228
Peter Zijlstra33696fc2010-06-14 08:49:00 +0200229 perf_pmu_disable(event->pmu);
Peter Zijlstra24cd7f52010-06-11 17:32:03 +0200230
Jamie Iles1b8873a2010-02-02 20:25:44 +0100231 /* If we don't have a space for the counter then finish early. */
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100232 idx = armpmu->get_event_idx(hw_events, hwc);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100233 if (idx < 0) {
234 err = idx;
235 goto out;
236 }
237
238 /*
239 * If there is an event in the counter we are going to use then make
240 * sure it is disabled.
241 */
242 event->hw.idx = idx;
243 armpmu->disable(hwc, idx);
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100244 hw_events->events[idx] = event;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100245
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200246 hwc->state = PERF_HES_STOPPED | PERF_HES_UPTODATE;
247 if (flags & PERF_EF_START)
248 armpmu_start(event, PERF_EF_RELOAD);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100249
250 /* Propagate our changes to the userspace mapping. */
251 perf_event_update_userpage(event);
252
253out:
Peter Zijlstra33696fc2010-06-14 08:49:00 +0200254 perf_pmu_enable(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100255 return err;
256}
257
Jamie Iles1b8873a2010-02-02 20:25:44 +0100258static int
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100259validate_event(struct pmu_hw_events *hw_events,
Jamie Iles1b8873a2010-02-02 20:25:44 +0100260 struct perf_event *event)
261{
Mark Rutland8a16b342011-04-28 16:27:54 +0100262 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100263 struct hw_perf_event fake_event = event->hw;
Mark Rutland7b9f72c2011-04-27 16:22:21 +0100264 struct pmu *leader_pmu = event->group_leader->pmu;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100265
Mark Rutland7b9f72c2011-04-27 16:22:21 +0100266 if (event->pmu != leader_pmu || event->state <= PERF_EVENT_STATE_OFF)
Will Deacon65b47112010-09-02 09:32:08 +0100267 return 1;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100268
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100269 return armpmu->get_event_idx(hw_events, &fake_event) >= 0;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100270}
271
272static int
273validate_group(struct perf_event *event)
274{
275 struct perf_event *sibling, *leader = event->group_leader;
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100276 struct pmu_hw_events fake_pmu;
Will Deaconbce34d12011-11-17 15:05:14 +0000277 DECLARE_BITMAP(fake_used_mask, ARMPMU_MAX_HWEVENTS);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100278
Will Deaconbce34d12011-11-17 15:05:14 +0000279 /*
280 * Initialise the fake PMU. We only need to populate the
281 * used_mask for the purposes of validation.
282 */
283 memset(fake_used_mask, 0, sizeof(fake_used_mask));
284 fake_pmu.used_mask = fake_used_mask;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100285
286 if (!validate_event(&fake_pmu, leader))
Peter Zijlstraaa2bc1a2011-11-09 17:56:37 +0100287 return -EINVAL;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100288
289 list_for_each_entry(sibling, &leader->sibling_list, group_entry) {
290 if (!validate_event(&fake_pmu, sibling))
Peter Zijlstraaa2bc1a2011-11-09 17:56:37 +0100291 return -EINVAL;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100292 }
293
294 if (!validate_event(&fake_pmu, event))
Peter Zijlstraaa2bc1a2011-11-09 17:56:37 +0100295 return -EINVAL;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100296
297 return 0;
298}
299
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530300static irqreturn_t armpmu_platform_irq(int irq, void *dev)
301{
Mark Rutland8a16b342011-04-28 16:27:54 +0100302 struct arm_pmu *armpmu = (struct arm_pmu *) dev;
Mark Rutlanda9356a02011-05-04 09:23:15 +0100303 struct platform_device *plat_device = armpmu->plat_device;
304 struct arm_pmu_platdata *plat = dev_get_platdata(&plat_device->dev);
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530305
306 return plat->handle_irq(irq, dev, armpmu->handle_irq);
307}
308
Will Deacon0b390e22011-07-27 15:18:59 +0100309static void
Mark Rutland8a16b342011-04-28 16:27:54 +0100310armpmu_release_hardware(struct arm_pmu *armpmu)
Will Deacon0b390e22011-07-27 15:18:59 +0100311{
312 int i, irq, irqs;
Mark Rutlanda9356a02011-05-04 09:23:15 +0100313 struct platform_device *pmu_device = armpmu->plat_device;
Will Deacon0b390e22011-07-27 15:18:59 +0100314
315 irqs = min(pmu_device->num_resources, num_possible_cpus());
316
317 for (i = 0; i < irqs; ++i) {
318 if (!cpumask_test_and_clear_cpu(i, &armpmu->active_irqs))
319 continue;
320 irq = platform_get_irq(pmu_device, i);
Jon Hunter7be29582012-05-31 13:05:20 -0500321 if (irq >= 0)
Mark Rutland8a16b342011-04-28 16:27:54 +0100322 free_irq(irq, armpmu);
Will Deacon0b390e22011-07-27 15:18:59 +0100323 }
324
Jon Hunter7be29582012-05-31 13:05:20 -0500325 pm_runtime_put_sync(&pmu_device->dev);
Will Deacon0b390e22011-07-27 15:18:59 +0100326}
327
Jamie Iles1b8873a2010-02-02 20:25:44 +0100328static int
Mark Rutland8a16b342011-04-28 16:27:54 +0100329armpmu_reserve_hardware(struct arm_pmu *armpmu)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100330{
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530331 struct arm_pmu_platdata *plat;
332 irq_handler_t handle_irq;
Will Deaconb0e89592011-07-26 22:10:28 +0100333 int i, err, irq, irqs;
Mark Rutlanda9356a02011-05-04 09:23:15 +0100334 struct platform_device *pmu_device = armpmu->plat_device;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100335
Will Deacone5a21322011-11-22 18:01:46 +0000336 if (!pmu_device)
337 return -ENODEV;
338
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530339 plat = dev_get_platdata(&pmu_device->dev);
340 if (plat && plat->handle_irq)
341 handle_irq = armpmu_platform_irq;
342 else
343 handle_irq = armpmu->handle_irq;
344
Will Deacon0b390e22011-07-27 15:18:59 +0100345 irqs = min(pmu_device->num_resources, num_possible_cpus());
Will Deaconb0e89592011-07-26 22:10:28 +0100346 if (irqs < 1) {
Jamie Iles1b8873a2010-02-02 20:25:44 +0100347 pr_err("no irqs for PMUs defined\n");
348 return -ENODEV;
349 }
350
Jon Hunter7be29582012-05-31 13:05:20 -0500351 pm_runtime_get_sync(&pmu_device->dev);
352
Will Deaconb0e89592011-07-26 22:10:28 +0100353 for (i = 0; i < irqs; ++i) {
Will Deacon0b390e22011-07-27 15:18:59 +0100354 err = 0;
Will Deacon49c006b2010-04-29 17:13:24 +0100355 irq = platform_get_irq(pmu_device, i);
356 if (irq < 0)
357 continue;
358
Will Deaconb0e89592011-07-26 22:10:28 +0100359 /*
360 * If we have a single PMU interrupt that we can't shift,
361 * assume that we're running on a uniprocessor machine and
Will Deacon0b390e22011-07-27 15:18:59 +0100362 * continue. Otherwise, continue without this interrupt.
Will Deaconb0e89592011-07-26 22:10:28 +0100363 */
Will Deacon0b390e22011-07-27 15:18:59 +0100364 if (irq_set_affinity(irq, cpumask_of(i)) && irqs > 1) {
365 pr_warning("unable to set irq affinity (irq=%d, cpu=%u)\n",
366 irq, i);
367 continue;
Will Deaconb0e89592011-07-26 22:10:28 +0100368 }
369
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530370 err = request_irq(irq, handle_irq,
Will Deaconddee87f2010-02-25 15:04:14 +0100371 IRQF_DISABLED | IRQF_NOBALANCING,
Mark Rutland8a16b342011-04-28 16:27:54 +0100372 "arm-pmu", armpmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100373 if (err) {
Will Deaconb0e89592011-07-26 22:10:28 +0100374 pr_err("unable to request IRQ%d for ARM PMU counters\n",
375 irq);
Mark Rutland8a16b342011-04-28 16:27:54 +0100376 armpmu_release_hardware(armpmu);
Will Deacon0b390e22011-07-27 15:18:59 +0100377 return err;
Jon Hunter7be29582012-05-31 13:05:20 -0500378 }
Will Deacon0b390e22011-07-27 15:18:59 +0100379
380 cpumask_set_cpu(i, &armpmu->active_irqs);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100381 }
382
Will Deacon0b390e22011-07-27 15:18:59 +0100383 return 0;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100384}
385
Jamie Iles1b8873a2010-02-02 20:25:44 +0100386static void
387hw_perf_event_destroy(struct perf_event *event)
388{
Mark Rutland8a16b342011-04-28 16:27:54 +0100389 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Mark Rutland03b78982011-04-27 11:20:11 +0100390 atomic_t *active_events = &armpmu->active_events;
391 struct mutex *pmu_reserve_mutex = &armpmu->reserve_mutex;
392
393 if (atomic_dec_and_mutex_lock(active_events, pmu_reserve_mutex)) {
Mark Rutland8a16b342011-04-28 16:27:54 +0100394 armpmu_release_hardware(armpmu);
Mark Rutland03b78982011-04-27 11:20:11 +0100395 mutex_unlock(pmu_reserve_mutex);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100396 }
397}
398
399static int
Will Deacon05d22fd2011-07-19 11:57:30 +0100400event_requires_mode_exclusion(struct perf_event_attr *attr)
401{
402 return attr->exclude_idle || attr->exclude_user ||
403 attr->exclude_kernel || attr->exclude_hv;
404}
405
406static int
Jamie Iles1b8873a2010-02-02 20:25:44 +0100407__hw_perf_event_init(struct perf_event *event)
408{
Mark Rutland8a16b342011-04-28 16:27:54 +0100409 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100410 struct hw_perf_event *hwc = &event->hw;
411 int mapping, err;
412
Mark Rutlande1f431b2011-04-28 15:47:10 +0100413 mapping = armpmu->map_event(event);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100414
415 if (mapping < 0) {
416 pr_debug("event %x:%llx not supported\n", event->attr.type,
417 event->attr.config);
418 return mapping;
419 }
420
421 /*
Will Deacon05d22fd2011-07-19 11:57:30 +0100422 * We don't assign an index until we actually place the event onto
423 * hardware. Use -1 to signify that we haven't decided where to put it
424 * yet. For SMP systems, each core has it's own PMU so we can't do any
425 * clever allocation or constraints checking at this point.
Jamie Iles1b8873a2010-02-02 20:25:44 +0100426 */
Will Deacon05d22fd2011-07-19 11:57:30 +0100427 hwc->idx = -1;
428 hwc->config_base = 0;
429 hwc->config = 0;
430 hwc->event_base = 0;
431
432 /*
433 * Check whether we need to exclude the counter from certain modes.
434 */
435 if ((!armpmu->set_event_filter ||
436 armpmu->set_event_filter(hwc, &event->attr)) &&
437 event_requires_mode_exclusion(&event->attr)) {
Jamie Iles1b8873a2010-02-02 20:25:44 +0100438 pr_debug("ARM performance counters do not support "
439 "mode exclusion\n");
Will Deaconfdeb8e32012-07-04 18:15:42 +0100440 return -EOPNOTSUPP;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100441 }
442
443 /*
Will Deacon05d22fd2011-07-19 11:57:30 +0100444 * Store the event encoding into the config_base field.
Jamie Iles1b8873a2010-02-02 20:25:44 +0100445 */
Will Deacon05d22fd2011-07-19 11:57:30 +0100446 hwc->config_base |= (unsigned long)mapping;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100447
448 if (!hwc->sample_period) {
Will Deacon57273472012-03-06 17:33:17 +0100449 /*
450 * For non-sampling runs, limit the sample_period to half
451 * of the counter width. That way, the new counter value
452 * is far less likely to overtake the previous one unless
453 * you have some serious IRQ latency issues.
454 */
455 hwc->sample_period = armpmu->max_period >> 1;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100456 hwc->last_period = hwc->sample_period;
Peter Zijlstrae7850592010-05-21 14:43:08 +0200457 local64_set(&hwc->period_left, hwc->sample_period);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100458 }
459
460 err = 0;
461 if (event->group_leader != event) {
462 err = validate_group(event);
463 if (err)
464 return -EINVAL;
465 }
466
467 return err;
468}
469
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200470static int armpmu_event_init(struct perf_event *event)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100471{
Mark Rutland8a16b342011-04-28 16:27:54 +0100472 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100473 int err = 0;
Mark Rutland03b78982011-04-27 11:20:11 +0100474 atomic_t *active_events = &armpmu->active_events;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100475
Stephane Eranian2481c5f2012-02-09 23:20:59 +0100476 /* does not support taken branch sampling */
477 if (has_branch_stack(event))
478 return -EOPNOTSUPP;
479
Mark Rutlande1f431b2011-04-28 15:47:10 +0100480 if (armpmu->map_event(event) == -ENOENT)
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200481 return -ENOENT;
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200482
Jamie Iles1b8873a2010-02-02 20:25:44 +0100483 event->destroy = hw_perf_event_destroy;
484
Mark Rutland03b78982011-04-27 11:20:11 +0100485 if (!atomic_inc_not_zero(active_events)) {
486 mutex_lock(&armpmu->reserve_mutex);
487 if (atomic_read(active_events) == 0)
Mark Rutland8a16b342011-04-28 16:27:54 +0100488 err = armpmu_reserve_hardware(armpmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100489
490 if (!err)
Mark Rutland03b78982011-04-27 11:20:11 +0100491 atomic_inc(active_events);
492 mutex_unlock(&armpmu->reserve_mutex);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100493 }
494
495 if (err)
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200496 return err;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100497
498 err = __hw_perf_event_init(event);
499 if (err)
500 hw_perf_event_destroy(event);
501
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200502 return err;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100503}
504
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200505static void armpmu_enable(struct pmu *pmu)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100506{
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100507 struct arm_pmu *armpmu = to_arm_pmu(pmu);
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100508 struct pmu_hw_events *hw_events = armpmu->get_hw_events();
Mark Rutland7325eae2011-08-23 11:59:49 +0100509 int enabled = bitmap_weight(hw_events->used_mask, armpmu->num_events);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100510
Will Deaconf4f38432011-07-01 14:38:12 +0100511 if (enabled)
512 armpmu->start();
Jamie Iles1b8873a2010-02-02 20:25:44 +0100513}
514
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200515static void armpmu_disable(struct pmu *pmu)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100516{
Mark Rutland8a16b342011-04-28 16:27:54 +0100517 struct arm_pmu *armpmu = to_arm_pmu(pmu);
Mark Rutland48957152011-04-27 10:31:51 +0100518 armpmu->stop();
Jamie Iles1b8873a2010-02-02 20:25:44 +0100519}
520
Jon Hunter7be29582012-05-31 13:05:20 -0500521#ifdef CONFIG_PM_RUNTIME
522static int armpmu_runtime_resume(struct device *dev)
523{
524 struct arm_pmu_platdata *plat = dev_get_platdata(dev);
525
526 if (plat && plat->runtime_resume)
527 return plat->runtime_resume(dev);
528
529 return 0;
530}
531
532static int armpmu_runtime_suspend(struct device *dev)
533{
534 struct arm_pmu_platdata *plat = dev_get_platdata(dev);
535
536 if (plat && plat->runtime_suspend)
537 return plat->runtime_suspend(dev);
538
539 return 0;
540}
541#endif
542
Will Deacon6dbc0022012-07-29 12:36:28 +0100543const struct dev_pm_ops armpmu_dev_pm_ops = {
544 SET_RUNTIME_PM_OPS(armpmu_runtime_suspend, armpmu_runtime_resume, NULL)
545};
546
Mark Rutland03b78982011-04-27 11:20:11 +0100547static void __init armpmu_init(struct arm_pmu *armpmu)
548{
549 atomic_set(&armpmu->active_events, 0);
550 mutex_init(&armpmu->reserve_mutex);
Mark Rutland8a16b342011-04-28 16:27:54 +0100551
552 armpmu->pmu = (struct pmu) {
553 .pmu_enable = armpmu_enable,
554 .pmu_disable = armpmu_disable,
555 .event_init = armpmu_event_init,
556 .add = armpmu_add,
557 .del = armpmu_del,
558 .start = armpmu_start,
559 .stop = armpmu_stop,
560 .read = armpmu_read,
561 };
562}
563
Will Deacon04236f92012-07-28 17:42:22 +0100564int armpmu_register(struct arm_pmu *armpmu, char *name, int type)
Mark Rutland8a16b342011-04-28 16:27:54 +0100565{
566 armpmu_init(armpmu);
Will Deacon04236f92012-07-28 17:42:22 +0100567 pr_info("enabled with %s PMU driver, %d counters available\n",
568 armpmu->name, armpmu->num_events);
Mark Rutland8a16b342011-04-28 16:27:54 +0100569 return perf_pmu_register(&armpmu->pmu, name, type);
Mark Rutland03b78982011-04-27 11:20:11 +0100570}
571
Jamie Iles1b8873a2010-02-02 20:25:44 +0100572/*
573 * Callchain handling code.
574 */
Jamie Iles1b8873a2010-02-02 20:25:44 +0100575
576/*
577 * The registers we're interested in are at the end of the variable
578 * length saved register structure. The fp points at the end of this
579 * structure so the address of this struct is:
580 * (struct frame_tail *)(xxx->fp)-1
581 *
582 * This code has been adapted from the ARM OProfile support.
583 */
584struct frame_tail {
Will Deacon4d6b7a72010-11-30 18:15:53 +0100585 struct frame_tail __user *fp;
586 unsigned long sp;
587 unsigned long lr;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100588} __attribute__((packed));
589
590/*
591 * Get the return address for a single stackframe and return a pointer to the
592 * next frame tail.
593 */
Will Deacon4d6b7a72010-11-30 18:15:53 +0100594static struct frame_tail __user *
595user_backtrace(struct frame_tail __user *tail,
Jamie Iles1b8873a2010-02-02 20:25:44 +0100596 struct perf_callchain_entry *entry)
597{
598 struct frame_tail buftail;
599
600 /* Also check accessibility of one struct frame_tail beyond */
601 if (!access_ok(VERIFY_READ, tail, sizeof(buftail)))
602 return NULL;
603 if (__copy_from_user_inatomic(&buftail, tail, sizeof(buftail)))
604 return NULL;
605
Frederic Weisbecker70791ce2010-06-29 19:34:05 +0200606 perf_callchain_store(entry, buftail.lr);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100607
608 /*
609 * Frame pointers should strictly progress back up the stack
610 * (towards higher addresses).
611 */
Rabin Vincentcb061992011-02-09 11:35:12 +0100612 if (tail + 1 >= buftail.fp)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100613 return NULL;
614
615 return buftail.fp - 1;
616}
617
Frederic Weisbecker56962b42010-06-30 23:03:51 +0200618void
619perf_callchain_user(struct perf_callchain_entry *entry, struct pt_regs *regs)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100620{
Will Deacon4d6b7a72010-11-30 18:15:53 +0100621 struct frame_tail __user *tail;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100622
Jamie Iles1b8873a2010-02-02 20:25:44 +0100623
Will Deacon4d6b7a72010-11-30 18:15:53 +0100624 tail = (struct frame_tail __user *)regs->ARM_fp - 1;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100625
Sonny Rao860ad782011-04-18 22:12:59 +0100626 while ((entry->nr < PERF_MAX_STACK_DEPTH) &&
627 tail && !((unsigned long)tail & 0x3))
Jamie Iles1b8873a2010-02-02 20:25:44 +0100628 tail = user_backtrace(tail, entry);
629}
630
631/*
632 * Gets called by walk_stackframe() for every stackframe. This will be called
633 * whist unwinding the stackframe and is like a subroutine return so we use
634 * the PC.
635 */
636static int
637callchain_trace(struct stackframe *fr,
638 void *data)
639{
640 struct perf_callchain_entry *entry = data;
Frederic Weisbecker70791ce2010-06-29 19:34:05 +0200641 perf_callchain_store(entry, fr->pc);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100642 return 0;
643}
644
Frederic Weisbecker56962b42010-06-30 23:03:51 +0200645void
646perf_callchain_kernel(struct perf_callchain_entry *entry, struct pt_regs *regs)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100647{
648 struct stackframe fr;
649
Jamie Iles1b8873a2010-02-02 20:25:44 +0100650 fr.fp = regs->ARM_fp;
651 fr.sp = regs->ARM_sp;
652 fr.lr = regs->ARM_lr;
653 fr.pc = regs->ARM_pc;
654 walk_stackframe(&fr, callchain_trace, entry);
655}