blob: 6eacd64b602e273bbe73bf04eaa26c5d1c5867a3 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#include <linux/init.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -07002#include <linux/kernel.h>
3#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07004#include <linux/string.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -07005#include <linux/bootmem.h>
6#include <linux/bitops.h>
7#include <linux/module.h>
8#include <linux/kgdb.h>
9#include <linux/topology.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/delay.h>
11#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/percpu.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <asm/i387.h>
14#include <asm/msr.h>
15#include <asm/io.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -070016#include <asm/linkage.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <asm/mmu_context.h>
Alexey Dobriyan27b07da2006-06-23 02:04:18 -070018#include <asm/mtrr.h>
Alexey Dobriyana03a3e22006-06-23 02:04:20 -070019#include <asm/mce.h>
Thomas Gleixner8d4a4302008-05-08 09:18:43 +020020#include <asm/pat.h>
H. Peter Anvinb6734c32008-08-18 17:39:32 -070021#include <asm/asm.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -070022#include <asm/numa.h>
Ingo Molnarb3427972008-10-31 09:31:38 +010023#include <asm/smp.h>
Jaswinder Singh Rajputf472cdb2009-01-07 21:34:25 +053024#include <asm/cpu.h>
Jaswinder Singh Rajput06879032009-01-10 12:17:37 +053025#include <asm/cpumask.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#ifdef CONFIG_X86_LOCAL_APIC
27#include <asm/mpspec.h>
28#include <asm/apic.h>
29#include <mach_apic.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -070030#include <asm/genapic.h>
Tejun Heobdbcdd42009-01-21 17:26:06 +090031#include <asm/uv/uv.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032#endif
33
Yinghai Luf0fc4af2008-09-04 20:09:00 -070034#include <asm/pgtable.h>
35#include <asm/processor.h>
36#include <asm/desc.h>
37#include <asm/atomic.h>
38#include <asm/proto.h>
39#include <asm/sections.h>
40#include <asm/setup.h>
Alok Kataria88b094f2008-10-27 10:41:46 -070041#include <asm/hypervisor.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -070042
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include "cpu.h"
44
Mike Travisc2d1cec2009-01-04 05:18:03 -080045#ifdef CONFIG_X86_64
46
47/* all of these masks are initialized in setup_cpu_local_masks() */
48cpumask_var_t cpu_callin_mask;
49cpumask_var_t cpu_callout_mask;
50cpumask_var_t cpu_initialized_mask;
51
52/* representing cpus for which sibling maps can be computed */
53cpumask_var_t cpu_sibling_setup_mask;
54
Brian Gerst2f2f52b2009-01-27 12:56:47 +090055/* correctly size the local cpu masks */
Ingo Molnar4369f1f2009-01-27 12:03:24 +010056void __init setup_cpu_local_masks(void)
Brian Gerst2f2f52b2009-01-27 12:56:47 +090057{
58 alloc_bootmem_cpumask_var(&cpu_initialized_mask);
59 alloc_bootmem_cpumask_var(&cpu_callin_mask);
60 alloc_bootmem_cpumask_var(&cpu_callout_mask);
61 alloc_bootmem_cpumask_var(&cpu_sibling_setup_mask);
62}
63
Mike Travisc2d1cec2009-01-04 05:18:03 -080064#else /* CONFIG_X86_32 */
65
66cpumask_t cpu_callin_map;
67cpumask_t cpu_callout_map;
68cpumask_t cpu_initialized;
69cpumask_t cpu_sibling_setup_map;
70
71#endif /* CONFIG_X86_32 */
72
73
Yinghai Lu0a488a52008-09-04 21:09:47 +020074static struct cpu_dev *this_cpu __cpuinitdata;
75
Brian Gerst06deef82009-01-21 17:26:05 +090076DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
Yinghai Lu950ad7f2008-09-04 20:09:01 -070077#ifdef CONFIG_X86_64
Brian Gerst06deef82009-01-21 17:26:05 +090078 /*
79 * We need valid kernel segments for data and code in long mode too
80 * IRET will check the segment types kkeil 2000/10/28
81 * Also sysret mandates a special GDT layout
82 *
83 * The TLS descriptors are currently at a different place compared to i386.
84 * Hopefully nobody expects them at a fixed place (Wine?)
85 */
Yinghai Lu950ad7f2008-09-04 20:09:01 -070086 [GDT_ENTRY_KERNEL32_CS] = { { { 0x0000ffff, 0x00cf9b00 } } },
87 [GDT_ENTRY_KERNEL_CS] = { { { 0x0000ffff, 0x00af9b00 } } },
88 [GDT_ENTRY_KERNEL_DS] = { { { 0x0000ffff, 0x00cf9300 } } },
89 [GDT_ENTRY_DEFAULT_USER32_CS] = { { { 0x0000ffff, 0x00cffb00 } } },
90 [GDT_ENTRY_DEFAULT_USER_DS] = { { { 0x0000ffff, 0x00cff300 } } },
91 [GDT_ENTRY_DEFAULT_USER_CS] = { { { 0x0000ffff, 0x00affb00 } } },
Yinghai Lu950ad7f2008-09-04 20:09:01 -070092#else
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +010093 [GDT_ENTRY_KERNEL_CS] = { { { 0x0000ffff, 0x00cf9a00 } } },
94 [GDT_ENTRY_KERNEL_DS] = { { { 0x0000ffff, 0x00cf9200 } } },
95 [GDT_ENTRY_DEFAULT_USER_CS] = { { { 0x0000ffff, 0x00cffa00 } } },
96 [GDT_ENTRY_DEFAULT_USER_DS] = { { { 0x0000ffff, 0x00cff200 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +020097 /*
98 * Segments used for calling PnP BIOS have byte granularity.
99 * They code segments and data segments have fixed 64k limits,
100 * the transfer segment sizes are set at run time.
101 */
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +0100102 /* 32-bit code */
103 [GDT_ENTRY_PNPBIOS_CS32] = { { { 0x0000ffff, 0x00409a00 } } },
104 /* 16-bit code */
105 [GDT_ENTRY_PNPBIOS_CS16] = { { { 0x0000ffff, 0x00009a00 } } },
106 /* 16-bit data */
107 [GDT_ENTRY_PNPBIOS_DS] = { { { 0x0000ffff, 0x00009200 } } },
108 /* 16-bit data */
109 [GDT_ENTRY_PNPBIOS_TS1] = { { { 0x00000000, 0x00009200 } } },
110 /* 16-bit data */
111 [GDT_ENTRY_PNPBIOS_TS2] = { { { 0x00000000, 0x00009200 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +0200112 /*
113 * The APM segments have byte granularity and their bases
114 * are set at run time. All have 64k limits.
115 */
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +0100116 /* 32-bit code */
117 [GDT_ENTRY_APMBIOS_BASE] = { { { 0x0000ffff, 0x00409a00 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +0200118 /* 16-bit code */
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +0100119 [GDT_ENTRY_APMBIOS_BASE+1] = { { { 0x0000ffff, 0x00009a00 } } },
120 /* data */
121 [GDT_ENTRY_APMBIOS_BASE+2] = { { { 0x0000ffff, 0x00409200 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +0200122
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +0100123 [GDT_ENTRY_ESPFIX_SS] = { { { 0x00000000, 0x00c09200 } } },
Brian Gerst0dd76d72009-01-21 17:26:05 +0900124 [GDT_ENTRY_PERCPU] = { { { 0x0000ffff, 0x00cf9200 } } },
Yinghai Lu950ad7f2008-09-04 20:09:01 -0700125#endif
Brian Gerst06deef82009-01-21 17:26:05 +0900126} };
Jeremy Fitzhardinge7a61d352007-05-02 19:27:15 +0200127EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
Rusty Russellae1ee112007-05-02 19:27:10 +0200128
Yinghai Luba51dce2008-09-04 20:09:02 -0700129#ifdef CONFIG_X86_32
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800130static int cachesize_override __cpuinitdata = -1;
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800131static int disable_x86_serial_nr __cpuinitdata = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133static int __init cachesize_setup(char *str)
134{
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100135 get_option(&str, &cachesize_override);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 return 1;
137}
138__setup("cachesize=", cachesize_setup);
139
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100140static int __init x86_fxsr_setup(char *s)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141{
Andi Kleen13530252008-01-30 13:33:20 +0100142 setup_clear_cpu_cap(X86_FEATURE_FXSR);
143 setup_clear_cpu_cap(X86_FEATURE_XMM);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144 return 1;
145}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146__setup("nofxsr", x86_fxsr_setup);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100148static int __init x86_sep_setup(char *s)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149{
Andi Kleen13530252008-01-30 13:33:20 +0100150 setup_clear_cpu_cap(X86_FEATURE_SEP);
Chuck Ebbert4f886512006-03-23 02:59:34 -0800151 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152}
Chuck Ebbert4f886512006-03-23 02:59:34 -0800153__setup("nosep", x86_sep_setup);
154
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155/* Standard macro to see if a specific flag is changeable */
156static inline int flag_is_changeable_p(u32 flag)
157{
158 u32 f1, f2;
159
Krzysztof Helt94f6bac2008-09-30 23:17:51 +0200160 /*
161 * Cyrix and IDT cpus allow disabling of CPUID
162 * so the code below may return different results
163 * when it is executed before and after enabling
164 * the CPUID. Add "volatile" to not allow gcc to
165 * optimize the subsequent calls to this function.
166 */
167 asm volatile ("pushfl\n\t"
168 "pushfl\n\t"
169 "popl %0\n\t"
170 "movl %0,%1\n\t"
171 "xorl %2,%0\n\t"
172 "pushl %0\n\t"
173 "popfl\n\t"
174 "pushfl\n\t"
175 "popl %0\n\t"
176 "popfl\n\t"
177 : "=&r" (f1), "=&r" (f2)
178 : "ir" (flag));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179
180 return ((f1^f2) & flag) != 0;
181}
182
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183/* Probe for the CPUID instruction */
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800184static int __cpuinit have_cpuid_p(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185{
186 return flag_is_changeable_p(X86_EFLAGS_ID);
187}
188
Yinghai Lu0a488a52008-09-04 21:09:47 +0200189static void __cpuinit squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
190{
191 if (cpu_has(c, X86_FEATURE_PN) && disable_x86_serial_nr) {
192 /* Disable processor serial number */
193 unsigned long lo, hi;
194 rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
195 lo |= 0x200000;
196 wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
197 printk(KERN_NOTICE "CPU serial number disabled.\n");
198 clear_cpu_cap(c, X86_FEATURE_PN);
199
200 /* Disabling the serial number may affect the cpuid level */
201 c->cpuid_level = cpuid_eax(0);
202 }
203}
204
205static int __init x86_serial_nr_setup(char *s)
206{
207 disable_x86_serial_nr = 0;
208 return 1;
209}
210__setup("serialnumber", x86_serial_nr_setup);
Yinghai Luba51dce2008-09-04 20:09:02 -0700211#else
Yinghai Lu102bbe32008-09-04 20:09:13 -0700212static inline int flag_is_changeable_p(u32 flag)
213{
214 return 1;
215}
Yinghai Luba51dce2008-09-04 20:09:02 -0700216/* Probe for the CPUID instruction */
217static inline int have_cpuid_p(void)
218{
219 return 1;
220}
Yinghai Lu102bbe32008-09-04 20:09:13 -0700221static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
222{
223}
Yinghai Luba51dce2008-09-04 20:09:02 -0700224#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225
226/*
227 * Naming convention should be: <Name> [(<Codename>)]
228 * This table only is used unless init_<vendor>() below doesn't set it;
229 * in particular, if CPUID levels 0x80000002..4 are supported, this isn't used
230 *
231 */
232
233/* Look up CPU names by table lookup. */
234static char __cpuinit *table_lookup_model(struct cpuinfo_x86 *c)
235{
236 struct cpu_model_info *info;
237
238 if (c->x86_model >= 16)
239 return NULL; /* Range check */
240
241 if (!this_cpu)
242 return NULL;
243
244 info = this_cpu->c_models;
245
246 while (info && info->family) {
247 if (info->family == c->x86)
248 return info->model_names[c->x86_model];
249 info++;
250 }
251 return NULL; /* Not found */
252}
253
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254__u32 cleared_cpu_caps[NCAPINTS] __cpuinitdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255
Yinghai Lu9d31d352008-09-04 21:09:44 +0200256/* Current gdt points %fs at the "master" per-cpu area: after this,
257 * it's on the real one. */
Brian Gerst552be872009-01-30 17:47:53 +0900258void switch_to_new_gdt(int cpu)
Yinghai Lu9d31d352008-09-04 21:09:44 +0200259{
260 struct desc_ptr gdt_descr;
261
Brian Gerst2697fbd2009-01-27 12:56:48 +0900262 gdt_descr.address = (long)get_cpu_gdt_table(cpu);
Yinghai Lu9d31d352008-09-04 21:09:44 +0200263 gdt_descr.size = GDT_SIZE - 1;
264 load_gdt(&gdt_descr);
Brian Gerst2697fbd2009-01-27 12:56:48 +0900265 /* Reload the per-cpu base */
Yinghai Lufab334c2008-09-04 20:09:05 -0700266#ifdef CONFIG_X86_32
Brian Gerst2697fbd2009-01-27 12:56:48 +0900267 loadsegment(fs, __KERNEL_PERCPU);
268#else
269 loadsegment(gs, 0);
270 wrmsrl(MSR_GS_BASE, (unsigned long)per_cpu(irq_stack_union.gs_base, cpu));
Yinghai Lufab334c2008-09-04 20:09:05 -0700271#endif
Yinghai Lu9d31d352008-09-04 21:09:44 +0200272}
273
Yinghai Lu10a434f2008-09-04 21:09:45 +0200274static struct cpu_dev *cpu_devs[X86_VENDOR_NUM] = {};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275
276static void __cpuinit default_init(struct cpuinfo_x86 *c)
277{
Yinghai Lub9e67f02008-09-04 20:09:06 -0700278#ifdef CONFIG_X86_64
279 display_cacheinfo(c);
280#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281 /* Not much we can do here... */
282 /* Check if at least it has cpuid */
283 if (c->cpuid_level == -1) {
284 /* No cpuid. It must be an ancient CPU */
285 if (c->x86 == 4)
286 strcpy(c->x86_model_id, "486");
287 else if (c->x86 == 3)
288 strcpy(c->x86_model_id, "386");
289 }
Yinghai Lub9e67f02008-09-04 20:09:06 -0700290#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291}
292
293static struct cpu_dev __cpuinitdata default_cpu = {
294 .c_init = default_init,
295 .c_vendor = "Unknown",
Yinghai Lu10a434f2008-09-04 21:09:45 +0200296 .c_x86_vendor = X86_VENDOR_UNKNOWN,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298
Yinghai Lu1b05d602008-09-06 01:52:27 -0700299static void __cpuinit get_model_name(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300{
301 unsigned int *v;
302 char *p, *q;
303
Yinghai Lu3da99c92008-09-04 21:09:44 +0200304 if (c->extended_cpuid_level < 0x80000004)
Yinghai Lu1b05d602008-09-06 01:52:27 -0700305 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306
307 v = (unsigned int *) c->x86_model_id;
308 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
309 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
310 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
311 c->x86_model_id[48] = 0;
312
313 /* Intel chips right-justify this string for some dumb reason;
314 undo that brain damage */
315 p = q = &c->x86_model_id[0];
316 while (*p == ' ')
317 p++;
318 if (p != q) {
319 while (*p)
320 *q++ = *p++;
321 while (q <= &c->x86_model_id[48])
322 *q++ = '\0'; /* Zero-pad the rest */
323 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324}
325
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c)
327{
Yinghai Lu9d31d352008-09-04 21:09:44 +0200328 unsigned int n, dummy, ebx, ecx, edx, l2size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329
Yinghai Lu3da99c92008-09-04 21:09:44 +0200330 n = c->extended_cpuid_level;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331
332 if (n >= 0x80000005) {
Yinghai Lu9d31d352008-09-04 21:09:44 +0200333 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 printk(KERN_INFO "CPU: L1 I Cache: %dK (%d bytes/line), D cache %dK (%d bytes/line)\n",
Yinghai Lu9d31d352008-09-04 21:09:44 +0200335 edx>>24, edx&0xFF, ecx>>24, ecx&0xFF);
336 c->x86_cache_size = (ecx>>24) + (edx>>24);
Yinghai Lu140fc722008-09-04 20:09:07 -0700337#ifdef CONFIG_X86_64
338 /* On K8 L1 TLB is inclusive, so don't count it */
339 c->x86_tlbsize = 0;
340#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 }
342
343 if (n < 0x80000006) /* Some chips just has a large L1. */
344 return;
345
Yinghai Lu0a488a52008-09-04 21:09:47 +0200346 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347 l2size = ecx >> 16;
348
Yinghai Lu140fc722008-09-04 20:09:07 -0700349#ifdef CONFIG_X86_64
350 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
351#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 /* do processor-specific cache resizing */
353 if (this_cpu->c_size_cache)
354 l2size = this_cpu->c_size_cache(c, l2size);
355
356 /* Allow user to override all this if necessary. */
357 if (cachesize_override != -1)
358 l2size = cachesize_override;
359
360 if (l2size == 0)
361 return; /* Again, no L2 cache is possible */
Yinghai Lu140fc722008-09-04 20:09:07 -0700362#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363
364 c->x86_cache_size = l2size;
365
366 printk(KERN_INFO "CPU: L2 Cache: %dK (%d bytes/line)\n",
Yinghai Lu0a488a52008-09-04 21:09:47 +0200367 l2size, ecx & 0xFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368}
369
Yinghai Lu9d31d352008-09-04 21:09:44 +0200370void __cpuinit detect_ht(struct cpuinfo_x86 *c)
371{
Yinghai Lu97e4db72008-09-04 20:08:59 -0700372#ifdef CONFIG_X86_HT
Yinghai Lu0a488a52008-09-04 21:09:47 +0200373 u32 eax, ebx, ecx, edx;
374 int index_msb, core_bits;
375
376 if (!cpu_has(c, X86_FEATURE_HT))
377 return;
378
379 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
380 goto out;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200381
Yinghai Lu1cd78772008-09-04 20:09:08 -0700382 if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
383 return;
384
Yinghai Lu9d31d352008-09-04 21:09:44 +0200385 cpuid(1, &eax, &ebx, &ecx, &edx);
386
Yinghai Lu9d31d352008-09-04 21:09:44 +0200387 smp_num_siblings = (ebx & 0xff0000) >> 16;
388
389 if (smp_num_siblings == 1) {
390 printk(KERN_INFO "CPU: Hyper-Threading is disabled\n");
391 } else if (smp_num_siblings > 1) {
392
Mike Travis96289372008-12-31 18:08:46 -0800393 if (smp_num_siblings > nr_cpu_ids) {
Yinghai Lu9d31d352008-09-04 21:09:44 +0200394 printk(KERN_WARNING "CPU: Unsupported number of siblings %d",
395 smp_num_siblings);
396 smp_num_siblings = 1;
397 return;
398 }
399
400 index_msb = get_count_order(smp_num_siblings);
Yinghai Lu1cd78772008-09-04 20:09:08 -0700401#ifdef CONFIG_X86_64
402 c->phys_proc_id = phys_pkg_id(index_msb);
403#else
Yinghai Lu9d31d352008-09-04 21:09:44 +0200404 c->phys_proc_id = phys_pkg_id(c->initial_apicid, index_msb);
Yinghai Lu1cd78772008-09-04 20:09:08 -0700405#endif
Yinghai Lu9d31d352008-09-04 21:09:44 +0200406
407 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
408
409 index_msb = get_count_order(smp_num_siblings);
410
411 core_bits = get_count_order(c->x86_max_cores);
412
Yinghai Lu1cd78772008-09-04 20:09:08 -0700413#ifdef CONFIG_X86_64
414 c->cpu_core_id = phys_pkg_id(index_msb) &
415 ((1 << core_bits) - 1);
416#else
Yinghai Lu9d31d352008-09-04 21:09:44 +0200417 c->cpu_core_id = phys_pkg_id(c->initial_apicid, index_msb) &
418 ((1 << core_bits) - 1);
Yinghai Lu1cd78772008-09-04 20:09:08 -0700419#endif
Yinghai Lu0a488a52008-09-04 21:09:47 +0200420 }
Yinghai Lu9d31d352008-09-04 21:09:44 +0200421
Yinghai Lu0a488a52008-09-04 21:09:47 +0200422out:
423 if ((c->x86_max_cores * smp_num_siblings) > 1) {
424 printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
425 c->phys_proc_id);
426 printk(KERN_INFO "CPU: Processor Core ID: %d\n",
427 c->cpu_core_id);
Yinghai Lu9d31d352008-09-04 21:09:44 +0200428 }
Yinghai Lu9d31d352008-09-04 21:09:44 +0200429#endif
Yinghai Lu97e4db72008-09-04 20:08:59 -0700430}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431
Yinghai Lu3da99c92008-09-04 21:09:44 +0200432static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433{
434 char *v = c->x86_vendor_id;
435 int i;
436 static int printed;
437
438 for (i = 0; i < X86_VENDOR_NUM; i++) {
Yinghai Lu10a434f2008-09-04 21:09:45 +0200439 if (!cpu_devs[i])
440 break;
441
442 if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
443 (cpu_devs[i]->c_ident[1] &&
444 !strcmp(v, cpu_devs[i]->c_ident[1]))) {
445 this_cpu = cpu_devs[i];
446 c->x86_vendor = this_cpu->c_x86_vendor;
447 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448 }
449 }
Yinghai Lu10a434f2008-09-04 21:09:45 +0200450
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 if (!printed) {
452 printed++;
Hans Schou43603c82008-10-09 20:47:24 +0200453 printk(KERN_ERR "CPU: vendor_id '%s' unknown, using generic init.\n", v);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454 printk(KERN_ERR "CPU: Your system may be unstable.\n");
455 }
Yinghai Lu10a434f2008-09-04 21:09:45 +0200456
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 c->x86_vendor = X86_VENDOR_UNKNOWN;
458 this_cpu = &default_cpu;
459}
460
Yinghai Lu9d31d352008-09-04 21:09:44 +0200461void __cpuinit cpu_detect(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463 /* Get vendor name */
Harvey Harrison4a148512008-02-01 17:49:43 +0100464 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
465 (unsigned int *)&c->x86_vendor_id[0],
466 (unsigned int *)&c->x86_vendor_id[8],
467 (unsigned int *)&c->x86_vendor_id[4]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 c->x86 = 4;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200470 /* Intel-defined flags: level 0x00000001 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 if (c->cpuid_level >= 0x00000001) {
472 u32 junk, tfms, cap0, misc;
473 cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
Yinghai Lu9d31d352008-09-04 21:09:44 +0200474 c->x86 = (tfms >> 8) & 0xf;
475 c->x86_model = (tfms >> 4) & 0xf;
476 c->x86_mask = tfms & 0xf;
Suresh Siddhaf5f786d2005-11-05 17:25:53 +0100477 if (c->x86 == 0xf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478 c->x86 += (tfms >> 20) & 0xff;
Suresh Siddhaf5f786d2005-11-05 17:25:53 +0100479 if (c->x86 >= 0x6)
Yinghai Lu9d31d352008-09-04 21:09:44 +0200480 c->x86_model += ((tfms >> 16) & 0xf) << 4;
Huang, Yingd4387bd2008-01-31 22:05:45 +0100481 if (cap0 & (1<<19)) {
Huang, Yingd4387bd2008-01-31 22:05:45 +0100482 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200483 c->x86_cache_alignment = c->x86_clflush_size;
Huang, Yingd4387bd2008-01-31 22:05:45 +0100484 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486}
Yinghai Lu3da99c92008-09-04 21:09:44 +0200487
488static void __cpuinit get_cpu_cap(struct cpuinfo_x86 *c)
Yinghai Lu093af8d2008-01-30 13:33:32 +0100489{
490 u32 tfms, xlvl;
Yinghai Lu3da99c92008-09-04 21:09:44 +0200491 u32 ebx;
Yinghai Lu093af8d2008-01-30 13:33:32 +0100492
Yinghai Lu3da99c92008-09-04 21:09:44 +0200493 /* Intel-defined flags: level 0x00000001 */
494 if (c->cpuid_level >= 0x00000001) {
495 u32 capability, excap;
496 cpuid(0x00000001, &tfms, &ebx, &excap, &capability);
497 c->x86_capability[0] = capability;
498 c->x86_capability[4] = excap;
Yinghai Lu093af8d2008-01-30 13:33:32 +0100499 }
500
Yinghai Lu3da99c92008-09-04 21:09:44 +0200501 /* AMD-defined flags: level 0x80000001 */
502 xlvl = cpuid_eax(0x80000000);
503 c->extended_cpuid_level = xlvl;
504 if ((xlvl & 0xffff0000) == 0x80000000) {
505 if (xlvl >= 0x80000001) {
506 c->x86_capability[1] = cpuid_edx(0x80000001);
507 c->x86_capability[6] = cpuid_ecx(0x80000001);
508 }
509 }
Yinghai Lu5122c892008-09-04 20:09:09 -0700510
511#ifdef CONFIG_X86_64
Yinghai Lu5122c892008-09-04 20:09:09 -0700512 if (c->extended_cpuid_level >= 0x80000008) {
513 u32 eax = cpuid_eax(0x80000008);
514
515 c->x86_virt_bits = (eax >> 8) & 0xff;
516 c->x86_phys_bits = eax & 0xff;
517 }
518#endif
Yinghai Lue3224232008-09-06 01:52:28 -0700519
520 if (c->extended_cpuid_level >= 0x80000007)
521 c->x86_power = cpuid_edx(0x80000007);
522
Yinghai Lu093af8d2008-01-30 13:33:32 +0100523}
Yinghai Luaef93c82008-09-14 02:33:15 -0700524
525static void __cpuinit identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
526{
527#ifdef CONFIG_X86_32
528 int i;
529
530 /*
531 * First of all, decide if this is a 486 or higher
532 * It's a 486 if we can modify the AC flag
533 */
534 if (flag_is_changeable_p(X86_EFLAGS_AC))
535 c->x86 = 4;
536 else
537 c->x86 = 3;
538
539 for (i = 0; i < X86_VENDOR_NUM; i++)
540 if (cpu_devs[i] && cpu_devs[i]->c_identify) {
541 c->x86_vendor_id[0] = 0;
542 cpu_devs[i]->c_identify(c);
543 if (c->x86_vendor_id[0]) {
544 get_cpu_vendor(c);
545 break;
546 }
547 }
548#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549}
550
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100551/*
552 * Do minimum CPU detection early.
553 * Fields really needed: vendor, cpuid_level, family, model, mask,
554 * cache alignment.
555 * The others are not touched to avoid unwanted side effects.
556 *
557 * WARNING: this function is only called on the BP. Don't add code here
558 * that is supposed to run on all CPUs.
559 */
Yinghai Lu3da99c92008-09-04 21:09:44 +0200560static void __init early_identify_cpu(struct cpuinfo_x86 *c)
Rusty Russelld7cd5612006-12-07 02:14:08 +0100561{
Yinghai Lu6627d242008-09-04 20:09:10 -0700562#ifdef CONFIG_X86_64
563 c->x86_clflush_size = 64;
564#else
Huang, Yingd4387bd2008-01-31 22:05:45 +0100565 c->x86_clflush_size = 32;
Yinghai Lu6627d242008-09-04 20:09:10 -0700566#endif
Yinghai Lu0a488a52008-09-04 21:09:47 +0200567 c->x86_cache_alignment = c->x86_clflush_size;
Rusty Russelld7cd5612006-12-07 02:14:08 +0100568
Yinghai Lu3da99c92008-09-04 21:09:44 +0200569 memset(&c->x86_capability, 0, sizeof c->x86_capability);
Yinghai Lu0a488a52008-09-04 21:09:47 +0200570 c->extended_cpuid_level = 0;
571
Yinghai Luaef93c82008-09-14 02:33:15 -0700572 if (!have_cpuid_p())
573 identify_cpu_without_cpuid(c);
574
575 /* cyrix could have cpuid enabled via c_identify()*/
Rusty Russelld7cd5612006-12-07 02:14:08 +0100576 if (!have_cpuid_p())
577 return;
578
579 cpu_detect(c);
580
Yinghai Lu3da99c92008-09-04 21:09:44 +0200581 get_cpu_vendor(c);
Andi Kleen2b16a232008-01-30 13:32:40 +0100582
Yinghai Lu3da99c92008-09-04 21:09:44 +0200583 get_cpu_cap(c);
Krzysztof Helt12cf1052008-09-04 21:09:43 +0200584
Yinghai Lu10a434f2008-09-04 21:09:45 +0200585 if (this_cpu->c_early_init)
586 this_cpu->c_early_init(c);
Yinghai Lu3da99c92008-09-04 21:09:44 +0200587
588 validate_pat_support(c);
James Bottomleybfcb4c12008-10-30 16:13:37 -0500589
Ingo Molnar1c4acdb2008-10-31 00:43:03 +0100590#ifdef CONFIG_SMP
James Bottomleybfcb4c12008-10-30 16:13:37 -0500591 c->cpu_index = boot_cpu_id;
Ingo Molnar1c4acdb2008-10-31 00:43:03 +0100592#endif
Rusty Russelld7cd5612006-12-07 02:14:08 +0100593}
594
Yinghai Lu9d31d352008-09-04 21:09:44 +0200595void __init early_cpu_init(void)
596{
Yinghai Lu10a434f2008-09-04 21:09:45 +0200597 struct cpu_dev **cdev;
598 int count = 0;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200599
Yinghai Lu10a434f2008-09-04 21:09:45 +0200600 printk("KERNEL supported cpus:\n");
601 for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
602 struct cpu_dev *cpudev = *cdev;
603 unsigned int j;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200604
Yinghai Lu10a434f2008-09-04 21:09:45 +0200605 if (count >= X86_VENDOR_NUM)
606 break;
607 cpu_devs[count] = cpudev;
608 count++;
609
610 for (j = 0; j < 2; j++) {
611 if (!cpudev->c_ident[j])
612 continue;
613 printk(" %s %s\n", cpudev->c_vendor,
614 cpudev->c_ident[j]);
615 }
616 }
617
Yinghai Lu9d31d352008-09-04 21:09:44 +0200618 early_identify_cpu(&boot_cpu_data);
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800619}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620
H. Peter Anvinb6734c32008-08-18 17:39:32 -0700621/*
622 * The NOPL instruction is supposed to exist on all CPUs with
H. Peter Anvinba0593b2008-09-16 09:29:40 -0700623 * family >= 6; unfortunately, that's not true in practice because
H. Peter Anvinb6734c32008-08-18 17:39:32 -0700624 * of early VIA chips and (more importantly) broken virtualizers that
H. Peter Anvinba0593b2008-09-16 09:29:40 -0700625 * are not easy to detect. In the latter case it doesn't even *fail*
626 * reliably, so probing for it doesn't even work. Disable it completely
627 * unless we can find a reliable way to detect all the broken cases.
H. Peter Anvinb6734c32008-08-18 17:39:32 -0700628 */
629static void __cpuinit detect_nopl(struct cpuinfo_x86 *c)
630{
H. Peter Anvinb6734c32008-08-18 17:39:32 -0700631 clear_cpu_cap(c, X86_FEATURE_NOPL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632}
633
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100634static void __cpuinit generic_identify(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635{
Yinghai Lu3da99c92008-09-04 21:09:44 +0200636 c->extended_cpuid_level = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637
Yinghai Luaef93c82008-09-14 02:33:15 -0700638 if (!have_cpuid_p())
639 identify_cpu_without_cpuid(c);
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100640
Yinghai Luaef93c82008-09-14 02:33:15 -0700641 /* cyrix could have cpuid enabled via c_identify()*/
Ingo Molnara9853dd2008-09-14 14:46:58 +0200642 if (!have_cpuid_p())
Yinghai Luaef93c82008-09-14 02:33:15 -0700643 return;
644
Yinghai Lu3da99c92008-09-04 21:09:44 +0200645 cpu_detect(c);
646
647 get_cpu_vendor(c);
648
649 get_cpu_cap(c);
650
651 if (c->cpuid_level >= 0x00000001) {
652 c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
Yinghai Lub89d3b32008-09-04 20:09:12 -0700653#ifdef CONFIG_X86_32
654# ifdef CONFIG_X86_HT
Yinghai Lu3da99c92008-09-04 21:09:44 +0200655 c->apicid = phys_pkg_id(c->initial_apicid, 0);
Yinghai Lub89d3b32008-09-04 20:09:12 -0700656# else
Yinghai Lu3da99c92008-09-04 21:09:44 +0200657 c->apicid = c->initial_apicid;
Yinghai Lub89d3b32008-09-04 20:09:12 -0700658# endif
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800659#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660
Yinghai Lub89d3b32008-09-04 20:09:12 -0700661#ifdef CONFIG_X86_HT
662 c->phys_proc_id = c->initial_apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 }
Yinghai Lu3da99c92008-09-04 21:09:44 +0200665
Yinghai Lu1b05d602008-09-06 01:52:27 -0700666 get_model_name(c); /* Default name */
Yinghai Lu3da99c92008-09-04 21:09:44 +0200667
668 init_scattered_cpuid_features(c);
669 detect_nopl(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670}
671
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672/*
673 * This does the hard work of actually picking apart the CPU stuff...
674 */
Yinghai Lu9a250342008-06-21 03:24:00 -0700675static void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676{
677 int i;
678
679 c->loops_per_jiffy = loops_per_jiffy;
680 c->x86_cache_size = -1;
681 c->x86_vendor = X86_VENDOR_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682 c->x86_model = c->x86_mask = 0; /* So far unknown... */
683 c->x86_vendor_id[0] = '\0'; /* Unset */
684 c->x86_model_id[0] = '\0'; /* Unset */
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100685 c->x86_max_cores = 1;
Yinghai Lu102bbe32008-09-04 20:09:13 -0700686 c->x86_coreid_bits = 0;
Yinghai Lu11fdd252008-09-07 17:58:50 -0700687#ifdef CONFIG_X86_64
Yinghai Lu102bbe32008-09-04 20:09:13 -0700688 c->x86_clflush_size = 64;
689#else
690 c->cpuid_level = -1; /* CPUID not detected */
Andi Kleen770d1322006-12-07 02:14:05 +0100691 c->x86_clflush_size = 32;
Yinghai Lu102bbe32008-09-04 20:09:13 -0700692#endif
693 c->x86_cache_alignment = c->x86_clflush_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694 memset(&c->x86_capability, 0, sizeof c->x86_capability);
695
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696 generic_identify(c);
697
Andi Kleen38985342008-01-30 13:32:49 +0100698 if (this_cpu->c_identify)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699 this_cpu->c_identify(c);
700
Yinghai Lu102bbe32008-09-04 20:09:13 -0700701#ifdef CONFIG_X86_64
702 c->apicid = phys_pkg_id(0);
703#endif
704
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 /*
706 * Vendor-specific initialization. In this section we
707 * canonicalize the feature flags, meaning if there are
708 * features a certain CPU supports which CPUID doesn't
709 * tell us, CPUID claiming incorrect flags, or other bugs,
710 * we handle them here.
711 *
712 * At the end of this section, c->x86_capability better
713 * indicate the features this CPU genuinely supports!
714 */
715 if (this_cpu->c_init)
716 this_cpu->c_init(c);
717
718 /* Disable the PN if appropriate */
719 squash_the_stupid_serial_number(c);
720
721 /*
722 * The vendor-specific functions might have changed features. Now
723 * we do "generic changes."
724 */
725
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 /* If the model name is still unset, do table lookup. */
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100727 if (!c->x86_model_id[0]) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 char *p;
729 p = table_lookup_model(c);
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100730 if (p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 strcpy(c->x86_model_id, p);
732 else
733 /* Last resort... */
734 sprintf(c->x86_model_id, "%02x/%02x",
Chuck Ebbert54a20f82006-03-23 02:59:36 -0800735 c->x86, c->x86_model);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 }
737
Yinghai Lu102bbe32008-09-04 20:09:13 -0700738#ifdef CONFIG_X86_64
739 detect_ht(c);
740#endif
741
Alok Kataria88b094f2008-10-27 10:41:46 -0700742 init_hypervisor(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743 /*
744 * On SMP, boot_cpu_data holds the common feature set between
745 * all CPUs; so make sure that we indicate which features are
746 * common between the CPUs. The first time this routine gets
747 * executed, c == &boot_cpu_data.
748 */
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100749 if (c != &boot_cpu_data) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750 /* AND the already accumulated flags with these */
Yinghai Lu9d31d352008-09-04 21:09:44 +0200751 for (i = 0; i < NCAPINTS; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
753 }
754
Andi Kleen7d851c82008-01-30 13:33:20 +0100755 /* Clear all flags overriden by options */
756 for (i = 0; i < NCAPINTS; i++)
Mikael Pettersson12c247a2008-02-24 18:27:03 +0100757 c->x86_capability[i] &= ~cleared_cpu_caps[i];
Andi Kleen7d851c82008-01-30 13:33:20 +0100758
Yinghai Lu102bbe32008-09-04 20:09:13 -0700759#ifdef CONFIG_X86_MCE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 /* Init Machine Check Exception if available. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761 mcheck_init(c);
Yinghai Lu102bbe32008-09-04 20:09:13 -0700762#endif
Andi Kleen30d432d2008-01-30 13:33:16 +0100763
764 select_idle_routine(c);
Yinghai Lu102bbe32008-09-04 20:09:13 -0700765
766#if defined(CONFIG_NUMA) && defined(CONFIG_X86_64)
767 numa_add_cpu(smp_processor_id());
768#endif
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200769}
Shaohua Li31ab2692005-11-07 00:58:42 -0800770
Glauber Costae04d6452008-09-22 14:35:08 -0300771#ifdef CONFIG_X86_64
772static void vgetcpu_set_mode(void)
773{
774 if (cpu_has(&boot_cpu_data, X86_FEATURE_RDTSCP))
775 vgetcpu_mode = VGETCPU_RDTSCP;
776 else
777 vgetcpu_mode = VGETCPU_LSL;
778}
779#endif
780
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200781void __init identify_boot_cpu(void)
782{
783 identify_cpu(&boot_cpu_data);
Yinghai Lu102bbe32008-09-04 20:09:13 -0700784#ifdef CONFIG_X86_32
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200785 sysenter_setup();
Li Shaohua6fe940d2005-06-25 14:54:53 -0700786 enable_sep_cpu();
Glauber Costae04d6452008-09-22 14:35:08 -0300787#else
788 vgetcpu_set_mode();
Yinghai Lu102bbe32008-09-04 20:09:13 -0700789#endif
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200790}
Shaohua Li3b520b22005-07-07 17:56:38 -0700791
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200792void __cpuinit identify_secondary_cpu(struct cpuinfo_x86 *c)
793{
794 BUG_ON(c == &boot_cpu_data);
795 identify_cpu(c);
Yinghai Lu102bbe32008-09-04 20:09:13 -0700796#ifdef CONFIG_X86_32
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200797 enable_sep_cpu();
Yinghai Lu102bbe32008-09-04 20:09:13 -0700798#endif
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200799 mtrr_ap_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800}
801
Yinghai Lua0854a42008-09-04 21:09:46 +0200802struct msr_range {
803 unsigned min;
804 unsigned max;
805};
806
807static struct msr_range msr_range_array[] __cpuinitdata = {
808 { 0x00000000, 0x00000418},
809 { 0xc0000000, 0xc000040b},
810 { 0xc0010000, 0xc0010142},
811 { 0xc0011000, 0xc001103b},
812};
813
814static void __cpuinit print_cpu_msr(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815{
Yinghai Lua0854a42008-09-04 21:09:46 +0200816 unsigned index;
817 u64 val;
818 int i;
819 unsigned index_min, index_max;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820
Yinghai Lua0854a42008-09-04 21:09:46 +0200821 for (i = 0; i < ARRAY_SIZE(msr_range_array); i++) {
822 index_min = msr_range_array[i].min;
823 index_max = msr_range_array[i].max;
824 for (index = index_min; index < index_max; index++) {
825 if (rdmsrl_amd_safe(index, &val))
826 continue;
827 printk(KERN_INFO " MSR%08x: %016llx\n", index, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 }
830}
Yinghai Lua0854a42008-09-04 21:09:46 +0200831
832static int show_msr __cpuinitdata;
833static __init int setup_show_msr(char *arg)
834{
835 int num;
836
837 get_option(&arg, &num);
838
839 if (num > 0)
840 show_msr = num;
841 return 1;
842}
843__setup("show_msr=", setup_show_msr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844
Andi Kleen191679f2008-01-30 13:33:21 +0100845static __init int setup_noclflush(char *arg)
846{
847 setup_clear_cpu_cap(X86_FEATURE_CLFLSH);
848 return 1;
849}
850__setup("noclflush", setup_noclflush);
851
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800852void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853{
854 char *vendor = NULL;
855
856 if (c->x86_vendor < X86_VENDOR_NUM)
857 vendor = this_cpu->c_vendor;
858 else if (c->cpuid_level >= 0)
859 vendor = c->x86_vendor_id;
860
Yinghai Lubd32a8c2008-09-19 18:41:16 -0700861 if (vendor && !strstr(c->x86_model_id, vendor))
Yinghai Lu9d31d352008-09-04 21:09:44 +0200862 printk(KERN_CONT "%s ", vendor);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863
Yinghai Lu9d31d352008-09-04 21:09:44 +0200864 if (c->x86_model_id[0])
865 printk(KERN_CONT "%s", c->x86_model_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866 else
Yinghai Lu9d31d352008-09-04 21:09:44 +0200867 printk(KERN_CONT "%d86", c->x86);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100869 if (c->x86_mask || c->cpuid_level >= 0)
Yinghai Lu9d31d352008-09-04 21:09:44 +0200870 printk(KERN_CONT " stepping %02x\n", c->x86_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871 else
Yinghai Lu9d31d352008-09-04 21:09:44 +0200872 printk(KERN_CONT "\n");
Yinghai Lua0854a42008-09-04 21:09:46 +0200873
874#ifdef CONFIG_SMP
875 if (c->cpu_index < show_msr)
876 print_cpu_msr();
877#else
878 if (show_msr)
879 print_cpu_msr();
880#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881}
882
Andi Kleenac72e782008-01-30 13:33:21 +0100883static __init int setup_disablecpuid(char *arg)
884{
885 int bit;
886 if (get_option(&arg, &bit) && bit < NCAPINTS*32)
887 setup_clear_cpu_cap(bit);
888 else
889 return 0;
890 return 1;
891}
892__setup("clearcpuid=", setup_disablecpuid);
893
Yinghai Lud5494d42008-09-04 20:09:03 -0700894#ifdef CONFIG_X86_64
Yinghai Lud5494d42008-09-04 20:09:03 -0700895struct desc_ptr idt_descr = { 256 * 16 - 1, (unsigned long) idt_table };
896
Brian Gerst947e76c2009-01-19 12:21:28 +0900897DEFINE_PER_CPU_FIRST(union irq_stack_union,
898 irq_stack_union) __aligned(PAGE_SIZE);
Brian Gerst26f80bd2009-01-19 00:38:58 +0900899#ifdef CONFIG_SMP
900DEFINE_PER_CPU(char *, irq_stack_ptr); /* will be set during per cpu init */
901#else
902DEFINE_PER_CPU(char *, irq_stack_ptr) =
Brian Gerst947e76c2009-01-19 12:21:28 +0900903 per_cpu_var(irq_stack_union.irq_stack) + IRQ_STACK_SIZE - 64;
Brian Gerst26f80bd2009-01-19 00:38:58 +0900904#endif
Yinghai Lud5494d42008-09-04 20:09:03 -0700905
Brian Gerst9af45652009-01-19 00:38:58 +0900906DEFINE_PER_CPU(unsigned long, kernel_stack) =
907 (unsigned long)&init_thread_union - KERNEL_STACK_OFFSET + THREAD_SIZE;
908EXPORT_PER_CPU_SYMBOL(kernel_stack);
909
Brian Gerst56895532009-01-19 00:38:58 +0900910DEFINE_PER_CPU(unsigned int, irq_count) = -1;
911
Brian Gerst92d65b22009-01-19 00:38:58 +0900912static DEFINE_PER_CPU_PAGE_ALIGNED(char, exception_stacks
913 [(N_EXCEPTION_STACKS - 1) * EXCEPTION_STKSZ + DEBUG_STKSZ])
914 __aligned(PAGE_SIZE);
Yinghai Lud5494d42008-09-04 20:09:03 -0700915
916extern asmlinkage void ignore_sysret(void);
917
918/* May not be marked __init: used by software suspend */
919void syscall_init(void)
920{
921 /*
922 * LSTAR and STAR live in a bit strange symbiosis.
923 * They both write to the same internal register. STAR allows to
924 * set CS/DS but only a 32bit target. LSTAR sets the 64bit rip.
925 */
926 wrmsrl(MSR_STAR, ((u64)__USER32_CS)<<48 | ((u64)__KERNEL_CS)<<32);
927 wrmsrl(MSR_LSTAR, system_call);
928 wrmsrl(MSR_CSTAR, ignore_sysret);
929
930#ifdef CONFIG_IA32_EMULATION
931 syscall32_cpu_init();
932#endif
933
934 /* Flags to clear on syscall */
935 wrmsrl(MSR_SYSCALL_MASK,
936 X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|X86_EFLAGS_IOPL);
937}
938
Yinghai Lud5494d42008-09-04 20:09:03 -0700939unsigned long kernel_eflags;
940
941/*
942 * Copies of the original ist values from the tss are only accessed during
943 * debugging, no special alignment required.
944 */
945DEFINE_PER_CPU(struct orig_ist, orig_ist);
946
947#else
948
Jeremy Fitzhardinge7c3576d2007-05-02 19:27:16 +0200949/* Make sure %fs is initialized properly in idle threads */
Adrian Bunk6b2fb3c2008-02-06 01:37:55 -0800950struct pt_regs * __cpuinit idle_regs(struct pt_regs *regs)
Jeremy Fitzhardingef95d47c2006-12-07 02:14:02 +0100951{
952 memset(regs, 0, sizeof(struct pt_regs));
H. Peter Anvin65ea5b02008-01-30 13:30:56 +0100953 regs->fs = __KERNEL_PERCPU;
Jeremy Fitzhardingef95d47c2006-12-07 02:14:02 +0100954 return regs;
955}
Yinghai Lud5494d42008-09-04 20:09:03 -0700956#endif
Jeremy Fitzhardingec5413fb2007-05-02 19:27:16 +0200957
Rusty Russelld2cbcc42007-05-02 19:27:10 +0200958/*
959 * cpu_init() initializes state that is per-CPU. Some data is already
960 * initialized (naturally) in the bootstrap process, such as the GDT
961 * and IDT. We reload them nevertheless, this function acts as a
962 * 'CPU state barrier', nothing should get across.
Yinghai Lu1ba76582008-09-04 20:09:04 -0700963 * A lot of state is already set up in PDA init for 64 bit
Rusty Russelld2cbcc42007-05-02 19:27:10 +0200964 */
Yinghai Lu1ba76582008-09-04 20:09:04 -0700965#ifdef CONFIG_X86_64
966void __cpuinit cpu_init(void)
967{
968 int cpu = stack_smp_processor_id();
969 struct tss_struct *t = &per_cpu(init_tss, cpu);
970 struct orig_ist *orig_ist = &per_cpu(orig_ist, cpu);
971 unsigned long v;
Yinghai Lu1ba76582008-09-04 20:09:04 -0700972 struct task_struct *me;
973 int i;
974
Brian Gerste7a22c12009-01-19 00:38:59 +0900975#ifdef CONFIG_NUMA
976 if (cpu != 0 && percpu_read(node_number) == 0 &&
977 cpu_to_node(cpu) != NUMA_NO_NODE)
978 percpu_write(node_number, cpu_to_node(cpu));
979#endif
980
Yinghai Lu1ba76582008-09-04 20:09:04 -0700981 me = current;
982
Mike Travisc2d1cec2009-01-04 05:18:03 -0800983 if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask))
Yinghai Lu1ba76582008-09-04 20:09:04 -0700984 panic("CPU#%d already initialized!\n", cpu);
985
986 printk(KERN_INFO "Initializing CPU#%d\n", cpu);
987
988 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
989
990 /*
991 * Initialize the per-CPU GDT with the boot GDT,
992 * and set up the GDT descriptor:
993 */
994
Brian Gerst552be872009-01-30 17:47:53 +0900995 switch_to_new_gdt(cpu);
Brian Gerst2697fbd2009-01-27 12:56:48 +0900996 loadsegment(fs, 0);
997
Yinghai Lu1ba76582008-09-04 20:09:04 -0700998 load_idt((const struct desc_ptr *)&idt_descr);
999
1000 memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
1001 syscall_init();
1002
1003 wrmsrl(MSR_FS_BASE, 0);
1004 wrmsrl(MSR_KERNEL_GS_BASE, 0);
1005 barrier();
1006
1007 check_efer();
1008 if (cpu != 0 && x2apic)
1009 enable_x2apic();
1010
1011 /*
1012 * set up and load the per-CPU TSS
1013 */
1014 if (!orig_ist->ist[0]) {
Brian Gerst92d65b22009-01-19 00:38:58 +09001015 static const unsigned int sizes[N_EXCEPTION_STACKS] = {
1016 [0 ... N_EXCEPTION_STACKS - 1] = EXCEPTION_STKSZ,
1017 [DEBUG_STACK - 1] = DEBUG_STKSZ
Yinghai Lu1ba76582008-09-04 20:09:04 -07001018 };
Brian Gerst92d65b22009-01-19 00:38:58 +09001019 char *estacks = per_cpu(exception_stacks, cpu);
Yinghai Lu1ba76582008-09-04 20:09:04 -07001020 for (v = 0; v < N_EXCEPTION_STACKS; v++) {
Brian Gerst92d65b22009-01-19 00:38:58 +09001021 estacks += sizes[v];
Yinghai Lu1ba76582008-09-04 20:09:04 -07001022 orig_ist->ist[v] = t->x86_tss.ist[v] =
1023 (unsigned long)estacks;
1024 }
1025 }
1026
1027 t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
1028 /*
1029 * <= is required because the CPU will access up to
1030 * 8 bits beyond the end of the IO permission bitmap.
1031 */
1032 for (i = 0; i <= IO_BITMAP_LONGS; i++)
1033 t->io_bitmap[i] = ~0UL;
1034
1035 atomic_inc(&init_mm.mm_count);
1036 me->active_mm = &init_mm;
1037 if (me->mm)
1038 BUG();
1039 enter_lazy_tlb(&init_mm, me);
1040
1041 load_sp0(t, &current->thread);
1042 set_tss_desc(cpu, t);
1043 load_TR_desc();
1044 load_LDT(&init_mm.context);
1045
1046#ifdef CONFIG_KGDB
1047 /*
1048 * If the kgdb is connected no debug regs should be altered. This
1049 * is only applicable when KGDB and a KGDB I/O module are built
1050 * into the kernel and you are using early debugging with
1051 * kgdbwait. KGDB will control the kernel HW breakpoint registers.
1052 */
1053 if (kgdb_connected && arch_kgdb_ops.correct_hw_break)
1054 arch_kgdb_ops.correct_hw_break();
1055 else {
1056#endif
1057 /*
1058 * Clear all 6 debug registers:
1059 */
1060
1061 set_debugreg(0UL, 0);
1062 set_debugreg(0UL, 1);
1063 set_debugreg(0UL, 2);
1064 set_debugreg(0UL, 3);
1065 set_debugreg(0UL, 6);
1066 set_debugreg(0UL, 7);
1067#ifdef CONFIG_KGDB
1068 /* If the kgdb is connected no debug regs should be altered. */
1069 }
1070#endif
1071
1072 fpu_init();
1073
1074 raw_local_save_flags(kernel_eflags);
1075
1076 if (is_uv_system())
1077 uv_cpu_init();
1078}
1079
1080#else
1081
Rusty Russelld2cbcc42007-05-02 19:27:10 +02001082void __cpuinit cpu_init(void)
James Bottomley9ee79a32007-01-22 09:18:31 -06001083{
Rusty Russelld2cbcc42007-05-02 19:27:10 +02001084 int cpu = smp_processor_id();
1085 struct task_struct *curr = current;
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +01001086 struct tss_struct *t = &per_cpu(init_tss, cpu);
James Bottomley9ee79a32007-01-22 09:18:31 -06001087 struct thread_struct *thread = &curr->thread;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088
Mike Travisc2d1cec2009-01-04 05:18:03 -08001089 if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090 printk(KERN_WARNING "CPU#%d already initialized!\n", cpu);
1091 for (;;) local_irq_enable();
1092 }
Jeremy Fitzhardinge62111192006-12-07 02:14:02 +01001093
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094 printk(KERN_INFO "Initializing CPU#%d\n", cpu);
1095
1096 if (cpu_has_vme || cpu_has_tsc || cpu_has_de)
1097 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098
Zachary Amsden4d37e7e2005-09-03 15:56:38 -07001099 load_idt(&idt_descr);
Brian Gerst552be872009-01-30 17:47:53 +09001100 switch_to_new_gdt(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101
1102 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103 * Set up and load the per-CPU TSS and LDT
1104 */
1105 atomic_inc(&init_mm.mm_count);
Jeremy Fitzhardinge62111192006-12-07 02:14:02 +01001106 curr->active_mm = &init_mm;
1107 if (curr->mm)
1108 BUG();
1109 enter_lazy_tlb(&init_mm, curr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110
H. Peter Anvinfaca6222008-01-30 13:31:02 +01001111 load_sp0(t, thread);
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +01001112 set_tss_desc(cpu, t);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113 load_TR_desc();
1114 load_LDT(&init_mm.context);
1115
Matt Mackall22c4e302006-01-08 01:05:24 -08001116#ifdef CONFIG_DOUBLEFAULT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117 /* Set up doublefault TSS pointer in the GDT */
1118 __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
Matt Mackall22c4e302006-01-08 01:05:24 -08001119#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120
Jeremy Fitzhardinge464d1a72007-02-13 13:26:20 +01001121 /* Clear %gs. */
1122 asm volatile ("mov %0, %%gs" : : "r" (0));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123
1124 /* Clear all 6 debug registers: */
Zachary Amsden4bb0d3e2005-09-03 15:56:36 -07001125 set_debugreg(0, 0);
1126 set_debugreg(0, 1);
1127 set_debugreg(0, 2);
1128 set_debugreg(0, 3);
1129 set_debugreg(0, 6);
1130 set_debugreg(0, 7);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131
1132 /*
1133 * Force FPU initialization:
1134 */
Suresh Siddhab359e8a2008-07-29 10:29:20 -07001135 if (cpu_has_xsave)
1136 current_thread_info()->status = TS_XSAVE;
1137 else
1138 current_thread_info()->status = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139 clear_used_math();
1140 mxcsr_feature_mask_init();
Suresh Siddhadc1e35c2008-07-29 10:29:19 -07001141
1142 /*
1143 * Boot processor to setup the FP and extended state context info.
1144 */
James Bottomleyb3572e32008-10-30 16:00:59 -05001145 if (smp_processor_id() == boot_cpu_id)
Suresh Siddhadc1e35c2008-07-29 10:29:19 -07001146 init_thread_xstate();
1147
1148 xsave_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149}
Li Shaohuae1367da2005-06-25 14:54:56 -07001150
Yinghai Lu1ba76582008-09-04 20:09:04 -07001151
1152#endif