blob: 7ffe765e7b2a8201ccf3ca3a2bd8dbb8d31b428a [file] [log] [blame]
Ashish Chavan9911f7f2012-09-21 20:16:17 +05301/*
2 * DA9055 ALSA Soc codec driver
3 *
4 * Copyright (c) 2012 Dialog Semiconductor
5 *
6 * Tested on (Samsung SMDK6410 board + DA9055 EVB) using I2S and I2C
7 * Written by David Chen <david.chen@diasemi.com> and
8 * Ashish Chavan <ashish.chavan@kpitcummins.com>
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License as published by the
12 * Free Software Foundation; either version 2 of the License, or (at your
13 * option) any later version.
14 */
15
16#include <linux/delay.h>
17#include <linux/i2c.h>
18#include <linux/regmap.h>
19#include <linux/slab.h>
20#include <linux/module.h>
21#include <sound/pcm.h>
22#include <sound/pcm_params.h>
23#include <sound/soc.h>
24#include <sound/initval.h>
25#include <sound/tlv.h>
26#include <sound/da9055.h>
27
28/* DA9055 register space */
29
30/* Status Registers */
31#define DA9055_STATUS1 0x02
32#define DA9055_PLL_STATUS 0x03
33#define DA9055_AUX_L_GAIN_STATUS 0x04
34#define DA9055_AUX_R_GAIN_STATUS 0x05
35#define DA9055_MIC_L_GAIN_STATUS 0x06
36#define DA9055_MIC_R_GAIN_STATUS 0x07
37#define DA9055_MIXIN_L_GAIN_STATUS 0x08
38#define DA9055_MIXIN_R_GAIN_STATUS 0x09
39#define DA9055_ADC_L_GAIN_STATUS 0x0A
40#define DA9055_ADC_R_GAIN_STATUS 0x0B
41#define DA9055_DAC_L_GAIN_STATUS 0x0C
42#define DA9055_DAC_R_GAIN_STATUS 0x0D
43#define DA9055_HP_L_GAIN_STATUS 0x0E
44#define DA9055_HP_R_GAIN_STATUS 0x0F
45#define DA9055_LINE_GAIN_STATUS 0x10
46
47/* System Initialisation Registers */
48#define DA9055_CIF_CTRL 0x20
49#define DA9055_DIG_ROUTING_AIF 0X21
50#define DA9055_SR 0x22
51#define DA9055_REFERENCES 0x23
52#define DA9055_PLL_FRAC_TOP 0x24
53#define DA9055_PLL_FRAC_BOT 0x25
54#define DA9055_PLL_INTEGER 0x26
55#define DA9055_PLL_CTRL 0x27
56#define DA9055_AIF_CLK_MODE 0x28
57#define DA9055_AIF_CTRL 0x29
58#define DA9055_DIG_ROUTING_DAC 0x2A
59#define DA9055_ALC_CTRL1 0x2B
60
61/* Input - Gain, Select and Filter Registers */
62#define DA9055_AUX_L_GAIN 0x30
63#define DA9055_AUX_R_GAIN 0x31
64#define DA9055_MIXIN_L_SELECT 0x32
65#define DA9055_MIXIN_R_SELECT 0x33
66#define DA9055_MIXIN_L_GAIN 0x34
67#define DA9055_MIXIN_R_GAIN 0x35
68#define DA9055_ADC_L_GAIN 0x36
69#define DA9055_ADC_R_GAIN 0x37
70#define DA9055_ADC_FILTERS1 0x38
71#define DA9055_MIC_L_GAIN 0x39
72#define DA9055_MIC_R_GAIN 0x3A
73
74/* Output - Gain, Select and Filter Registers */
75#define DA9055_DAC_FILTERS5 0x40
76#define DA9055_DAC_FILTERS2 0x41
77#define DA9055_DAC_FILTERS3 0x42
78#define DA9055_DAC_FILTERS4 0x43
79#define DA9055_DAC_FILTERS1 0x44
80#define DA9055_DAC_L_GAIN 0x45
81#define DA9055_DAC_R_GAIN 0x46
82#define DA9055_CP_CTRL 0x47
83#define DA9055_HP_L_GAIN 0x48
84#define DA9055_HP_R_GAIN 0x49
85#define DA9055_LINE_GAIN 0x4A
86#define DA9055_MIXOUT_L_SELECT 0x4B
87#define DA9055_MIXOUT_R_SELECT 0x4C
88
89/* System Controller Registers */
90#define DA9055_SYSTEM_MODES_INPUT 0x50
91#define DA9055_SYSTEM_MODES_OUTPUT 0x51
92
93/* Control Registers */
94#define DA9055_AUX_L_CTRL 0x60
95#define DA9055_AUX_R_CTRL 0x61
96#define DA9055_MIC_BIAS_CTRL 0x62
97#define DA9055_MIC_L_CTRL 0x63
98#define DA9055_MIC_R_CTRL 0x64
99#define DA9055_MIXIN_L_CTRL 0x65
100#define DA9055_MIXIN_R_CTRL 0x66
101#define DA9055_ADC_L_CTRL 0x67
102#define DA9055_ADC_R_CTRL 0x68
103#define DA9055_DAC_L_CTRL 0x69
104#define DA9055_DAC_R_CTRL 0x6A
105#define DA9055_HP_L_CTRL 0x6B
106#define DA9055_HP_R_CTRL 0x6C
107#define DA9055_LINE_CTRL 0x6D
108#define DA9055_MIXOUT_L_CTRL 0x6E
109#define DA9055_MIXOUT_R_CTRL 0x6F
110
111/* Configuration Registers */
112#define DA9055_LDO_CTRL 0x90
113#define DA9055_IO_CTRL 0x91
114#define DA9055_GAIN_RAMP_CTRL 0x92
115#define DA9055_MIC_CONFIG 0x93
116#define DA9055_PC_COUNT 0x94
117#define DA9055_CP_VOL_THRESHOLD1 0x95
118#define DA9055_CP_DELAY 0x96
119#define DA9055_CP_DETECTOR 0x97
120#define DA9055_AIF_OFFSET 0x98
121#define DA9055_DIG_CTRL 0x99
122#define DA9055_ALC_CTRL2 0x9A
123#define DA9055_ALC_CTRL3 0x9B
124#define DA9055_ALC_NOISE 0x9C
125#define DA9055_ALC_TARGET_MIN 0x9D
126#define DA9055_ALC_TARGET_MAX 0x9E
127#define DA9055_ALC_GAIN_LIMITS 0x9F
128#define DA9055_ALC_ANA_GAIN_LIMITS 0xA0
129#define DA9055_ALC_ANTICLIP_CTRL 0xA1
130#define DA9055_ALC_ANTICLIP_LEVEL 0xA2
131#define DA9055_ALC_OFFSET_OP2M_L 0xA6
132#define DA9055_ALC_OFFSET_OP2U_L 0xA7
133#define DA9055_ALC_OFFSET_OP2M_R 0xAB
134#define DA9055_ALC_OFFSET_OP2U_R 0xAC
135#define DA9055_ALC_CIC_OP_LVL_CTRL 0xAD
136#define DA9055_ALC_CIC_OP_LVL_DATA 0xAE
137#define DA9055_DAC_NG_SETUP_TIME 0xAF
138#define DA9055_DAC_NG_OFF_THRESHOLD 0xB0
139#define DA9055_DAC_NG_ON_THRESHOLD 0xB1
140#define DA9055_DAC_NG_CTRL 0xB2
141
142/* SR bit fields */
143#define DA9055_SR_8000 (0x1 << 0)
144#define DA9055_SR_11025 (0x2 << 0)
145#define DA9055_SR_12000 (0x3 << 0)
146#define DA9055_SR_16000 (0x5 << 0)
147#define DA9055_SR_22050 (0x6 << 0)
148#define DA9055_SR_24000 (0x7 << 0)
149#define DA9055_SR_32000 (0x9 << 0)
150#define DA9055_SR_44100 (0xA << 0)
151#define DA9055_SR_48000 (0xB << 0)
152#define DA9055_SR_88200 (0xE << 0)
153#define DA9055_SR_96000 (0xF << 0)
154
155/* REFERENCES bit fields */
156#define DA9055_BIAS_EN (1 << 3)
157#define DA9055_VMID_EN (1 << 7)
158
159/* PLL_CTRL bit fields */
160#define DA9055_PLL_INDIV_10_20_MHZ (1 << 2)
161#define DA9055_PLL_SRM_EN (1 << 6)
162#define DA9055_PLL_EN (1 << 7)
163
164/* AIF_CLK_MODE bit fields */
165#define DA9055_AIF_BCLKS_PER_WCLK_32 (0 << 0)
166#define DA9055_AIF_BCLKS_PER_WCLK_64 (1 << 0)
167#define DA9055_AIF_BCLKS_PER_WCLK_128 (2 << 0)
168#define DA9055_AIF_BCLKS_PER_WCLK_256 (3 << 0)
169#define DA9055_AIF_CLK_EN_SLAVE_MODE (0 << 7)
170#define DA9055_AIF_CLK_EN_MASTER_MODE (1 << 7)
171
172/* AIF_CTRL bit fields */
173#define DA9055_AIF_FORMAT_I2S_MODE (0 << 0)
174#define DA9055_AIF_FORMAT_LEFT_J (1 << 0)
175#define DA9055_AIF_FORMAT_RIGHT_J (2 << 0)
Ashish Chavan5e82aaa2012-10-11 13:44:39 +0530176#define DA9055_AIF_FORMAT_DSP (3 << 0)
Ashish Chavan9911f7f2012-09-21 20:16:17 +0530177#define DA9055_AIF_WORD_S16_LE (0 << 2)
178#define DA9055_AIF_WORD_S20_3LE (1 << 2)
179#define DA9055_AIF_WORD_S24_LE (2 << 2)
180#define DA9055_AIF_WORD_S32_LE (3 << 2)
181
182/* MIXIN_L_CTRL bit fields */
183#define DA9055_MIXIN_L_MIX_EN (1 << 3)
184
185/* MIXIN_R_CTRL bit fields */
186#define DA9055_MIXIN_R_MIX_EN (1 << 3)
187
188/* ADC_L_CTRL bit fields */
189#define DA9055_ADC_L_EN (1 << 7)
190
191/* ADC_R_CTRL bit fields */
192#define DA9055_ADC_R_EN (1 << 7)
193
194/* DAC_L_CTRL bit fields */
195#define DA9055_DAC_L_MUTE_EN (1 << 6)
196
197/* DAC_R_CTRL bit fields */
198#define DA9055_DAC_R_MUTE_EN (1 << 6)
199
200/* HP_L_CTRL bit fields */
201#define DA9055_HP_L_AMP_OE (1 << 3)
202
203/* HP_R_CTRL bit fields */
204#define DA9055_HP_R_AMP_OE (1 << 3)
205
206/* LINE_CTRL bit fields */
207#define DA9055_LINE_AMP_OE (1 << 3)
208
209/* MIXOUT_L_CTRL bit fields */
210#define DA9055_MIXOUT_L_MIX_EN (1 << 3)
211
212/* MIXOUT_R_CTRL bit fields */
213#define DA9055_MIXOUT_R_MIX_EN (1 << 3)
214
215/* MIC bias select bit fields */
216#define DA9055_MICBIAS2_EN (1 << 6)
217
218/* ALC_CIC_OP_LEVEL_CTRL bit fields */
219#define DA9055_ALC_DATA_MIDDLE (2 << 0)
220#define DA9055_ALC_DATA_TOP (3 << 0)
221#define DA9055_ALC_CIC_OP_CHANNEL_LEFT (0 << 7)
222#define DA9055_ALC_CIC_OP_CHANNEL_RIGHT (1 << 7)
223
224#define DA9055_AIF_BCLK_MASK (3 << 0)
225#define DA9055_AIF_CLK_MODE_MASK (1 << 7)
226#define DA9055_AIF_FORMAT_MASK (3 << 0)
227#define DA9055_AIF_WORD_LENGTH_MASK (3 << 2)
228#define DA9055_GAIN_RAMPING_EN (1 << 5)
229#define DA9055_MICBIAS_LEVEL_MASK (3 << 4)
230
231#define DA9055_ALC_OFFSET_15_8 0x00FF00
232#define DA9055_ALC_OFFSET_17_16 0x030000
233#define DA9055_ALC_AVG_ITERATIONS 5
234
235struct pll_div {
236 int fref;
237 int fout;
238 u8 frac_top;
239 u8 frac_bot;
240 u8 integer;
241 u8 mode; /* 0 = slave, 1 = master */
242};
243
244/* PLL divisor table */
245static const struct pll_div da9055_pll_div[] = {
246 /* for MASTER mode, fs = 44.1Khz and its harmonics */
247 {11289600, 2822400, 0x00, 0x00, 0x20, 1}, /* MCLK=11.2896Mhz */
248 {12000000, 2822400, 0x03, 0x61, 0x1E, 1}, /* MCLK=12Mhz */
249 {12288000, 2822400, 0x0C, 0xCC, 0x1D, 1}, /* MCLK=12.288Mhz */
250 {13000000, 2822400, 0x19, 0x45, 0x1B, 1}, /* MCLK=13Mhz */
251 {13500000, 2822400, 0x18, 0x56, 0x1A, 1}, /* MCLK=13.5Mhz */
252 {14400000, 2822400, 0x02, 0xD0, 0x19, 1}, /* MCLK=14.4Mhz */
253 {19200000, 2822400, 0x1A, 0x1C, 0x12, 1}, /* MCLK=19.2Mhz */
254 {19680000, 2822400, 0x0B, 0x6D, 0x12, 1}, /* MCLK=19.68Mhz */
255 {19800000, 2822400, 0x07, 0xDD, 0x12, 1}, /* MCLK=19.8Mhz */
256 /* for MASTER mode, fs = 48Khz and its harmonics */
257 {11289600, 3072000, 0x1A, 0x8E, 0x22, 1}, /* MCLK=11.2896Mhz */
258 {12000000, 3072000, 0x18, 0x93, 0x20, 1}, /* MCLK=12Mhz */
259 {12288000, 3072000, 0x00, 0x00, 0x20, 1}, /* MCLK=12.288Mhz */
260 {13000000, 3072000, 0x07, 0xEA, 0x1E, 1}, /* MCLK=13Mhz */
261 {13500000, 3072000, 0x04, 0x11, 0x1D, 1}, /* MCLK=13.5Mhz */
262 {14400000, 3072000, 0x09, 0xD0, 0x1B, 1}, /* MCLK=14.4Mhz */
263 {19200000, 3072000, 0x0F, 0x5C, 0x14, 1}, /* MCLK=19.2Mhz */
264 {19680000, 3072000, 0x1F, 0x60, 0x13, 1}, /* MCLK=19.68Mhz */
265 {19800000, 3072000, 0x1B, 0x80, 0x13, 1}, /* MCLK=19.8Mhz */
266 /* for SLAVE mode with SRM */
267 {11289600, 2822400, 0x0D, 0x47, 0x21, 0}, /* MCLK=11.2896Mhz */
268 {12000000, 2822400, 0x0D, 0xFA, 0x1F, 0}, /* MCLK=12Mhz */
269 {12288000, 2822400, 0x16, 0x66, 0x1E, 0}, /* MCLK=12.288Mhz */
270 {13000000, 2822400, 0x00, 0x98, 0x1D, 0}, /* MCLK=13Mhz */
271 {13500000, 2822400, 0x1E, 0x33, 0x1B, 0}, /* MCLK=13.5Mhz */
272 {14400000, 2822400, 0x06, 0x50, 0x1A, 0}, /* MCLK=14.4Mhz */
273 {19200000, 2822400, 0x14, 0xBC, 0x13, 0}, /* MCLK=19.2Mhz */
274 {19680000, 2822400, 0x05, 0x66, 0x13, 0}, /* MCLK=19.68Mhz */
275 {19800000, 2822400, 0x01, 0xAE, 0x13, 0}, /* MCLK=19.8Mhz */
276};
277
278enum clk_src {
279 DA9055_CLKSRC_MCLK
280};
281
282/* Gain and Volume */
283
284static const unsigned int aux_vol_tlv[] = {
285 TLV_DB_RANGE_HEAD(2),
286 0x0, 0x10, TLV_DB_SCALE_ITEM(-5400, 0, 0),
287 /* -54dB to 15dB */
288 0x11, 0x3f, TLV_DB_SCALE_ITEM(-5400, 150, 0)
289};
290
291static const unsigned int digital_gain_tlv[] = {
292 TLV_DB_RANGE_HEAD(2),
293 0x0, 0x07, TLV_DB_SCALE_ITEM(TLV_DB_GAIN_MUTE, 0, 1),
294 /* -78dB to 12dB */
295 0x08, 0x7f, TLV_DB_SCALE_ITEM(-7800, 75, 0)
296};
297
298static const unsigned int alc_analog_gain_tlv[] = {
299 TLV_DB_RANGE_HEAD(2),
300 0x0, 0x0, TLV_DB_SCALE_ITEM(TLV_DB_GAIN_MUTE, 0, 1),
301 /* 0dB to 36dB */
302 0x01, 0x07, TLV_DB_SCALE_ITEM(0, 600, 0)
303};
304
305static const DECLARE_TLV_DB_SCALE(mic_vol_tlv, -600, 600, 0);
306static const DECLARE_TLV_DB_SCALE(mixin_gain_tlv, -450, 150, 0);
307static const DECLARE_TLV_DB_SCALE(eq_gain_tlv, -1050, 150, 0);
308static const DECLARE_TLV_DB_SCALE(hp_vol_tlv, -5700, 100, 0);
309static const DECLARE_TLV_DB_SCALE(lineout_vol_tlv, -4800, 100, 0);
310static const DECLARE_TLV_DB_SCALE(alc_threshold_tlv, -9450, 150, 0);
311static const DECLARE_TLV_DB_SCALE(alc_gain_tlv, 0, 600, 0);
312
313/* ADC and DAC high pass filter cutoff value */
314static const char * const da9055_hpf_cutoff_txt[] = {
315 "Fs/24000", "Fs/12000", "Fs/6000", "Fs/3000"
316};
317
318static const struct soc_enum da9055_dac_hpf_cutoff =
319 SOC_ENUM_SINGLE(DA9055_DAC_FILTERS1, 4, 4, da9055_hpf_cutoff_txt);
320
321static const struct soc_enum da9055_adc_hpf_cutoff =
322 SOC_ENUM_SINGLE(DA9055_ADC_FILTERS1, 4, 4, da9055_hpf_cutoff_txt);
323
324/* ADC and DAC voice mode (8kHz) high pass cutoff value */
325static const char * const da9055_vf_cutoff_txt[] = {
326 "2.5Hz", "25Hz", "50Hz", "100Hz", "150Hz", "200Hz", "300Hz", "400Hz"
327};
328
329static const struct soc_enum da9055_dac_vf_cutoff =
330 SOC_ENUM_SINGLE(DA9055_DAC_FILTERS1, 0, 8, da9055_vf_cutoff_txt);
331
332static const struct soc_enum da9055_adc_vf_cutoff =
333 SOC_ENUM_SINGLE(DA9055_ADC_FILTERS1, 0, 8, da9055_vf_cutoff_txt);
334
335/* Gain ramping rate value */
336static const char * const da9055_gain_ramping_txt[] = {
337 "nominal rate", "nominal rate * 4", "nominal rate * 8",
338 "nominal rate / 8"
339};
340
341static const struct soc_enum da9055_gain_ramping_rate =
342 SOC_ENUM_SINGLE(DA9055_GAIN_RAMP_CTRL, 0, 4, da9055_gain_ramping_txt);
343
344/* DAC noise gate setup time value */
345static const char * const da9055_dac_ng_setup_time_txt[] = {
346 "256 samples", "512 samples", "1024 samples", "2048 samples"
347};
348
349static const struct soc_enum da9055_dac_ng_setup_time =
350 SOC_ENUM_SINGLE(DA9055_DAC_NG_SETUP_TIME, 0, 4,
351 da9055_dac_ng_setup_time_txt);
352
353/* DAC noise gate rampup rate value */
354static const char * const da9055_dac_ng_rampup_txt[] = {
355 "0.02 ms/dB", "0.16 ms/dB"
356};
357
358static const struct soc_enum da9055_dac_ng_rampup_rate =
359 SOC_ENUM_SINGLE(DA9055_DAC_NG_SETUP_TIME, 2, 2,
360 da9055_dac_ng_rampup_txt);
361
362/* DAC noise gate rampdown rate value */
363static const char * const da9055_dac_ng_rampdown_txt[] = {
364 "0.64 ms/dB", "20.48 ms/dB"
365};
366
367static const struct soc_enum da9055_dac_ng_rampdown_rate =
368 SOC_ENUM_SINGLE(DA9055_DAC_NG_SETUP_TIME, 3, 2,
369 da9055_dac_ng_rampdown_txt);
370
371/* DAC soft mute rate value */
372static const char * const da9055_dac_soft_mute_rate_txt[] = {
373 "1", "2", "4", "8", "16", "32", "64"
374};
375
376static const struct soc_enum da9055_dac_soft_mute_rate =
377 SOC_ENUM_SINGLE(DA9055_DAC_FILTERS5, 4, 7,
378 da9055_dac_soft_mute_rate_txt);
379
380/* DAC routing select */
381static const char * const da9055_dac_src_txt[] = {
382 "ADC output left", "ADC output right", "AIF input left",
383 "AIF input right"
384};
385
386static const struct soc_enum da9055_dac_l_src =
387 SOC_ENUM_SINGLE(DA9055_DIG_ROUTING_DAC, 0, 4, da9055_dac_src_txt);
388
389static const struct soc_enum da9055_dac_r_src =
390 SOC_ENUM_SINGLE(DA9055_DIG_ROUTING_DAC, 4, 4, da9055_dac_src_txt);
391
392/* MIC PGA Left source select */
393static const char * const da9055_mic_l_src_txt[] = {
394 "MIC1_P_N", "MIC1_P", "MIC1_N", "MIC2_L"
395};
396
397static const struct soc_enum da9055_mic_l_src =
398 SOC_ENUM_SINGLE(DA9055_MIXIN_L_SELECT, 4, 4, da9055_mic_l_src_txt);
399
400/* MIC PGA Right source select */
401static const char * const da9055_mic_r_src_txt[] = {
402 "MIC2_R_L", "MIC2_R", "MIC2_L"
403};
404
405static const struct soc_enum da9055_mic_r_src =
406 SOC_ENUM_SINGLE(DA9055_MIXIN_R_SELECT, 4, 3, da9055_mic_r_src_txt);
407
408/* ALC Input Signal Tracking rate select */
409static const char * const da9055_signal_tracking_rate_txt[] = {
410 "1/4", "1/16", "1/256", "1/65536"
411};
412
413static const struct soc_enum da9055_integ_attack_rate =
414 SOC_ENUM_SINGLE(DA9055_ALC_CTRL3, 4, 4,
415 da9055_signal_tracking_rate_txt);
416
417static const struct soc_enum da9055_integ_release_rate =
418 SOC_ENUM_SINGLE(DA9055_ALC_CTRL3, 6, 4,
419 da9055_signal_tracking_rate_txt);
420
421/* ALC Attack Rate select */
422static const char * const da9055_attack_rate_txt[] = {
423 "44/fs", "88/fs", "176/fs", "352/fs", "704/fs", "1408/fs", "2816/fs",
424 "5632/fs", "11264/fs", "22528/fs", "45056/fs", "90112/fs", "180224/fs"
425};
426
427static const struct soc_enum da9055_attack_rate =
428 SOC_ENUM_SINGLE(DA9055_ALC_CTRL2, 0, 13, da9055_attack_rate_txt);
429
430/* ALC Release Rate select */
431static const char * const da9055_release_rate_txt[] = {
432 "176/fs", "352/fs", "704/fs", "1408/fs", "2816/fs", "5632/fs",
433 "11264/fs", "22528/fs", "45056/fs", "90112/fs", "180224/fs"
434};
435
436static const struct soc_enum da9055_release_rate =
437 SOC_ENUM_SINGLE(DA9055_ALC_CTRL2, 4, 11, da9055_release_rate_txt);
438
439/* ALC Hold Time select */
440static const char * const da9055_hold_time_txt[] = {
441 "62/fs", "124/fs", "248/fs", "496/fs", "992/fs", "1984/fs", "3968/fs",
442 "7936/fs", "15872/fs", "31744/fs", "63488/fs", "126976/fs",
443 "253952/fs", "507904/fs", "1015808/fs", "2031616/fs"
444};
445
446static const struct soc_enum da9055_hold_time =
447 SOC_ENUM_SINGLE(DA9055_ALC_CTRL3, 0, 16, da9055_hold_time_txt);
448
449static int da9055_get_alc_data(struct snd_soc_codec *codec, u8 reg_val)
450{
451 int mid_data, top_data;
452 int sum = 0;
453 u8 iteration;
454
455 for (iteration = 0; iteration < DA9055_ALC_AVG_ITERATIONS;
456 iteration++) {
457 /* Select the left or right channel and capture data */
458 snd_soc_write(codec, DA9055_ALC_CIC_OP_LVL_CTRL, reg_val);
459
460 /* Select middle 8 bits for read back from data register */
461 snd_soc_write(codec, DA9055_ALC_CIC_OP_LVL_CTRL,
462 reg_val | DA9055_ALC_DATA_MIDDLE);
463 mid_data = snd_soc_read(codec, DA9055_ALC_CIC_OP_LVL_DATA);
464
465 /* Select top 8 bits for read back from data register */
466 snd_soc_write(codec, DA9055_ALC_CIC_OP_LVL_CTRL,
467 reg_val | DA9055_ALC_DATA_TOP);
468 top_data = snd_soc_read(codec, DA9055_ALC_CIC_OP_LVL_DATA);
469
470 sum += ((mid_data << 8) | (top_data << 16));
471 }
472
473 return sum / DA9055_ALC_AVG_ITERATIONS;
474}
475
476static int da9055_put_alc_sw(struct snd_kcontrol *kcontrol,
477 struct snd_ctl_elem_value *ucontrol)
478{
479 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
480 u8 reg_val, adc_left, adc_right;
481 int avg_left_data, avg_right_data, offset_l, offset_r;
482
483 if (ucontrol->value.integer.value[0]) {
484 /*
485 * While enabling ALC (or ALC sync mode), calibration of the DC
486 * offsets must be done first
487 */
488
489 /* Save current values from ADC control registers */
490 adc_left = snd_soc_read(codec, DA9055_ADC_L_CTRL);
491 adc_right = snd_soc_read(codec, DA9055_ADC_R_CTRL);
492
493 /* Enable ADC Left and Right */
494 snd_soc_update_bits(codec, DA9055_ADC_L_CTRL,
495 DA9055_ADC_L_EN, DA9055_ADC_L_EN);
496 snd_soc_update_bits(codec, DA9055_ADC_R_CTRL,
497 DA9055_ADC_R_EN, DA9055_ADC_R_EN);
498
499 /* Calculate average for Left and Right data */
500 /* Left Data */
501 avg_left_data = da9055_get_alc_data(codec,
502 DA9055_ALC_CIC_OP_CHANNEL_LEFT);
503 /* Right Data */
504 avg_right_data = da9055_get_alc_data(codec,
505 DA9055_ALC_CIC_OP_CHANNEL_RIGHT);
506
507 /* Calculate DC offset */
508 offset_l = -avg_left_data;
509 offset_r = -avg_right_data;
510
511 reg_val = (offset_l & DA9055_ALC_OFFSET_15_8) >> 8;
512 snd_soc_write(codec, DA9055_ALC_OFFSET_OP2M_L, reg_val);
513 reg_val = (offset_l & DA9055_ALC_OFFSET_17_16) >> 16;
514 snd_soc_write(codec, DA9055_ALC_OFFSET_OP2U_L, reg_val);
515
516 reg_val = (offset_r & DA9055_ALC_OFFSET_15_8) >> 8;
517 snd_soc_write(codec, DA9055_ALC_OFFSET_OP2M_R, reg_val);
518 reg_val = (offset_r & DA9055_ALC_OFFSET_17_16) >> 16;
519 snd_soc_write(codec, DA9055_ALC_OFFSET_OP2U_R, reg_val);
520
521 /* Restore original values of ADC control registers */
522 snd_soc_write(codec, DA9055_ADC_L_CTRL, adc_left);
523 snd_soc_write(codec, DA9055_ADC_R_CTRL, adc_right);
524 }
525
526 return snd_soc_put_volsw(kcontrol, ucontrol);
527}
528
529static const struct snd_kcontrol_new da9055_snd_controls[] = {
530
531 /* Volume controls */
532 SOC_DOUBLE_R_TLV("Mic Volume",
533 DA9055_MIC_L_GAIN, DA9055_MIC_R_GAIN,
534 0, 0x7, 0, mic_vol_tlv),
535 SOC_DOUBLE_R_TLV("Aux Volume",
536 DA9055_AUX_L_GAIN, DA9055_AUX_R_GAIN,
537 0, 0x3f, 0, aux_vol_tlv),
538 SOC_DOUBLE_R_TLV("Mixin PGA Volume",
539 DA9055_MIXIN_L_GAIN, DA9055_MIXIN_R_GAIN,
540 0, 0xf, 0, mixin_gain_tlv),
541 SOC_DOUBLE_R_TLV("ADC Volume",
542 DA9055_ADC_L_GAIN, DA9055_ADC_R_GAIN,
543 0, 0x7f, 0, digital_gain_tlv),
544
545 SOC_DOUBLE_R_TLV("DAC Volume",
546 DA9055_DAC_L_GAIN, DA9055_DAC_R_GAIN,
547 0, 0x7f, 0, digital_gain_tlv),
548 SOC_DOUBLE_R_TLV("Headphone Volume",
549 DA9055_HP_L_GAIN, DA9055_HP_R_GAIN,
550 0, 0x3f, 0, hp_vol_tlv),
551 SOC_SINGLE_TLV("Lineout Volume", DA9055_LINE_GAIN, 0, 0x3f, 0,
552 lineout_vol_tlv),
553
554 /* DAC Equalizer controls */
555 SOC_SINGLE("DAC EQ Switch", DA9055_DAC_FILTERS4, 7, 1, 0),
556 SOC_SINGLE_TLV("DAC EQ1 Volume", DA9055_DAC_FILTERS2, 0, 0xf, 0,
557 eq_gain_tlv),
558 SOC_SINGLE_TLV("DAC EQ2 Volume", DA9055_DAC_FILTERS2, 4, 0xf, 0,
559 eq_gain_tlv),
560 SOC_SINGLE_TLV("DAC EQ3 Volume", DA9055_DAC_FILTERS3, 0, 0xf, 0,
561 eq_gain_tlv),
562 SOC_SINGLE_TLV("DAC EQ4 Volume", DA9055_DAC_FILTERS3, 4, 0xf, 0,
563 eq_gain_tlv),
564 SOC_SINGLE_TLV("DAC EQ5 Volume", DA9055_DAC_FILTERS4, 0, 0xf, 0,
565 eq_gain_tlv),
566
567 /* High Pass Filter and Voice Mode controls */
568 SOC_SINGLE("ADC HPF Switch", DA9055_ADC_FILTERS1, 7, 1, 0),
569 SOC_ENUM("ADC HPF Cutoff", da9055_adc_hpf_cutoff),
570 SOC_SINGLE("ADC Voice Mode Switch", DA9055_ADC_FILTERS1, 3, 1, 0),
571 SOC_ENUM("ADC Voice Cutoff", da9055_adc_vf_cutoff),
572
573 SOC_SINGLE("DAC HPF Switch", DA9055_DAC_FILTERS1, 7, 1, 0),
574 SOC_ENUM("DAC HPF Cutoff", da9055_dac_hpf_cutoff),
575 SOC_SINGLE("DAC Voice Mode Switch", DA9055_DAC_FILTERS1, 3, 1, 0),
576 SOC_ENUM("DAC Voice Cutoff", da9055_dac_vf_cutoff),
577
578 /* Mute controls */
579 SOC_DOUBLE_R("Mic Switch", DA9055_MIC_L_CTRL,
580 DA9055_MIC_R_CTRL, 6, 1, 0),
581 SOC_DOUBLE_R("Aux Switch", DA9055_AUX_L_CTRL,
582 DA9055_AUX_R_CTRL, 6, 1, 0),
583 SOC_DOUBLE_R("Mixin PGA Switch", DA9055_MIXIN_L_CTRL,
584 DA9055_MIXIN_R_CTRL, 6, 1, 0),
585 SOC_DOUBLE_R("ADC Switch", DA9055_ADC_L_CTRL,
586 DA9055_ADC_R_CTRL, 6, 1, 0),
587 SOC_DOUBLE_R("Headphone Switch", DA9055_HP_L_CTRL,
588 DA9055_HP_R_CTRL, 6, 1, 0),
589 SOC_SINGLE("Lineout Switch", DA9055_LINE_CTRL, 6, 1, 0),
590 SOC_SINGLE("DAC Soft Mute Switch", DA9055_DAC_FILTERS5, 7, 1, 0),
591 SOC_ENUM("DAC Soft Mute Rate", da9055_dac_soft_mute_rate),
592
593 /* Zero Cross controls */
594 SOC_DOUBLE_R("Aux ZC Switch", DA9055_AUX_L_CTRL,
595 DA9055_AUX_R_CTRL, 4, 1, 0),
596 SOC_DOUBLE_R("Mixin PGA ZC Switch", DA9055_MIXIN_L_CTRL,
597 DA9055_MIXIN_R_CTRL, 4, 1, 0),
598 SOC_DOUBLE_R("Headphone ZC Switch", DA9055_HP_L_CTRL,
599 DA9055_HP_R_CTRL, 4, 1, 0),
600 SOC_SINGLE("Lineout ZC Switch", DA9055_LINE_CTRL, 4, 1, 0),
601
602 /* Gain Ramping controls */
603 SOC_DOUBLE_R("Aux Gain Ramping Switch", DA9055_AUX_L_CTRL,
604 DA9055_AUX_R_CTRL, 5, 1, 0),
605 SOC_DOUBLE_R("Mixin Gain Ramping Switch", DA9055_MIXIN_L_CTRL,
606 DA9055_MIXIN_R_CTRL, 5, 1, 0),
607 SOC_DOUBLE_R("ADC Gain Ramping Switch", DA9055_ADC_L_CTRL,
608 DA9055_ADC_R_CTRL, 5, 1, 0),
609 SOC_DOUBLE_R("DAC Gain Ramping Switch", DA9055_DAC_L_CTRL,
610 DA9055_DAC_R_CTRL, 5, 1, 0),
611 SOC_DOUBLE_R("Headphone Gain Ramping Switch", DA9055_HP_L_CTRL,
612 DA9055_HP_R_CTRL, 5, 1, 0),
613 SOC_SINGLE("Lineout Gain Ramping Switch", DA9055_LINE_CTRL, 5, 1, 0),
614 SOC_ENUM("Gain Ramping Rate", da9055_gain_ramping_rate),
615
616 /* DAC Noise Gate controls */
617 SOC_SINGLE("DAC NG Switch", DA9055_DAC_NG_CTRL, 7, 1, 0),
618 SOC_SINGLE("DAC NG ON Threshold", DA9055_DAC_NG_ON_THRESHOLD,
619 0, 0x7, 0),
620 SOC_SINGLE("DAC NG OFF Threshold", DA9055_DAC_NG_OFF_THRESHOLD,
621 0, 0x7, 0),
622 SOC_ENUM("DAC NG Setup Time", da9055_dac_ng_setup_time),
623 SOC_ENUM("DAC NG Rampup Rate", da9055_dac_ng_rampup_rate),
624 SOC_ENUM("DAC NG Rampdown Rate", da9055_dac_ng_rampdown_rate),
625
626 /* DAC Invertion control */
627 SOC_SINGLE("DAC Left Invert", DA9055_DIG_CTRL, 3, 1, 0),
628 SOC_SINGLE("DAC Right Invert", DA9055_DIG_CTRL, 7, 1, 0),
629
630 /* DMIC controls */
631 SOC_DOUBLE_R("DMIC Switch", DA9055_MIXIN_L_SELECT,
632 DA9055_MIXIN_R_SELECT, 7, 1, 0),
633
634 /* ALC Controls */
635 SOC_DOUBLE_EXT("ALC Switch", DA9055_ALC_CTRL1, 3, 7, 1, 0,
636 snd_soc_get_volsw, da9055_put_alc_sw),
637 SOC_SINGLE_EXT("ALC Sync Mode Switch", DA9055_ALC_CTRL1, 1, 1, 0,
638 snd_soc_get_volsw, da9055_put_alc_sw),
639 SOC_SINGLE("ALC Offset Switch", DA9055_ALC_CTRL1, 0, 1, 0),
640 SOC_SINGLE("ALC Anticlip Mode Switch", DA9055_ALC_ANTICLIP_CTRL,
641 7, 1, 0),
642 SOC_SINGLE("ALC Anticlip Level", DA9055_ALC_ANTICLIP_LEVEL,
643 0, 0x7f, 0),
644 SOC_SINGLE_TLV("ALC Min Threshold Volume", DA9055_ALC_TARGET_MIN,
645 0, 0x3f, 1, alc_threshold_tlv),
646 SOC_SINGLE_TLV("ALC Max Threshold Volume", DA9055_ALC_TARGET_MAX,
647 0, 0x3f, 1, alc_threshold_tlv),
648 SOC_SINGLE_TLV("ALC Noise Threshold Volume", DA9055_ALC_NOISE,
649 0, 0x3f, 1, alc_threshold_tlv),
650 SOC_SINGLE_TLV("ALC Max Gain Volume", DA9055_ALC_GAIN_LIMITS,
651 4, 0xf, 0, alc_gain_tlv),
652 SOC_SINGLE_TLV("ALC Max Attenuation Volume", DA9055_ALC_GAIN_LIMITS,
653 0, 0xf, 0, alc_gain_tlv),
654 SOC_SINGLE_TLV("ALC Min Analog Gain Volume",
655 DA9055_ALC_ANA_GAIN_LIMITS,
656 0, 0x7, 0, alc_analog_gain_tlv),
657 SOC_SINGLE_TLV("ALC Max Analog Gain Volume",
658 DA9055_ALC_ANA_GAIN_LIMITS,
659 4, 0x7, 0, alc_analog_gain_tlv),
660 SOC_ENUM("ALC Attack Rate", da9055_attack_rate),
661 SOC_ENUM("ALC Release Rate", da9055_release_rate),
662 SOC_ENUM("ALC Hold Time", da9055_hold_time),
663 /*
664 * Rate at which input signal envelope is tracked as the signal gets
665 * larger
666 */
667 SOC_ENUM("ALC Integ Attack Rate", da9055_integ_attack_rate),
668 /*
669 * Rate at which input signal envelope is tracked as the signal gets
670 * smaller
671 */
672 SOC_ENUM("ALC Integ Release Rate", da9055_integ_release_rate),
673};
674
675/* DAPM Controls */
676
677/* Mic PGA Left Source */
678static const struct snd_kcontrol_new da9055_mic_l_mux_controls =
679SOC_DAPM_ENUM("Route", da9055_mic_l_src);
680
681/* Mic PGA Right Source */
682static const struct snd_kcontrol_new da9055_mic_r_mux_controls =
683SOC_DAPM_ENUM("Route", da9055_mic_r_src);
684
685/* In Mixer Left */
686static const struct snd_kcontrol_new da9055_dapm_mixinl_controls[] = {
687 SOC_DAPM_SINGLE("Aux Left Switch", DA9055_MIXIN_L_SELECT, 0, 1, 0),
688 SOC_DAPM_SINGLE("Mic Left Switch", DA9055_MIXIN_L_SELECT, 1, 1, 0),
689 SOC_DAPM_SINGLE("Mic Right Switch", DA9055_MIXIN_L_SELECT, 2, 1, 0),
690};
691
692/* In Mixer Right */
693static const struct snd_kcontrol_new da9055_dapm_mixinr_controls[] = {
694 SOC_DAPM_SINGLE("Aux Right Switch", DA9055_MIXIN_R_SELECT, 0, 1, 0),
695 SOC_DAPM_SINGLE("Mic Right Switch", DA9055_MIXIN_R_SELECT, 1, 1, 0),
696 SOC_DAPM_SINGLE("Mic Left Switch", DA9055_MIXIN_R_SELECT, 2, 1, 0),
697 SOC_DAPM_SINGLE("Mixin Left Switch", DA9055_MIXIN_R_SELECT, 3, 1, 0),
698};
699
700/* DAC Left Source */
701static const struct snd_kcontrol_new da9055_dac_l_mux_controls =
702SOC_DAPM_ENUM("Route", da9055_dac_l_src);
703
704/* DAC Right Source */
705static const struct snd_kcontrol_new da9055_dac_r_mux_controls =
706SOC_DAPM_ENUM("Route", da9055_dac_r_src);
707
708/* Out Mixer Left */
709static const struct snd_kcontrol_new da9055_dapm_mixoutl_controls[] = {
710 SOC_DAPM_SINGLE("Aux Left Switch", DA9055_MIXOUT_L_SELECT, 0, 1, 0),
711 SOC_DAPM_SINGLE("Mixin Left Switch", DA9055_MIXOUT_L_SELECT, 1, 1, 0),
712 SOC_DAPM_SINGLE("Mixin Right Switch", DA9055_MIXOUT_L_SELECT, 2, 1, 0),
713 SOC_DAPM_SINGLE("DAC Left Switch", DA9055_MIXOUT_L_SELECT, 3, 1, 0),
714 SOC_DAPM_SINGLE("Aux Left Invert Switch", DA9055_MIXOUT_L_SELECT,
715 4, 1, 0),
716 SOC_DAPM_SINGLE("Mixin Left Invert Switch", DA9055_MIXOUT_L_SELECT,
717 5, 1, 0),
718 SOC_DAPM_SINGLE("Mixin Right Invert Switch", DA9055_MIXOUT_L_SELECT,
719 6, 1, 0),
720};
721
722/* Out Mixer Right */
723static const struct snd_kcontrol_new da9055_dapm_mixoutr_controls[] = {
724 SOC_DAPM_SINGLE("Aux Right Switch", DA9055_MIXOUT_R_SELECT, 0, 1, 0),
725 SOC_DAPM_SINGLE("Mixin Right Switch", DA9055_MIXOUT_R_SELECT, 1, 1, 0),
726 SOC_DAPM_SINGLE("Mixin Left Switch", DA9055_MIXOUT_R_SELECT, 2, 1, 0),
727 SOC_DAPM_SINGLE("DAC Right Switch", DA9055_MIXOUT_R_SELECT, 3, 1, 0),
728 SOC_DAPM_SINGLE("Aux Right Invert Switch", DA9055_MIXOUT_R_SELECT,
729 4, 1, 0),
730 SOC_DAPM_SINGLE("Mixin Right Invert Switch", DA9055_MIXOUT_R_SELECT,
731 5, 1, 0),
732 SOC_DAPM_SINGLE("Mixin Left Invert Switch", DA9055_MIXOUT_R_SELECT,
733 6, 1, 0),
734};
735
Ashish Chavan5619d762012-10-11 16:31:05 +0530736/* Headphone Output Enable */
737static const struct snd_kcontrol_new da9055_dapm_hp_l_control =
738SOC_DAPM_SINGLE("Switch", DA9055_HP_L_CTRL, 3, 1, 0);
739
740static const struct snd_kcontrol_new da9055_dapm_hp_r_control =
741SOC_DAPM_SINGLE("Switch", DA9055_HP_R_CTRL, 3, 1, 0);
742
743/* Lineout Output Enable */
744static const struct snd_kcontrol_new da9055_dapm_lineout_control =
745SOC_DAPM_SINGLE("Switch", DA9055_LINE_CTRL, 3, 1, 0);
746
Ashish Chavan9911f7f2012-09-21 20:16:17 +0530747/* DAPM widgets */
748static const struct snd_soc_dapm_widget da9055_dapm_widgets[] = {
749 /* Input Side */
750
751 /* Input Lines */
752 SND_SOC_DAPM_INPUT("MIC1"),
753 SND_SOC_DAPM_INPUT("MIC2"),
754 SND_SOC_DAPM_INPUT("AUXL"),
755 SND_SOC_DAPM_INPUT("AUXR"),
756
757 /* MUXs for Mic PGA source selection */
758 SND_SOC_DAPM_MUX("Mic Left Source", SND_SOC_NOPM, 0, 0,
759 &da9055_mic_l_mux_controls),
760 SND_SOC_DAPM_MUX("Mic Right Source", SND_SOC_NOPM, 0, 0,
761 &da9055_mic_r_mux_controls),
762
763 /* Input PGAs */
764 SND_SOC_DAPM_PGA("Mic Left", DA9055_MIC_L_CTRL, 7, 0, NULL, 0),
765 SND_SOC_DAPM_PGA("Mic Right", DA9055_MIC_R_CTRL, 7, 0, NULL, 0),
766 SND_SOC_DAPM_PGA("Aux Left", DA9055_AUX_L_CTRL, 7, 0, NULL, 0),
767 SND_SOC_DAPM_PGA("Aux Right", DA9055_AUX_R_CTRL, 7, 0, NULL, 0),
768 SND_SOC_DAPM_PGA("MIXIN Left", DA9055_MIXIN_L_CTRL, 7, 0, NULL, 0),
769 SND_SOC_DAPM_PGA("MIXIN Right", DA9055_MIXIN_R_CTRL, 7, 0, NULL, 0),
770
771 SND_SOC_DAPM_SUPPLY("Mic Bias", DA9055_MIC_BIAS_CTRL, 7, 0, NULL, 0),
772 SND_SOC_DAPM_SUPPLY("AIF", DA9055_AIF_CTRL, 7, 0, NULL, 0),
773 SND_SOC_DAPM_SUPPLY("Charge Pump", DA9055_CP_CTRL, 7, 0, NULL, 0),
774
775 /* Input Mixers */
776 SND_SOC_DAPM_MIXER("In Mixer Left", SND_SOC_NOPM, 0, 0,
777 &da9055_dapm_mixinl_controls[0],
778 ARRAY_SIZE(da9055_dapm_mixinl_controls)),
779 SND_SOC_DAPM_MIXER("In Mixer Right", SND_SOC_NOPM, 0, 0,
780 &da9055_dapm_mixinr_controls[0],
781 ARRAY_SIZE(da9055_dapm_mixinr_controls)),
782
783 /* ADCs */
784 SND_SOC_DAPM_ADC("ADC Left", "Capture", DA9055_ADC_L_CTRL, 7, 0),
785 SND_SOC_DAPM_ADC("ADC Right", "Capture", DA9055_ADC_R_CTRL, 7, 0),
786
787 /* Output Side */
788
789 /* MUXs for DAC source selection */
790 SND_SOC_DAPM_MUX("DAC Left Source", SND_SOC_NOPM, 0, 0,
791 &da9055_dac_l_mux_controls),
792 SND_SOC_DAPM_MUX("DAC Right Source", SND_SOC_NOPM, 0, 0,
793 &da9055_dac_r_mux_controls),
794
795 /* AIF input */
796 SND_SOC_DAPM_AIF_IN("AIFIN Left", "Playback", 0, SND_SOC_NOPM, 0, 0),
797 SND_SOC_DAPM_AIF_IN("AIFIN Right", "Playback", 0, SND_SOC_NOPM, 0, 0),
798
799 /* DACs */
800 SND_SOC_DAPM_DAC("DAC Left", "Playback", DA9055_DAC_L_CTRL, 7, 0),
801 SND_SOC_DAPM_DAC("DAC Right", "Playback", DA9055_DAC_R_CTRL, 7, 0),
802
803 /* Output Mixers */
804 SND_SOC_DAPM_MIXER("Out Mixer Left", SND_SOC_NOPM, 0, 0,
805 &da9055_dapm_mixoutl_controls[0],
806 ARRAY_SIZE(da9055_dapm_mixoutl_controls)),
807 SND_SOC_DAPM_MIXER("Out Mixer Right", SND_SOC_NOPM, 0, 0,
808 &da9055_dapm_mixoutr_controls[0],
809 ARRAY_SIZE(da9055_dapm_mixoutr_controls)),
810
Ashish Chavan5619d762012-10-11 16:31:05 +0530811 /* Output Enable Switches */
812 SND_SOC_DAPM_SWITCH("Headphone Left Enable", SND_SOC_NOPM, 0, 0,
813 &da9055_dapm_hp_l_control),
814 SND_SOC_DAPM_SWITCH("Headphone Right Enable", SND_SOC_NOPM, 0, 0,
815 &da9055_dapm_hp_r_control),
816 SND_SOC_DAPM_SWITCH("Lineout Enable", SND_SOC_NOPM, 0, 0,
817 &da9055_dapm_lineout_control),
818
Ashish Chavan9911f7f2012-09-21 20:16:17 +0530819 /* Output PGAs */
820 SND_SOC_DAPM_PGA("MIXOUT Left", DA9055_MIXOUT_L_CTRL, 7, 0, NULL, 0),
821 SND_SOC_DAPM_PGA("MIXOUT Right", DA9055_MIXOUT_R_CTRL, 7, 0, NULL, 0),
822 SND_SOC_DAPM_PGA("Lineout", DA9055_LINE_CTRL, 7, 0, NULL, 0),
823 SND_SOC_DAPM_PGA("Headphone Left", DA9055_HP_L_CTRL, 7, 0, NULL, 0),
824 SND_SOC_DAPM_PGA("Headphone Right", DA9055_HP_R_CTRL, 7, 0, NULL, 0),
825
826 /* Output Lines */
827 SND_SOC_DAPM_OUTPUT("HPL"),
828 SND_SOC_DAPM_OUTPUT("HPR"),
829 SND_SOC_DAPM_OUTPUT("LINE"),
830};
831
832/* DAPM audio route definition */
833static const struct snd_soc_dapm_route da9055_audio_map[] = {
834 /* Dest Connecting Widget source */
835
836 /* Input path */
837 {"Mic Left Source", "MIC1_P_N", "MIC1"},
838 {"Mic Left Source", "MIC1_P", "MIC1"},
839 {"Mic Left Source", "MIC1_N", "MIC1"},
840 {"Mic Left Source", "MIC2_L", "MIC2"},
841
842 {"Mic Right Source", "MIC2_R_L", "MIC2"},
843 {"Mic Right Source", "MIC2_R", "MIC2"},
844 {"Mic Right Source", "MIC2_L", "MIC2"},
845
846 {"Mic Left", NULL, "Mic Left Source"},
847 {"Mic Right", NULL, "Mic Right Source"},
848
849 {"Aux Left", NULL, "AUXL"},
850 {"Aux Right", NULL, "AUXR"},
851
852 {"In Mixer Left", "Mic Left Switch", "Mic Left"},
853 {"In Mixer Left", "Mic Right Switch", "Mic Right"},
854 {"In Mixer Left", "Aux Left Switch", "Aux Left"},
855
856 {"In Mixer Right", "Mic Right Switch", "Mic Right"},
857 {"In Mixer Right", "Mic Left Switch", "Mic Left"},
858 {"In Mixer Right", "Aux Right Switch", "Aux Right"},
859 {"In Mixer Right", "Mixin Left Switch", "MIXIN Left"},
860
861 {"MIXIN Left", NULL, "In Mixer Left"},
862 {"ADC Left", NULL, "MIXIN Left"},
863
864 {"MIXIN Right", NULL, "In Mixer Right"},
865 {"ADC Right", NULL, "MIXIN Right"},
866
867 {"ADC Left", NULL, "AIF"},
868 {"ADC Right", NULL, "AIF"},
869
870 /* Output path */
871 {"AIFIN Left", NULL, "AIF"},
872 {"AIFIN Right", NULL, "AIF"},
873
874 {"DAC Left Source", "ADC output left", "ADC Left"},
875 {"DAC Left Source", "ADC output right", "ADC Right"},
876 {"DAC Left Source", "AIF input left", "AIFIN Left"},
877 {"DAC Left Source", "AIF input right", "AIFIN Right"},
878
879 {"DAC Right Source", "ADC output left", "ADC Left"},
880 {"DAC Right Source", "ADC output right", "ADC Right"},
881 {"DAC Right Source", "AIF input left", "AIFIN Left"},
882 {"DAC Right Source", "AIF input right", "AIFIN Right"},
883
884 {"DAC Left", NULL, "DAC Left Source"},
885 {"DAC Right", NULL, "DAC Right Source"},
886
887 {"Out Mixer Left", "Aux Left Switch", "Aux Left"},
888 {"Out Mixer Left", "Mixin Left Switch", "MIXIN Left"},
889 {"Out Mixer Left", "Mixin Right Switch", "MIXIN Right"},
890 {"Out Mixer Left", "Aux Left Invert Switch", "Aux Left"},
891 {"Out Mixer Left", "Mixin Left Invert Switch", "MIXIN Left"},
892 {"Out Mixer Left", "Mixin Right Invert Switch", "MIXIN Right"},
893 {"Out Mixer Left", "DAC Left Switch", "DAC Left"},
894
895 {"Out Mixer Right", "Aux Right Switch", "Aux Right"},
896 {"Out Mixer Right", "Mixin Right Switch", "MIXIN Right"},
897 {"Out Mixer Right", "Mixin Left Switch", "MIXIN Left"},
898 {"Out Mixer Right", "Aux Right Invert Switch", "Aux Right"},
899 {"Out Mixer Right", "Mixin Right Invert Switch", "MIXIN Right"},
900 {"Out Mixer Right", "Mixin Left Invert Switch", "MIXIN Left"},
901 {"Out Mixer Right", "DAC Right Switch", "DAC Right"},
902
903 {"MIXOUT Left", NULL, "Out Mixer Left"},
Ashish Chavan5619d762012-10-11 16:31:05 +0530904 {"Headphone Left Enable", "Switch", "MIXOUT Left"},
905 {"Headphone Left", NULL, "Headphone Left Enable"},
Ashish Chavan9911f7f2012-09-21 20:16:17 +0530906 {"Headphone Left", NULL, "Charge Pump"},
907 {"HPL", NULL, "Headphone Left"},
908
909 {"MIXOUT Right", NULL, "Out Mixer Right"},
Ashish Chavan5619d762012-10-11 16:31:05 +0530910 {"Headphone Right Enable", "Switch", "MIXOUT Right"},
911 {"Headphone Right", NULL, "Headphone Right Enable"},
Ashish Chavan9911f7f2012-09-21 20:16:17 +0530912 {"Headphone Right", NULL, "Charge Pump"},
913 {"HPR", NULL, "Headphone Right"},
914
915 {"MIXOUT Right", NULL, "Out Mixer Right"},
Ashish Chavan5619d762012-10-11 16:31:05 +0530916 {"Lineout Enable", "Switch", "MIXOUT Right"},
917 {"Lineout", NULL, "Lineout Enable"},
Ashish Chavan9911f7f2012-09-21 20:16:17 +0530918 {"LINE", NULL, "Lineout"},
919};
920
921/* Codec private data */
922struct da9055_priv {
923 struct regmap *regmap;
924 unsigned int mclk_rate;
925 int master;
926 struct da9055_platform_data *pdata;
927};
928
929static struct reg_default da9055_reg_defaults[] = {
930 { 0x21, 0x10 },
931 { 0x22, 0x0A },
932 { 0x23, 0x00 },
933 { 0x24, 0x00 },
934 { 0x25, 0x00 },
935 { 0x26, 0x00 },
936 { 0x27, 0x0C },
937 { 0x28, 0x01 },
938 { 0x29, 0x08 },
939 { 0x2A, 0x32 },
940 { 0x2B, 0x00 },
941 { 0x30, 0x35 },
942 { 0x31, 0x35 },
943 { 0x32, 0x00 },
944 { 0x33, 0x00 },
945 { 0x34, 0x03 },
946 { 0x35, 0x03 },
947 { 0x36, 0x6F },
948 { 0x37, 0x6F },
949 { 0x38, 0x80 },
950 { 0x39, 0x01 },
951 { 0x3A, 0x01 },
952 { 0x40, 0x00 },
953 { 0x41, 0x88 },
954 { 0x42, 0x88 },
955 { 0x43, 0x08 },
956 { 0x44, 0x80 },
957 { 0x45, 0x6F },
958 { 0x46, 0x6F },
959 { 0x47, 0x61 },
960 { 0x48, 0x35 },
961 { 0x49, 0x35 },
962 { 0x4A, 0x35 },
963 { 0x4B, 0x00 },
964 { 0x4C, 0x00 },
965 { 0x60, 0x44 },
966 { 0x61, 0x44 },
967 { 0x62, 0x00 },
968 { 0x63, 0x40 },
969 { 0x64, 0x40 },
970 { 0x65, 0x40 },
971 { 0x66, 0x40 },
972 { 0x67, 0x40 },
973 { 0x68, 0x40 },
974 { 0x69, 0x48 },
975 { 0x6A, 0x40 },
976 { 0x6B, 0x41 },
977 { 0x6C, 0x40 },
978 { 0x6D, 0x40 },
979 { 0x6E, 0x10 },
980 { 0x6F, 0x10 },
981 { 0x90, 0x80 },
982 { 0x92, 0x02 },
983 { 0x93, 0x00 },
984 { 0x99, 0x00 },
985 { 0x9A, 0x00 },
986 { 0x9B, 0x00 },
987 { 0x9C, 0x3F },
988 { 0x9D, 0x00 },
989 { 0x9E, 0x3F },
990 { 0x9F, 0xFF },
991 { 0xA0, 0x71 },
992 { 0xA1, 0x00 },
993 { 0xA2, 0x00 },
994 { 0xA6, 0x00 },
995 { 0xA7, 0x00 },
996 { 0xAB, 0x00 },
997 { 0xAC, 0x00 },
998 { 0xAD, 0x00 },
999 { 0xAF, 0x08 },
1000 { 0xB0, 0x00 },
1001 { 0xB1, 0x00 },
1002 { 0xB2, 0x00 },
1003};
1004
1005static bool da9055_volatile_register(struct device *dev,
1006 unsigned int reg)
1007{
1008 switch (reg) {
1009 case DA9055_STATUS1:
1010 case DA9055_PLL_STATUS:
1011 case DA9055_AUX_L_GAIN_STATUS:
1012 case DA9055_AUX_R_GAIN_STATUS:
1013 case DA9055_MIC_L_GAIN_STATUS:
1014 case DA9055_MIC_R_GAIN_STATUS:
1015 case DA9055_MIXIN_L_GAIN_STATUS:
1016 case DA9055_MIXIN_R_GAIN_STATUS:
1017 case DA9055_ADC_L_GAIN_STATUS:
1018 case DA9055_ADC_R_GAIN_STATUS:
1019 case DA9055_DAC_L_GAIN_STATUS:
1020 case DA9055_DAC_R_GAIN_STATUS:
1021 case DA9055_HP_L_GAIN_STATUS:
1022 case DA9055_HP_R_GAIN_STATUS:
1023 case DA9055_LINE_GAIN_STATUS:
1024 case DA9055_ALC_CIC_OP_LVL_DATA:
1025 return 1;
1026 default:
1027 return 0;
1028 }
1029}
1030
1031/* Set DAI word length */
1032static int da9055_hw_params(struct snd_pcm_substream *substream,
1033 struct snd_pcm_hw_params *params,
1034 struct snd_soc_dai *dai)
1035{
1036 struct snd_soc_codec *codec = dai->codec;
1037 struct da9055_priv *da9055 = snd_soc_codec_get_drvdata(codec);
1038 u8 aif_ctrl, fs;
1039 u32 sysclk;
1040
1041 switch (params_format(params)) {
1042 case SNDRV_PCM_FORMAT_S16_LE:
1043 aif_ctrl = DA9055_AIF_WORD_S16_LE;
1044 break;
1045 case SNDRV_PCM_FORMAT_S20_3LE:
1046 aif_ctrl = DA9055_AIF_WORD_S20_3LE;
1047 break;
1048 case SNDRV_PCM_FORMAT_S24_LE:
1049 aif_ctrl = DA9055_AIF_WORD_S24_LE;
1050 break;
1051 case SNDRV_PCM_FORMAT_S32_LE:
1052 aif_ctrl = DA9055_AIF_WORD_S32_LE;
1053 break;
1054 default:
1055 return -EINVAL;
1056 }
1057
1058 /* Set AIF format */
1059 snd_soc_update_bits(codec, DA9055_AIF_CTRL, DA9055_AIF_WORD_LENGTH_MASK,
1060 aif_ctrl);
1061
1062 switch (params_rate(params)) {
1063 case 8000:
1064 fs = DA9055_SR_8000;
1065 sysclk = 3072000;
1066 break;
1067 case 11025:
1068 fs = DA9055_SR_11025;
1069 sysclk = 2822400;
1070 break;
1071 case 12000:
1072 fs = DA9055_SR_12000;
1073 sysclk = 3072000;
1074 break;
1075 case 16000:
1076 fs = DA9055_SR_16000;
1077 sysclk = 3072000;
1078 break;
1079 case 22050:
1080 fs = DA9055_SR_22050;
1081 sysclk = 2822400;
1082 break;
1083 case 32000:
1084 fs = DA9055_SR_32000;
1085 sysclk = 3072000;
1086 break;
1087 case 44100:
1088 fs = DA9055_SR_44100;
1089 sysclk = 2822400;
1090 break;
1091 case 48000:
1092 fs = DA9055_SR_48000;
1093 sysclk = 3072000;
1094 break;
1095 case 88200:
1096 fs = DA9055_SR_88200;
1097 sysclk = 2822400;
1098 break;
1099 case 96000:
1100 fs = DA9055_SR_96000;
1101 sysclk = 3072000;
1102 break;
1103 default:
1104 return -EINVAL;
1105 }
1106
1107 if (da9055->mclk_rate) {
1108 /* PLL Mode, Write actual FS */
1109 snd_soc_write(codec, DA9055_SR, fs);
1110 } else {
1111 /*
1112 * Non-PLL Mode
1113 * When PLL is bypassed, chip assumes constant MCLK of
1114 * 12.288MHz and uses sample rate value to divide this MCLK
1115 * to derive its sys clk. As sys clk has to be 256 * Fs, we
1116 * need to write constant sample rate i.e. 48KHz.
1117 */
1118 snd_soc_write(codec, DA9055_SR, DA9055_SR_48000);
1119 }
1120
1121 if (da9055->mclk_rate && (da9055->mclk_rate != sysclk)) {
1122 /* PLL Mode */
1123 if (!da9055->master) {
1124 /* PLL slave mode, enable PLL and also SRM */
1125 snd_soc_update_bits(codec, DA9055_PLL_CTRL,
1126 DA9055_PLL_EN | DA9055_PLL_SRM_EN,
1127 DA9055_PLL_EN | DA9055_PLL_SRM_EN);
1128 } else {
1129 /* PLL master mode, only enable PLL */
1130 snd_soc_update_bits(codec, DA9055_PLL_CTRL,
1131 DA9055_PLL_EN, DA9055_PLL_EN);
1132 }
1133 } else {
1134 /* Non PLL Mode, disable PLL */
1135 snd_soc_update_bits(codec, DA9055_PLL_CTRL, DA9055_PLL_EN, 0);
1136 }
1137
1138 return 0;
1139}
1140
1141/* Set DAI mode and Format */
1142static int da9055_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
1143{
1144 struct snd_soc_codec *codec = codec_dai->codec;
1145 struct da9055_priv *da9055 = snd_soc_codec_get_drvdata(codec);
1146 u8 aif_clk_mode, aif_ctrl, mode;
1147
1148 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1149 case SND_SOC_DAIFMT_CBM_CFM:
1150 /* DA9055 in I2S Master Mode */
1151 mode = 1;
1152 aif_clk_mode = DA9055_AIF_CLK_EN_MASTER_MODE;
1153 break;
1154 case SND_SOC_DAIFMT_CBS_CFS:
1155 /* DA9055 in I2S Slave Mode */
1156 mode = 0;
1157 aif_clk_mode = DA9055_AIF_CLK_EN_SLAVE_MODE;
1158 break;
1159 default:
1160 return -EINVAL;
1161 }
1162
1163 /* Don't allow change of mode if PLL is enabled */
1164 if ((snd_soc_read(codec, DA9055_PLL_CTRL) & DA9055_PLL_EN) &&
1165 (da9055->master != mode))
1166 return -EINVAL;
1167
1168 da9055->master = mode;
1169
1170 /* Only I2S is supported */
1171 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1172 case SND_SOC_DAIFMT_I2S:
1173 aif_ctrl = DA9055_AIF_FORMAT_I2S_MODE;
1174 break;
1175 case SND_SOC_DAIFMT_LEFT_J:
1176 aif_ctrl = DA9055_AIF_FORMAT_LEFT_J;
1177 break;
1178 case SND_SOC_DAIFMT_RIGHT_J:
1179 aif_ctrl = DA9055_AIF_FORMAT_RIGHT_J;
1180 break;
Ashish Chavan5e82aaa2012-10-11 13:44:39 +05301181 case SND_SOC_DAIFMT_DSP_A:
1182 aif_ctrl = DA9055_AIF_FORMAT_DSP;
1183 break;
Ashish Chavan9911f7f2012-09-21 20:16:17 +05301184 default:
1185 return -EINVAL;
1186 }
1187
1188 /* By default only 32 BCLK per WCLK is supported */
1189 aif_clk_mode |= DA9055_AIF_BCLKS_PER_WCLK_32;
1190
1191 snd_soc_update_bits(codec, DA9055_AIF_CLK_MODE,
1192 (DA9055_AIF_CLK_MODE_MASK | DA9055_AIF_BCLK_MASK),
1193 aif_clk_mode);
1194 snd_soc_update_bits(codec, DA9055_AIF_CTRL, DA9055_AIF_FORMAT_MASK,
1195 aif_ctrl);
1196 return 0;
1197}
1198
1199static int da9055_mute(struct snd_soc_dai *dai, int mute)
1200{
1201 struct snd_soc_codec *codec = dai->codec;
1202
1203 if (mute) {
1204 snd_soc_update_bits(codec, DA9055_DAC_L_CTRL,
1205 DA9055_DAC_L_MUTE_EN, DA9055_DAC_L_MUTE_EN);
1206 snd_soc_update_bits(codec, DA9055_DAC_R_CTRL,
1207 DA9055_DAC_R_MUTE_EN, DA9055_DAC_R_MUTE_EN);
1208 } else {
1209 snd_soc_update_bits(codec, DA9055_DAC_L_CTRL,
1210 DA9055_DAC_L_MUTE_EN, 0);
1211 snd_soc_update_bits(codec, DA9055_DAC_R_CTRL,
1212 DA9055_DAC_R_MUTE_EN, 0);
1213 }
1214
1215 return 0;
1216}
1217
1218#define DA9055_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
1219 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
1220
1221static int da9055_set_dai_sysclk(struct snd_soc_dai *codec_dai,
1222 int clk_id, unsigned int freq, int dir)
1223{
1224 struct snd_soc_codec *codec = codec_dai->codec;
1225 struct da9055_priv *da9055 = snd_soc_codec_get_drvdata(codec);
1226
1227 switch (clk_id) {
1228 case DA9055_CLKSRC_MCLK:
1229 switch (freq) {
1230 case 11289600:
1231 case 12000000:
1232 case 12288000:
1233 case 13000000:
1234 case 13500000:
1235 case 14400000:
1236 case 19200000:
1237 case 19680000:
1238 case 19800000:
1239 da9055->mclk_rate = freq;
1240 return 0;
1241 default:
1242 dev_err(codec_dai->dev, "Unsupported MCLK value %d\n",
1243 freq);
1244 return -EINVAL;
1245 }
1246 break;
1247 default:
1248 dev_err(codec_dai->dev, "Unknown clock source %d\n", clk_id);
1249 return -EINVAL;
1250 }
1251}
1252
1253/*
1254 * da9055_set_dai_pll : Configure the codec PLL
1255 * @param codec_dai : Pointer to codec DAI
1256 * @param pll_id : da9055 has only one pll, so pll_id is always zero
1257 * @param fref : Input MCLK frequency
1258 * @param fout : FsDM value
1259 * @return int : Zero for success, negative error code for error
1260 *
1261 * Note: Supported PLL input frequencies are 11.2896MHz, 12MHz, 12.288MHz,
1262 * 13MHz, 13.5MHz, 14.4MHz, 19.2MHz, 19.6MHz and 19.8MHz
1263 */
1264static int da9055_set_dai_pll(struct snd_soc_dai *codec_dai, int pll_id,
1265 int source, unsigned int fref, unsigned int fout)
1266{
1267 struct snd_soc_codec *codec = codec_dai->codec;
1268 struct da9055_priv *da9055 = snd_soc_codec_get_drvdata(codec);
1269
1270 u8 pll_frac_top, pll_frac_bot, pll_integer, cnt;
1271
1272 /* Disable PLL before setting the divisors */
1273 snd_soc_update_bits(codec, DA9055_PLL_CTRL, DA9055_PLL_EN, 0);
1274
1275 /* In slave mode, there is only one set of divisors */
1276 if (!da9055->master && (fout != 2822400))
1277 goto pll_err;
1278
1279 /* Search pll div array for correct divisors */
1280 for (cnt = 0; cnt < ARRAY_SIZE(da9055_pll_div); cnt++) {
1281 /* Check fref, mode and fout */
1282 if ((fref == da9055_pll_div[cnt].fref) &&
1283 (da9055->master == da9055_pll_div[cnt].mode) &&
1284 (fout == da9055_pll_div[cnt].fout)) {
1285 /* All match, pick up divisors */
1286 pll_frac_top = da9055_pll_div[cnt].frac_top;
1287 pll_frac_bot = da9055_pll_div[cnt].frac_bot;
1288 pll_integer = da9055_pll_div[cnt].integer;
1289 break;
1290 }
1291 }
1292 if (cnt >= ARRAY_SIZE(da9055_pll_div))
1293 goto pll_err;
1294
1295 /* Write PLL dividers */
1296 snd_soc_write(codec, DA9055_PLL_FRAC_TOP, pll_frac_top);
1297 snd_soc_write(codec, DA9055_PLL_FRAC_BOT, pll_frac_bot);
1298 snd_soc_write(codec, DA9055_PLL_INTEGER, pll_integer);
1299
1300 return 0;
1301pll_err:
1302 dev_err(codec_dai->dev, "Error in setting up PLL\n");
1303 return -EINVAL;
1304}
1305
1306/* DAI operations */
1307static const struct snd_soc_dai_ops da9055_dai_ops = {
1308 .hw_params = da9055_hw_params,
1309 .set_fmt = da9055_set_dai_fmt,
1310 .set_sysclk = da9055_set_dai_sysclk,
1311 .set_pll = da9055_set_dai_pll,
1312 .digital_mute = da9055_mute,
1313};
1314
1315static struct snd_soc_dai_driver da9055_dai = {
1316 .name = "da9055-hifi",
1317 /* Playback Capabilities */
1318 .playback = {
1319 .stream_name = "Playback",
1320 .channels_min = 1,
1321 .channels_max = 2,
1322 .rates = SNDRV_PCM_RATE_8000_96000,
1323 .formats = DA9055_FORMATS,
1324 },
1325 /* Capture Capabilities */
1326 .capture = {
1327 .stream_name = "Capture",
1328 .channels_min = 1,
1329 .channels_max = 2,
1330 .rates = SNDRV_PCM_RATE_8000_96000,
1331 .formats = DA9055_FORMATS,
1332 },
1333 .ops = &da9055_dai_ops,
1334 .symmetric_rates = 1,
1335};
1336
1337static int da9055_set_bias_level(struct snd_soc_codec *codec,
1338 enum snd_soc_bias_level level)
1339{
1340 switch (level) {
1341 case SND_SOC_BIAS_ON:
1342 case SND_SOC_BIAS_PREPARE:
1343 break;
1344 case SND_SOC_BIAS_STANDBY:
1345 if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
1346 /* Enable VMID reference & master bias */
1347 snd_soc_update_bits(codec, DA9055_REFERENCES,
1348 DA9055_VMID_EN | DA9055_BIAS_EN,
1349 DA9055_VMID_EN | DA9055_BIAS_EN);
1350 }
1351 break;
1352 case SND_SOC_BIAS_OFF:
1353 /* Disable VMID reference & master bias */
1354 snd_soc_update_bits(codec, DA9055_REFERENCES,
1355 DA9055_VMID_EN | DA9055_BIAS_EN, 0);
1356 break;
1357 }
1358 codec->dapm.bias_level = level;
1359 return 0;
1360}
1361
1362static int da9055_probe(struct snd_soc_codec *codec)
1363{
1364 int ret;
1365 struct da9055_priv *da9055 = snd_soc_codec_get_drvdata(codec);
1366
1367 codec->control_data = da9055->regmap;
1368 ret = snd_soc_codec_set_cache_io(codec, 8, 8, SND_SOC_REGMAP);
1369 if (ret < 0) {
1370 dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
1371 return ret;
1372 }
1373
1374 /* Enable all Gain Ramps */
1375 snd_soc_update_bits(codec, DA9055_AUX_L_CTRL,
1376 DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
1377 snd_soc_update_bits(codec, DA9055_AUX_R_CTRL,
1378 DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
1379 snd_soc_update_bits(codec, DA9055_MIXIN_L_CTRL,
1380 DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
1381 snd_soc_update_bits(codec, DA9055_MIXIN_R_CTRL,
1382 DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
1383 snd_soc_update_bits(codec, DA9055_ADC_L_CTRL,
1384 DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
1385 snd_soc_update_bits(codec, DA9055_ADC_R_CTRL,
1386 DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
1387 snd_soc_update_bits(codec, DA9055_DAC_L_CTRL,
1388 DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
1389 snd_soc_update_bits(codec, DA9055_DAC_R_CTRL,
1390 DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
1391 snd_soc_update_bits(codec, DA9055_HP_L_CTRL,
1392 DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
1393 snd_soc_update_bits(codec, DA9055_HP_R_CTRL,
1394 DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
1395 snd_soc_update_bits(codec, DA9055_LINE_CTRL,
1396 DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
1397
1398 /*
Ashish Chavan5619d762012-10-11 16:31:05 +05301399 * There are two separate control bits for input and output mixers.
Ashish Chavan9911f7f2012-09-21 20:16:17 +05301400 * One to enable corresponding amplifier and other to enable its
1401 * output. As amplifier bits are related to power control, they are
1402 * being managed by DAPM while other (non power related) bits are
1403 * enabled here
1404 */
1405 snd_soc_update_bits(codec, DA9055_MIXIN_L_CTRL,
1406 DA9055_MIXIN_L_MIX_EN, DA9055_MIXIN_L_MIX_EN);
1407 snd_soc_update_bits(codec, DA9055_MIXIN_R_CTRL,
1408 DA9055_MIXIN_R_MIX_EN, DA9055_MIXIN_R_MIX_EN);
1409
1410 snd_soc_update_bits(codec, DA9055_MIXOUT_L_CTRL,
1411 DA9055_MIXOUT_L_MIX_EN, DA9055_MIXOUT_L_MIX_EN);
1412 snd_soc_update_bits(codec, DA9055_MIXOUT_R_CTRL,
1413 DA9055_MIXOUT_R_MIX_EN, DA9055_MIXOUT_R_MIX_EN);
1414
Ashish Chavan9911f7f2012-09-21 20:16:17 +05301415 /* Set this as per your system configuration */
1416 snd_soc_write(codec, DA9055_PLL_CTRL, DA9055_PLL_INDIV_10_20_MHZ);
1417
1418 /* Set platform data values */
1419 if (da9055->pdata) {
1420 /* set mic bias source */
1421 if (da9055->pdata->micbias_source) {
1422 snd_soc_update_bits(codec, DA9055_MIXIN_R_SELECT,
1423 DA9055_MICBIAS2_EN,
1424 DA9055_MICBIAS2_EN);
1425 } else {
1426 snd_soc_update_bits(codec, DA9055_MIXIN_R_SELECT,
1427 DA9055_MICBIAS2_EN, 0);
1428 }
1429 /* set mic bias voltage */
1430 switch (da9055->pdata->micbias) {
1431 case DA9055_MICBIAS_2_2V:
1432 case DA9055_MICBIAS_2_1V:
1433 case DA9055_MICBIAS_1_8V:
1434 case DA9055_MICBIAS_1_6V:
1435 snd_soc_update_bits(codec, DA9055_MIC_CONFIG,
1436 DA9055_MICBIAS_LEVEL_MASK,
1437 (da9055->pdata->micbias) << 4);
1438 break;
1439 }
1440 }
1441 return 0;
1442}
1443
1444static struct snd_soc_codec_driver soc_codec_dev_da9055 = {
1445 .probe = da9055_probe,
1446 .set_bias_level = da9055_set_bias_level,
1447
1448 .controls = da9055_snd_controls,
1449 .num_controls = ARRAY_SIZE(da9055_snd_controls),
1450
1451 .dapm_widgets = da9055_dapm_widgets,
1452 .num_dapm_widgets = ARRAY_SIZE(da9055_dapm_widgets),
1453 .dapm_routes = da9055_audio_map,
1454 .num_dapm_routes = ARRAY_SIZE(da9055_audio_map),
1455};
1456
1457static const struct regmap_config da9055_regmap_config = {
1458 .reg_bits = 8,
1459 .val_bits = 8,
1460
1461 .reg_defaults = da9055_reg_defaults,
1462 .num_reg_defaults = ARRAY_SIZE(da9055_reg_defaults),
1463 .volatile_reg = da9055_volatile_register,
1464 .cache_type = REGCACHE_RBTREE,
1465};
1466
1467static int __devinit da9055_i2c_probe(struct i2c_client *i2c,
1468 const struct i2c_device_id *id)
1469{
1470 struct da9055_priv *da9055;
1471 struct da9055_platform_data *pdata = dev_get_platdata(&i2c->dev);
1472 int ret;
1473
1474 da9055 = devm_kzalloc(&i2c->dev, sizeof(struct da9055_priv),
1475 GFP_KERNEL);
1476 if (!da9055)
1477 return -ENOMEM;
1478
1479 if (pdata)
1480 da9055->pdata = pdata;
1481
1482 i2c_set_clientdata(i2c, da9055);
1483
1484 da9055->regmap = devm_regmap_init_i2c(i2c, &da9055_regmap_config);
1485 if (IS_ERR(da9055->regmap)) {
1486 ret = PTR_ERR(da9055->regmap);
1487 dev_err(&i2c->dev, "regmap_init() failed: %d\n", ret);
1488 return ret;
1489 }
1490
1491 ret = snd_soc_register_codec(&i2c->dev,
1492 &soc_codec_dev_da9055, &da9055_dai, 1);
1493 if (ret < 0) {
1494 dev_err(&i2c->dev, "Failed to register da9055 codec: %d\n",
1495 ret);
1496 }
1497 return ret;
1498}
1499
1500static int __devexit da9055_remove(struct i2c_client *client)
1501{
1502 snd_soc_unregister_codec(&client->dev);
1503 return 0;
1504}
1505
1506static const struct i2c_device_id da9055_i2c_id[] = {
1507 { "da9055", 0 },
1508 { }
1509};
1510MODULE_DEVICE_TABLE(i2c, da9055_i2c_id);
1511
1512/* I2C codec control layer */
1513static struct i2c_driver da9055_i2c_driver = {
1514 .driver = {
1515 .name = "da9055",
1516 .owner = THIS_MODULE,
1517 },
1518 .probe = da9055_i2c_probe,
1519 .remove = __devexit_p(da9055_remove),
1520 .id_table = da9055_i2c_id,
1521};
1522
1523module_i2c_driver(da9055_i2c_driver);
1524
1525MODULE_DESCRIPTION("ASoC DA9055 Codec driver");
1526MODULE_AUTHOR("David Chen, Ashish Chavan");
1527MODULE_LICENSE("GPL");