blob: 757c83387a296a556a14d5bf49ce8983ee107003 [file] [log] [blame]
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001/*
2 * New driver for Marvell Yukon chipset and SysKonnect Gigabit
3 * Ethernet adapters. Based on earlier sk98lin, e100 and
4 * FreeBSD if_sk drivers.
5 *
6 * This driver intentionally does not support all the features
7 * of the original driver such as link fail-over and link management because
8 * those should be done at higher levels.
9 *
Stephen Hemminger747802a2005-06-27 11:33:16 -070010 * Copyright (C) 2004, 2005 Stephen Hemminger <shemminger@osdl.org>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040011 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
25 */
26
27#include <linux/config.h>
28#include <linux/kernel.h>
29#include <linux/module.h>
30#include <linux/moduleparam.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/ethtool.h>
34#include <linux/pci.h>
35#include <linux/if_vlan.h>
36#include <linux/ip.h>
37#include <linux/delay.h>
38#include <linux/crc32.h>
Al Viro40754002005-04-03 09:15:52 +010039#include <linux/dma-mapping.h>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040040#include <asm/irq.h>
41
42#include "skge.h"
43
44#define DRV_NAME "skge"
Stephen Hemminger54cfb5a2005-08-16 14:01:05 -070045#define DRV_VERSION "0.9"
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040046#define PFX DRV_NAME " "
47
48#define DEFAULT_TX_RING_SIZE 128
49#define DEFAULT_RX_RING_SIZE 512
50#define MAX_TX_RING_SIZE 1024
51#define MAX_RX_RING_SIZE 4096
Stephen Hemminger19a33d42005-06-27 11:33:15 -070052#define RX_COPY_THRESHOLD 128
53#define RX_BUF_SIZE 1536
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040054#define PHY_RETRIES 1000
55#define ETH_JUMBO_MTU 9000
56#define TX_WATCHDOG (5 * HZ)
57#define NAPI_WEIGHT 64
Stephen Hemminger6abebb52005-07-22 16:26:10 -070058#define BLINK_MS 250
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040059
60MODULE_DESCRIPTION("SysKonnect Gigabit Ethernet driver");
61MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
62MODULE_LICENSE("GPL");
63MODULE_VERSION(DRV_VERSION);
64
65static const u32 default_msg
66 = NETIF_MSG_DRV| NETIF_MSG_PROBE| NETIF_MSG_LINK
67 | NETIF_MSG_IFUP| NETIF_MSG_IFDOWN;
68
69static int debug = -1; /* defaults above */
70module_param(debug, int, 0);
71MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
72
73static const struct pci_device_id skge_id_table[] = {
Stephen Hemminger275834d2005-06-27 11:33:03 -070074 { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940) },
75 { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940B) },
76 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_GE) },
77 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_YU) },
Stephen Hemminger275834d2005-06-27 11:33:03 -070078 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, PCI_DEVICE_ID_DLINK_DGE510T), },
79 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4320) },
80 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5005) }, /* Belkin */
81 { PCI_DEVICE(PCI_VENDOR_ID_CNET, PCI_DEVICE_ID_CNET_GIGACARD) },
Stephen Hemminger275834d2005-06-27 11:33:03 -070082 { PCI_DEVICE(PCI_VENDOR_ID_LINKSYS, PCI_DEVICE_ID_LINKSYS_EG1064) },
Francois Romieu86f0cd52005-08-24 01:14:23 +020083 { PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0015, },
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040084 { 0 }
85};
86MODULE_DEVICE_TABLE(pci, skge_id_table);
87
88static int skge_up(struct net_device *dev);
89static int skge_down(struct net_device *dev);
90static void skge_tx_clean(struct skge_port *skge);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -070091static void xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
92static void gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040093static void genesis_get_stats(struct skge_port *skge, u64 *data);
94static void yukon_get_stats(struct skge_port *skge, u64 *data);
95static void yukon_init(struct skge_hw *hw, int port);
96static void yukon_reset(struct skge_hw *hw, int port);
97static void genesis_mac_init(struct skge_hw *hw, int port);
98static void genesis_reset(struct skge_hw *hw, int port);
Stephen Hemminger45bada62005-06-27 11:33:12 -070099static void genesis_link_up(struct skge_port *skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400100
Stephen Hemminger7e676d92005-06-27 11:33:13 -0700101/* Avoid conditionals by using array */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400102static const int txqaddr[] = { Q_XA1, Q_XA2 };
103static const int rxqaddr[] = { Q_R1, Q_R2 };
104static const u32 rxirqmask[] = { IS_R1_F, IS_R2_F };
105static const u32 txirqmask[] = { IS_XA1_F, IS_XA2_F };
Stephen Hemminger7e676d92005-06-27 11:33:13 -0700106static const u32 portirqmask[] = { IS_PORT_1, IS_PORT_2 };
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400107
108/* Don't need to look at whole 16K.
109 * last interesting register is descriptor poll timer.
110 */
111#define SKGE_REGS_LEN (29*128)
112
113static int skge_get_regs_len(struct net_device *dev)
114{
115 return SKGE_REGS_LEN;
116}
117
118/*
119 * Returns copy of control register region
120 * I/O region is divided into banks and certain regions are unreadable
121 */
122static void skge_get_regs(struct net_device *dev, struct ethtool_regs *regs,
123 void *p)
124{
125 const struct skge_port *skge = netdev_priv(dev);
126 unsigned long offs;
127 const void __iomem *io = skge->hw->regs;
128 static const unsigned long bankmap
129 = (1<<0) | (1<<2) | (1<<8) | (1<<9)
130 | (1<<12) | (1<<13) | (1<<14) | (1<<15) | (1<<16)
131 | (1<<17) | (1<<20) | (1<<21) | (1<<22) | (1<<23)
132 | (1<<24) | (1<<25) | (1<<26) | (1<<27) | (1<<28);
133
134 regs->version = 1;
135 for (offs = 0; offs < regs->len; offs += 128) {
136 u32 len = min_t(u32, 128, regs->len - offs);
137
138 if (bankmap & (1<<(offs/128)))
139 memcpy_fromio(p + offs, io + offs, len);
140 else
141 memset(p + offs, 0, len);
142 }
143}
144
145/* Wake on Lan only supported on Yukon chps with rev 1 or above */
146static int wol_supported(const struct skge_hw *hw)
147{
148 return !((hw->chip_id == CHIP_ID_GENESIS ||
Stephen Hemminger981d0372005-06-27 11:33:06 -0700149 (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400150}
151
152static void skge_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
153{
154 struct skge_port *skge = netdev_priv(dev);
155
156 wol->supported = wol_supported(skge->hw) ? WAKE_MAGIC : 0;
157 wol->wolopts = skge->wol ? WAKE_MAGIC : 0;
158}
159
160static int skge_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
161{
162 struct skge_port *skge = netdev_priv(dev);
163 struct skge_hw *hw = skge->hw;
164
Stephen Hemminger95566062005-06-27 11:33:02 -0700165 if (wol->wolopts != WAKE_MAGIC && wol->wolopts != 0)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400166 return -EOPNOTSUPP;
167
168 if (wol->wolopts == WAKE_MAGIC && !wol_supported(hw))
169 return -EOPNOTSUPP;
170
171 skge->wol = wol->wolopts == WAKE_MAGIC;
172
173 if (skge->wol) {
174 memcpy_toio(hw->regs + WOL_MAC_ADDR, dev->dev_addr, ETH_ALEN);
175
176 skge_write16(hw, WOL_CTRL_STAT,
177 WOL_CTL_ENA_PME_ON_MAGIC_PKT |
178 WOL_CTL_ENA_MAGIC_PKT_UNIT);
179 } else
180 skge_write16(hw, WOL_CTRL_STAT, WOL_CTL_DEFAULT);
181
182 return 0;
183}
184
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700185/* Determine supported/adverised modes based on hardware.
186 * Note: ethtoool ADVERTISED_xxx == SUPPORTED_xxx
187 */
188static u32 skge_supported_modes(const struct skge_hw *hw)
189{
190 u32 supported;
191
Stephen Hemminger5e1705d2005-08-16 14:00:58 -0700192 if (hw->copper) {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700193 supported = SUPPORTED_10baseT_Half
194 | SUPPORTED_10baseT_Full
195 | SUPPORTED_100baseT_Half
196 | SUPPORTED_100baseT_Full
197 | SUPPORTED_1000baseT_Half
198 | SUPPORTED_1000baseT_Full
199 | SUPPORTED_Autoneg| SUPPORTED_TP;
200
201 if (hw->chip_id == CHIP_ID_GENESIS)
202 supported &= ~(SUPPORTED_10baseT_Half
203 | SUPPORTED_10baseT_Full
204 | SUPPORTED_100baseT_Half
205 | SUPPORTED_100baseT_Full);
206
207 else if (hw->chip_id == CHIP_ID_YUKON)
208 supported &= ~SUPPORTED_1000baseT_Half;
209 } else
210 supported = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
211 | SUPPORTED_Autoneg;
212
213 return supported;
214}
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400215
216static int skge_get_settings(struct net_device *dev,
217 struct ethtool_cmd *ecmd)
218{
219 struct skge_port *skge = netdev_priv(dev);
220 struct skge_hw *hw = skge->hw;
221
222 ecmd->transceiver = XCVR_INTERNAL;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700223 ecmd->supported = skge_supported_modes(hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400224
Stephen Hemminger5e1705d2005-08-16 14:00:58 -0700225 if (hw->copper) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400226 ecmd->port = PORT_TP;
227 ecmd->phy_address = hw->phy_addr;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700228 } else
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400229 ecmd->port = PORT_FIBRE;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400230
231 ecmd->advertising = skge->advertising;
232 ecmd->autoneg = skge->autoneg;
233 ecmd->speed = skge->speed;
234 ecmd->duplex = skge->duplex;
235 return 0;
236}
237
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400238static int skge_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
239{
240 struct skge_port *skge = netdev_priv(dev);
241 const struct skge_hw *hw = skge->hw;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700242 u32 supported = skge_supported_modes(hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400243
244 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700245 ecmd->advertising = supported;
246 skge->duplex = -1;
247 skge->speed = -1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400248 } else {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700249 u32 setting;
250
Stephen Hemminger2c668512005-07-22 16:26:07 -0700251 switch (ecmd->speed) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400252 case SPEED_1000:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700253 if (ecmd->duplex == DUPLEX_FULL)
254 setting = SUPPORTED_1000baseT_Full;
255 else if (ecmd->duplex == DUPLEX_HALF)
256 setting = SUPPORTED_1000baseT_Half;
257 else
258 return -EINVAL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400259 break;
260 case SPEED_100:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700261 if (ecmd->duplex == DUPLEX_FULL)
262 setting = SUPPORTED_100baseT_Full;
263 else if (ecmd->duplex == DUPLEX_HALF)
264 setting = SUPPORTED_100baseT_Half;
265 else
266 return -EINVAL;
267 break;
268
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400269 case SPEED_10:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700270 if (ecmd->duplex == DUPLEX_FULL)
271 setting = SUPPORTED_10baseT_Full;
272 else if (ecmd->duplex == DUPLEX_HALF)
273 setting = SUPPORTED_10baseT_Half;
274 else
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400275 return -EINVAL;
276 break;
277 default:
278 return -EINVAL;
279 }
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700280
281 if ((setting & supported) == 0)
282 return -EINVAL;
283
284 skge->speed = ecmd->speed;
285 skge->duplex = ecmd->duplex;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400286 }
287
288 skge->autoneg = ecmd->autoneg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400289 skge->advertising = ecmd->advertising;
290
291 if (netif_running(dev)) {
292 skge_down(dev);
293 skge_up(dev);
294 }
295 return (0);
296}
297
298static void skge_get_drvinfo(struct net_device *dev,
299 struct ethtool_drvinfo *info)
300{
301 struct skge_port *skge = netdev_priv(dev);
302
303 strcpy(info->driver, DRV_NAME);
304 strcpy(info->version, DRV_VERSION);
305 strcpy(info->fw_version, "N/A");
306 strcpy(info->bus_info, pci_name(skge->hw->pdev));
307}
308
309static const struct skge_stat {
310 char name[ETH_GSTRING_LEN];
311 u16 xmac_offset;
312 u16 gma_offset;
313} skge_stats[] = {
314 { "tx_bytes", XM_TXO_OK_HI, GM_TXO_OK_HI },
315 { "rx_bytes", XM_RXO_OK_HI, GM_RXO_OK_HI },
316
317 { "tx_broadcast", XM_TXF_BC_OK, GM_TXF_BC_OK },
318 { "rx_broadcast", XM_RXF_BC_OK, GM_RXF_BC_OK },
319 { "tx_multicast", XM_TXF_MC_OK, GM_TXF_MC_OK },
320 { "rx_multicast", XM_RXF_MC_OK, GM_RXF_MC_OK },
321 { "tx_unicast", XM_TXF_UC_OK, GM_TXF_UC_OK },
322 { "rx_unicast", XM_RXF_UC_OK, GM_RXF_UC_OK },
323 { "tx_mac_pause", XM_TXF_MPAUSE, GM_TXF_MPAUSE },
324 { "rx_mac_pause", XM_RXF_MPAUSE, GM_RXF_MPAUSE },
325
326 { "collisions", XM_TXF_SNG_COL, GM_TXF_SNG_COL },
327 { "multi_collisions", XM_TXF_MUL_COL, GM_TXF_MUL_COL },
328 { "aborted", XM_TXF_ABO_COL, GM_TXF_ABO_COL },
329 { "late_collision", XM_TXF_LAT_COL, GM_TXF_LAT_COL },
330 { "fifo_underrun", XM_TXE_FIFO_UR, GM_TXE_FIFO_UR },
331 { "fifo_overflow", XM_RXE_FIFO_OV, GM_RXE_FIFO_OV },
332
333 { "rx_toolong", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
334 { "rx_jabber", XM_RXF_JAB_PKT, GM_RXF_JAB_PKT },
335 { "rx_runt", XM_RXE_RUNT, GM_RXE_FRAG },
336 { "rx_too_long", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
337 { "rx_fcs_error", XM_RXF_FCS_ERR, GM_RXF_FCS_ERR },
338};
339
340static int skge_get_stats_count(struct net_device *dev)
341{
342 return ARRAY_SIZE(skge_stats);
343}
344
345static void skge_get_ethtool_stats(struct net_device *dev,
346 struct ethtool_stats *stats, u64 *data)
347{
348 struct skge_port *skge = netdev_priv(dev);
349
350 if (skge->hw->chip_id == CHIP_ID_GENESIS)
351 genesis_get_stats(skge, data);
352 else
353 yukon_get_stats(skge, data);
354}
355
356/* Use hardware MIB variables for critical path statistics and
357 * transmit feedback not reported at interrupt.
358 * Other errors are accounted for in interrupt handler.
359 */
360static struct net_device_stats *skge_get_stats(struct net_device *dev)
361{
362 struct skge_port *skge = netdev_priv(dev);
363 u64 data[ARRAY_SIZE(skge_stats)];
364
365 if (skge->hw->chip_id == CHIP_ID_GENESIS)
366 genesis_get_stats(skge, data);
367 else
368 yukon_get_stats(skge, data);
369
370 skge->net_stats.tx_bytes = data[0];
371 skge->net_stats.rx_bytes = data[1];
372 skge->net_stats.tx_packets = data[2] + data[4] + data[6];
373 skge->net_stats.rx_packets = data[3] + data[5] + data[7];
374 skge->net_stats.multicast = data[5] + data[7];
375 skge->net_stats.collisions = data[10];
376 skge->net_stats.tx_aborted_errors = data[12];
377
378 return &skge->net_stats;
379}
380
381static void skge_get_strings(struct net_device *dev, u32 stringset, u8 *data)
382{
383 int i;
384
Stephen Hemminger95566062005-06-27 11:33:02 -0700385 switch (stringset) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400386 case ETH_SS_STATS:
387 for (i = 0; i < ARRAY_SIZE(skge_stats); i++)
388 memcpy(data + i * ETH_GSTRING_LEN,
389 skge_stats[i].name, ETH_GSTRING_LEN);
390 break;
391 }
392}
393
394static void skge_get_ring_param(struct net_device *dev,
395 struct ethtool_ringparam *p)
396{
397 struct skge_port *skge = netdev_priv(dev);
398
399 p->rx_max_pending = MAX_RX_RING_SIZE;
400 p->tx_max_pending = MAX_TX_RING_SIZE;
401 p->rx_mini_max_pending = 0;
402 p->rx_jumbo_max_pending = 0;
403
404 p->rx_pending = skge->rx_ring.count;
405 p->tx_pending = skge->tx_ring.count;
406 p->rx_mini_pending = 0;
407 p->rx_jumbo_pending = 0;
408}
409
410static int skge_set_ring_param(struct net_device *dev,
411 struct ethtool_ringparam *p)
412{
413 struct skge_port *skge = netdev_priv(dev);
414
415 if (p->rx_pending == 0 || p->rx_pending > MAX_RX_RING_SIZE ||
416 p->tx_pending == 0 || p->tx_pending > MAX_TX_RING_SIZE)
417 return -EINVAL;
418
419 skge->rx_ring.count = p->rx_pending;
420 skge->tx_ring.count = p->tx_pending;
421
422 if (netif_running(dev)) {
423 skge_down(dev);
424 skge_up(dev);
425 }
426
427 return 0;
428}
429
430static u32 skge_get_msglevel(struct net_device *netdev)
431{
432 struct skge_port *skge = netdev_priv(netdev);
433 return skge->msg_enable;
434}
435
436static void skge_set_msglevel(struct net_device *netdev, u32 value)
437{
438 struct skge_port *skge = netdev_priv(netdev);
439 skge->msg_enable = value;
440}
441
442static int skge_nway_reset(struct net_device *dev)
443{
444 struct skge_port *skge = netdev_priv(dev);
445 struct skge_hw *hw = skge->hw;
446 int port = skge->port;
447
448 if (skge->autoneg != AUTONEG_ENABLE || !netif_running(dev))
449 return -EINVAL;
450
451 spin_lock_bh(&hw->phy_lock);
452 if (hw->chip_id == CHIP_ID_GENESIS) {
453 genesis_reset(hw, port);
454 genesis_mac_init(hw, port);
455 } else {
456 yukon_reset(hw, port);
457 yukon_init(hw, port);
458 }
459 spin_unlock_bh(&hw->phy_lock);
460 return 0;
461}
462
463static int skge_set_sg(struct net_device *dev, u32 data)
464{
465 struct skge_port *skge = netdev_priv(dev);
466 struct skge_hw *hw = skge->hw;
467
468 if (hw->chip_id == CHIP_ID_GENESIS && data)
469 return -EOPNOTSUPP;
470 return ethtool_op_set_sg(dev, data);
471}
472
473static int skge_set_tx_csum(struct net_device *dev, u32 data)
474{
475 struct skge_port *skge = netdev_priv(dev);
476 struct skge_hw *hw = skge->hw;
477
478 if (hw->chip_id == CHIP_ID_GENESIS && data)
479 return -EOPNOTSUPP;
480
481 return ethtool_op_set_tx_csum(dev, data);
482}
483
484static u32 skge_get_rx_csum(struct net_device *dev)
485{
486 struct skge_port *skge = netdev_priv(dev);
487
488 return skge->rx_csum;
489}
490
491/* Only Yukon supports checksum offload. */
492static int skge_set_rx_csum(struct net_device *dev, u32 data)
493{
494 struct skge_port *skge = netdev_priv(dev);
495
496 if (skge->hw->chip_id == CHIP_ID_GENESIS && data)
497 return -EOPNOTSUPP;
498
499 skge->rx_csum = data;
500 return 0;
501}
502
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400503static void skge_get_pauseparam(struct net_device *dev,
504 struct ethtool_pauseparam *ecmd)
505{
506 struct skge_port *skge = netdev_priv(dev);
507
508 ecmd->tx_pause = (skge->flow_control == FLOW_MODE_LOC_SEND)
509 || (skge->flow_control == FLOW_MODE_SYMMETRIC);
510 ecmd->rx_pause = (skge->flow_control == FLOW_MODE_REM_SEND)
511 || (skge->flow_control == FLOW_MODE_SYMMETRIC);
512
513 ecmd->autoneg = skge->autoneg;
514}
515
516static int skge_set_pauseparam(struct net_device *dev,
517 struct ethtool_pauseparam *ecmd)
518{
519 struct skge_port *skge = netdev_priv(dev);
520
521 skge->autoneg = ecmd->autoneg;
522 if (ecmd->rx_pause && ecmd->tx_pause)
523 skge->flow_control = FLOW_MODE_SYMMETRIC;
Stephen Hemminger95566062005-06-27 11:33:02 -0700524 else if (ecmd->rx_pause && !ecmd->tx_pause)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400525 skge->flow_control = FLOW_MODE_REM_SEND;
Stephen Hemminger95566062005-06-27 11:33:02 -0700526 else if (!ecmd->rx_pause && ecmd->tx_pause)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400527 skge->flow_control = FLOW_MODE_LOC_SEND;
528 else
529 skge->flow_control = FLOW_MODE_NONE;
530
531 if (netif_running(dev)) {
532 skge_down(dev);
533 skge_up(dev);
534 }
535 return 0;
536}
537
538/* Chip internal frequency for clock calculations */
539static inline u32 hwkhz(const struct skge_hw *hw)
540{
541 if (hw->chip_id == CHIP_ID_GENESIS)
542 return 53215; /* or: 53.125 MHz */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400543 else
544 return 78215; /* or: 78.125 MHz */
545}
546
547/* Chip hz to microseconds */
548static inline u32 skge_clk2usec(const struct skge_hw *hw, u32 ticks)
549{
550 return (ticks * 1000) / hwkhz(hw);
551}
552
553/* Microseconds to chip hz */
554static inline u32 skge_usecs2clk(const struct skge_hw *hw, u32 usec)
555{
556 return hwkhz(hw) * usec / 1000;
557}
558
559static int skge_get_coalesce(struct net_device *dev,
560 struct ethtool_coalesce *ecmd)
561{
562 struct skge_port *skge = netdev_priv(dev);
563 struct skge_hw *hw = skge->hw;
564 int port = skge->port;
565
566 ecmd->rx_coalesce_usecs = 0;
567 ecmd->tx_coalesce_usecs = 0;
568
569 if (skge_read32(hw, B2_IRQM_CTRL) & TIM_START) {
570 u32 delay = skge_clk2usec(hw, skge_read32(hw, B2_IRQM_INI));
571 u32 msk = skge_read32(hw, B2_IRQM_MSK);
572
573 if (msk & rxirqmask[port])
574 ecmd->rx_coalesce_usecs = delay;
575 if (msk & txirqmask[port])
576 ecmd->tx_coalesce_usecs = delay;
577 }
578
579 return 0;
580}
581
582/* Note: interrupt timer is per board, but can turn on/off per port */
583static int skge_set_coalesce(struct net_device *dev,
584 struct ethtool_coalesce *ecmd)
585{
586 struct skge_port *skge = netdev_priv(dev);
587 struct skge_hw *hw = skge->hw;
588 int port = skge->port;
589 u32 msk = skge_read32(hw, B2_IRQM_MSK);
590 u32 delay = 25;
591
592 if (ecmd->rx_coalesce_usecs == 0)
593 msk &= ~rxirqmask[port];
594 else if (ecmd->rx_coalesce_usecs < 25 ||
595 ecmd->rx_coalesce_usecs > 33333)
596 return -EINVAL;
597 else {
598 msk |= rxirqmask[port];
599 delay = ecmd->rx_coalesce_usecs;
600 }
601
602 if (ecmd->tx_coalesce_usecs == 0)
603 msk &= ~txirqmask[port];
604 else if (ecmd->tx_coalesce_usecs < 25 ||
605 ecmd->tx_coalesce_usecs > 33333)
606 return -EINVAL;
607 else {
608 msk |= txirqmask[port];
609 delay = min(delay, ecmd->rx_coalesce_usecs);
610 }
611
612 skge_write32(hw, B2_IRQM_MSK, msk);
613 if (msk == 0)
614 skge_write32(hw, B2_IRQM_CTRL, TIM_STOP);
615 else {
616 skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, delay));
617 skge_write32(hw, B2_IRQM_CTRL, TIM_START);
618 }
619 return 0;
620}
621
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700622enum led_mode { LED_MODE_OFF, LED_MODE_ON, LED_MODE_TST };
623static void skge_led(struct skge_port *skge, enum led_mode mode)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400624{
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400625 struct skge_hw *hw = skge->hw;
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700626 int port = skge->port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400627
Stephen Hemminger4ff6ac02005-07-22 16:26:05 -0700628 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700629 if (hw->chip_id == CHIP_ID_GENESIS) {
630 switch (mode) {
631 case LED_MODE_OFF:
632 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_OFF);
633 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
634 skge_write32(hw, SK_REG(port, RX_LED_VAL), 0);
635 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_T_OFF);
636 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400637
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700638 case LED_MODE_ON:
639 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_ON);
640 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_LINKSYNC_ON);
641
642 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
643 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
644
645 break;
646
647 case LED_MODE_TST:
648 skge_write8(hw, SK_REG(port, RX_LED_TST), LED_T_ON);
649 skge_write32(hw, SK_REG(port, RX_LED_VAL), 100);
650 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
651
652 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_ON);
653 break;
654 }
655 } else {
656 switch (mode) {
657 case LED_MODE_OFF:
658 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
659 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
660 PHY_M_LED_MO_DUP(MO_LED_OFF) |
661 PHY_M_LED_MO_10(MO_LED_OFF) |
662 PHY_M_LED_MO_100(MO_LED_OFF) |
663 PHY_M_LED_MO_1000(MO_LED_OFF) |
664 PHY_M_LED_MO_RX(MO_LED_OFF));
665 break;
666 case LED_MODE_ON:
667 gm_phy_write(hw, port, PHY_MARV_LED_CTRL,
668 PHY_M_LED_PULS_DUR(PULS_170MS) |
669 PHY_M_LED_BLINK_RT(BLINK_84MS) |
670 PHY_M_LEDC_TX_CTRL |
671 PHY_M_LEDC_DP_CTRL);
672
673 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
674 PHY_M_LED_MO_RX(MO_LED_OFF) |
675 (skge->speed == SPEED_100 ?
676 PHY_M_LED_MO_100(MO_LED_ON) : 0));
677 break;
678 case LED_MODE_TST:
679 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
680 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
681 PHY_M_LED_MO_DUP(MO_LED_ON) |
682 PHY_M_LED_MO_10(MO_LED_ON) |
683 PHY_M_LED_MO_100(MO_LED_ON) |
684 PHY_M_LED_MO_1000(MO_LED_ON) |
685 PHY_M_LED_MO_RX(MO_LED_ON));
686 }
687 }
688 spin_unlock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400689}
690
691/* blink LED's for finding board */
692static int skge_phys_id(struct net_device *dev, u32 data)
693{
694 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700695 unsigned long ms;
696 enum led_mode mode = LED_MODE_TST;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400697
Stephen Hemminger95566062005-06-27 11:33:02 -0700698 if (!data || data > (u32)(MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700699 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT / HZ) * 1000;
700 else
701 ms = data * 1000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400702
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700703 while (ms > 0) {
704 skge_led(skge, mode);
705 mode ^= LED_MODE_TST;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400706
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700707 if (msleep_interruptible(BLINK_MS))
708 break;
709 ms -= BLINK_MS;
710 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400711
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700712 /* back to regular LED state */
713 skge_led(skge, netif_running(dev) ? LED_MODE_ON : LED_MODE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400714
715 return 0;
716}
717
718static struct ethtool_ops skge_ethtool_ops = {
719 .get_settings = skge_get_settings,
720 .set_settings = skge_set_settings,
721 .get_drvinfo = skge_get_drvinfo,
722 .get_regs_len = skge_get_regs_len,
723 .get_regs = skge_get_regs,
724 .get_wol = skge_get_wol,
725 .set_wol = skge_set_wol,
726 .get_msglevel = skge_get_msglevel,
727 .set_msglevel = skge_set_msglevel,
728 .nway_reset = skge_nway_reset,
729 .get_link = ethtool_op_get_link,
730 .get_ringparam = skge_get_ring_param,
731 .set_ringparam = skge_set_ring_param,
732 .get_pauseparam = skge_get_pauseparam,
733 .set_pauseparam = skge_set_pauseparam,
734 .get_coalesce = skge_get_coalesce,
735 .set_coalesce = skge_set_coalesce,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400736 .get_sg = ethtool_op_get_sg,
737 .set_sg = skge_set_sg,
738 .get_tx_csum = ethtool_op_get_tx_csum,
739 .set_tx_csum = skge_set_tx_csum,
740 .get_rx_csum = skge_get_rx_csum,
741 .set_rx_csum = skge_set_rx_csum,
742 .get_strings = skge_get_strings,
743 .phys_id = skge_phys_id,
744 .get_stats_count = skge_get_stats_count,
745 .get_ethtool_stats = skge_get_ethtool_stats,
John W. Linville56230d52005-09-12 10:48:57 -0400746 .get_perm_addr = ethtool_op_get_perm_addr,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400747};
748
749/*
750 * Allocate ring elements and chain them together
751 * One-to-one association of board descriptors with ring elements
752 */
753static int skge_ring_alloc(struct skge_ring *ring, void *vaddr, u64 base)
754{
755 struct skge_tx_desc *d;
756 struct skge_element *e;
757 int i;
758
759 ring->start = kmalloc(sizeof(*e)*ring->count, GFP_KERNEL);
760 if (!ring->start)
761 return -ENOMEM;
762
763 for (i = 0, e = ring->start, d = vaddr; i < ring->count; i++, e++, d++) {
764 e->desc = d;
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700765 e->skb = NULL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400766 if (i == ring->count - 1) {
767 e->next = ring->start;
768 d->next_offset = base;
769 } else {
770 e->next = e + 1;
771 d->next_offset = base + (i+1) * sizeof(*d);
772 }
773 }
774 ring->to_use = ring->to_clean = ring->start;
775
776 return 0;
777}
778
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700779static struct sk_buff *skge_rx_alloc(struct net_device *dev, unsigned int size)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400780{
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700781 struct sk_buff *skb = dev_alloc_skb(size);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400782
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700783 if (likely(skb)) {
784 skb->dev = dev;
785 skb_reserve(skb, NET_IP_ALIGN);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400786 }
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700787 return skb;
788}
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400789
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700790/* Allocate and setup a new buffer for receiving */
791static void skge_rx_setup(struct skge_port *skge, struct skge_element *e,
792 struct sk_buff *skb, unsigned int bufsize)
793{
794 struct skge_rx_desc *rd = e->desc;
795 u64 map;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400796
797 map = pci_map_single(skge->hw->pdev, skb->data, bufsize,
798 PCI_DMA_FROMDEVICE);
799
800 rd->dma_lo = map;
801 rd->dma_hi = map >> 32;
802 e->skb = skb;
803 rd->csum1_start = ETH_HLEN;
804 rd->csum2_start = ETH_HLEN;
805 rd->csum1 = 0;
806 rd->csum2 = 0;
807
808 wmb();
809
810 rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | bufsize;
811 pci_unmap_addr_set(e, mapaddr, map);
812 pci_unmap_len_set(e, maplen, bufsize);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400813}
814
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700815/* Resume receiving using existing skb,
816 * Note: DMA address is not changed by chip.
817 * MTU not changed while receiver active.
818 */
819static void skge_rx_reuse(struct skge_element *e, unsigned int size)
820{
821 struct skge_rx_desc *rd = e->desc;
822
823 rd->csum2 = 0;
824 rd->csum2_start = ETH_HLEN;
825
826 wmb();
827
828 rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | size;
829}
830
831
832/* Free all buffers in receive ring, assumes receiver stopped */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400833static void skge_rx_clean(struct skge_port *skge)
834{
835 struct skge_hw *hw = skge->hw;
836 struct skge_ring *ring = &skge->rx_ring;
837 struct skge_element *e;
838
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700839 e = ring->start;
840 do {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400841 struct skge_rx_desc *rd = e->desc;
842 rd->control = 0;
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700843 if (e->skb) {
844 pci_unmap_single(hw->pdev,
845 pci_unmap_addr(e, mapaddr),
846 pci_unmap_len(e, maplen),
847 PCI_DMA_FROMDEVICE);
848 dev_kfree_skb(e->skb);
849 e->skb = NULL;
850 }
851 } while ((e = e->next) != ring->start);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400852}
853
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700854
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400855/* Allocate buffers for receive ring
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700856 * For receive: to_clean is next received frame.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400857 */
858static int skge_rx_fill(struct skge_port *skge)
859{
860 struct skge_ring *ring = &skge->rx_ring;
861 struct skge_element *e;
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700862 unsigned int bufsize = skge->rx_buf_size;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400863
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700864 e = ring->start;
865 do {
866 struct sk_buff *skb = skge_rx_alloc(skge->netdev, bufsize);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400867
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700868 if (!skb)
869 return -ENOMEM;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400870
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700871 skge_rx_setup(skge, e, skb, bufsize);
872 } while ( (e = e->next) != ring->start);
873
874 ring->to_clean = ring->start;
875 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400876}
877
878static void skge_link_up(struct skge_port *skge)
879{
Stephen Hemminger54cfb5a2005-08-16 14:01:05 -0700880 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG),
881 LED_BLK_OFF|LED_SYNC_OFF|LED_ON);
882
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400883 netif_carrier_on(skge->netdev);
884 if (skge->tx_avail > MAX_SKB_FRAGS + 1)
885 netif_wake_queue(skge->netdev);
886
887 if (netif_msg_link(skge))
888 printk(KERN_INFO PFX
889 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
890 skge->netdev->name, skge->speed,
891 skge->duplex == DUPLEX_FULL ? "full" : "half",
892 (skge->flow_control == FLOW_MODE_NONE) ? "none" :
893 (skge->flow_control == FLOW_MODE_LOC_SEND) ? "tx only" :
894 (skge->flow_control == FLOW_MODE_REM_SEND) ? "rx only" :
895 (skge->flow_control == FLOW_MODE_SYMMETRIC) ? "tx and rx" :
896 "unknown");
897}
898
899static void skge_link_down(struct skge_port *skge)
900{
Stephen Hemminger54cfb5a2005-08-16 14:01:05 -0700901 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400902 netif_carrier_off(skge->netdev);
903 netif_stop_queue(skge->netdev);
904
905 if (netif_msg_link(skge))
906 printk(KERN_INFO PFX "%s: Link is down.\n", skge->netdev->name);
907}
908
Stephen Hemminger6b0c1482005-06-27 11:33:04 -0700909static u16 xm_phy_read(struct skge_hw *hw, int port, u16 reg)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400910{
911 int i;
912 u16 v;
913
Stephen Hemminger6b0c1482005-06-27 11:33:04 -0700914 xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
915 v = xm_read16(hw, port, XM_PHY_DATA);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400916
Stephen Hemminger89bf5f22005-06-27 11:33:10 -0700917 /* Need to wait for external PHY */
918 for (i = 0; i < PHY_RETRIES; i++) {
919 udelay(1);
920 if (xm_read16(hw, port, XM_MMU_CMD)
921 & XM_MMU_PHY_RDY)
922 goto ready;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400923 }
924
Stephen Hemminger89bf5f22005-06-27 11:33:10 -0700925 printk(KERN_WARNING PFX "%s: phy read timed out\n",
926 hw->dev[port]->name);
927 return 0;
928 ready:
929 v = xm_read16(hw, port, XM_PHY_DATA);
930
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400931 return v;
932}
933
Stephen Hemminger6b0c1482005-06-27 11:33:04 -0700934static void xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400935{
936 int i;
937
Stephen Hemminger6b0c1482005-06-27 11:33:04 -0700938 xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400939 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -0700940 if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400941 goto ready;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -0700942 udelay(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400943 }
944 printk(KERN_WARNING PFX "%s: phy write failed to come ready\n",
945 hw->dev[port]->name);
946
947
948 ready:
Stephen Hemminger6b0c1482005-06-27 11:33:04 -0700949 xm_write16(hw, port, XM_PHY_DATA, val);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400950 for (i = 0; i < PHY_RETRIES; i++) {
951 udelay(1);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -0700952 if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400953 return;
954 }
955 printk(KERN_WARNING PFX "%s: phy write timed out\n",
956 hw->dev[port]->name);
957}
958
959static void genesis_init(struct skge_hw *hw)
960{
961 /* set blink source counter */
962 skge_write32(hw, B2_BSC_INI, (SK_BLK_DUR * SK_FACT_53) / 100);
963 skge_write8(hw, B2_BSC_CTRL, BSC_START);
964
965 /* configure mac arbiter */
966 skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
967
968 /* configure mac arbiter timeout values */
969 skge_write8(hw, B3_MA_TOINI_RX1, SK_MAC_TO_53);
970 skge_write8(hw, B3_MA_TOINI_RX2, SK_MAC_TO_53);
971 skge_write8(hw, B3_MA_TOINI_TX1, SK_MAC_TO_53);
972 skge_write8(hw, B3_MA_TOINI_TX2, SK_MAC_TO_53);
973
974 skge_write8(hw, B3_MA_RCINI_RX1, 0);
975 skge_write8(hw, B3_MA_RCINI_RX2, 0);
976 skge_write8(hw, B3_MA_RCINI_TX1, 0);
977 skge_write8(hw, B3_MA_RCINI_TX2, 0);
978
979 /* configure packet arbiter timeout */
980 skge_write16(hw, B3_PA_CTRL, PA_RST_CLR);
981 skge_write16(hw, B3_PA_TOINI_RX1, SK_PKT_TO_MAX);
982 skge_write16(hw, B3_PA_TOINI_TX1, SK_PKT_TO_MAX);
983 skge_write16(hw, B3_PA_TOINI_RX2, SK_PKT_TO_MAX);
984 skge_write16(hw, B3_PA_TOINI_TX2, SK_PKT_TO_MAX);
985}
986
987static void genesis_reset(struct skge_hw *hw, int port)
988{
Stephen Hemminger45bada62005-06-27 11:33:12 -0700989 const u8 zero[8] = { 0 };
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400990
991 /* reset the statistics module */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -0700992 xm_write32(hw, port, XM_GP_PORT, XM_GP_RES_STAT);
993 xm_write16(hw, port, XM_IMSK, 0xffff); /* disable XMAC IRQs */
994 xm_write32(hw, port, XM_MODE, 0); /* clear Mode Reg */
995 xm_write16(hw, port, XM_TX_CMD, 0); /* reset TX CMD Reg */
996 xm_write16(hw, port, XM_RX_CMD, 0); /* reset RX CMD Reg */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400997
Stephen Hemminger89bf5f22005-06-27 11:33:10 -0700998 /* disable Broadcom PHY IRQ */
999 xm_write16(hw, port, PHY_BCOM_INT_MASK, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001000
Stephen Hemminger45bada62005-06-27 11:33:12 -07001001 xm_outhash(hw, port, XM_HSM, zero);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001002}
1003
1004
Stephen Hemminger45bada62005-06-27 11:33:12 -07001005/* Convert mode to MII values */
1006static const u16 phy_pause_map[] = {
1007 [FLOW_MODE_NONE] = 0,
1008 [FLOW_MODE_LOC_SEND] = PHY_AN_PAUSE_ASYM,
1009 [FLOW_MODE_SYMMETRIC] = PHY_AN_PAUSE_CAP,
1010 [FLOW_MODE_REM_SEND] = PHY_AN_PAUSE_CAP | PHY_AN_PAUSE_ASYM,
1011};
1012
1013
1014/* Check status of Broadcom phy link */
1015static void bcom_check_link(struct skge_hw *hw, int port)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001016{
Stephen Hemminger45bada62005-06-27 11:33:12 -07001017 struct net_device *dev = hw->dev[port];
1018 struct skge_port *skge = netdev_priv(dev);
1019 u16 status;
1020
1021 /* read twice because of latch */
1022 (void) xm_phy_read(hw, port, PHY_BCOM_STAT);
1023 status = xm_phy_read(hw, port, PHY_BCOM_STAT);
1024
1025 pr_debug("bcom_check_link status=0x%x\n", status);
1026
1027 if ((status & PHY_ST_LSYNC) == 0) {
1028 u16 cmd = xm_read16(hw, port, XM_MMU_CMD);
1029 cmd &= ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX);
1030 xm_write16(hw, port, XM_MMU_CMD, cmd);
1031 /* dummy read to ensure writing */
1032 (void) xm_read16(hw, port, XM_MMU_CMD);
1033
1034 if (netif_carrier_ok(dev))
1035 skge_link_down(skge);
1036 } else {
1037 if (skge->autoneg == AUTONEG_ENABLE &&
1038 (status & PHY_ST_AN_OVER)) {
1039 u16 lpa = xm_phy_read(hw, port, PHY_BCOM_AUNE_LP);
1040 u16 aux = xm_phy_read(hw, port, PHY_BCOM_AUX_STAT);
1041
1042 if (lpa & PHY_B_AN_RF) {
1043 printk(KERN_NOTICE PFX "%s: remote fault\n",
1044 dev->name);
1045 return;
1046 }
1047
1048 /* Check Duplex mismatch */
Stephen Hemminger2c668512005-07-22 16:26:07 -07001049 switch (aux & PHY_B_AS_AN_RES_MSK) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07001050 case PHY_B_RES_1000FD:
1051 skge->duplex = DUPLEX_FULL;
1052 break;
1053 case PHY_B_RES_1000HD:
1054 skge->duplex = DUPLEX_HALF;
1055 break;
1056 default:
1057 printk(KERN_NOTICE PFX "%s: duplex mismatch\n",
1058 dev->name);
1059 return;
1060 }
1061
1062
1063 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
1064 switch (aux & PHY_B_AS_PAUSE_MSK) {
1065 case PHY_B_AS_PAUSE_MSK:
1066 skge->flow_control = FLOW_MODE_SYMMETRIC;
1067 break;
1068 case PHY_B_AS_PRR:
1069 skge->flow_control = FLOW_MODE_REM_SEND;
1070 break;
1071 case PHY_B_AS_PRT:
1072 skge->flow_control = FLOW_MODE_LOC_SEND;
1073 break;
1074 default:
1075 skge->flow_control = FLOW_MODE_NONE;
1076 }
1077
1078 skge->speed = SPEED_1000;
1079 }
1080
1081 if (!netif_carrier_ok(dev))
1082 genesis_link_up(skge);
1083 }
1084}
1085
1086/* Broadcom 5400 only supports giagabit! SysKonnect did not put an additional
1087 * Phy on for 100 or 10Mbit operation
1088 */
1089static void bcom_phy_init(struct skge_port *skge, int jumbo)
1090{
1091 struct skge_hw *hw = skge->hw;
1092 int port = skge->port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001093 int i;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001094 u16 id1, r, ext, ctl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001095
1096 /* magic workaround patterns for Broadcom */
1097 static const struct {
1098 u16 reg;
1099 u16 val;
1100 } A1hack[] = {
1101 { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1104 },
1102 { 0x17, 0x0013 }, { 0x15, 0x0404 }, { 0x17, 0x8006 },
1103 { 0x15, 0x0132 }, { 0x17, 0x8006 }, { 0x15, 0x0232 },
1104 { 0x17, 0x800D }, { 0x15, 0x000F }, { 0x18, 0x0420 },
1105 }, C0hack[] = {
1106 { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1204 },
1107 { 0x17, 0x0013 }, { 0x15, 0x0A04 }, { 0x18, 0x0420 },
1108 };
1109
Stephen Hemminger45bada62005-06-27 11:33:12 -07001110 pr_debug("bcom_phy_init\n");
1111
1112 /* read Id from external PHY (all have the same address) */
1113 id1 = xm_phy_read(hw, port, PHY_XMAC_ID1);
1114
1115 /* Optimize MDIO transfer by suppressing preamble. */
1116 r = xm_read16(hw, port, XM_MMU_CMD);
1117 r |= XM_MMU_NO_PRE;
1118 xm_write16(hw, port, XM_MMU_CMD,r);
1119
Stephen Hemminger2c668512005-07-22 16:26:07 -07001120 switch (id1) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07001121 case PHY_BCOM_ID1_C0:
1122 /*
1123 * Workaround BCOM Errata for the C0 type.
1124 * Write magic patterns to reserved registers.
1125 */
1126 for (i = 0; i < ARRAY_SIZE(C0hack); i++)
1127 xm_phy_write(hw, port,
1128 C0hack[i].reg, C0hack[i].val);
1129
1130 break;
1131 case PHY_BCOM_ID1_A1:
1132 /*
1133 * Workaround BCOM Errata for the A1 type.
1134 * Write magic patterns to reserved registers.
1135 */
1136 for (i = 0; i < ARRAY_SIZE(A1hack); i++)
1137 xm_phy_write(hw, port,
1138 A1hack[i].reg, A1hack[i].val);
1139 break;
1140 }
1141
1142 /*
1143 * Workaround BCOM Errata (#10523) for all BCom PHYs.
1144 * Disable Power Management after reset.
1145 */
1146 r = xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL);
1147 r |= PHY_B_AC_DIS_PM;
1148 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL, r);
1149
1150 /* Dummy read */
1151 xm_read16(hw, port, XM_ISRC);
1152
1153 ext = PHY_B_PEC_EN_LTR; /* enable tx led */
1154 ctl = PHY_CT_SP1000; /* always 1000mbit */
1155
1156 if (skge->autoneg == AUTONEG_ENABLE) {
1157 /*
1158 * Workaround BCOM Errata #1 for the C5 type.
1159 * 1000Base-T Link Acquisition Failure in Slave Mode
1160 * Set Repeater/DTE bit 10 of the 1000Base-T Control Register
1161 */
1162 u16 adv = PHY_B_1000C_RD;
1163 if (skge->advertising & ADVERTISED_1000baseT_Half)
1164 adv |= PHY_B_1000C_AHD;
1165 if (skge->advertising & ADVERTISED_1000baseT_Full)
1166 adv |= PHY_B_1000C_AFD;
1167 xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, adv);
1168
1169 ctl |= PHY_CT_ANE | PHY_CT_RE_CFG;
1170 } else {
1171 if (skge->duplex == DUPLEX_FULL)
1172 ctl |= PHY_CT_DUP_MD;
1173 /* Force to slave */
1174 xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, PHY_B_1000C_MSE);
1175 }
1176
1177 /* Set autonegotiation pause parameters */
1178 xm_phy_write(hw, port, PHY_BCOM_AUNE_ADV,
1179 phy_pause_map[skge->flow_control] | PHY_AN_CSMA);
1180
1181 /* Handle Jumbo frames */
1182 if (jumbo) {
1183 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
1184 PHY_B_AC_TX_TST | PHY_B_AC_LONG_PACK);
1185
1186 ext |= PHY_B_PEC_HIGH_LA;
1187
1188 }
1189
1190 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, ext);
1191 xm_phy_write(hw, port, PHY_BCOM_CTRL, ctl);
1192
1193 /* Use link status change interrrupt */
1194 xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
1195
1196 bcom_check_link(hw, port);
1197}
1198
1199static void genesis_mac_init(struct skge_hw *hw, int port)
1200{
1201 struct net_device *dev = hw->dev[port];
1202 struct skge_port *skge = netdev_priv(dev);
1203 int jumbo = hw->dev[port]->mtu > ETH_DATA_LEN;
1204 int i;
1205 u32 r;
1206 const u8 zero[6] = { 0 };
1207
1208 /* Clear MIB counters */
1209 xm_write16(hw, port, XM_STAT_CMD,
1210 XM_SC_CLR_RXC | XM_SC_CLR_TXC);
1211 /* Clear two times according to Errata #3 */
1212 xm_write16(hw, port, XM_STAT_CMD,
1213 XM_SC_CLR_RXC | XM_SC_CLR_TXC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001214
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001215 /* Unreset the XMAC. */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001216 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001217
1218 /*
1219 * Perform additional initialization for external PHYs,
1220 * namely for the 1000baseTX cards that use the XMAC's
1221 * GMII mode.
1222 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001223 /* Take external Phy out of reset */
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001224 r = skge_read32(hw, B2_GP_IO);
1225 if (port == 0)
1226 r |= GP_DIR_0|GP_IO_0;
1227 else
1228 r |= GP_DIR_2|GP_IO_2;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001229
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001230 skge_write32(hw, B2_GP_IO, r);
1231 skge_read32(hw, B2_GP_IO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001232
Stephen Hemminger45bada62005-06-27 11:33:12 -07001233 /* Enable GMII interfac */
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001234 xm_write16(hw, port, XM_HW_CFG, XM_HW_GMII_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001235
Stephen Hemminger45bada62005-06-27 11:33:12 -07001236 bcom_phy_init(skge, jumbo);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001237
Stephen Hemminger45bada62005-06-27 11:33:12 -07001238 /* Set Station Address */
1239 xm_outaddr(hw, port, XM_SA, dev->dev_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001240
Stephen Hemminger45bada62005-06-27 11:33:12 -07001241 /* We don't use match addresses so clear */
1242 for (i = 1; i < 16; i++)
1243 xm_outaddr(hw, port, XM_EXM(i), zero);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001244
Stephen Hemminger45bada62005-06-27 11:33:12 -07001245 /* configure Rx High Water Mark (XM_RX_HI_WM) */
1246 xm_write16(hw, port, XM_RX_HI_WM, 1450);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001247
1248 /* We don't need the FCS appended to the packet. */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001249 r = XM_RX_LENERR_OK | XM_RX_STRIP_FCS;
1250 if (jumbo)
1251 r |= XM_RX_BIG_PK_OK;
1252
1253 if (skge->duplex == DUPLEX_HALF) {
1254 /*
1255 * If in manual half duplex mode the other side might be in
1256 * full duplex mode, so ignore if a carrier extension is not seen
1257 * on frames received
1258 */
1259 r |= XM_RX_DIS_CEXT;
1260 }
1261 xm_write16(hw, port, XM_RX_CMD, r);
1262
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001263
1264 /* We want short frames padded to 60 bytes. */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001265 xm_write16(hw, port, XM_TX_CMD, XM_TX_AUTO_PAD);
1266
1267 /*
1268 * Bump up the transmit threshold. This helps hold off transmit
1269 * underruns when we're blasting traffic from both ports at once.
1270 */
1271 xm_write16(hw, port, XM_TX_THR, 512);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001272
1273 /*
1274 * Enable the reception of all error frames. This is is
1275 * a necessary evil due to the design of the XMAC. The
1276 * XMAC's receive FIFO is only 8K in size, however jumbo
1277 * frames can be up to 9000 bytes in length. When bad
1278 * frame filtering is enabled, the XMAC's RX FIFO operates
1279 * in 'store and forward' mode. For this to work, the
1280 * entire frame has to fit into the FIFO, but that means
1281 * that jumbo frames larger than 8192 bytes will be
1282 * truncated. Disabling all bad frame filtering causes
1283 * the RX FIFO to operate in streaming mode, in which
1284 * case the XMAC will start transfering frames out of the
1285 * RX FIFO as soon as the FIFO threshold is reached.
1286 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001287 xm_write32(hw, port, XM_MODE, XM_DEF_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001288
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001289
1290 /*
Stephen Hemminger45bada62005-06-27 11:33:12 -07001291 * Initialize the Receive Counter Event Mask (XM_RX_EV_MSK)
1292 * - Enable all bits excepting 'Octets Rx OK Low CntOv'
1293 * and 'Octets Rx OK Hi Cnt Ov'.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001294 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001295 xm_write32(hw, port, XM_RX_EV_MSK, XMR_DEF_MSK);
1296
1297 /*
1298 * Initialize the Transmit Counter Event Mask (XM_TX_EV_MSK)
1299 * - Enable all bits excepting 'Octets Tx OK Low CntOv'
1300 * and 'Octets Tx OK Hi Cnt Ov'.
1301 */
1302 xm_write32(hw, port, XM_TX_EV_MSK, XMT_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001303
1304 /* Configure MAC arbiter */
1305 skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
1306
1307 /* configure timeout values */
1308 skge_write8(hw, B3_MA_TOINI_RX1, 72);
1309 skge_write8(hw, B3_MA_TOINI_RX2, 72);
1310 skge_write8(hw, B3_MA_TOINI_TX1, 72);
1311 skge_write8(hw, B3_MA_TOINI_TX2, 72);
1312
1313 skge_write8(hw, B3_MA_RCINI_RX1, 0);
1314 skge_write8(hw, B3_MA_RCINI_RX2, 0);
1315 skge_write8(hw, B3_MA_RCINI_TX1, 0);
1316 skge_write8(hw, B3_MA_RCINI_TX2, 0);
1317
1318 /* Configure Rx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001319 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_CLR);
1320 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_TIM_PAT);
1321 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_ENA_OP_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001322
1323 /* Configure Tx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001324 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_CLR);
1325 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_TX_CTRL_DEF);
1326 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_ENA_OP_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001327
Stephen Hemminger45bada62005-06-27 11:33:12 -07001328 if (jumbo) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001329 /* Enable frame flushing if jumbo frames used */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001330 skge_write16(hw, SK_REG(port,RX_MFF_CTRL1), MFF_ENA_FLUSH);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001331 } else {
1332 /* enable timeout timers if normal frames */
1333 skge_write16(hw, B3_PA_CTRL,
Stephen Hemminger45bada62005-06-27 11:33:12 -07001334 (port == 0) ? PA_ENA_TO_TX1 : PA_ENA_TO_TX2);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001335 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001336}
1337
1338static void genesis_stop(struct skge_port *skge)
1339{
1340 struct skge_hw *hw = skge->hw;
1341 int port = skge->port;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001342 u32 reg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001343
1344 /* Clear Tx packet arbiter timeout IRQ */
1345 skge_write16(hw, B3_PA_CTRL,
1346 port == 0 ? PA_CLR_TO_TX1 : PA_CLR_TO_TX2);
1347
1348 /*
1349 * If the transfer stucks at the MAC the STOP command will not
1350 * terminate if we don't flush the XMAC's transmit FIFO !
1351 */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001352 xm_write32(hw, port, XM_MODE,
1353 xm_read32(hw, port, XM_MODE)|XM_MD_FTF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001354
1355
1356 /* Reset the MAC */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001357 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_SET_MAC_RST);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001358
1359 /* For external PHYs there must be special handling */
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001360 reg = skge_read32(hw, B2_GP_IO);
1361 if (port == 0) {
1362 reg |= GP_DIR_0;
1363 reg &= ~GP_IO_0;
1364 } else {
1365 reg |= GP_DIR_2;
1366 reg &= ~GP_IO_2;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001367 }
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001368 skge_write32(hw, B2_GP_IO, reg);
1369 skge_read32(hw, B2_GP_IO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001370
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001371 xm_write16(hw, port, XM_MMU_CMD,
1372 xm_read16(hw, port, XM_MMU_CMD)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001373 & ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX));
1374
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001375 xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001376}
1377
1378
1379static void genesis_get_stats(struct skge_port *skge, u64 *data)
1380{
1381 struct skge_hw *hw = skge->hw;
1382 int port = skge->port;
1383 int i;
1384 unsigned long timeout = jiffies + HZ;
1385
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001386 xm_write16(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001387 XM_STAT_CMD, XM_SC_SNP_TXC | XM_SC_SNP_RXC);
1388
1389 /* wait for update to complete */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001390 while (xm_read16(hw, port, XM_STAT_CMD)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001391 & (XM_SC_SNP_TXC | XM_SC_SNP_RXC)) {
1392 if (time_after(jiffies, timeout))
1393 break;
1394 udelay(10);
1395 }
1396
1397 /* special case for 64 bit octet counter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001398 data[0] = (u64) xm_read32(hw, port, XM_TXO_OK_HI) << 32
1399 | xm_read32(hw, port, XM_TXO_OK_LO);
1400 data[1] = (u64) xm_read32(hw, port, XM_RXO_OK_HI) << 32
1401 | xm_read32(hw, port, XM_RXO_OK_LO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001402
1403 for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001404 data[i] = xm_read32(hw, port, skge_stats[i].xmac_offset);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001405}
1406
1407static void genesis_mac_intr(struct skge_hw *hw, int port)
1408{
1409 struct skge_port *skge = netdev_priv(hw->dev[port]);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001410 u16 status = xm_read16(hw, port, XM_ISRC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001411
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001412 if (netif_msg_intr(skge))
1413 printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
1414 skge->netdev->name, status);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001415
1416 if (status & XM_IS_TXF_UR) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001417 xm_write32(hw, port, XM_MODE, XM_MD_FTF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001418 ++skge->net_stats.tx_fifo_errors;
1419 }
1420 if (status & XM_IS_RXF_OV) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001421 xm_write32(hw, port, XM_MODE, XM_MD_FRF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001422 ++skge->net_stats.rx_fifo_errors;
1423 }
1424}
1425
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001426static void gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001427{
1428 int i;
1429
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001430 gma_write16(hw, port, GM_SMI_DATA, val);
1431 gma_write16(hw, port, GM_SMI_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001432 GM_SMI_CT_PHY_AD(hw->phy_addr) | GM_SMI_CT_REG_AD(reg));
1433 for (i = 0; i < PHY_RETRIES; i++) {
1434 udelay(1);
1435
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001436 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001437 break;
1438 }
1439}
1440
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001441static u16 gm_phy_read(struct skge_hw *hw, int port, u16 reg)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001442{
1443 int i;
1444
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001445 gma_write16(hw, port, GM_SMI_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001446 GM_SMI_CT_PHY_AD(hw->phy_addr)
1447 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
1448
1449 for (i = 0; i < PHY_RETRIES; i++) {
1450 udelay(1);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001451 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001452 goto ready;
1453 }
1454
1455 printk(KERN_WARNING PFX "%s: phy read timeout\n",
1456 hw->dev[port]->name);
1457 return 0;
1458 ready:
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001459 return gma_read16(hw, port, GM_SMI_DATA);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001460}
1461
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001462static void genesis_link_up(struct skge_port *skge)
1463{
1464 struct skge_hw *hw = skge->hw;
1465 int port = skge->port;
1466 u16 cmd;
1467 u32 mode, msk;
1468
1469 pr_debug("genesis_link_up\n");
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001470 cmd = xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001471
1472 /*
1473 * enabling pause frame reception is required for 1000BT
1474 * because the XMAC is not reset if the link is going down
1475 */
1476 if (skge->flow_control == FLOW_MODE_NONE ||
1477 skge->flow_control == FLOW_MODE_LOC_SEND)
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001478 /* Disable Pause Frame Reception */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001479 cmd |= XM_MMU_IGN_PF;
1480 else
1481 /* Enable Pause Frame Reception */
1482 cmd &= ~XM_MMU_IGN_PF;
1483
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001484 xm_write16(hw, port, XM_MMU_CMD, cmd);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001485
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001486 mode = xm_read32(hw, port, XM_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001487 if (skge->flow_control == FLOW_MODE_SYMMETRIC ||
1488 skge->flow_control == FLOW_MODE_LOC_SEND) {
1489 /*
1490 * Configure Pause Frame Generation
1491 * Use internal and external Pause Frame Generation.
1492 * Sending pause frames is edge triggered.
1493 * Send a Pause frame with the maximum pause time if
1494 * internal oder external FIFO full condition occurs.
1495 * Send a zero pause time frame to re-start transmission.
1496 */
1497 /* XM_PAUSE_DA = '010000C28001' (default) */
1498 /* XM_MAC_PTIME = 0xffff (maximum) */
1499 /* remember this value is defined in big endian (!) */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001500 xm_write16(hw, port, XM_MAC_PTIME, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001501
1502 mode |= XM_PAUSE_MODE;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001503 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_PAUSE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001504 } else {
1505 /*
1506 * disable pause frame generation is required for 1000BT
1507 * because the XMAC is not reset if the link is going down
1508 */
1509 /* Disable Pause Mode in Mode Register */
1510 mode &= ~XM_PAUSE_MODE;
1511
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001512 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_DIS_PAUSE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001513 }
1514
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001515 xm_write32(hw, port, XM_MODE, mode);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001516
1517 msk = XM_DEF_MSK;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001518 /* disable GP0 interrupt bit for external Phy */
1519 msk |= XM_IS_INP_ASS;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001520
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001521 xm_write16(hw, port, XM_IMSK, msk);
1522 xm_read16(hw, port, XM_ISRC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001523
1524 /* get MMU Command Reg. */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001525 cmd = xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001526 if (skge->duplex == DUPLEX_FULL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001527 cmd |= XM_MMU_GMII_FD;
1528
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001529 /*
1530 * Workaround BCOM Errata (#10523) for all BCom Phys
1531 * Enable Power Management after link up
1532 */
1533 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
1534 xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL)
1535 & ~PHY_B_AC_DIS_PM);
1536 xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001537
1538 /* enable Rx/Tx */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001539 xm_write16(hw, port, XM_MMU_CMD,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001540 cmd | XM_MMU_ENA_RX | XM_MMU_ENA_TX);
1541 skge_link_up(skge);
1542}
1543
1544
Stephen Hemminger45bada62005-06-27 11:33:12 -07001545static inline void bcom_phy_intr(struct skge_port *skge)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001546{
1547 struct skge_hw *hw = skge->hw;
1548 int port = skge->port;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001549 u16 isrc;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001550
Stephen Hemminger45bada62005-06-27 11:33:12 -07001551 isrc = xm_phy_read(hw, port, PHY_BCOM_INT_STAT);
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001552 if (netif_msg_intr(skge))
1553 printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x\n",
1554 skge->netdev->name, isrc);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001555
1556 if (isrc & PHY_B_IS_PSE)
1557 printk(KERN_ERR PFX "%s: uncorrectable pair swap error\n",
1558 hw->dev[port]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001559
1560 /* Workaround BCom Errata:
1561 * enable and disable loopback mode if "NO HCD" occurs.
1562 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001563 if (isrc & PHY_B_IS_NO_HDCL) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001564 u16 ctrl = xm_phy_read(hw, port, PHY_BCOM_CTRL);
1565 xm_phy_write(hw, port, PHY_BCOM_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001566 ctrl | PHY_CT_LOOP);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001567 xm_phy_write(hw, port, PHY_BCOM_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001568 ctrl & ~PHY_CT_LOOP);
1569 }
1570
Stephen Hemminger45bada62005-06-27 11:33:12 -07001571 if (isrc & (PHY_B_IS_AN_PR | PHY_B_IS_LST_CHANGE))
1572 bcom_check_link(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001573
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001574}
1575
1576/* Marvell Phy Initailization */
1577static void yukon_init(struct skge_hw *hw, int port)
1578{
1579 struct skge_port *skge = netdev_priv(hw->dev[port]);
1580 u16 ctrl, ct1000, adv;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001581
1582 pr_debug("yukon_init\n");
1583 if (skge->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001584 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001585
1586 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
1587 PHY_M_EC_MAC_S_MSK);
1588 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
1589
Stephen Hemmingerc506a502005-06-27 11:33:09 -07001590 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001591
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001592 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001593 }
1594
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001595 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001596 if (skge->autoneg == AUTONEG_DISABLE)
1597 ctrl &= ~PHY_CT_ANE;
1598
1599 ctrl |= PHY_CT_RESET;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001600 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001601
1602 ctrl = 0;
1603 ct1000 = 0;
Stephen Hemmingerb18f2092005-06-27 11:33:08 -07001604 adv = PHY_AN_CSMA;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001605
1606 if (skge->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07001607 if (hw->copper) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001608 if (skge->advertising & ADVERTISED_1000baseT_Full)
1609 ct1000 |= PHY_M_1000C_AFD;
1610 if (skge->advertising & ADVERTISED_1000baseT_Half)
1611 ct1000 |= PHY_M_1000C_AHD;
1612 if (skge->advertising & ADVERTISED_100baseT_Full)
1613 adv |= PHY_M_AN_100_FD;
1614 if (skge->advertising & ADVERTISED_100baseT_Half)
1615 adv |= PHY_M_AN_100_HD;
1616 if (skge->advertising & ADVERTISED_10baseT_Full)
1617 adv |= PHY_M_AN_10_FD;
1618 if (skge->advertising & ADVERTISED_10baseT_Half)
1619 adv |= PHY_M_AN_10_HD;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001620 } else /* special defines for FIBER (88E1011S only) */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001621 adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
1622
Stephen Hemminger45bada62005-06-27 11:33:12 -07001623 /* Set Flow-control capabilities */
1624 adv |= phy_pause_map[skge->flow_control];
1625
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001626 /* Restart Auto-negotiation */
1627 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
1628 } else {
1629 /* forced speed/duplex settings */
1630 ct1000 = PHY_M_1000C_MSE;
1631
1632 if (skge->duplex == DUPLEX_FULL)
1633 ctrl |= PHY_CT_DUP_MD;
1634
1635 switch (skge->speed) {
1636 case SPEED_1000:
1637 ctrl |= PHY_CT_SP1000;
1638 break;
1639 case SPEED_100:
1640 ctrl |= PHY_CT_SP100;
1641 break;
1642 }
1643
1644 ctrl |= PHY_CT_RESET;
1645 }
1646
Stephen Hemmingerc506a502005-06-27 11:33:09 -07001647 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001648
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001649 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
1650 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001651
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001652 /* Enable phy interrupt on autonegotiation complete (or link up) */
1653 if (skge->autoneg == AUTONEG_ENABLE)
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07001654 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001655 else
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07001656 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001657}
1658
1659static void yukon_reset(struct skge_hw *hw, int port)
1660{
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001661 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);/* disable PHY IRQs */
1662 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
1663 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
1664 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
1665 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001666
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001667 gma_write16(hw, port, GM_RX_CTRL,
1668 gma_read16(hw, port, GM_RX_CTRL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001669 | GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
1670}
1671
1672static void yukon_mac_init(struct skge_hw *hw, int port)
1673{
1674 struct skge_port *skge = netdev_priv(hw->dev[port]);
1675 int i;
1676 u32 reg;
1677 const u8 *addr = hw->dev[port]->dev_addr;
1678
1679 /* WA code for COMA mode -- set PHY reset */
1680 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
Stephen Hemminger38231712005-07-22 16:26:06 -07001681 hw->chip_rev >= CHIP_REV_YU_LITE_A3)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001682 skge_write32(hw, B2_GP_IO,
1683 (skge_read32(hw, B2_GP_IO) | GP_DIR_9 | GP_IO_9));
1684
1685 /* hard reset */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001686 skge_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1687 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001688
1689 /* WA code for COMA mode -- clear PHY reset */
1690 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
Stephen Hemminger38231712005-07-22 16:26:06 -07001691 hw->chip_rev >= CHIP_REV_YU_LITE_A3)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001692 skge_write32(hw, B2_GP_IO,
1693 (skge_read32(hw, B2_GP_IO) | GP_DIR_9)
1694 & ~GP_IO_9);
1695
1696 /* Set hardware config mode */
1697 reg = GPC_INT_POL_HI | GPC_DIS_FC | GPC_DIS_SLEEP |
1698 GPC_ENA_XC | GPC_ANEG_ADV_ALL_M | GPC_ENA_PAUSE;
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07001699 reg |= hw->copper ? GPC_HWCFG_GMII_COP : GPC_HWCFG_GMII_FIB;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001700
1701 /* Clear GMC reset */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001702 skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_SET);
1703 skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_CLR);
1704 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON | GMC_RST_CLR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001705 if (skge->autoneg == AUTONEG_DISABLE) {
1706 reg = GM_GPCR_AU_ALL_DIS;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001707 gma_write16(hw, port, GM_GP_CTRL,
1708 gma_read16(hw, port, GM_GP_CTRL) | reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001709
1710 switch (skge->speed) {
1711 case SPEED_1000:
1712 reg |= GM_GPCR_SPEED_1000;
1713 /* fallthru */
1714 case SPEED_100:
1715 reg |= GM_GPCR_SPEED_100;
1716 }
1717
1718 if (skge->duplex == DUPLEX_FULL)
1719 reg |= GM_GPCR_DUP_FULL;
1720 } else
1721 reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
1722 switch (skge->flow_control) {
1723 case FLOW_MODE_NONE:
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001724 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001725 reg |= GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
1726 break;
1727 case FLOW_MODE_LOC_SEND:
1728 /* disable Rx flow-control */
1729 reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
1730 }
1731
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001732 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001733 skge_read16(hw, GMAC_IRQ_SRC);
1734
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001735 yukon_init(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001736
1737 /* MIB clear */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001738 reg = gma_read16(hw, port, GM_PHY_ADDR);
1739 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001740
1741 for (i = 0; i < GM_MIB_CNT_SIZE; i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001742 gma_read16(hw, port, GM_MIB_CNT_BASE + 8*i);
1743 gma_write16(hw, port, GM_PHY_ADDR, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001744
1745 /* transmit control */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001746 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001747
1748 /* receive control reg: unicast + multicast + no FCS */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001749 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001750 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
1751
1752 /* transmit flow control */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001753 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001754
1755 /* transmit parameter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001756 gma_write16(hw, port, GM_TX_PARAM,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001757 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
1758 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
1759 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF));
1760
1761 /* serial mode register */
1762 reg = GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
1763 if (hw->dev[port]->mtu > 1500)
1764 reg |= GM_SMOD_JUMBO_ENA;
1765
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001766 gma_write16(hw, port, GM_SERIAL_MODE, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001767
1768 /* physical address: used for pause frames */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001769 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001770 /* virtual address for data */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001771 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001772
1773 /* enable interrupt mask for counter overflows */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001774 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
1775 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
1776 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001777
1778 /* Initialize Mac Fifo */
1779
1780 /* Configure Rx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001781 skge_write16(hw, SK_REG(port, RX_GMF_FL_MSK), RX_FF_FL_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001782 reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
1783 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
Stephen Hemminger38231712005-07-22 16:26:06 -07001784 hw->chip_rev >= CHIP_REV_YU_LITE_A3)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001785 reg &= ~GMF_RX_F_FL_ON;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001786 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
1787 skge_write16(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
Stephen Hemmingerc5923082005-08-16 14:01:02 -07001788 /*
1789 * because Pause Packet Truncation in GMAC is not working
1790 * we have to increase the Flush Threshold to 64 bytes
1791 * in order to flush pause packets in Rx FIFO on Yukon-1
1792 */
1793 skge_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001794
1795 /* Configure Tx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001796 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
1797 skge_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001798}
1799
1800static void yukon_stop(struct skge_port *skge)
1801{
1802 struct skge_hw *hw = skge->hw;
1803 int port = skge->port;
1804
1805 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
Stephen Hemminger38231712005-07-22 16:26:06 -07001806 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001807 skge_write32(hw, B2_GP_IO,
1808 skge_read32(hw, B2_GP_IO) | GP_DIR_9 | GP_IO_9);
1809 }
1810
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001811 gma_write16(hw, port, GM_GP_CTRL,
1812 gma_read16(hw, port, GM_GP_CTRL)
Stephen Hemminger0eedf4a2005-07-22 16:26:04 -07001813 & ~(GM_GPCR_TX_ENA|GM_GPCR_RX_ENA));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001814 gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001815
1816 /* set GPHY Control reset */
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07001817 skge_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1818 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001819}
1820
1821static void yukon_get_stats(struct skge_port *skge, u64 *data)
1822{
1823 struct skge_hw *hw = skge->hw;
1824 int port = skge->port;
1825 int i;
1826
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001827 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
1828 | gma_read32(hw, port, GM_TXO_OK_LO);
1829 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
1830 | gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001831
1832 for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001833 data[i] = gma_read32(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001834 skge_stats[i].gma_offset);
1835}
1836
1837static void yukon_mac_intr(struct skge_hw *hw, int port)
1838{
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001839 struct net_device *dev = hw->dev[port];
1840 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001841 u8 status = skge_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001842
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001843 if (netif_msg_intr(skge))
1844 printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
1845 dev->name, status);
1846
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001847 if (status & GM_IS_RX_FF_OR) {
1848 ++skge->net_stats.rx_fifo_errors;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07001849 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001850 }
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07001851
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001852 if (status & GM_IS_TX_FF_UR) {
1853 ++skge->net_stats.tx_fifo_errors;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07001854 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001855 }
1856
1857}
1858
1859static u16 yukon_speed(const struct skge_hw *hw, u16 aux)
1860{
Stephen Hemminger95566062005-06-27 11:33:02 -07001861 switch (aux & PHY_M_PS_SPEED_MSK) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001862 case PHY_M_PS_SPEED_1000:
1863 return SPEED_1000;
1864 case PHY_M_PS_SPEED_100:
1865 return SPEED_100;
1866 default:
1867 return SPEED_10;
1868 }
1869}
1870
1871static void yukon_link_up(struct skge_port *skge)
1872{
1873 struct skge_hw *hw = skge->hw;
1874 int port = skge->port;
1875 u16 reg;
1876
1877 pr_debug("yukon_link_up\n");
1878
1879 /* Enable Transmit FIFO Underrun */
1880 skge_write8(hw, GMAC_IRQ_MSK, GMAC_DEF_MSK);
1881
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001882 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001883 if (skge->duplex == DUPLEX_FULL || skge->autoneg == AUTONEG_ENABLE)
1884 reg |= GM_GPCR_DUP_FULL;
1885
1886 /* enable Rx/Tx */
1887 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001888 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001889
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07001890 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001891 skge_link_up(skge);
1892}
1893
1894static void yukon_link_down(struct skge_port *skge)
1895{
1896 struct skge_hw *hw = skge->hw;
1897 int port = skge->port;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07001898 u16 ctrl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001899
1900 pr_debug("yukon_link_down\n");
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001901 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07001902
1903 ctrl = gma_read16(hw, port, GM_GP_CTRL);
1904 ctrl &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1905 gma_write16(hw, port, GM_GP_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001906
Stephen Hemmingerc506a502005-06-27 11:33:09 -07001907 if (skge->flow_control == FLOW_MODE_REM_SEND) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001908 /* restore Asymmetric Pause bit */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001909 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
1910 gm_phy_read(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001911 PHY_MARV_AUNE_ADV)
1912 | PHY_M_AN_ASP);
1913
1914 }
1915
1916 yukon_reset(hw, port);
1917 skge_link_down(skge);
1918
1919 yukon_init(hw, port);
1920}
1921
1922static void yukon_phy_intr(struct skge_port *skge)
1923{
1924 struct skge_hw *hw = skge->hw;
1925 int port = skge->port;
1926 const char *reason = NULL;
1927 u16 istatus, phystat;
1928
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001929 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
1930 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001931
1932 if (netif_msg_intr(skge))
1933 printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x 0x%x\n",
1934 skge->netdev->name, istatus, phystat);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001935
1936 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001937 if (gm_phy_read(hw, port, PHY_MARV_AUNE_LP)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001938 & PHY_M_AN_RF) {
1939 reason = "remote fault";
1940 goto failed;
1941 }
1942
Stephen Hemmingerc506a502005-06-27 11:33:09 -07001943 if (gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001944 reason = "master/slave fault";
1945 goto failed;
1946 }
1947
1948 if (!(phystat & PHY_M_PS_SPDUP_RES)) {
1949 reason = "speed/duplex";
1950 goto failed;
1951 }
1952
1953 skge->duplex = (phystat & PHY_M_PS_FULL_DUP)
1954 ? DUPLEX_FULL : DUPLEX_HALF;
1955 skge->speed = yukon_speed(hw, phystat);
1956
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001957 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
1958 switch (phystat & PHY_M_PS_PAUSE_MSK) {
1959 case PHY_M_PS_PAUSE_MSK:
1960 skge->flow_control = FLOW_MODE_SYMMETRIC;
1961 break;
1962 case PHY_M_PS_RX_P_EN:
1963 skge->flow_control = FLOW_MODE_REM_SEND;
1964 break;
1965 case PHY_M_PS_TX_P_EN:
1966 skge->flow_control = FLOW_MODE_LOC_SEND;
1967 break;
1968 default:
1969 skge->flow_control = FLOW_MODE_NONE;
1970 }
1971
1972 if (skge->flow_control == FLOW_MODE_NONE ||
1973 (skge->speed < SPEED_1000 && skge->duplex == DUPLEX_HALF))
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001974 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001975 else
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001976 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001977 yukon_link_up(skge);
1978 return;
1979 }
1980
1981 if (istatus & PHY_M_IS_LSP_CHANGE)
1982 skge->speed = yukon_speed(hw, phystat);
1983
1984 if (istatus & PHY_M_IS_DUP_CHANGE)
1985 skge->duplex = (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1986 if (istatus & PHY_M_IS_LST_CHANGE) {
1987 if (phystat & PHY_M_PS_LINK_UP)
1988 yukon_link_up(skge);
1989 else
1990 yukon_link_down(skge);
1991 }
1992 return;
1993 failed:
1994 printk(KERN_ERR PFX "%s: autonegotiation failed (%s)\n",
1995 skge->netdev->name, reason);
1996
1997 /* XXX restart autonegotiation? */
1998}
1999
2000static void skge_ramset(struct skge_hw *hw, u16 q, u32 start, size_t len)
2001{
2002 u32 end;
2003
2004 start /= 8;
2005 len /= 8;
2006 end = start + len - 1;
2007
2008 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
2009 skge_write32(hw, RB_ADDR(q, RB_START), start);
2010 skge_write32(hw, RB_ADDR(q, RB_WP), start);
2011 skge_write32(hw, RB_ADDR(q, RB_RP), start);
2012 skge_write32(hw, RB_ADDR(q, RB_END), end);
2013
2014 if (q == Q_R1 || q == Q_R2) {
2015 /* Set thresholds on receive queue's */
2016 skge_write32(hw, RB_ADDR(q, RB_RX_UTPP),
2017 start + (2*len)/3);
2018 skge_write32(hw, RB_ADDR(q, RB_RX_LTPP),
2019 start + (len/3));
2020 } else {
2021 /* Enable store & forward on Tx queue's because
2022 * Tx FIFO is only 4K on Genesis and 1K on Yukon
2023 */
2024 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
2025 }
2026
2027 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
2028}
2029
2030/* Setup Bus Memory Interface */
2031static void skge_qset(struct skge_port *skge, u16 q,
2032 const struct skge_element *e)
2033{
2034 struct skge_hw *hw = skge->hw;
2035 u32 watermark = 0x600;
2036 u64 base = skge->dma + (e->desc - skge->mem);
2037
2038 /* optimization to reduce window on 32bit/33mhz */
2039 if ((skge_read16(hw, B0_CTST) & (CS_BUS_CLOCK | CS_BUS_SLOT_SZ)) == 0)
2040 watermark /= 2;
2041
2042 skge_write32(hw, Q_ADDR(q, Q_CSR), CSR_CLR_RESET);
2043 skge_write32(hw, Q_ADDR(q, Q_F), watermark);
2044 skge_write32(hw, Q_ADDR(q, Q_DA_H), (u32)(base >> 32));
2045 skge_write32(hw, Q_ADDR(q, Q_DA_L), (u32)base);
2046}
2047
2048static int skge_up(struct net_device *dev)
2049{
2050 struct skge_port *skge = netdev_priv(dev);
2051 struct skge_hw *hw = skge->hw;
2052 int port = skge->port;
2053 u32 chunk, ram_addr;
2054 size_t rx_size, tx_size;
2055 int err;
2056
2057 if (netif_msg_ifup(skge))
2058 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
2059
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002060 if (dev->mtu > RX_BUF_SIZE)
2061 skge->rx_buf_size = dev->mtu + ETH_HLEN + NET_IP_ALIGN;
2062 else
2063 skge->rx_buf_size = RX_BUF_SIZE;
2064
2065
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002066 rx_size = skge->rx_ring.count * sizeof(struct skge_rx_desc);
2067 tx_size = skge->tx_ring.count * sizeof(struct skge_tx_desc);
2068 skge->mem_size = tx_size + rx_size;
2069 skge->mem = pci_alloc_consistent(hw->pdev, skge->mem_size, &skge->dma);
2070 if (!skge->mem)
2071 return -ENOMEM;
2072
2073 memset(skge->mem, 0, skge->mem_size);
2074
2075 if ((err = skge_ring_alloc(&skge->rx_ring, skge->mem, skge->dma)))
2076 goto free_pci_mem;
2077
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002078 err = skge_rx_fill(skge);
2079 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002080 goto free_rx_ring;
2081
2082 if ((err = skge_ring_alloc(&skge->tx_ring, skge->mem + rx_size,
2083 skge->dma + rx_size)))
2084 goto free_rx_ring;
2085
2086 skge->tx_avail = skge->tx_ring.count - 1;
2087
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002088 /* Enable IRQ from port */
2089 hw->intr_mask |= portirqmask[port];
2090 skge_write32(hw, B0_IMSK, hw->intr_mask);
2091
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002092 /* Initialze MAC */
Stephen Hemminger4ff6ac02005-07-22 16:26:05 -07002093 spin_lock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002094 if (hw->chip_id == CHIP_ID_GENESIS)
2095 genesis_mac_init(hw, port);
2096 else
2097 yukon_mac_init(hw, port);
Stephen Hemminger4ff6ac02005-07-22 16:26:05 -07002098 spin_unlock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002099
2100 /* Configure RAMbuffers */
Stephen Hemminger981d0372005-06-27 11:33:06 -07002101 chunk = hw->ram_size / ((hw->ports + 1)*2);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002102 ram_addr = hw->ram_offset + 2 * chunk * port;
2103
2104 skge_ramset(hw, rxqaddr[port], ram_addr, chunk);
2105 skge_qset(skge, rxqaddr[port], skge->rx_ring.to_clean);
2106
2107 BUG_ON(skge->tx_ring.to_use != skge->tx_ring.to_clean);
2108 skge_ramset(hw, txqaddr[port], ram_addr+chunk, chunk);
2109 skge_qset(skge, txqaddr[port], skge->tx_ring.to_use);
2110
2111 /* Start receiver BMU */
2112 wmb();
2113 skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_START | CSR_IRQ_CL_F);
Stephen Hemminger6abebb52005-07-22 16:26:10 -07002114 skge_led(skge, LED_MODE_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002115
2116 pr_debug("skge_up completed\n");
2117 return 0;
2118
2119 free_rx_ring:
2120 skge_rx_clean(skge);
2121 kfree(skge->rx_ring.start);
2122 free_pci_mem:
2123 pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
2124
2125 return err;
2126}
2127
2128static int skge_down(struct net_device *dev)
2129{
2130 struct skge_port *skge = netdev_priv(dev);
2131 struct skge_hw *hw = skge->hw;
2132 int port = skge->port;
2133
2134 if (netif_msg_ifdown(skge))
2135 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
2136
2137 netif_stop_queue(dev);
2138
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002139 /* Stop transmitter */
2140 skge_write8(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_STOP);
2141 skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
2142 RB_RST_SET|RB_DIS_OP_MD);
2143
2144 if (hw->chip_id == CHIP_ID_GENESIS)
2145 genesis_stop(skge);
2146 else
2147 yukon_stop(skge);
2148
2149 /* Disable Force Sync bit and Enable Alloc bit */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002150 skge_write8(hw, SK_REG(port, TXA_CTRL),
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002151 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
2152
2153 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002154 skge_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
2155 skge_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002156
2157 /* Reset PCI FIFO */
2158 skge_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_SET_RESET);
2159 skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
2160
2161 /* Reset the RAM Buffer async Tx queue */
2162 skge_write8(hw, RB_ADDR(port == 0 ? Q_XA1 : Q_XA2, RB_CTRL), RB_RST_SET);
2163 /* stop receiver */
2164 skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_STOP);
2165 skge_write32(hw, RB_ADDR(port ? Q_R2 : Q_R1, RB_CTRL),
2166 RB_RST_SET|RB_DIS_OP_MD);
2167 skge_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_SET_RESET);
2168
2169 if (hw->chip_id == CHIP_ID_GENESIS) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002170 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_SET);
2171 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002172 } else {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002173 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
2174 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002175 }
2176
Stephen Hemminger6abebb52005-07-22 16:26:10 -07002177 skge_led(skge, LED_MODE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002178
2179 skge_tx_clean(skge);
2180 skge_rx_clean(skge);
2181
2182 kfree(skge->rx_ring.start);
2183 kfree(skge->tx_ring.start);
2184 pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
2185 return 0;
2186}
2187
2188static int skge_xmit_frame(struct sk_buff *skb, struct net_device *dev)
2189{
2190 struct skge_port *skge = netdev_priv(dev);
2191 struct skge_hw *hw = skge->hw;
2192 struct skge_ring *ring = &skge->tx_ring;
2193 struct skge_element *e;
2194 struct skge_tx_desc *td;
2195 int i;
2196 u32 control, len;
2197 u64 map;
2198 unsigned long flags;
2199
2200 skb = skb_padto(skb, ETH_ZLEN);
2201 if (!skb)
2202 return NETDEV_TX_OK;
2203
2204 local_irq_save(flags);
2205 if (!spin_trylock(&skge->tx_lock)) {
Stephen Hemminger95566062005-06-27 11:33:02 -07002206 /* Collision - tell upper layer to requeue */
2207 local_irq_restore(flags);
2208 return NETDEV_TX_LOCKED;
2209 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002210
2211 if (unlikely(skge->tx_avail < skb_shinfo(skb)->nr_frags +1)) {
2212 netif_stop_queue(dev);
2213 spin_unlock_irqrestore(&skge->tx_lock, flags);
2214
2215 printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
2216 dev->name);
2217 return NETDEV_TX_BUSY;
2218 }
2219
2220 e = ring->to_use;
2221 td = e->desc;
2222 e->skb = skb;
2223 len = skb_headlen(skb);
2224 map = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
2225 pci_unmap_addr_set(e, mapaddr, map);
2226 pci_unmap_len_set(e, maplen, len);
2227
2228 td->dma_lo = map;
2229 td->dma_hi = map >> 32;
2230
2231 if (skb->ip_summed == CHECKSUM_HW) {
2232 const struct iphdr *ip
2233 = (const struct iphdr *) (skb->data + ETH_HLEN);
2234 int offset = skb->h.raw - skb->data;
2235
2236 /* This seems backwards, but it is what the sk98lin
2237 * does. Looks like hardware is wrong?
2238 */
2239 if (ip->protocol == IPPROTO_UDP
Stephen Hemminger981d0372005-06-27 11:33:06 -07002240 && hw->chip_rev == 0 && hw->chip_id == CHIP_ID_YUKON)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002241 control = BMU_TCP_CHECK;
2242 else
2243 control = BMU_UDP_CHECK;
2244
2245 td->csum_offs = 0;
2246 td->csum_start = offset;
2247 td->csum_write = offset + skb->csum;
2248 } else
2249 control = BMU_CHECK;
2250
2251 if (!skb_shinfo(skb)->nr_frags) /* single buffer i.e. no fragments */
2252 control |= BMU_EOF| BMU_IRQ_EOF;
2253 else {
2254 struct skge_tx_desc *tf = td;
2255
2256 control |= BMU_STFWD;
2257 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
2258 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2259
2260 map = pci_map_page(hw->pdev, frag->page, frag->page_offset,
2261 frag->size, PCI_DMA_TODEVICE);
2262
2263 e = e->next;
2264 e->skb = NULL;
2265 tf = e->desc;
2266 tf->dma_lo = map;
2267 tf->dma_hi = (u64) map >> 32;
2268 pci_unmap_addr_set(e, mapaddr, map);
2269 pci_unmap_len_set(e, maplen, frag->size);
2270
2271 tf->control = BMU_OWN | BMU_SW | control | frag->size;
2272 }
2273 tf->control |= BMU_EOF | BMU_IRQ_EOF;
2274 }
2275 /* Make sure all the descriptors written */
2276 wmb();
2277 td->control = BMU_OWN | BMU_SW | BMU_STF | control | len;
2278 wmb();
2279
2280 skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_START);
2281
2282 if (netif_msg_tx_queued(skge))
Al Viro0b2d7fe2005-04-03 09:15:52 +01002283 printk(KERN_DEBUG "%s: tx queued, slot %td, len %d\n",
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002284 dev->name, e - ring->start, skb->len);
2285
2286 ring->to_use = e->next;
2287 skge->tx_avail -= skb_shinfo(skb)->nr_frags + 1;
2288 if (skge->tx_avail <= MAX_SKB_FRAGS + 1) {
2289 pr_debug("%s: transmit queue full\n", dev->name);
2290 netif_stop_queue(dev);
2291 }
2292
2293 dev->trans_start = jiffies;
2294 spin_unlock_irqrestore(&skge->tx_lock, flags);
2295
2296 return NETDEV_TX_OK;
2297}
2298
2299static inline void skge_tx_free(struct skge_hw *hw, struct skge_element *e)
2300{
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002301 /* This ring element can be skb or fragment */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002302 if (e->skb) {
2303 pci_unmap_single(hw->pdev,
2304 pci_unmap_addr(e, mapaddr),
2305 pci_unmap_len(e, maplen),
2306 PCI_DMA_TODEVICE);
2307 dev_kfree_skb_any(e->skb);
2308 e->skb = NULL;
2309 } else {
2310 pci_unmap_page(hw->pdev,
2311 pci_unmap_addr(e, mapaddr),
2312 pci_unmap_len(e, maplen),
2313 PCI_DMA_TODEVICE);
2314 }
2315}
2316
2317static void skge_tx_clean(struct skge_port *skge)
2318{
2319 struct skge_ring *ring = &skge->tx_ring;
2320 struct skge_element *e;
2321 unsigned long flags;
2322
2323 spin_lock_irqsave(&skge->tx_lock, flags);
2324 for (e = ring->to_clean; e != ring->to_use; e = e->next) {
2325 ++skge->tx_avail;
2326 skge_tx_free(skge->hw, e);
2327 }
2328 ring->to_clean = e;
2329 spin_unlock_irqrestore(&skge->tx_lock, flags);
2330}
2331
2332static void skge_tx_timeout(struct net_device *dev)
2333{
2334 struct skge_port *skge = netdev_priv(dev);
2335
2336 if (netif_msg_timer(skge))
2337 printk(KERN_DEBUG PFX "%s: tx timeout\n", dev->name);
2338
2339 skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_STOP);
2340 skge_tx_clean(skge);
2341}
2342
2343static int skge_change_mtu(struct net_device *dev, int new_mtu)
2344{
2345 int err = 0;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002346 int running = netif_running(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002347
Stephen Hemminger95566062005-06-27 11:33:02 -07002348 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002349 return -EINVAL;
2350
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002351
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002352 if (running)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002353 skge_down(dev);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002354 dev->mtu = new_mtu;
2355 if (running)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002356 skge_up(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002357
2358 return err;
2359}
2360
2361static void genesis_set_multicast(struct net_device *dev)
2362{
2363 struct skge_port *skge = netdev_priv(dev);
2364 struct skge_hw *hw = skge->hw;
2365 int port = skge->port;
2366 int i, count = dev->mc_count;
2367 struct dev_mc_list *list = dev->mc_list;
2368 u32 mode;
2369 u8 filter[8];
2370
Stephen Hemminger45bada62005-06-27 11:33:12 -07002371 pr_debug("genesis_set_multicast flags=%x count=%d\n", dev->flags, dev->mc_count);
2372
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002373 mode = xm_read32(hw, port, XM_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002374 mode |= XM_MD_ENA_HASH;
2375 if (dev->flags & IFF_PROMISC)
2376 mode |= XM_MD_ENA_PROM;
2377 else
2378 mode &= ~XM_MD_ENA_PROM;
2379
2380 if (dev->flags & IFF_ALLMULTI)
2381 memset(filter, 0xff, sizeof(filter));
2382 else {
2383 memset(filter, 0, sizeof(filter));
Stephen Hemminger95566062005-06-27 11:33:02 -07002384 for (i = 0; list && i < count; i++, list = list->next) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07002385 u32 crc, bit;
2386 crc = ether_crc_le(ETH_ALEN, list->dmi_addr);
2387 bit = ~crc & 0x3f;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002388 filter[bit/8] |= 1 << (bit%8);
2389 }
2390 }
2391
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002392 xm_write32(hw, port, XM_MODE, mode);
Stephen Hemminger45bada62005-06-27 11:33:12 -07002393 xm_outhash(hw, port, XM_HSM, filter);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002394}
2395
2396static void yukon_set_multicast(struct net_device *dev)
2397{
2398 struct skge_port *skge = netdev_priv(dev);
2399 struct skge_hw *hw = skge->hw;
2400 int port = skge->port;
2401 struct dev_mc_list *list = dev->mc_list;
2402 u16 reg;
2403 u8 filter[8];
2404
2405 memset(filter, 0, sizeof(filter));
2406
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002407 reg = gma_read16(hw, port, GM_RX_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002408 reg |= GM_RXCR_UCF_ENA;
2409
2410 if (dev->flags & IFF_PROMISC) /* promiscious */
2411 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
2412 else if (dev->flags & IFF_ALLMULTI) /* all multicast */
2413 memset(filter, 0xff, sizeof(filter));
2414 else if (dev->mc_count == 0) /* no multicast */
2415 reg &= ~GM_RXCR_MCF_ENA;
2416 else {
2417 int i;
2418 reg |= GM_RXCR_MCF_ENA;
2419
Stephen Hemminger95566062005-06-27 11:33:02 -07002420 for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002421 u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
2422 filter[bit/8] |= 1 << (bit%8);
2423 }
2424 }
2425
2426
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002427 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002428 (u16)filter[0] | ((u16)filter[1] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002429 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002430 (u16)filter[2] | ((u16)filter[3] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002431 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002432 (u16)filter[4] | ((u16)filter[5] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002433 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002434 (u16)filter[6] | ((u16)filter[7] << 8));
2435
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002436 gma_write16(hw, port, GM_RX_CTRL, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002437}
2438
2439static inline int bad_phy_status(const struct skge_hw *hw, u32 status)
2440{
2441 if (hw->chip_id == CHIP_ID_GENESIS)
2442 return (status & (XMR_FS_ERR | XMR_FS_2L_VLAN)) != 0;
2443 else
2444 return (status & GMR_FS_ANY_ERR) ||
2445 (status & GMR_FS_RX_OK) == 0;
2446}
2447
2448static void skge_rx_error(struct skge_port *skge, int slot,
2449 u32 control, u32 status)
2450{
2451 if (netif_msg_rx_err(skge))
2452 printk(KERN_DEBUG PFX "%s: rx err, slot %d control 0x%x status 0x%x\n",
2453 skge->netdev->name, slot, control, status);
2454
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002455 if ((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002456 skge->net_stats.rx_length_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002457 else if (skge->hw->chip_id == CHIP_ID_GENESIS) {
2458 if (status & (XMR_FS_RUNT|XMR_FS_LNG_ERR))
2459 skge->net_stats.rx_length_errors++;
2460 if (status & XMR_FS_FRA_ERR)
2461 skge->net_stats.rx_frame_errors++;
2462 if (status & XMR_FS_FCS_ERR)
2463 skge->net_stats.rx_crc_errors++;
2464 } else {
2465 if (status & (GMR_FS_LONG_ERR|GMR_FS_UN_SIZE))
2466 skge->net_stats.rx_length_errors++;
2467 if (status & GMR_FS_FRAGMENT)
2468 skge->net_stats.rx_frame_errors++;
2469 if (status & GMR_FS_CRC_ERR)
2470 skge->net_stats.rx_crc_errors++;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002471 }
2472}
2473
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002474/* Get receive buffer from descriptor.
2475 * Handles copy of small buffers and reallocation failures
2476 */
2477static inline struct sk_buff *skge_rx_get(struct skge_port *skge,
2478 struct skge_element *e,
2479 unsigned int len)
2480{
2481 struct sk_buff *nskb, *skb;
2482
2483 if (len < RX_COPY_THRESHOLD) {
2484 nskb = skge_rx_alloc(skge->netdev, len + NET_IP_ALIGN);
2485 if (unlikely(!nskb))
2486 return NULL;
2487
2488 pci_dma_sync_single_for_cpu(skge->hw->pdev,
2489 pci_unmap_addr(e, mapaddr),
2490 len, PCI_DMA_FROMDEVICE);
2491 memcpy(nskb->data, e->skb->data, len);
2492 pci_dma_sync_single_for_device(skge->hw->pdev,
2493 pci_unmap_addr(e, mapaddr),
2494 len, PCI_DMA_FROMDEVICE);
2495
2496 if (skge->rx_csum) {
2497 struct skge_rx_desc *rd = e->desc;
2498 nskb->csum = le16_to_cpu(rd->csum2);
2499 nskb->ip_summed = CHECKSUM_HW;
2500 }
2501 skge_rx_reuse(e, skge->rx_buf_size);
2502 return nskb;
2503 } else {
2504 nskb = skge_rx_alloc(skge->netdev, skge->rx_buf_size);
2505 if (unlikely(!nskb))
2506 return NULL;
2507
2508 pci_unmap_single(skge->hw->pdev,
2509 pci_unmap_addr(e, mapaddr),
2510 pci_unmap_len(e, maplen),
2511 PCI_DMA_FROMDEVICE);
2512 skb = e->skb;
2513 if (skge->rx_csum) {
2514 struct skge_rx_desc *rd = e->desc;
2515 skb->csum = le16_to_cpu(rd->csum2);
2516 skb->ip_summed = CHECKSUM_HW;
2517 }
2518
2519 skge_rx_setup(skge, e, nskb, skge->rx_buf_size);
2520 return skb;
2521 }
2522}
2523
2524
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002525static int skge_poll(struct net_device *dev, int *budget)
2526{
2527 struct skge_port *skge = netdev_priv(dev);
2528 struct skge_hw *hw = skge->hw;
2529 struct skge_ring *ring = &skge->rx_ring;
2530 struct skge_element *e;
2531 unsigned int to_do = min(dev->quota, *budget);
2532 unsigned int work_done = 0;
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002533
2534 pr_debug("skge_poll\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002535
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002536 for (e = ring->to_clean; work_done < to_do; e = e->next) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002537 struct skge_rx_desc *rd = e->desc;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002538 struct sk_buff *skb;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002539 u32 control, len, status;
2540
2541 rmb();
2542 control = rd->control;
2543 if (control & BMU_OWN)
2544 break;
2545
2546 len = control & BMU_BBC;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002547 status = rd->status;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002548
2549 if (unlikely((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF)
2550 || bad_phy_status(hw, status))) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002551 skge_rx_error(skge, e - ring->start, control, status);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002552 skge_rx_reuse(e, skge->rx_buf_size);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002553 continue;
2554 }
2555
2556 if (netif_msg_rx_status(skge))
Al Viro0b2d7fe2005-04-03 09:15:52 +01002557 printk(KERN_DEBUG PFX "%s: rx slot %td status 0x%x len %d\n",
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002558 dev->name, e - ring->start, rd->status, len);
2559
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002560 skb = skge_rx_get(skge, e, len);
2561 if (likely(skb)) {
2562 skb_put(skb, len);
2563 skb->protocol = eth_type_trans(skb, dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002564
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002565 dev->last_rx = jiffies;
2566 netif_receive_skb(skb);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002567
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002568 ++work_done;
2569 } else
2570 skge_rx_reuse(e, skge->rx_buf_size);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002571 }
2572 ring->to_clean = e;
2573
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002574 /* restart receiver */
2575 wmb();
2576 skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR),
2577 CSR_START | CSR_IRQ_CL_F);
2578
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002579 *budget -= work_done;
2580 dev->quota -= work_done;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002581
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002582 if (work_done >= to_do)
2583 return 1; /* not done */
2584
2585 local_irq_disable();
2586 __netif_rx_complete(dev);
2587 hw->intr_mask |= portirqmask[skge->port];
2588 skge_write32(hw, B0_IMSK, hw->intr_mask);
2589 local_irq_enable();
2590 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002591}
2592
2593static inline void skge_tx_intr(struct net_device *dev)
2594{
2595 struct skge_port *skge = netdev_priv(dev);
2596 struct skge_hw *hw = skge->hw;
2597 struct skge_ring *ring = &skge->tx_ring;
2598 struct skge_element *e;
2599
2600 spin_lock(&skge->tx_lock);
Stephen Hemminger95566062005-06-27 11:33:02 -07002601 for (e = ring->to_clean; e != ring->to_use; e = e->next) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002602 struct skge_tx_desc *td = e->desc;
2603 u32 control;
2604
2605 rmb();
2606 control = td->control;
2607 if (control & BMU_OWN)
2608 break;
2609
2610 if (unlikely(netif_msg_tx_done(skge)))
Al Viro0b2d7fe2005-04-03 09:15:52 +01002611 printk(KERN_DEBUG PFX "%s: tx done slot %td status 0x%x\n",
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002612 dev->name, e - ring->start, td->status);
2613
2614 skge_tx_free(hw, e);
2615 e->skb = NULL;
2616 ++skge->tx_avail;
2617 }
2618 ring->to_clean = e;
2619 skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
2620
2621 if (skge->tx_avail > MAX_SKB_FRAGS + 1)
2622 netif_wake_queue(dev);
2623
2624 spin_unlock(&skge->tx_lock);
2625}
2626
Stephen Hemmingerf6620ca2005-07-22 16:26:02 -07002627/* Parity errors seem to happen when Genesis is connected to a switch
2628 * with no other ports present. Heartbeat error??
2629 */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002630static void skge_mac_parity(struct skge_hw *hw, int port)
2631{
Stephen Hemmingerf6620ca2005-07-22 16:26:02 -07002632 struct net_device *dev = hw->dev[port];
2633
2634 if (dev) {
2635 struct skge_port *skge = netdev_priv(dev);
2636 ++skge->net_stats.tx_heartbeat_errors;
2637 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002638
2639 if (hw->chip_id == CHIP_ID_GENESIS)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002640 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002641 MFF_CLR_PERR);
2642 else
2643 /* HW-Bug #8: cleared by GMF_CLI_TX_FC instead of GMF_CLI_TX_PE */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002644 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T),
Stephen Hemminger981d0372005-06-27 11:33:06 -07002645 (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002646 ? GMF_CLI_TX_FC : GMF_CLI_TX_PE);
2647}
2648
2649static void skge_pci_clear(struct skge_hw *hw)
2650{
2651 u16 status;
2652
Stephen Hemminger467b3412005-06-27 11:33:05 -07002653 pci_read_config_word(hw->pdev, PCI_STATUS, &status);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002654 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger467b3412005-06-27 11:33:05 -07002655 pci_write_config_word(hw->pdev, PCI_STATUS,
2656 status | PCI_STATUS_ERROR_BITS);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002657 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2658}
2659
2660static void skge_mac_intr(struct skge_hw *hw, int port)
2661{
Stephen Hemminger95566062005-06-27 11:33:02 -07002662 if (hw->chip_id == CHIP_ID_GENESIS)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002663 genesis_mac_intr(hw, port);
2664 else
2665 yukon_mac_intr(hw, port);
2666}
2667
2668/* Handle device specific framing and timeout interrupts */
2669static void skge_error_irq(struct skge_hw *hw)
2670{
2671 u32 hwstatus = skge_read32(hw, B0_HWE_ISRC);
2672
2673 if (hw->chip_id == CHIP_ID_GENESIS) {
2674 /* clear xmac errors */
2675 if (hwstatus & (IS_NO_STAT_M1|IS_NO_TIST_M1))
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002676 skge_write16(hw, SK_REG(0, RX_MFF_CTRL1), MFF_CLR_INSTAT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002677 if (hwstatus & (IS_NO_STAT_M2|IS_NO_TIST_M2))
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002678 skge_write16(hw, SK_REG(0, RX_MFF_CTRL2), MFF_CLR_INSTAT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002679 } else {
2680 /* Timestamp (unused) overflow */
2681 if (hwstatus & IS_IRQ_TIST_OV)
2682 skge_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002683 }
2684
2685 if (hwstatus & IS_RAM_RD_PAR) {
2686 printk(KERN_ERR PFX "Ram read data parity error\n");
2687 skge_write16(hw, B3_RI_CTRL, RI_CLR_RD_PERR);
2688 }
2689
2690 if (hwstatus & IS_RAM_WR_PAR) {
2691 printk(KERN_ERR PFX "Ram write data parity error\n");
2692 skge_write16(hw, B3_RI_CTRL, RI_CLR_WR_PERR);
2693 }
2694
2695 if (hwstatus & IS_M1_PAR_ERR)
2696 skge_mac_parity(hw, 0);
2697
2698 if (hwstatus & IS_M2_PAR_ERR)
2699 skge_mac_parity(hw, 1);
2700
2701 if (hwstatus & IS_R1_PAR_ERR)
2702 skge_write32(hw, B0_R1_CSR, CSR_IRQ_CL_P);
2703
2704 if (hwstatus & IS_R2_PAR_ERR)
2705 skge_write32(hw, B0_R2_CSR, CSR_IRQ_CL_P);
2706
2707 if (hwstatus & (IS_IRQ_MST_ERR|IS_IRQ_STAT)) {
2708 printk(KERN_ERR PFX "hardware error detected (status 0x%x)\n",
2709 hwstatus);
2710
2711 skge_pci_clear(hw);
2712
Stephen Hemminger050ec182005-08-16 14:00:54 -07002713 /* if error still set then just ignore it */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002714 hwstatus = skge_read32(hw, B0_HWE_ISRC);
2715 if (hwstatus & IS_IRQ_STAT) {
Stephen Hemminger050ec182005-08-16 14:00:54 -07002716 pr_debug("IRQ status %x: still set ignoring hardware errors\n",
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002717 hwstatus);
2718 hw->intr_mask &= ~IS_HW_ERR;
2719 }
2720 }
2721}
2722
2723/*
2724 * Interrrupt from PHY are handled in tasklet (soft irq)
2725 * because accessing phy registers requires spin wait which might
2726 * cause excess interrupt latency.
2727 */
2728static void skge_extirq(unsigned long data)
2729{
2730 struct skge_hw *hw = (struct skge_hw *) data;
2731 int port;
2732
2733 spin_lock(&hw->phy_lock);
2734 for (port = 0; port < 2; port++) {
2735 struct net_device *dev = hw->dev[port];
2736
2737 if (dev && netif_running(dev)) {
2738 struct skge_port *skge = netdev_priv(dev);
2739
2740 if (hw->chip_id != CHIP_ID_GENESIS)
2741 yukon_phy_intr(skge);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07002742 else
Stephen Hemminger45bada62005-06-27 11:33:12 -07002743 bcom_phy_intr(skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002744 }
2745 }
2746 spin_unlock(&hw->phy_lock);
2747
2748 local_irq_disable();
2749 hw->intr_mask |= IS_EXT_REG;
2750 skge_write32(hw, B0_IMSK, hw->intr_mask);
2751 local_irq_enable();
2752}
2753
2754static irqreturn_t skge_intr(int irq, void *dev_id, struct pt_regs *regs)
2755{
2756 struct skge_hw *hw = dev_id;
2757 u32 status = skge_read32(hw, B0_SP_ISRC);
2758
2759 if (status == 0 || status == ~0) /* hotplug or shared irq */
2760 return IRQ_NONE;
2761
2762 status &= hw->intr_mask;
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002763 if (status & IS_R1_F) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002764 hw->intr_mask &= ~IS_R1_F;
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002765 netif_rx_schedule(hw->dev[0]);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002766 }
2767
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002768 if (status & IS_R2_F) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002769 hw->intr_mask &= ~IS_R2_F;
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002770 netif_rx_schedule(hw->dev[1]);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002771 }
2772
2773 if (status & IS_XA1_F)
2774 skge_tx_intr(hw->dev[0]);
2775
2776 if (status & IS_XA2_F)
2777 skge_tx_intr(hw->dev[1]);
2778
Stephen Hemmingerd25f5a62005-06-27 11:33:14 -07002779 if (status & IS_PA_TO_RX1) {
2780 struct skge_port *skge = netdev_priv(hw->dev[0]);
2781 ++skge->net_stats.rx_over_errors;
2782 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX1);
2783 }
2784
2785 if (status & IS_PA_TO_RX2) {
2786 struct skge_port *skge = netdev_priv(hw->dev[1]);
2787 ++skge->net_stats.rx_over_errors;
2788 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX2);
2789 }
2790
2791 if (status & IS_PA_TO_TX1)
2792 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX1);
2793
2794 if (status & IS_PA_TO_TX2)
2795 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX2);
2796
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002797 if (status & IS_MAC1)
2798 skge_mac_intr(hw, 0);
Stephen Hemminger95566062005-06-27 11:33:02 -07002799
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002800 if (status & IS_MAC2)
2801 skge_mac_intr(hw, 1);
2802
2803 if (status & IS_HW_ERR)
2804 skge_error_irq(hw);
2805
2806 if (status & IS_EXT_REG) {
2807 hw->intr_mask &= ~IS_EXT_REG;
2808 tasklet_schedule(&hw->ext_tasklet);
2809 }
2810
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002811 skge_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002812
2813 return IRQ_HANDLED;
2814}
2815
2816#ifdef CONFIG_NET_POLL_CONTROLLER
2817static void skge_netpoll(struct net_device *dev)
2818{
2819 struct skge_port *skge = netdev_priv(dev);
2820
2821 disable_irq(dev->irq);
2822 skge_intr(dev->irq, skge->hw, NULL);
2823 enable_irq(dev->irq);
2824}
2825#endif
2826
2827static int skge_set_mac_address(struct net_device *dev, void *p)
2828{
2829 struct skge_port *skge = netdev_priv(dev);
2830 struct sockaddr *addr = p;
2831 int err = 0;
2832
2833 if (!is_valid_ether_addr(addr->sa_data))
2834 return -EADDRNOTAVAIL;
2835
2836 skge_down(dev);
2837 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
2838 memcpy_toio(skge->hw->regs + B2_MAC_1 + skge->port*8,
2839 dev->dev_addr, ETH_ALEN);
2840 memcpy_toio(skge->hw->regs + B2_MAC_2 + skge->port*8,
2841 dev->dev_addr, ETH_ALEN);
2842 if (dev->flags & IFF_UP)
2843 err = skge_up(dev);
2844 return err;
2845}
2846
2847static const struct {
2848 u8 id;
2849 const char *name;
2850} skge_chips[] = {
2851 { CHIP_ID_GENESIS, "Genesis" },
2852 { CHIP_ID_YUKON, "Yukon" },
2853 { CHIP_ID_YUKON_LITE, "Yukon-Lite"},
2854 { CHIP_ID_YUKON_LP, "Yukon-LP"},
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002855};
2856
2857static const char *skge_board_name(const struct skge_hw *hw)
2858{
2859 int i;
2860 static char buf[16];
2861
2862 for (i = 0; i < ARRAY_SIZE(skge_chips); i++)
2863 if (skge_chips[i].id == hw->chip_id)
2864 return skge_chips[i].name;
2865
2866 snprintf(buf, sizeof buf, "chipid 0x%x", hw->chip_id);
2867 return buf;
2868}
2869
2870
2871/*
2872 * Setup the board data structure, but don't bring up
2873 * the port(s)
2874 */
2875static int skge_reset(struct skge_hw *hw)
2876{
2877 u16 ctst;
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07002878 u8 t8, mac_cfg, pmd_type, phy_type;
Stephen Hemminger981d0372005-06-27 11:33:06 -07002879 int i;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002880
2881 ctst = skge_read16(hw, B0_CTST);
2882
2883 /* do a SW reset */
2884 skge_write8(hw, B0_CTST, CS_RST_SET);
2885 skge_write8(hw, B0_CTST, CS_RST_CLR);
2886
2887 /* clear PCI errors, if any */
2888 skge_pci_clear(hw);
2889
2890 skge_write8(hw, B0_CTST, CS_MRST_CLR);
2891
2892 /* restore CLK_RUN bits (for Yukon-Lite) */
2893 skge_write16(hw, B0_CTST,
2894 ctst & (CS_CLK_RUN_HOT|CS_CLK_RUN_RST|CS_CLK_RUN_ENA));
2895
2896 hw->chip_id = skge_read8(hw, B2_CHIP_ID);
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07002897 phy_type = skge_read8(hw, B2_E_1) & 0xf;
2898 pmd_type = skge_read8(hw, B2_PMD_TYP);
2899 hw->copper = (pmd_type == 'T' || pmd_type == '1');
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002900
Stephen Hemminger95566062005-06-27 11:33:02 -07002901 switch (hw->chip_id) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002902 case CHIP_ID_GENESIS:
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07002903 switch (phy_type) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002904 case SK_PHY_BCOM:
2905 hw->phy_addr = PHY_ADDR_BCOM;
2906 break;
2907 default:
2908 printk(KERN_ERR PFX "%s: unsupported phy type 0x%x\n",
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07002909 pci_name(hw->pdev), phy_type);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002910 return -EOPNOTSUPP;
2911 }
2912 break;
2913
2914 case CHIP_ID_YUKON:
2915 case CHIP_ID_YUKON_LITE:
2916 case CHIP_ID_YUKON_LP:
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07002917 if (phy_type < SK_PHY_MARV_COPPER && pmd_type != 'S')
2918 hw->copper = 1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002919
2920 hw->phy_addr = PHY_ADDR_MARV;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002921 break;
2922
2923 default:
2924 printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
2925 pci_name(hw->pdev), hw->chip_id);
2926 return -EOPNOTSUPP;
2927 }
2928
Stephen Hemminger981d0372005-06-27 11:33:06 -07002929 mac_cfg = skge_read8(hw, B2_MAC_CFG);
2930 hw->ports = (mac_cfg & CFG_SNG_MAC) ? 1 : 2;
2931 hw->chip_rev = (mac_cfg & CFG_CHIP_R_MSK) >> 4;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002932
2933 /* read the adapters RAM size */
2934 t8 = skge_read8(hw, B2_E_0);
2935 if (hw->chip_id == CHIP_ID_GENESIS) {
2936 if (t8 == 3) {
2937 /* special case: 4 x 64k x 36, offset = 0x80000 */
2938 hw->ram_size = 0x100000;
2939 hw->ram_offset = 0x80000;
2940 } else
2941 hw->ram_size = t8 * 512;
2942 }
2943 else if (t8 == 0)
2944 hw->ram_size = 0x20000;
2945 else
2946 hw->ram_size = t8 * 4096;
2947
Stephen Hemminger050ec182005-08-16 14:00:54 -07002948 hw->intr_mask = IS_HW_ERR | IS_EXT_REG;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002949 if (hw->chip_id == CHIP_ID_GENESIS)
2950 genesis_init(hw);
2951 else {
2952 /* switch power to VCC (WA for VAUX problem) */
2953 skge_write8(hw, B0_POWER_CTRL,
2954 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
Stephen Hemminger050ec182005-08-16 14:00:54 -07002955 /* avoid boards with stuck Hardware error bits */
2956 if ((skge_read32(hw, B0_ISRC) & IS_HW_ERR) &&
2957 (skge_read32(hw, B0_HWE_ISRC) & IS_IRQ_SENSOR)) {
2958 printk(KERN_WARNING PFX "stuck hardware sensor bit\n");
2959 hw->intr_mask &= ~IS_HW_ERR;
2960 }
2961
Stephen Hemminger981d0372005-06-27 11:33:06 -07002962 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002963 skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2964 skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002965 }
2966 }
2967
2968 /* turn off hardware timer (unused) */
2969 skge_write8(hw, B2_TI_CTRL, TIM_STOP);
2970 skge_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
2971 skge_write8(hw, B0_LED, LED_STAT_ON);
2972
2973 /* enable the Tx Arbiters */
Stephen Hemminger981d0372005-06-27 11:33:06 -07002974 for (i = 0; i < hw->ports; i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002975 skge_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002976
2977 /* Initialize ram interface */
2978 skge_write16(hw, B3_RI_CTRL, RI_RST_CLR);
2979
2980 skge_write8(hw, B3_RI_WTO_R1, SK_RI_TO_53);
2981 skge_write8(hw, B3_RI_WTO_XA1, SK_RI_TO_53);
2982 skge_write8(hw, B3_RI_WTO_XS1, SK_RI_TO_53);
2983 skge_write8(hw, B3_RI_RTO_R1, SK_RI_TO_53);
2984 skge_write8(hw, B3_RI_RTO_XA1, SK_RI_TO_53);
2985 skge_write8(hw, B3_RI_RTO_XS1, SK_RI_TO_53);
2986 skge_write8(hw, B3_RI_WTO_R2, SK_RI_TO_53);
2987 skge_write8(hw, B3_RI_WTO_XA2, SK_RI_TO_53);
2988 skge_write8(hw, B3_RI_WTO_XS2, SK_RI_TO_53);
2989 skge_write8(hw, B3_RI_RTO_R2, SK_RI_TO_53);
2990 skge_write8(hw, B3_RI_RTO_XA2, SK_RI_TO_53);
2991 skge_write8(hw, B3_RI_RTO_XS2, SK_RI_TO_53);
2992
2993 skge_write32(hw, B0_HWE_IMSK, IS_ERR_MSK);
2994
2995 /* Set interrupt moderation for Transmit only
2996 * Receive interrupts avoided by NAPI
2997 */
2998 skge_write32(hw, B2_IRQM_MSK, IS_XA1_F|IS_XA2_F);
2999 skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, 100));
3000 skge_write32(hw, B2_IRQM_CTRL, TIM_START);
3001
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003002 skge_write32(hw, B0_IMSK, hw->intr_mask);
3003
3004 if (hw->chip_id != CHIP_ID_GENESIS)
3005 skge_write8(hw, GMAC_IRQ_MSK, 0);
3006
3007 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger981d0372005-06-27 11:33:06 -07003008 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003009 if (hw->chip_id == CHIP_ID_GENESIS)
3010 genesis_reset(hw, i);
3011 else
3012 yukon_reset(hw, i);
3013 }
3014 spin_unlock_bh(&hw->phy_lock);
3015
3016 return 0;
3017}
3018
3019/* Initialize network device */
Stephen Hemminger981d0372005-06-27 11:33:06 -07003020static struct net_device *skge_devinit(struct skge_hw *hw, int port,
3021 int highmem)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003022{
3023 struct skge_port *skge;
3024 struct net_device *dev = alloc_etherdev(sizeof(*skge));
3025
3026 if (!dev) {
3027 printk(KERN_ERR "skge etherdev alloc failed");
3028 return NULL;
3029 }
3030
3031 SET_MODULE_OWNER(dev);
3032 SET_NETDEV_DEV(dev, &hw->pdev->dev);
3033 dev->open = skge_up;
3034 dev->stop = skge_down;
3035 dev->hard_start_xmit = skge_xmit_frame;
3036 dev->get_stats = skge_get_stats;
3037 if (hw->chip_id == CHIP_ID_GENESIS)
3038 dev->set_multicast_list = genesis_set_multicast;
3039 else
3040 dev->set_multicast_list = yukon_set_multicast;
3041
3042 dev->set_mac_address = skge_set_mac_address;
3043 dev->change_mtu = skge_change_mtu;
3044 SET_ETHTOOL_OPS(dev, &skge_ethtool_ops);
3045 dev->tx_timeout = skge_tx_timeout;
3046 dev->watchdog_timeo = TX_WATCHDOG;
3047 dev->poll = skge_poll;
3048 dev->weight = NAPI_WEIGHT;
3049#ifdef CONFIG_NET_POLL_CONTROLLER
3050 dev->poll_controller = skge_netpoll;
3051#endif
3052 dev->irq = hw->pdev->irq;
3053 dev->features = NETIF_F_LLTX;
Stephen Hemminger981d0372005-06-27 11:33:06 -07003054 if (highmem)
3055 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003056
3057 skge = netdev_priv(dev);
3058 skge->netdev = dev;
3059 skge->hw = hw;
3060 skge->msg_enable = netif_msg_init(debug, default_msg);
3061 skge->tx_ring.count = DEFAULT_TX_RING_SIZE;
3062 skge->rx_ring.count = DEFAULT_RX_RING_SIZE;
3063
3064 /* Auto speed and flow control */
3065 skge->autoneg = AUTONEG_ENABLE;
3066 skge->flow_control = FLOW_MODE_SYMMETRIC;
3067 skge->duplex = -1;
3068 skge->speed = -1;
Stephen Hemminger31b619c2005-06-27 11:33:11 -07003069 skge->advertising = skge_supported_modes(hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003070
3071 hw->dev[port] = dev;
3072
3073 skge->port = port;
3074
3075 spin_lock_init(&skge->tx_lock);
3076
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003077 if (hw->chip_id != CHIP_ID_GENESIS) {
3078 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
3079 skge->rx_csum = 1;
3080 }
3081
3082 /* read the mac address */
3083 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port*8, ETH_ALEN);
John W. Linville56230d52005-09-12 10:48:57 -04003084 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003085
3086 /* device is off until link detection */
3087 netif_carrier_off(dev);
3088 netif_stop_queue(dev);
3089
3090 return dev;
3091}
3092
3093static void __devinit skge_show_addr(struct net_device *dev)
3094{
3095 const struct skge_port *skge = netdev_priv(dev);
3096
3097 if (netif_msg_probe(skge))
3098 printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
3099 dev->name,
3100 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
3101 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
3102}
3103
3104static int __devinit skge_probe(struct pci_dev *pdev,
3105 const struct pci_device_id *ent)
3106{
3107 struct net_device *dev, *dev1;
3108 struct skge_hw *hw;
3109 int err, using_dac = 0;
3110
3111 if ((err = pci_enable_device(pdev))) {
3112 printk(KERN_ERR PFX "%s cannot enable PCI device\n",
3113 pci_name(pdev));
3114 goto err_out;
3115 }
3116
3117 if ((err = pci_request_regions(pdev, DRV_NAME))) {
3118 printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
3119 pci_name(pdev));
3120 goto err_out_disable_pdev;
3121 }
3122
3123 pci_set_master(pdev);
3124
3125 if (!(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK)))
3126 using_dac = 1;
3127 else if (!(err = pci_set_dma_mask(pdev, DMA_32BIT_MASK))) {
3128 printk(KERN_ERR PFX "%s no usable DMA configuration\n",
3129 pci_name(pdev));
3130 goto err_out_free_regions;
3131 }
3132
3133#ifdef __BIG_ENDIAN
3134 /* byte swap decriptors in hardware */
3135 {
3136 u32 reg;
3137
3138 pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
3139 reg |= PCI_REV_DESC;
3140 pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
3141 }
3142#endif
3143
3144 err = -ENOMEM;
3145 hw = kmalloc(sizeof(*hw), GFP_KERNEL);
3146 if (!hw) {
3147 printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
3148 pci_name(pdev));
3149 goto err_out_free_regions;
3150 }
3151
3152 memset(hw, 0, sizeof(*hw));
3153 hw->pdev = pdev;
3154 spin_lock_init(&hw->phy_lock);
3155 tasklet_init(&hw->ext_tasklet, skge_extirq, (unsigned long) hw);
3156
3157 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
3158 if (!hw->regs) {
3159 printk(KERN_ERR PFX "%s: cannot map device registers\n",
3160 pci_name(pdev));
3161 goto err_out_free_hw;
3162 }
3163
3164 if ((err = request_irq(pdev->irq, skge_intr, SA_SHIRQ, DRV_NAME, hw))) {
3165 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
3166 pci_name(pdev), pdev->irq);
3167 goto err_out_iounmap;
3168 }
3169 pci_set_drvdata(pdev, hw);
3170
3171 err = skge_reset(hw);
3172 if (err)
3173 goto err_out_free_irq;
3174
3175 printk(KERN_INFO PFX "addr 0x%lx irq %d chip %s rev %d\n",
3176 pci_resource_start(pdev, 0), pdev->irq,
Stephen Hemminger981d0372005-06-27 11:33:06 -07003177 skge_board_name(hw), hw->chip_rev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003178
Stephen Hemminger981d0372005-06-27 11:33:06 -07003179 if ((dev = skge_devinit(hw, 0, using_dac)) == NULL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003180 goto err_out_led_off;
3181
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003182 if ((err = register_netdev(dev))) {
3183 printk(KERN_ERR PFX "%s: cannot register net device\n",
3184 pci_name(pdev));
3185 goto err_out_free_netdev;
3186 }
3187
3188 skge_show_addr(dev);
3189
Stephen Hemminger981d0372005-06-27 11:33:06 -07003190 if (hw->ports > 1 && (dev1 = skge_devinit(hw, 1, using_dac))) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003191 if (register_netdev(dev1) == 0)
3192 skge_show_addr(dev1);
3193 else {
3194 /* Failure to register second port need not be fatal */
3195 printk(KERN_WARNING PFX "register of second port failed\n");
3196 hw->dev[1] = NULL;
3197 free_netdev(dev1);
3198 }
3199 }
3200
3201 return 0;
3202
3203err_out_free_netdev:
3204 free_netdev(dev);
3205err_out_led_off:
3206 skge_write16(hw, B0_LED, LED_STAT_OFF);
3207err_out_free_irq:
3208 free_irq(pdev->irq, hw);
3209err_out_iounmap:
3210 iounmap(hw->regs);
3211err_out_free_hw:
3212 kfree(hw);
3213err_out_free_regions:
3214 pci_release_regions(pdev);
3215err_out_disable_pdev:
3216 pci_disable_device(pdev);
3217 pci_set_drvdata(pdev, NULL);
3218err_out:
3219 return err;
3220}
3221
3222static void __devexit skge_remove(struct pci_dev *pdev)
3223{
3224 struct skge_hw *hw = pci_get_drvdata(pdev);
3225 struct net_device *dev0, *dev1;
3226
Stephen Hemminger95566062005-06-27 11:33:02 -07003227 if (!hw)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003228 return;
3229
3230 if ((dev1 = hw->dev[1]))
3231 unregister_netdev(dev1);
3232 dev0 = hw->dev[0];
3233 unregister_netdev(dev0);
3234
3235 tasklet_kill(&hw->ext_tasklet);
3236
3237 free_irq(pdev->irq, hw);
3238 pci_release_regions(pdev);
3239 pci_disable_device(pdev);
3240 if (dev1)
3241 free_netdev(dev1);
3242 free_netdev(dev0);
3243 skge_write16(hw, B0_LED, LED_STAT_OFF);
3244 iounmap(hw->regs);
3245 kfree(hw);
3246 pci_set_drvdata(pdev, NULL);
3247}
3248
3249#ifdef CONFIG_PM
Pavel Machek2a569572005-07-07 17:56:40 -07003250static int skge_suspend(struct pci_dev *pdev, pm_message_t state)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003251{
3252 struct skge_hw *hw = pci_get_drvdata(pdev);
3253 int i, wol = 0;
3254
Stephen Hemminger95566062005-06-27 11:33:02 -07003255 for (i = 0; i < 2; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003256 struct net_device *dev = hw->dev[i];
3257
3258 if (dev) {
3259 struct skge_port *skge = netdev_priv(dev);
3260 if (netif_running(dev)) {
3261 netif_carrier_off(dev);
3262 skge_down(dev);
3263 }
3264 netif_device_detach(dev);
3265 wol |= skge->wol;
3266 }
3267 }
3268
3269 pci_save_state(pdev);
Pavel Machek2a569572005-07-07 17:56:40 -07003270 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003271 pci_disable_device(pdev);
3272 pci_set_power_state(pdev, pci_choose_state(pdev, state));
3273
3274 return 0;
3275}
3276
3277static int skge_resume(struct pci_dev *pdev)
3278{
3279 struct skge_hw *hw = pci_get_drvdata(pdev);
3280 int i;
3281
3282 pci_set_power_state(pdev, PCI_D0);
3283 pci_restore_state(pdev);
3284 pci_enable_wake(pdev, PCI_D0, 0);
3285
3286 skge_reset(hw);
3287
Stephen Hemminger95566062005-06-27 11:33:02 -07003288 for (i = 0; i < 2; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003289 struct net_device *dev = hw->dev[i];
3290 if (dev) {
3291 netif_device_attach(dev);
Stephen Hemminger95566062005-06-27 11:33:02 -07003292 if (netif_running(dev))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003293 skge_up(dev);
3294 }
3295 }
3296 return 0;
3297}
3298#endif
3299
3300static struct pci_driver skge_driver = {
3301 .name = DRV_NAME,
3302 .id_table = skge_id_table,
3303 .probe = skge_probe,
3304 .remove = __devexit_p(skge_remove),
3305#ifdef CONFIG_PM
3306 .suspend = skge_suspend,
3307 .resume = skge_resume,
3308#endif
3309};
3310
3311static int __init skge_init_module(void)
3312{
3313 return pci_module_init(&skge_driver);
3314}
3315
3316static void __exit skge_cleanup_module(void)
3317{
3318 pci_unregister_driver(&skge_driver);
3319}
3320
3321module_init(skge_init_module);
3322module_exit(skge_cleanup_module);