blob: dbc358d75547cc0ba1d2527bd2bf7f81f4c13bf8 [file] [log] [blame]
Kukjin Kim7d30e8b2011-02-14 16:33:10 +09001/* linux/arch/arm/mach-exynos4/cpu.c
Changhwan Youn2b12b5c2010-07-26 21:08:52 +09002 *
Kukjin Kim7d30e8b2011-02-14 16:33:10 +09003 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
Changhwan Youn2b12b5c2010-07-26 21:08:52 +09005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9*/
10
11#include <linux/sched.h>
12#include <linux/sysdev.h>
13
14#include <asm/mach/map.h>
15#include <asm/mach/irq.h>
16
17#include <asm/proc-fns.h>
Kyungmin Park1cf0eb72010-10-21 15:22:36 +090018#include <asm/hardware/cache-l2x0.h>
Changhwan Younaab74d32011-07-16 10:49:51 +090019#include <asm/hardware/gic.h>
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090020
21#include <plat/cpu.h>
22#include <plat/clock.h>
MyungJoo Ham0e9e5262011-07-20 21:08:18 +090023#include <plat/devs.h>
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090024#include <plat/exynos4.h>
MyungJoo Ham0e9e5262011-07-20 21:08:18 +090025#include <plat/adc-core.h>
Hyuk Lee1036c3a2010-10-05 19:07:41 +090026#include <plat/sdhci.h>
Sylwester Nawrocki604eefe2011-03-12 08:58:01 +090027#include <plat/devs.h>
Jonghun Hane61b1702011-07-21 15:46:26 +090028#include <plat/fb-core.h>
Sylwester Nawrocki604eefe2011-03-12 08:58:01 +090029#include <plat/fimc-core.h>
Sylwester Nawrocki5f272752011-07-06 16:04:09 +090030#include <plat/iic-core.h>
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090031
32#include <mach/regs-irq.h>
33
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090034extern int combiner_init(unsigned int combiner_nr, void __iomem *base,
35 unsigned int irq_start);
36extern void combiner_cascade_irq(unsigned int combiner_nr, unsigned int irq);
37
38/* Initial IO mappings */
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090039static struct map_desc exynos4_iodesc[] __initdata = {
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090040 {
Changhwan Youn2b740152011-03-11 10:39:35 +090041 .virtual = (unsigned long)S5P_VA_SYSTIMER,
42 .pfn = __phys_to_pfn(EXYNOS4_PA_SYSTIMER),
43 .length = SZ_4K,
44 .type = MT_DEVICE,
45 }, {
Kukjin Kimc598c472010-08-18 21:45:49 +090046 .virtual = (unsigned long)S5P_VA_CMU,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090047 .pfn = __phys_to_pfn(EXYNOS4_PA_CMU),
Kukjin Kimc598c472010-08-18 21:45:49 +090048 .length = SZ_128K,
49 .type = MT_DEVICE,
Kukjin Kim19a2c062010-08-31 16:30:51 +090050 }, {
Changhwan Yound6d8b482010-12-03 17:15:40 +090051 .virtual = (unsigned long)S5P_VA_PMU,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090052 .pfn = __phys_to_pfn(EXYNOS4_PA_PMU),
Changhwan Yound6d8b482010-12-03 17:15:40 +090053 .length = SZ_64K,
54 .type = MT_DEVICE,
55 }, {
Kukjin Kim19a2c062010-08-31 16:30:51 +090056 .virtual = (unsigned long)S5P_VA_COMBINER_BASE,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090057 .pfn = __phys_to_pfn(EXYNOS4_PA_COMBINER),
Kukjin Kim19a2c062010-08-31 16:30:51 +090058 .length = SZ_4K,
59 .type = MT_DEVICE,
60 }, {
61 .virtual = (unsigned long)S5P_VA_COREPERI_BASE,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090062 .pfn = __phys_to_pfn(EXYNOS4_PA_COREPERI),
Kukjin Kim19a2c062010-08-31 16:30:51 +090063 .length = SZ_8K,
64 .type = MT_DEVICE,
65 }, {
66 .virtual = (unsigned long)S5P_VA_L2CC,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090067 .pfn = __phys_to_pfn(EXYNOS4_PA_L2CC),
Kukjin Kim19a2c062010-08-31 16:30:51 +090068 .length = SZ_4K,
69 .type = MT_DEVICE,
70 }, {
Jongpill Lee37ea63b2010-10-14 15:46:18 +090071 .virtual = (unsigned long)S5P_VA_GPIO1,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090072 .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO1),
Kukjin Kim19a2c062010-08-31 16:30:51 +090073 .length = SZ_4K,
74 .type = MT_DEVICE,
75 }, {
Jongpill Lee37ea63b2010-10-14 15:46:18 +090076 .virtual = (unsigned long)S5P_VA_GPIO2,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090077 .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO2),
Jongpill Lee37ea63b2010-10-14 15:46:18 +090078 .length = SZ_4K,
79 .type = MT_DEVICE,
80 }, {
81 .virtual = (unsigned long)S5P_VA_GPIO3,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090082 .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO3),
Jongpill Lee37ea63b2010-10-14 15:46:18 +090083 .length = SZ_256,
84 .type = MT_DEVICE,
85 }, {
Sunyoung Kangdd0b7e22010-12-22 07:21:17 +090086 .virtual = (unsigned long)S5P_VA_DMC0,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090087 .pfn = __phys_to_pfn(EXYNOS4_PA_DMC0),
Sunyoung Kangdd0b7e22010-12-22 07:21:17 +090088 .length = SZ_4K,
89 .type = MT_DEVICE,
90 }, {
Kukjin Kim19a2c062010-08-31 16:30:51 +090091 .virtual = (unsigned long)S3C_VA_UART,
92 .pfn = __phys_to_pfn(S3C_PA_UART),
93 .length = SZ_512K,
94 .type = MT_DEVICE,
Daein Moon09596ba2010-10-25 16:30:40 +090095 }, {
96 .virtual = (unsigned long)S5P_VA_SROMC,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090097 .pfn = __phys_to_pfn(EXYNOS4_PA_SROMC),
Daein Moon09596ba2010-10-25 16:30:40 +090098 .length = SZ_4K,
99 .type = MT_DEVICE,
Joonyoung Shim8f1d1692011-04-08 13:22:10 +0900100 }, {
Kukjin Kim08115a12011-06-01 15:09:05 -0700101 .virtual = (unsigned long)S3C_VA_USB_HSPHY,
Joonyoung Shim8f1d1692011-04-08 13:22:10 +0900102 .pfn = __phys_to_pfn(EXYNOS4_PA_HSPHY),
103 .length = SZ_4K,
104 .type = MT_DEVICE,
Changhwan Youneb13f2b2011-07-16 10:48:47 +0900105 }, {
106 .virtual = (unsigned long)S5P_VA_GIC_CPU,
107 .pfn = __phys_to_pfn(EXYNOS4_PA_GIC_CPU),
108 .length = SZ_64K,
109 .type = MT_DEVICE,
110 }, {
111 .virtual = (unsigned long)S5P_VA_GIC_DIST,
112 .pfn = __phys_to_pfn(EXYNOS4_PA_GIC_DIST),
113 .length = SZ_64K,
114 .type = MT_DEVICE,
115 },
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900116};
117
Kukjin Kim56b20922011-08-20 13:41:21 +0900118static struct map_desc exynos4_iodesc0[] __initdata = {
119 {
120 .virtual = (unsigned long)S5P_VA_SYSRAM,
121 .pfn = __phys_to_pfn(EXYNOS4_PA_SYSRAM0),
122 .length = SZ_4K,
123 .type = MT_DEVICE,
124 },
125};
126
127static struct map_desc exynos4_iodesc1[] __initdata = {
128 {
129 .virtual = (unsigned long)S5P_VA_SYSRAM,
130 .pfn = __phys_to_pfn(EXYNOS4_PA_SYSRAM1),
131 .length = SZ_4K,
132 .type = MT_DEVICE,
133 },
134};
135
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900136static void exynos4_idle(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900137{
138 if (!need_resched())
139 cpu_do_idle();
140
141 local_irq_enable();
142}
143
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900144/*
145 * exynos4_map_io
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900146 *
147 * register the standard cpu IO areas
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900148 */
149void __init exynos4_map_io(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900150{
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900151 iotable_init(exynos4_iodesc, ARRAY_SIZE(exynos4_iodesc));
Hyuk Lee1036c3a2010-10-05 19:07:41 +0900152
Kukjin Kim56b20922011-08-20 13:41:21 +0900153 if (soc_is_exynos4210() && samsung_rev() == EXYNOS4210_REV_0)
154 iotable_init(exynos4_iodesc0, ARRAY_SIZE(exynos4_iodesc0));
155 else
156 iotable_init(exynos4_iodesc1, ARRAY_SIZE(exynos4_iodesc1));
157
Hyuk Lee1036c3a2010-10-05 19:07:41 +0900158 /* initialize device information early */
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900159 exynos4_default_sdhci0();
160 exynos4_default_sdhci1();
161 exynos4_default_sdhci2();
162 exynos4_default_sdhci3();
Sylwester Nawrocki604eefe2011-03-12 08:58:01 +0900163
MyungJoo Ham0e9e5262011-07-20 21:08:18 +0900164 s3c_adc_setname("samsung-adc-v3");
165
Sylwester Nawrocki604eefe2011-03-12 08:58:01 +0900166 s3c_fimc_setname(0, "exynos4-fimc");
167 s3c_fimc_setname(1, "exynos4-fimc");
168 s3c_fimc_setname(2, "exynos4-fimc");
169 s3c_fimc_setname(3, "exynos4-fimc");
Sylwester Nawrocki5f272752011-07-06 16:04:09 +0900170
171 /* The I2C bus controllers are directly compatible with s3c2440 */
172 s3c_i2c0_setname("s3c2440-i2c");
173 s3c_i2c1_setname("s3c2440-i2c");
174 s3c_i2c2_setname("s3c2440-i2c");
Jonghun Hane61b1702011-07-21 15:46:26 +0900175
176 s5p_fb_setname(0, "exynos4-fb");
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900177}
178
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900179void __init exynos4_init_clocks(int xtal)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900180{
181 printk(KERN_DEBUG "%s: initializing clocks\n", __func__);
182
183 s3c24xx_register_baseclocks(xtal);
184 s5p_register_clocks(xtal);
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900185 exynos4_register_clocks();
186 exynos4_setup_clocks();
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900187}
188
Changhwan Younaab74d32011-07-16 10:49:51 +0900189static void exynos4_gic_irq_eoi(struct irq_data *d)
190{
191 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
192
193 gic_data->cpu_base = S5P_VA_GIC_CPU +
194 (EXYNOS4_GIC_BANK_OFFSET * smp_processor_id());
195}
196
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900197void __init exynos4_init_irq(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900198{
199 int irq;
200
Changhwan Youn069d4e72011-07-16 10:49:53 +0900201 gic_init(0, IRQ_SPI(0), S5P_VA_GIC_DIST, S5P_VA_GIC_CPU);
Changhwan Younaab74d32011-07-16 10:49:51 +0900202 gic_arch_extn.irq_eoi = exynos4_gic_irq_eoi;
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900203
204 for (irq = 0; irq < MAX_COMBINER_NR; irq++) {
Changhwan Youn1f2d6c42010-11-29 17:04:46 +0900205
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900206 combiner_init(irq, (void __iomem *)S5P_VA_COMBINER(irq),
207 COMBINER_IRQ(irq, 0));
208 combiner_cascade_irq(irq, IRQ_SPI(irq));
209 }
210
211 /* The parameters of s5p_init_irq() are for VIC init.
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900212 * Theses parameters should be NULL and 0 because EXYNOS4
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900213 * uses GIC instead of VIC.
214 */
215 s5p_init_irq(NULL, 0);
216}
217
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900218struct sysdev_class exynos4_sysclass = {
219 .name = "exynos4-core",
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900220};
221
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900222static struct sys_device exynos4_sysdev = {
223 .cls = &exynos4_sysclass,
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900224};
225
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900226static int __init exynos4_core_init(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900227{
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900228 return sysdev_class_register(&exynos4_sysclass);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900229}
230
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900231core_initcall(exynos4_core_init);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900232
Kyungmin Park1cf0eb72010-10-21 15:22:36 +0900233#ifdef CONFIG_CACHE_L2X0
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900234static int __init exynos4_l2x0_cache_init(void)
Kyungmin Park1cf0eb72010-10-21 15:22:36 +0900235{
236 /* TAG, Data Latency Control: 2cycle */
237 __raw_writel(0x110, S5P_VA_L2CC + L2X0_TAG_LATENCY_CTRL);
238 __raw_writel(0x110, S5P_VA_L2CC + L2X0_DATA_LATENCY_CTRL);
239
240 /* L2X0 Prefetch Control */
241 __raw_writel(0x30000007, S5P_VA_L2CC + L2X0_PREFETCH_CTRL);
242
243 /* L2X0 Power Control */
244 __raw_writel(L2X0_DYNAMIC_CLK_GATING_EN | L2X0_STNDBY_MODE_EN,
245 S5P_VA_L2CC + L2X0_POWER_CTRL);
246
Changhwan Youna50eb1c2010-11-26 13:21:53 +0900247 l2x0_init(S5P_VA_L2CC, 0x7C470001, 0xC200ffff);
Kyungmin Park1cf0eb72010-10-21 15:22:36 +0900248
249 return 0;
250}
251
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900252early_initcall(exynos4_l2x0_cache_init);
Kyungmin Park1cf0eb72010-10-21 15:22:36 +0900253#endif
254
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900255int __init exynos4_init(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900256{
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900257 printk(KERN_INFO "EXYNOS4: Initializing architecture\n");
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900258
259 /* set idle function */
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900260 pm_idle = exynos4_idle;
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900261
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900262 return sysdev_register(&exynos4_sysdev);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900263}