blob: 3da1716afc5cf76cd0269771c1a522eb7e597642 [file] [log] [blame]
Jaecheol Lee16638952011-03-10 13:33:59 +09001/* linux/arch/arm/mach-exynos4/pm.c
2 *
3 * Copyright (c) 2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
5 *
6 * EXYNOS4210 - Power Management support
7 *
8 * Based on arch/arm/mach-s3c2410/pm.c
9 * Copyright (c) 2006 Simtec Electronics
10 * Ben Dooks <ben@simtec.co.uk>
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15*/
16
17#include <linux/init.h>
18#include <linux/suspend.h>
Rafael J. Wysockibb072c32011-04-22 22:03:21 +020019#include <linux/syscore_ops.h>
Jaecheol Lee16638952011-03-10 13:33:59 +090020#include <linux/io.h>
Jaecheol Lee56c03d92011-07-18 19:25:13 +090021#include <linux/err.h>
22#include <linux/clk.h>
Jaecheol Lee16638952011-03-10 13:33:59 +090023
24#include <asm/cacheflush.h>
25#include <asm/hardware/cache-l2x0.h>
26
27#include <plat/cpu.h>
28#include <plat/pm.h>
Jaecheol Lee56c03d92011-07-18 19:25:13 +090029#include <plat/pll.h>
Jaecheol Lee16638952011-03-10 13:33:59 +090030
31#include <mach/regs-irq.h>
32#include <mach/regs-gpio.h>
33#include <mach/regs-clock.h>
34#include <mach/regs-pmu.h>
35#include <mach/pm-core.h>
Jaecheol Leee4cf2d12011-07-18 19:21:27 +090036#include <mach/pmu.h>
Jaecheol Lee16638952011-03-10 13:33:59 +090037
38static struct sleep_save exynos4_set_clksrc[] = {
39 { .reg = S5P_CLKSRC_MASK_TOP , .val = 0x00000001, },
40 { .reg = S5P_CLKSRC_MASK_CAM , .val = 0x11111111, },
41 { .reg = S5P_CLKSRC_MASK_TV , .val = 0x00000111, },
42 { .reg = S5P_CLKSRC_MASK_LCD0 , .val = 0x00001111, },
43 { .reg = S5P_CLKSRC_MASK_LCD1 , .val = 0x00001111, },
44 { .reg = S5P_CLKSRC_MASK_MAUDIO , .val = 0x00000001, },
45 { .reg = S5P_CLKSRC_MASK_FSYS , .val = 0x01011111, },
46 { .reg = S5P_CLKSRC_MASK_PERIL0 , .val = 0x01111111, },
47 { .reg = S5P_CLKSRC_MASK_PERIL1 , .val = 0x01110111, },
48 { .reg = S5P_CLKSRC_MASK_DMC , .val = 0x00010000, },
49};
50
Jaecheol Lee56c03d92011-07-18 19:25:13 +090051static struct sleep_save exynos4_epll_save[] = {
52 SAVE_ITEM(S5P_EPLL_CON0),
53 SAVE_ITEM(S5P_EPLL_CON1),
54};
55
56static struct sleep_save exynos4_vpll_save[] = {
57 SAVE_ITEM(S5P_VPLL_CON0),
58 SAVE_ITEM(S5P_VPLL_CON1),
59};
60
Jaecheol Lee16638952011-03-10 13:33:59 +090061static struct sleep_save exynos4_core_save[] = {
62 /* CMU side */
63 SAVE_ITEM(S5P_CLKDIV_LEFTBUS),
64 SAVE_ITEM(S5P_CLKGATE_IP_LEFTBUS),
65 SAVE_ITEM(S5P_CLKDIV_RIGHTBUS),
66 SAVE_ITEM(S5P_CLKGATE_IP_RIGHTBUS),
Jaecheol Lee16638952011-03-10 13:33:59 +090067 SAVE_ITEM(S5P_CLKSRC_TOP0),
68 SAVE_ITEM(S5P_CLKSRC_TOP1),
69 SAVE_ITEM(S5P_CLKSRC_CAM),
70 SAVE_ITEM(S5P_CLKSRC_MFC),
71 SAVE_ITEM(S5P_CLKSRC_IMAGE),
72 SAVE_ITEM(S5P_CLKSRC_LCD0),
73 SAVE_ITEM(S5P_CLKSRC_LCD1),
74 SAVE_ITEM(S5P_CLKSRC_MAUDIO),
75 SAVE_ITEM(S5P_CLKSRC_FSYS),
76 SAVE_ITEM(S5P_CLKSRC_PERIL0),
77 SAVE_ITEM(S5P_CLKSRC_PERIL1),
78 SAVE_ITEM(S5P_CLKDIV_CAM),
79 SAVE_ITEM(S5P_CLKDIV_TV),
80 SAVE_ITEM(S5P_CLKDIV_MFC),
81 SAVE_ITEM(S5P_CLKDIV_G3D),
82 SAVE_ITEM(S5P_CLKDIV_IMAGE),
83 SAVE_ITEM(S5P_CLKDIV_LCD0),
84 SAVE_ITEM(S5P_CLKDIV_LCD1),
85 SAVE_ITEM(S5P_CLKDIV_MAUDIO),
86 SAVE_ITEM(S5P_CLKDIV_FSYS0),
87 SAVE_ITEM(S5P_CLKDIV_FSYS1),
88 SAVE_ITEM(S5P_CLKDIV_FSYS2),
89 SAVE_ITEM(S5P_CLKDIV_FSYS3),
90 SAVE_ITEM(S5P_CLKDIV_PERIL0),
91 SAVE_ITEM(S5P_CLKDIV_PERIL1),
92 SAVE_ITEM(S5P_CLKDIV_PERIL2),
93 SAVE_ITEM(S5P_CLKDIV_PERIL3),
94 SAVE_ITEM(S5P_CLKDIV_PERIL4),
95 SAVE_ITEM(S5P_CLKDIV_PERIL5),
96 SAVE_ITEM(S5P_CLKDIV_TOP),
97 SAVE_ITEM(S5P_CLKSRC_MASK_CAM),
98 SAVE_ITEM(S5P_CLKSRC_MASK_TV),
99 SAVE_ITEM(S5P_CLKSRC_MASK_LCD0),
100 SAVE_ITEM(S5P_CLKSRC_MASK_LCD1),
101 SAVE_ITEM(S5P_CLKSRC_MASK_MAUDIO),
102 SAVE_ITEM(S5P_CLKSRC_MASK_FSYS),
103 SAVE_ITEM(S5P_CLKSRC_MASK_PERIL0),
104 SAVE_ITEM(S5P_CLKSRC_MASK_PERIL1),
105 SAVE_ITEM(S5P_CLKGATE_SCLKCAM),
106 SAVE_ITEM(S5P_CLKGATE_IP_CAM),
107 SAVE_ITEM(S5P_CLKGATE_IP_TV),
108 SAVE_ITEM(S5P_CLKGATE_IP_MFC),
109 SAVE_ITEM(S5P_CLKGATE_IP_G3D),
110 SAVE_ITEM(S5P_CLKGATE_IP_IMAGE),
111 SAVE_ITEM(S5P_CLKGATE_IP_LCD0),
112 SAVE_ITEM(S5P_CLKGATE_IP_LCD1),
113 SAVE_ITEM(S5P_CLKGATE_IP_FSYS),
114 SAVE_ITEM(S5P_CLKGATE_IP_GPS),
115 SAVE_ITEM(S5P_CLKGATE_IP_PERIL),
116 SAVE_ITEM(S5P_CLKGATE_IP_PERIR),
117 SAVE_ITEM(S5P_CLKGATE_BLOCK),
118 SAVE_ITEM(S5P_CLKSRC_MASK_DMC),
119 SAVE_ITEM(S5P_CLKSRC_DMC),
120 SAVE_ITEM(S5P_CLKDIV_DMC0),
121 SAVE_ITEM(S5P_CLKDIV_DMC1),
122 SAVE_ITEM(S5P_CLKGATE_IP_DMC),
123 SAVE_ITEM(S5P_CLKSRC_CPU),
124 SAVE_ITEM(S5P_CLKDIV_CPU),
125 SAVE_ITEM(S5P_CLKGATE_SCLKCPU),
126 SAVE_ITEM(S5P_CLKGATE_IP_CPU),
127 /* GIC side */
128 SAVE_ITEM(S5P_VA_GIC_CPU + 0x000),
129 SAVE_ITEM(S5P_VA_GIC_CPU + 0x004),
130 SAVE_ITEM(S5P_VA_GIC_CPU + 0x008),
131 SAVE_ITEM(S5P_VA_GIC_CPU + 0x00C),
132 SAVE_ITEM(S5P_VA_GIC_CPU + 0x014),
133 SAVE_ITEM(S5P_VA_GIC_CPU + 0x018),
134 SAVE_ITEM(S5P_VA_GIC_DIST + 0x000),
135 SAVE_ITEM(S5P_VA_GIC_DIST + 0x004),
136 SAVE_ITEM(S5P_VA_GIC_DIST + 0x100),
137 SAVE_ITEM(S5P_VA_GIC_DIST + 0x104),
138 SAVE_ITEM(S5P_VA_GIC_DIST + 0x108),
139 SAVE_ITEM(S5P_VA_GIC_DIST + 0x300),
140 SAVE_ITEM(S5P_VA_GIC_DIST + 0x304),
141 SAVE_ITEM(S5P_VA_GIC_DIST + 0x308),
142 SAVE_ITEM(S5P_VA_GIC_DIST + 0x400),
143 SAVE_ITEM(S5P_VA_GIC_DIST + 0x404),
144 SAVE_ITEM(S5P_VA_GIC_DIST + 0x408),
145 SAVE_ITEM(S5P_VA_GIC_DIST + 0x40C),
146 SAVE_ITEM(S5P_VA_GIC_DIST + 0x410),
147 SAVE_ITEM(S5P_VA_GIC_DIST + 0x414),
148 SAVE_ITEM(S5P_VA_GIC_DIST + 0x418),
149 SAVE_ITEM(S5P_VA_GIC_DIST + 0x41C),
150 SAVE_ITEM(S5P_VA_GIC_DIST + 0x420),
151 SAVE_ITEM(S5P_VA_GIC_DIST + 0x424),
152 SAVE_ITEM(S5P_VA_GIC_DIST + 0x428),
153 SAVE_ITEM(S5P_VA_GIC_DIST + 0x42C),
154 SAVE_ITEM(S5P_VA_GIC_DIST + 0x430),
155 SAVE_ITEM(S5P_VA_GIC_DIST + 0x434),
156 SAVE_ITEM(S5P_VA_GIC_DIST + 0x438),
157 SAVE_ITEM(S5P_VA_GIC_DIST + 0x43C),
158 SAVE_ITEM(S5P_VA_GIC_DIST + 0x440),
159 SAVE_ITEM(S5P_VA_GIC_DIST + 0x444),
160 SAVE_ITEM(S5P_VA_GIC_DIST + 0x448),
161 SAVE_ITEM(S5P_VA_GIC_DIST + 0x44C),
162 SAVE_ITEM(S5P_VA_GIC_DIST + 0x450),
163 SAVE_ITEM(S5P_VA_GIC_DIST + 0x454),
164 SAVE_ITEM(S5P_VA_GIC_DIST + 0x458),
165 SAVE_ITEM(S5P_VA_GIC_DIST + 0x45C),
166
167 SAVE_ITEM(S5P_VA_GIC_DIST + 0x800),
168 SAVE_ITEM(S5P_VA_GIC_DIST + 0x804),
169 SAVE_ITEM(S5P_VA_GIC_DIST + 0x808),
170 SAVE_ITEM(S5P_VA_GIC_DIST + 0x80C),
171 SAVE_ITEM(S5P_VA_GIC_DIST + 0x810),
172 SAVE_ITEM(S5P_VA_GIC_DIST + 0x814),
173 SAVE_ITEM(S5P_VA_GIC_DIST + 0x818),
174 SAVE_ITEM(S5P_VA_GIC_DIST + 0x81C),
175 SAVE_ITEM(S5P_VA_GIC_DIST + 0x820),
176 SAVE_ITEM(S5P_VA_GIC_DIST + 0x824),
177 SAVE_ITEM(S5P_VA_GIC_DIST + 0x828),
178 SAVE_ITEM(S5P_VA_GIC_DIST + 0x82C),
179 SAVE_ITEM(S5P_VA_GIC_DIST + 0x830),
180 SAVE_ITEM(S5P_VA_GIC_DIST + 0x834),
181 SAVE_ITEM(S5P_VA_GIC_DIST + 0x838),
182 SAVE_ITEM(S5P_VA_GIC_DIST + 0x83C),
183 SAVE_ITEM(S5P_VA_GIC_DIST + 0x840),
184 SAVE_ITEM(S5P_VA_GIC_DIST + 0x844),
185 SAVE_ITEM(S5P_VA_GIC_DIST + 0x848),
186 SAVE_ITEM(S5P_VA_GIC_DIST + 0x84C),
187 SAVE_ITEM(S5P_VA_GIC_DIST + 0x850),
188 SAVE_ITEM(S5P_VA_GIC_DIST + 0x854),
189 SAVE_ITEM(S5P_VA_GIC_DIST + 0x858),
190 SAVE_ITEM(S5P_VA_GIC_DIST + 0x85C),
191
192 SAVE_ITEM(S5P_VA_GIC_DIST + 0xC00),
193 SAVE_ITEM(S5P_VA_GIC_DIST + 0xC04),
194 SAVE_ITEM(S5P_VA_GIC_DIST + 0xC08),
195 SAVE_ITEM(S5P_VA_GIC_DIST + 0xC0C),
196 SAVE_ITEM(S5P_VA_GIC_DIST + 0xC10),
197 SAVE_ITEM(S5P_VA_GIC_DIST + 0xC14),
198
199 SAVE_ITEM(S5P_VA_COMBINER_BASE + 0x000),
200 SAVE_ITEM(S5P_VA_COMBINER_BASE + 0x010),
201 SAVE_ITEM(S5P_VA_COMBINER_BASE + 0x020),
202 SAVE_ITEM(S5P_VA_COMBINER_BASE + 0x030),
203 SAVE_ITEM(S5P_VA_COMBINER_BASE + 0x040),
204 SAVE_ITEM(S5P_VA_COMBINER_BASE + 0x050),
205 SAVE_ITEM(S5P_VA_COMBINER_BASE + 0x060),
206 SAVE_ITEM(S5P_VA_COMBINER_BASE + 0x070),
207 SAVE_ITEM(S5P_VA_COMBINER_BASE + 0x080),
208 SAVE_ITEM(S5P_VA_COMBINER_BASE + 0x090),
209};
210
211static struct sleep_save exynos4_l2cc_save[] = {
212 SAVE_ITEM(S5P_VA_L2CC + L2X0_TAG_LATENCY_CTRL),
213 SAVE_ITEM(S5P_VA_L2CC + L2X0_DATA_LATENCY_CTRL),
214 SAVE_ITEM(S5P_VA_L2CC + L2X0_PREFETCH_CTRL),
215 SAVE_ITEM(S5P_VA_L2CC + L2X0_POWER_CTRL),
216 SAVE_ITEM(S5P_VA_L2CC + L2X0_AUX_CTRL),
217};
218
Jaecheol Leef4ba4b02011-07-18 19:25:03 +0900219/* For Cortex-A9 Diagnostic and Power control register */
220static unsigned int save_arm_register[2];
221
222void exynos4_cpu_suspend(unsigned long arg)
Jaecheol Lee16638952011-03-10 13:33:59 +0900223{
Jaecheol Lee16638952011-03-10 13:33:59 +0900224 outer_flush_all();
225
226 /* issue the standby signal into the pm unit. */
227 cpu_do_idle();
228
229 /* we should never get past here */
230 panic("sleep resumed to originator?");
231}
232
233static void exynos4_pm_prepare(void)
234{
235 u32 tmp;
236
237 s3c_pm_do_save(exynos4_core_save, ARRAY_SIZE(exynos4_core_save));
238 s3c_pm_do_save(exynos4_l2cc_save, ARRAY_SIZE(exynos4_l2cc_save));
Jaecheol Lee56c03d92011-07-18 19:25:13 +0900239 s3c_pm_do_save(exynos4_epll_save, ARRAY_SIZE(exynos4_epll_save));
240 s3c_pm_do_save(exynos4_vpll_save, ARRAY_SIZE(exynos4_vpll_save));
Jaecheol Lee16638952011-03-10 13:33:59 +0900241
242 tmp = __raw_readl(S5P_INFORM1);
243
244 /* Set value of power down register for sleep mode */
245
Jaecheol Leee4cf2d12011-07-18 19:21:27 +0900246 exynos4_sys_powerdown_conf(SYS_SLEEP);
Jaecheol Lee16638952011-03-10 13:33:59 +0900247 __raw_writel(S5P_CHECK_SLEEP, S5P_INFORM1);
248
249 /* ensure at least INFORM0 has the resume address */
250
251 __raw_writel(virt_to_phys(s3c_cpu_resume), S5P_INFORM0);
252
253 /* Before enter central sequence mode, clock src register have to set */
254
255 s3c_pm_do_restore_core(exynos4_set_clksrc, ARRAY_SIZE(exynos4_set_clksrc));
256
257}
258
259static int exynos4_pm_add(struct sys_device *sysdev)
260{
261 pm_cpu_prep = exynos4_pm_prepare;
262 pm_cpu_sleep = exynos4_cpu_suspend;
263
264 return 0;
265}
266
267/* This function copy from linux/arch/arm/kernel/smp_scu.c */
268
269void exynos4_scu_enable(void __iomem *scu_base)
270{
271 u32 scu_ctrl;
272
273 scu_ctrl = __raw_readl(scu_base);
274 /* already enabled? */
275 if (scu_ctrl & 1)
276 return;
277
278 scu_ctrl |= 1;
279 __raw_writel(scu_ctrl, scu_base);
280
281 /*
282 * Ensure that the data accessed by CPU0 before the SCU was
283 * initialised is visible to the other CPUs.
284 */
285 flush_cache_all();
286}
287
Jaecheol Lee56c03d92011-07-18 19:25:13 +0900288static unsigned long pll_base_rate;
289
290static void exynos4_restore_pll(void)
291{
292 unsigned long pll_con, locktime, lockcnt;
293 unsigned long pll_in_rate;
294 unsigned int p_div, epll_wait = 0, vpll_wait = 0;
295
296 if (pll_base_rate == 0)
297 return;
298
299 pll_in_rate = pll_base_rate;
300
301 /* EPLL */
302 pll_con = exynos4_epll_save[0].val;
303
304 if (pll_con & (1 << 31)) {
305 pll_con &= (PLL46XX_PDIV_MASK << PLL46XX_PDIV_SHIFT);
306 p_div = (pll_con >> PLL46XX_PDIV_SHIFT);
307
308 pll_in_rate /= 1000000;
309
310 locktime = (3000 / pll_in_rate) * p_div;
311 lockcnt = locktime * 10000 / (10000 / pll_in_rate);
312
313 __raw_writel(lockcnt, S5P_EPLL_LOCK);
314
315 s3c_pm_do_restore_core(exynos4_epll_save,
316 ARRAY_SIZE(exynos4_epll_save));
317 epll_wait = 1;
318 }
319
320 pll_in_rate = pll_base_rate;
321
322 /* VPLL */
323 pll_con = exynos4_vpll_save[0].val;
324
325 if (pll_con & (1 << 31)) {
326 pll_in_rate /= 1000000;
327 /* 750us */
328 locktime = 750;
329 lockcnt = locktime * 10000 / (10000 / pll_in_rate);
330
331 __raw_writel(lockcnt, S5P_VPLL_LOCK);
332
333 s3c_pm_do_restore_core(exynos4_vpll_save,
334 ARRAY_SIZE(exynos4_vpll_save));
335 vpll_wait = 1;
336 }
337
338 /* Wait PLL locking */
339
340 do {
341 if (epll_wait) {
342 pll_con = __raw_readl(S5P_EPLL_CON0);
343 if (pll_con & (1 << S5P_EPLLCON0_LOCKED_SHIFT))
344 epll_wait = 0;
345 }
346
347 if (vpll_wait) {
348 pll_con = __raw_readl(S5P_VPLL_CON0);
349 if (pll_con & (1 << S5P_VPLLCON0_LOCKED_SHIFT))
350 vpll_wait = 0;
351 }
352 } while (epll_wait || vpll_wait);
353}
354
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200355static struct sysdev_driver exynos4_pm_driver = {
356 .add = exynos4_pm_add,
357};
358
359static __init int exynos4_pm_drvinit(void)
360{
Jaecheol Lee56c03d92011-07-18 19:25:13 +0900361 struct clk *pll_base;
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200362 unsigned int tmp;
363
364 s3c_pm_init();
365
366 /* All wakeup disable */
367
368 tmp = __raw_readl(S5P_WAKEUP_MASK);
369 tmp |= ((0xFF << 8) | (0x1F << 1));
370 __raw_writel(tmp, S5P_WAKEUP_MASK);
371
Jaecheol Lee56c03d92011-07-18 19:25:13 +0900372 pll_base = clk_get(NULL, "xtal");
373
374 if (!IS_ERR(pll_base)) {
375 pll_base_rate = clk_get_rate(pll_base);
376 clk_put(pll_base);
377 }
378
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200379 return sysdev_driver_register(&exynos4_sysclass, &exynos4_pm_driver);
380}
381arch_initcall(exynos4_pm_drvinit);
382
Jaecheol Lee12974e92011-07-18 19:21:41 +0900383static int exynos4_pm_suspend(void)
384{
385 unsigned long tmp;
386
387 /* Setting Central Sequence Register for power down mode */
388
389 tmp = __raw_readl(S5P_CENTRAL_SEQ_CONFIGURATION);
390 tmp &= ~S5P_CENTRAL_LOWPWR_CFG;
391 __raw_writel(tmp, S5P_CENTRAL_SEQ_CONFIGURATION);
392
Jaecheol Leef4ba4b02011-07-18 19:25:03 +0900393 /* Save Power control register */
394 asm ("mrc p15, 0, %0, c15, c0, 0"
395 : "=r" (tmp) : : "cc");
396 save_arm_register[0] = tmp;
397
398 /* Save Diagnostic register */
399 asm ("mrc p15, 0, %0, c15, c0, 1"
400 : "=r" (tmp) : : "cc");
401 save_arm_register[1] = tmp;
402
Jaecheol Lee12974e92011-07-18 19:21:41 +0900403 return 0;
404}
405
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200406static void exynos4_pm_resume(void)
Jaecheol Lee16638952011-03-10 13:33:59 +0900407{
Jaecheol Leee240ab12011-07-18 19:21:34 +0900408 unsigned long tmp;
409
410 /*
411 * If PMU failed while entering sleep mode, WFI will be
412 * ignored by PMU and then exiting cpu_do_idle().
413 * S5P_CENTRAL_LOWPWR_CFG bit will not be set automatically
414 * in this situation.
415 */
416 tmp = __raw_readl(S5P_CENTRAL_SEQ_CONFIGURATION);
417 if (!(tmp & S5P_CENTRAL_LOWPWR_CFG)) {
418 tmp |= S5P_CENTRAL_LOWPWR_CFG;
419 __raw_writel(tmp, S5P_CENTRAL_SEQ_CONFIGURATION);
420 /* No need to perform below restore code */
421 goto early_wakeup;
422 }
Jaecheol Leef4ba4b02011-07-18 19:25:03 +0900423 /* Restore Power control register */
424 tmp = save_arm_register[0];
425 asm volatile ("mcr p15, 0, %0, c15, c0, 0"
426 : : "r" (tmp)
427 : "cc");
428
429 /* Restore Diagnostic register */
430 tmp = save_arm_register[1];
431 asm volatile ("mcr p15, 0, %0, c15, c0, 1"
432 : : "r" (tmp)
433 : "cc");
Jaecheol Leee240ab12011-07-18 19:21:34 +0900434
Jaecheol Lee16638952011-03-10 13:33:59 +0900435 /* For release retention */
436
437 __raw_writel((1 << 28), S5P_PAD_RET_MAUDIO_OPTION);
438 __raw_writel((1 << 28), S5P_PAD_RET_GPIO_OPTION);
439 __raw_writel((1 << 28), S5P_PAD_RET_UART_OPTION);
440 __raw_writel((1 << 28), S5P_PAD_RET_MMCA_OPTION);
441 __raw_writel((1 << 28), S5P_PAD_RET_MMCB_OPTION);
442 __raw_writel((1 << 28), S5P_PAD_RET_EBIA_OPTION);
443 __raw_writel((1 << 28), S5P_PAD_RET_EBIB_OPTION);
444
445 s3c_pm_do_restore_core(exynos4_core_save, ARRAY_SIZE(exynos4_core_save));
446
Jaecheol Lee56c03d92011-07-18 19:25:13 +0900447 exynos4_restore_pll();
448
Jaecheol Lee16638952011-03-10 13:33:59 +0900449 exynos4_scu_enable(S5P_VA_SCU);
450
451#ifdef CONFIG_CACHE_L2X0
452 s3c_pm_do_restore_core(exynos4_l2cc_save, ARRAY_SIZE(exynos4_l2cc_save));
453 outer_inv_all();
454 /* enable L2X0*/
455 writel_relaxed(1, S5P_VA_L2CC + L2X0_CTRL);
456#endif
Jaecheol Leee240ab12011-07-18 19:21:34 +0900457
458early_wakeup:
459 return;
Jaecheol Lee16638952011-03-10 13:33:59 +0900460}
461
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200462static struct syscore_ops exynos4_pm_syscore_ops = {
Jaecheol Lee12974e92011-07-18 19:21:41 +0900463 .suspend = exynos4_pm_suspend,
Jaecheol Lee16638952011-03-10 13:33:59 +0900464 .resume = exynos4_pm_resume,
465};
466
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200467static __init int exynos4_pm_syscore_init(void)
Jaecheol Lee16638952011-03-10 13:33:59 +0900468{
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200469 register_syscore_ops(&exynos4_pm_syscore_ops);
470 return 0;
Jaecheol Lee16638952011-03-10 13:33:59 +0900471}
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200472arch_initcall(exynos4_pm_syscore_init);