| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
|  | 2 | *  linux/arch/arm/mm/proc-v6.S | 
|  | 3 | * | 
|  | 4 | *  Copyright (C) 2001 Deep Blue Solutions Ltd. | 
| Hyok S. Choi | d090ddd | 2006-06-28 14:10:01 +0100 | [diff] [blame] | 5 | *  Modified by Catalin Marinas for noMMU support | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 6 | * | 
|  | 7 | * This program is free software; you can redistribute it and/or modify | 
|  | 8 | * it under the terms of the GNU General Public License version 2 as | 
|  | 9 | * published by the Free Software Foundation. | 
|  | 10 | * | 
|  | 11 | *  This is the "shell" of the ARMv6 processor support. | 
|  | 12 | */ | 
|  | 13 | #include <linux/linkage.h> | 
|  | 14 | #include <asm/assembler.h> | 
| Sam Ravnborg | e6ae744 | 2005-09-09 21:08:59 +0200 | [diff] [blame] | 15 | #include <asm/asm-offsets.h> | 
| Russell King | 5ec9407 | 2008-09-07 19:15:31 +0100 | [diff] [blame] | 16 | #include <asm/hwcap.h> | 
| Russell King | 74945c8 | 2006-03-16 14:44:36 +0000 | [diff] [blame] | 17 | #include <asm/pgtable-hwdef.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 18 | #include <asm/pgtable.h> | 
|  | 19 |  | 
|  | 20 | #include "proc-macros.S" | 
|  | 21 |  | 
|  | 22 | #define D_CACHE_LINE_SIZE	32 | 
|  | 23 |  | 
| Russell King | 3747b36 | 2006-03-27 16:59:07 +0100 | [diff] [blame] | 24 | #define TTB_C		(1 << 0) | 
|  | 25 | #define TTB_S		(1 << 1) | 
|  | 26 | #define TTB_IMP		(1 << 2) | 
|  | 27 | #define TTB_RGN_NC	(0 << 3) | 
|  | 28 | #define TTB_RGN_WBWA	(1 << 3) | 
|  | 29 | #define TTB_RGN_WT	(2 << 3) | 
|  | 30 | #define TTB_RGN_WB	(3 << 3) | 
|  | 31 |  | 
| Russell King | f2131d3 | 2007-02-08 20:46:20 +0000 | [diff] [blame] | 32 | #ifndef CONFIG_SMP | 
|  | 33 | #define TTB_FLAGS	TTB_RGN_WBWA | 
|  | 34 | #else | 
|  | 35 | #define TTB_FLAGS	TTB_RGN_WBWA|TTB_S | 
|  | 36 | #endif | 
|  | 37 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 38 | ENTRY(cpu_v6_proc_init) | 
|  | 39 | mov	pc, lr | 
|  | 40 |  | 
|  | 41 | ENTRY(cpu_v6_proc_fin) | 
| Tony Lindgren | 67c5587a | 2005-10-19 23:00:56 +0100 | [diff] [blame] | 42 | stmfd	sp!, {lr} | 
|  | 43 | cpsid	if				@ disable interrupts | 
|  | 44 | bl	v6_flush_kern_cache_all | 
|  | 45 | mrc	p15, 0, r0, c1, c0, 0		@ ctrl register | 
|  | 46 | bic	r0, r0, #0x1000			@ ...i............ | 
|  | 47 | bic	r0, r0, #0x0006			@ .............ca. | 
|  | 48 | mcr	p15, 0, r0, c1, c0, 0		@ disable caches | 
|  | 49 | ldmfd	sp!, {pc} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 50 |  | 
|  | 51 | /* | 
|  | 52 | *	cpu_v6_reset(loc) | 
|  | 53 | * | 
|  | 54 | *	Perform a soft reset of the system.  Put the CPU into the | 
|  | 55 | *	same state as it would be if it had been reset, and branch | 
|  | 56 | *	to what would be the reset vector. | 
|  | 57 | * | 
|  | 58 | *	- loc   - location to jump to for soft reset | 
|  | 59 | * | 
|  | 60 | *	It is assumed that: | 
|  | 61 | */ | 
|  | 62 | .align	5 | 
|  | 63 | ENTRY(cpu_v6_reset) | 
|  | 64 | mov	pc, r0 | 
|  | 65 |  | 
|  | 66 | /* | 
|  | 67 | *	cpu_v6_do_idle() | 
|  | 68 | * | 
|  | 69 | *	Idle the processor (eg, wait for interrupt). | 
|  | 70 | * | 
|  | 71 | *	IRQs are already disabled. | 
|  | 72 | */ | 
|  | 73 | ENTRY(cpu_v6_do_idle) | 
| Catalin Marinas | 8553cb6 | 2008-11-10 14:14:11 +0000 | [diff] [blame] | 74 | mov	r1, #0 | 
|  | 75 | mcr	p15, 0, r1, c7, c10, 4		@ DWB - WFI may enter a low-power mode | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 76 | mcr	p15, 0, r1, c7, c0, 4		@ wait for interrupt | 
|  | 77 | mov	pc, lr | 
|  | 78 |  | 
|  | 79 | ENTRY(cpu_v6_dcache_clean_area) | 
|  | 80 | #ifndef TLB_CAN_READ_FROM_L1_CACHE | 
|  | 81 | 1:	mcr	p15, 0, r0, c7, c10, 1		@ clean D entry | 
|  | 82 | add	r0, r0, #D_CACHE_LINE_SIZE | 
|  | 83 | subs	r1, r1, #D_CACHE_LINE_SIZE | 
|  | 84 | bhi	1b | 
|  | 85 | #endif | 
|  | 86 | mov	pc, lr | 
|  | 87 |  | 
|  | 88 | /* | 
|  | 89 | *	cpu_arm926_switch_mm(pgd_phys, tsk) | 
|  | 90 | * | 
|  | 91 | *	Set the translation table base pointer to be pgd_phys | 
|  | 92 | * | 
|  | 93 | *	- pgd_phys - physical address of new TTB | 
|  | 94 | * | 
|  | 95 | *	It is assumed that: | 
|  | 96 | *	- we are not using split page tables | 
|  | 97 | */ | 
|  | 98 | ENTRY(cpu_v6_switch_mm) | 
| Hyok S. Choi | d090ddd | 2006-06-28 14:10:01 +0100 | [diff] [blame] | 99 | #ifdef CONFIG_MMU | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 100 | mov	r2, #0 | 
|  | 101 | ldr	r1, [r1, #MM_CONTEXT_ID]	@ get mm->context.id | 
| Russell King | f2131d3 | 2007-02-08 20:46:20 +0000 | [diff] [blame] | 102 | orr	r0, r0, #TTB_FLAGS | 
| Russell King | d93742f | 2005-08-15 16:53:38 +0100 | [diff] [blame] | 103 | mcr	p15, 0, r2, c7, c5, 6		@ flush BTAC/BTB | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 104 | mcr	p15, 0, r2, c7, c10, 4		@ drain write buffer | 
|  | 105 | mcr	p15, 0, r0, c2, c0, 0		@ set TTB 0 | 
|  | 106 | mcr	p15, 0, r1, c13, c0, 1		@ set context ID | 
| Hyok S. Choi | d090ddd | 2006-06-28 14:10:01 +0100 | [diff] [blame] | 107 | #endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 108 | mov	pc, lr | 
|  | 109 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 110 | /* | 
| Russell King | ad1ae2f | 2006-12-13 14:34:43 +0000 | [diff] [blame] | 111 | *	cpu_v6_set_pte_ext(ptep, pte, ext) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 112 | * | 
|  | 113 | *	Set a level 2 translation table entry. | 
|  | 114 | * | 
|  | 115 | *	- ptep  - pointer to level 2 translation table entry | 
|  | 116 | *		  (hardware version is stored at -1024 bytes) | 
|  | 117 | *	- pte   - PTE value to store | 
| Russell King | ad1ae2f | 2006-12-13 14:34:43 +0000 | [diff] [blame] | 118 | *	- ext	- value for extended PTE bits | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 119 | */ | 
| Russell King | 639b0ae | 2008-09-06 21:07:45 +0100 | [diff] [blame] | 120 | armv6_mt_table cpu_v6 | 
|  | 121 |  | 
| Russell King | ad1ae2f | 2006-12-13 14:34:43 +0000 | [diff] [blame] | 122 | ENTRY(cpu_v6_set_pte_ext) | 
| Hyok S. Choi | d090ddd | 2006-06-28 14:10:01 +0100 | [diff] [blame] | 123 | #ifdef CONFIG_MMU | 
| Russell King | 639b0ae | 2008-09-06 21:07:45 +0100 | [diff] [blame] | 124 | armv6_set_pte_ext cpu_v6 | 
| Hyok S. Choi | d090ddd | 2006-06-28 14:10:01 +0100 | [diff] [blame] | 125 | #endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 126 | mov	pc, lr | 
|  | 127 |  | 
|  | 128 |  | 
|  | 129 |  | 
|  | 130 |  | 
|  | 131 | cpu_v6_name: | 
| Russell King | 94b1e96 | 2006-12-08 15:32:25 +0000 | [diff] [blame] | 132 | .asciz	"ARMv6-compatible processor" | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 133 | .align | 
|  | 134 |  | 
|  | 135 | .section ".text.init", #alloc, #execinstr | 
|  | 136 |  | 
|  | 137 | /* | 
|  | 138 | *	__v6_setup | 
|  | 139 | * | 
|  | 140 | *	Initialise TLB, Caches, and MMU state ready to switch the MMU | 
|  | 141 | *	on.  Return in r0 the new CP15 C1 control register setting. | 
|  | 142 | * | 
|  | 143 | *	We automatically detect if we have a Harvard cache, and use the | 
|  | 144 | *	Harvard cache control instructions insead of the unified cache | 
|  | 145 | *	control instructions. | 
|  | 146 | * | 
|  | 147 | *	This should be able to cover all ARMv6 cores. | 
|  | 148 | * | 
|  | 149 | *	It is assumed that: | 
|  | 150 | *	- cache type register is implemented | 
|  | 151 | */ | 
|  | 152 | __v6_setup: | 
| Russell King | 862184fe | 2005-11-07 21:05:42 +0000 | [diff] [blame] | 153 | #ifdef CONFIG_SMP | 
| Russell King | 862184fe | 2005-11-07 21:05:42 +0000 | [diff] [blame] | 154 | mrc	p15, 0, r0, c1, c0, 1		@ Enable SMP/nAMP mode | 
|  | 155 | orr	r0, r0, #0x20 | 
|  | 156 | mcr	p15, 0, r0, c1, c0, 1 | 
|  | 157 | #endif | 
| Russell King | 862184fe | 2005-11-07 21:05:42 +0000 | [diff] [blame] | 158 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 159 | mov	r0, #0 | 
|  | 160 | mcr	p15, 0, r0, c7, c14, 0		@ clean+invalidate D cache | 
|  | 161 | mcr	p15, 0, r0, c7, c5, 0		@ invalidate I cache | 
|  | 162 | mcr	p15, 0, r0, c7, c15, 0		@ clean+invalidate cache | 
|  | 163 | mcr	p15, 0, r0, c7, c10, 4		@ drain write buffer | 
| Hyok S. Choi | d090ddd | 2006-06-28 14:10:01 +0100 | [diff] [blame] | 164 | #ifdef CONFIG_MMU | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 165 | mcr	p15, 0, r0, c8, c7, 0		@ invalidate I + D TLBs | 
|  | 166 | mcr	p15, 0, r0, c2, c0, 2		@ TTB control register | 
| Russell King | f2131d3 | 2007-02-08 20:46:20 +0000 | [diff] [blame] | 167 | orr	r4, r4, #TTB_FLAGS | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 168 | mcr	p15, 0, r4, c2, c0, 1		@ load TTB1 | 
| Hyok S. Choi | d090ddd | 2006-06-28 14:10:01 +0100 | [diff] [blame] | 169 | #endif /* CONFIG_MMU */ | 
| Russell King | 22b1908 | 2006-06-29 15:09:57 +0100 | [diff] [blame] | 170 | adr	r5, v6_crval | 
|  | 171 | ldmia	r5, {r5, r6} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 172 | mrc	p15, 0, r0, c1, c0, 0		@ read control register | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 173 | bic	r0, r0, r5			@ clear bits them | 
| Russell King | 22b1908 | 2006-06-29 15:09:57 +0100 | [diff] [blame] | 174 | orr	r0, r0, r6			@ set them | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 175 | mov	pc, lr				@ return to head.S:__ret | 
|  | 176 |  | 
|  | 177 | /* | 
|  | 178 | *         V X F   I D LR | 
|  | 179 | * .... ...E PUI. .T.T 4RVI ZFRS BLDP WCAM | 
|  | 180 | * rrrr rrrx xxx0 0101 xxxx xxxx x111 xxxx < forced | 
|  | 181 | *         0 110       0011 1.00 .111 1101 < we want | 
|  | 182 | */ | 
| Russell King | 22b1908 | 2006-06-29 15:09:57 +0100 | [diff] [blame] | 183 | .type	v6_crval, #object | 
|  | 184 | v6_crval: | 
|  | 185 | crval	clear=0x01e0fb7f, mmuset=0x00c0387d, ucset=0x00c0187c | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 186 |  | 
|  | 187 | .type	v6_processor_functions, #object | 
|  | 188 | ENTRY(v6_processor_functions) | 
|  | 189 | .word	v6_early_abort | 
| Catalin Marinas | 4a1fd55 | 2008-04-21 18:42:04 +0100 | [diff] [blame] | 190 | .word	pabort_noifar | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 191 | .word	cpu_v6_proc_init | 
|  | 192 | .word	cpu_v6_proc_fin | 
|  | 193 | .word	cpu_v6_reset | 
|  | 194 | .word	cpu_v6_do_idle | 
|  | 195 | .word	cpu_v6_dcache_clean_area | 
|  | 196 | .word	cpu_v6_switch_mm | 
| Russell King | ad1ae2f | 2006-12-13 14:34:43 +0000 | [diff] [blame] | 197 | .word	cpu_v6_set_pte_ext | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 198 | .size	v6_processor_functions, . - v6_processor_functions | 
|  | 199 |  | 
|  | 200 | .type	cpu_arch_name, #object | 
|  | 201 | cpu_arch_name: | 
|  | 202 | .asciz	"armv6" | 
|  | 203 | .size	cpu_arch_name, . - cpu_arch_name | 
|  | 204 |  | 
|  | 205 | .type	cpu_elf_name, #object | 
|  | 206 | cpu_elf_name: | 
|  | 207 | .asciz	"v6" | 
|  | 208 | .size	cpu_elf_name, . - cpu_elf_name | 
|  | 209 | .align | 
|  | 210 |  | 
| Ben Dooks | 02b7dd1 | 2005-09-20 16:35:03 +0100 | [diff] [blame] | 211 | .section ".proc.info.init", #alloc, #execinstr | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 212 |  | 
|  | 213 | /* | 
|  | 214 | * Match any ARMv6 processor core. | 
|  | 215 | */ | 
|  | 216 | .type	__v6_proc_info, #object | 
|  | 217 | __v6_proc_info: | 
|  | 218 | .long	0x0007b000 | 
|  | 219 | .long	0x0007f000 | 
|  | 220 | .long   PMD_TYPE_SECT | \ | 
|  | 221 | PMD_SECT_BUFFERABLE | \ | 
|  | 222 | PMD_SECT_CACHEABLE | \ | 
|  | 223 | PMD_SECT_AP_WRITE | \ | 
|  | 224 | PMD_SECT_AP_READ | 
| Russell King | 8799ee9 | 2006-06-29 18:24:21 +0100 | [diff] [blame] | 225 | .long   PMD_TYPE_SECT | \ | 
|  | 226 | PMD_SECT_XN | \ | 
|  | 227 | PMD_SECT_AP_WRITE | \ | 
|  | 228 | PMD_SECT_AP_READ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 229 | b	__v6_setup | 
|  | 230 | .long	cpu_arch_name | 
|  | 231 | .long	cpu_elf_name | 
| Russell King | efe90d2 | 2006-12-08 15:22:20 +0000 | [diff] [blame] | 232 | .long	HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP|HWCAP_JAVA | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 233 | .long	cpu_v6_name | 
|  | 234 | .long	v6_processor_functions | 
|  | 235 | .long	v6wbi_tlb_fns | 
|  | 236 | .long	v6_user_fns | 
|  | 237 | .long	v6_cache_fns | 
|  | 238 | .size	__v6_proc_info, . - __v6_proc_info |