blob: ffbafb9e447bd72a3460d6ed8d51da018b60670c [file] [log] [blame]
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -08008 * Copyright(c) 2007 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
25 * in the file called LICENSE.GPL.
26 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -080033 * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030034 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -080063#include <linux/pci.h>
64#include <linux/pci-aspm.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070065#include <linux/interrupt.h>
Emmanuel Grumbach87e56662011-08-25 23:10:50 -070066#include <linux/debugfs.h>
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070067#include <linux/bitops.h>
68#include <linux/gfp.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070069
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030070#include "iwl-trans.h"
Johannes Bergc17d0682011-09-15 11:46:42 -070071#include "iwl-trans-pcie-int.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070072#include "iwl-csr.h"
73#include "iwl-prph.h"
Emmanuel Grumbach48f20d32011-08-25 23:10:36 -070074#include "iwl-shared.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070075#include "iwl-eeprom.h"
Emmanuel Grumbach7a10e3e2011-09-06 09:31:21 -070076#include "iwl-agn-hw.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030077
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070078static int iwl_trans_rx_alloc(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030079{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070080 struct iwl_trans_pcie *trans_pcie =
81 IWL_TRANS_GET_PCIE_TRANS(trans);
82 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020083 struct device *dev = trans->dev;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030084
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070085 memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030086
87 spin_lock_init(&rxq->lock);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030088
89 if (WARN_ON(rxq->bd || rxq->rb_stts))
90 return -EINVAL;
91
92 /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
Djalal Harouni84c816d2011-12-21 01:21:47 +010093 rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
94 &rxq->bd_dma, GFP_KERNEL);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030095 if (!rxq->bd)
96 goto err_bd;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030097
98 /*Allocate the driver's pointer to receive buffer status */
Djalal Harouni84c816d2011-12-21 01:21:47 +010099 rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
100 &rxq->rb_stts_dma, GFP_KERNEL);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300101 if (!rxq->rb_stts)
102 goto err_rb_stts;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300103
104 return 0;
105
106err_rb_stts:
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300107 dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
108 rxq->bd, rxq->bd_dma);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300109 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
110 rxq->bd = NULL;
111err_bd:
112 return -ENOMEM;
113}
114
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700115static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300116{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700117 struct iwl_trans_pcie *trans_pcie =
118 IWL_TRANS_GET_PCIE_TRANS(trans);
119 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300120 int i;
121
122 /* Fill the rx_used queue with _all_ of the Rx buffers */
123 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
124 /* In the reset function, these buffers may have been allocated
125 * to an SKB, so we need to unmap and free potential storage */
126 if (rxq->pool[i].page != NULL) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200127 dma_unmap_page(trans->dev, rxq->pool[i].page_dma,
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700128 PAGE_SIZE << hw_params(trans).rx_page_order,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300129 DMA_FROM_DEVICE);
Emmanuel Grumbach790428b2011-08-25 23:11:05 -0700130 __free_pages(rxq->pool[i].page,
131 hw_params(trans).rx_page_order);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300132 rxq->pool[i].page = NULL;
133 }
134 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
135 }
136}
137
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700138static void iwl_trans_rx_hw_init(struct iwl_trans *trans,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700139 struct iwl_rx_queue *rxq)
140{
141 u32 rb_size;
142 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
Johannes Bergc17d0682011-09-15 11:46:42 -0700143 u32 rb_timeout = RX_RB_TIMEOUT; /* FIXME: RX_RB_TIMEOUT for all devices? */
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700144
145 if (iwlagn_mod_params.amsdu_size_8K)
146 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
147 else
148 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
149
150 /* Stop Rx DMA */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200151 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700152
153 /* Reset driver's Rx queue write index */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200154 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700155
156 /* Tell device where to find RBD circular buffer in DRAM */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200157 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700158 (u32)(rxq->bd_dma >> 8));
159
160 /* Tell device where in DRAM to update its Rx status */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200161 iwl_write_direct32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700162 rxq->rb_stts_dma >> 4);
163
164 /* Enable Rx DMA
165 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
166 * the credit mechanism in 5000 HW RX FIFO
167 * Direct rx interrupts to hosts
168 * Rx buffer size 4 or 8k
169 * RB timeout 0x10
170 * 256 RBDs
171 */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200172 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700173 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
174 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
175 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
176 FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK |
177 rb_size|
178 (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
179 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
180
181 /* Set interrupt coalescing timer to default (2048 usecs) */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200182 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700183}
184
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700185static int iwl_rx_init(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300186{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700187 struct iwl_trans_pcie *trans_pcie =
188 IWL_TRANS_GET_PCIE_TRANS(trans);
189 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
190
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300191 int i, err;
192 unsigned long flags;
193
194 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700195 err = iwl_trans_rx_alloc(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300196 if (err)
197 return err;
198 }
199
200 spin_lock_irqsave(&rxq->lock, flags);
201 INIT_LIST_HEAD(&rxq->rx_free);
202 INIT_LIST_HEAD(&rxq->rx_used);
203
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700204 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300205
206 for (i = 0; i < RX_QUEUE_SIZE; i++)
207 rxq->queue[i] = NULL;
208
209 /* Set us so that we have processed and used all buffers, but have
210 * not restocked the Rx queue with fresh buffers */
211 rxq->read = rxq->write = 0;
212 rxq->write_actual = 0;
213 rxq->free_count = 0;
214 spin_unlock_irqrestore(&rxq->lock, flags);
215
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700216 iwlagn_rx_replenish(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700217
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700218 iwl_trans_rx_hw_init(trans, rxq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700219
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700220 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700221 rxq->need_update = 1;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700222 iwl_rx_queue_update_write_ptr(trans, rxq);
223 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700224
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300225 return 0;
226}
227
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700228static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300229{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700230 struct iwl_trans_pcie *trans_pcie =
231 IWL_TRANS_GET_PCIE_TRANS(trans);
232 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
233
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300234 unsigned long flags;
235
236 /*if rxq->bd is NULL, it means that nothing has been allocated,
237 * exit now */
238 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700239 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300240 return;
241 }
242
243 spin_lock_irqsave(&rxq->lock, flags);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700244 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300245 spin_unlock_irqrestore(&rxq->lock, flags);
246
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200247 dma_free_coherent(trans->dev, sizeof(__le32) * RX_QUEUE_SIZE,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300248 rxq->bd, rxq->bd_dma);
249 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
250 rxq->bd = NULL;
251
252 if (rxq->rb_stts)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200253 dma_free_coherent(trans->dev,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300254 sizeof(struct iwl_rb_status),
255 rxq->rb_stts, rxq->rb_stts_dma);
256 else
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700257 IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300258 memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
259 rxq->rb_stts = NULL;
260}
261
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700262static int iwl_trans_rx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700263{
264
265 /* stop Rx DMA */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200266 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
267 return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700268 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
269}
270
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700271static inline int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700272 struct iwl_dma_ptr *ptr, size_t size)
273{
274 if (WARN_ON(ptr->addr))
275 return -EINVAL;
276
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200277 ptr->addr = dma_alloc_coherent(trans->dev, size,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700278 &ptr->dma, GFP_KERNEL);
279 if (!ptr->addr)
280 return -ENOMEM;
281 ptr->size = size;
282 return 0;
283}
284
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700285static inline void iwlagn_free_dma_ptr(struct iwl_trans *trans,
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700286 struct iwl_dma_ptr *ptr)
287{
288 if (unlikely(!ptr->addr))
289 return;
290
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200291 dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700292 memset(ptr, 0, sizeof(*ptr));
293}
294
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700295static int iwl_trans_txq_alloc(struct iwl_trans *trans,
296 struct iwl_tx_queue *txq, int slots_num,
297 u32 txq_id)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700298{
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700299 size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700300 int i;
301
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700302 if (WARN_ON(txq->meta || txq->cmd || txq->skbs || txq->tfds))
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700303 return -EINVAL;
304
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700305 txq->q.n_window = slots_num;
306
Emmanuel Grumbach7f90dce2011-09-22 15:14:53 -0700307 txq->meta = kcalloc(slots_num, sizeof(txq->meta[0]), GFP_KERNEL);
308 txq->cmd = kcalloc(slots_num, sizeof(txq->cmd[0]), GFP_KERNEL);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700309
310 if (!txq->meta || !txq->cmd)
311 goto error;
312
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700313 if (txq_id == trans->shrd->cmd_queue)
314 for (i = 0; i < slots_num; i++) {
315 txq->cmd[i] = kmalloc(sizeof(struct iwl_device_cmd),
316 GFP_KERNEL);
317 if (!txq->cmd[i])
318 goto error;
319 }
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700320
321 /* Alloc driver data array and TFD circular buffer */
322 /* Driver private data, only for Tx (not command) queues,
323 * not shared with device. */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700324 if (txq_id != trans->shrd->cmd_queue) {
Emmanuel Grumbach7f90dce2011-09-22 15:14:53 -0700325 txq->skbs = kcalloc(TFD_QUEUE_SIZE_MAX, sizeof(txq->skbs[0]),
326 GFP_KERNEL);
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700327 if (!txq->skbs) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700328 IWL_ERR(trans, "kmalloc for auxiliary BD "
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700329 "structures failed\n");
330 goto error;
331 }
332 } else {
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700333 txq->skbs = NULL;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700334 }
335
336 /* Circular buffer of transmit frame descriptors (TFDs),
337 * shared with device */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200338 txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700339 &txq->q.dma_addr, GFP_KERNEL);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700340 if (!txq->tfds) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700341 IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700342 goto error;
343 }
344 txq->q.id = txq_id;
345
346 return 0;
347error:
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700348 kfree(txq->skbs);
349 txq->skbs = NULL;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700350 /* since txq->cmd has been zeroed,
351 * all non allocated cmd[i] will be NULL */
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700352 if (txq->cmd && txq_id == trans->shrd->cmd_queue)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700353 for (i = 0; i < slots_num; i++)
354 kfree(txq->cmd[i]);
355 kfree(txq->meta);
356 kfree(txq->cmd);
357 txq->meta = NULL;
358 txq->cmd = NULL;
359
360 return -ENOMEM;
361
362}
363
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700364static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700365 int slots_num, u32 txq_id)
366{
367 int ret;
368
369 txq->need_update = 0;
370 memset(txq->meta, 0, sizeof(txq->meta[0]) * slots_num);
371
372 /*
373 * For the default queues 0-3, set up the swq_id
374 * already -- all others need to get one later
375 * (if they need one at all).
376 */
377 if (txq_id < 4)
378 iwl_set_swq_id(txq, txq_id, txq_id);
379
380 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
381 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
382 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
383
384 /* Initialize queue's high/low-water marks, and head/tail indexes */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700385 ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700386 txq_id);
387 if (ret)
388 return ret;
389
390 /*
391 * Tell nic where to find circular buffer of Tx Frame Descriptors for
392 * given Tx queue, and enable the DMA channel used for that queue.
393 * Circular buffer (TFD queue in DRAM) physical base address */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200394 iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700395 txq->q.dma_addr >> 8);
396
397 return 0;
398}
399
400/**
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700401 * iwl_tx_queue_unmap - Unmap any remaining DMA mappings and free skb's
402 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700403static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700404{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700405 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
406 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700407 struct iwl_queue *q = &txq->q;
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700408 enum dma_data_direction dma_dir;
Emmanuel Grumbach984ecb92011-10-10 07:27:02 -0700409 unsigned long flags;
Emmanuel Grumbachcda4ee32011-10-14 12:54:47 -0700410 spinlock_t *lock;
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700411
412 if (!q->n_bd)
413 return;
414
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700415 /* In the command queue, all the TBs are mapped as BIDI
416 * so unmap them as such.
417 */
Emmanuel Grumbachcda4ee32011-10-14 12:54:47 -0700418 if (txq_id == trans->shrd->cmd_queue) {
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700419 dma_dir = DMA_BIDIRECTIONAL;
Emmanuel Grumbachcda4ee32011-10-14 12:54:47 -0700420 lock = &trans->hcmd_lock;
421 } else {
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700422 dma_dir = DMA_TO_DEVICE;
Emmanuel Grumbachcda4ee32011-10-14 12:54:47 -0700423 lock = &trans->shrd->sta_lock;
424 }
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700425
Emmanuel Grumbachcda4ee32011-10-14 12:54:47 -0700426 spin_lock_irqsave(lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700427 while (q->write_ptr != q->read_ptr) {
428 /* The read_ptr needs to bound by q->n_window */
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700429 iwlagn_txq_free_tfd(trans, txq, get_cmd_index(q, q->read_ptr),
430 dma_dir);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700431 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
432 }
Emmanuel Grumbachcda4ee32011-10-14 12:54:47 -0700433 spin_unlock_irqrestore(lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700434}
435
436/**
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700437 * iwl_tx_queue_free - Deallocate DMA queue.
438 * @txq: Transmit queue to deallocate.
439 *
440 * Empty queue by removing and destroying all BD's.
441 * Free all buffers.
442 * 0-fill, but do not free "txq" descriptor structure.
443 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700444static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700445{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700446 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
447 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200448 struct device *dev = trans->dev;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700449 int i;
450 if (WARN_ON(!txq))
451 return;
452
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700453 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700454
455 /* De-alloc array of command/tx buffers */
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700456
457 if (txq_id == trans->shrd->cmd_queue)
458 for (i = 0; i < txq->q.n_window; i++)
459 kfree(txq->cmd[i]);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700460
461 /* De-alloc circular buffer of TFDs */
462 if (txq->q.n_bd) {
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700463 dma_free_coherent(dev, sizeof(struct iwl_tfd) *
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700464 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
465 memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
466 }
467
468 /* De-alloc array of per-TFD driver data */
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700469 kfree(txq->skbs);
470 txq->skbs = NULL;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700471
472 /* deallocate arrays */
473 kfree(txq->cmd);
474 kfree(txq->meta);
475 txq->cmd = NULL;
476 txq->meta = NULL;
477
478 /* 0-fill queue descriptor structure */
479 memset(txq, 0, sizeof(*txq));
480}
481
482/**
483 * iwl_trans_tx_free - Free TXQ Context
484 *
485 * Destroy all TX DMA queues and structures
486 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700487static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700488{
489 int txq_id;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700490 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700491
492 /* Tx queues */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700493 if (trans_pcie->txq) {
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700494 for (txq_id = 0;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700495 txq_id < hw_params(trans).max_txq_num; txq_id++)
496 iwl_tx_queue_free(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700497 }
498
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700499 kfree(trans_pcie->txq);
500 trans_pcie->txq = NULL;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700501
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700502 iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700503
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700504 iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700505}
506
507/**
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700508 * iwl_trans_tx_alloc - allocate TX context
509 * Allocate all Tx DMA structures and initialize them
510 *
511 * @param priv
512 * @return error code
513 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700514static int iwl_trans_tx_alloc(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700515{
516 int ret;
517 int txq_id, slots_num;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700518 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700519
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700520 u16 scd_bc_tbls_size = hw_params(trans).max_txq_num *
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700521 sizeof(struct iwlagn_scd_bc_tbl);
522
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700523 /*It is not allowed to alloc twice, so warn when this happens.
524 * We cannot rely on the previous allocation, so free and fail */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700525 if (WARN_ON(trans_pcie->txq)) {
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700526 ret = -EINVAL;
527 goto error;
528 }
529
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700530 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700531 scd_bc_tbls_size);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700532 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700533 IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700534 goto error;
535 }
536
537 /* Alloc keep-warm buffer */
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700538 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700539 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700540 IWL_ERR(trans, "Keep Warm allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700541 goto error;
542 }
543
Emmanuel Grumbach7f90dce2011-09-22 15:14:53 -0700544 trans_pcie->txq = kcalloc(hw_params(trans).max_txq_num,
545 sizeof(struct iwl_tx_queue), GFP_KERNEL);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700546 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700547 IWL_ERR(trans, "Not enough memory for txq\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700548 ret = ENOMEM;
549 goto error;
550 }
551
552 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700553 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) {
554 slots_num = (txq_id == trans->shrd->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700555 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700556 ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id],
557 slots_num, txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700558 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700559 IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700560 goto error;
561 }
562 }
563
564 return 0;
565
566error:
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700567 iwl_trans_pcie_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700568
569 return ret;
570}
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700571static int iwl_tx_init(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700572{
573 int ret;
574 int txq_id, slots_num;
575 unsigned long flags;
576 bool alloc = false;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700577 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700578
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700579 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700580 ret = iwl_trans_tx_alloc(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700581 if (ret)
582 goto error;
583 alloc = true;
584 }
585
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700586 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700587
588 /* Turn off all Tx DMA fifos */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200589 iwl_write_prph(trans, SCD_TXFACT, 0);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700590
591 /* Tell NIC where to find the "keep warm" buffer */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200592 iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700593 trans_pcie->kw.dma >> 4);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700594
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700595 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700596
597 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700598 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) {
599 slots_num = (txq_id == trans->shrd->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700600 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700601 ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id],
602 slots_num, txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700603 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700604 IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700605 goto error;
606 }
607 }
608
609 return 0;
610error:
611 /*Upon error, free only if we allocated something */
612 if (alloc)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700613 iwl_trans_pcie_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700614 return ret;
615}
616
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700617static void iwl_set_pwr_vmain(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300618{
619/*
620 * (for documentation purposes)
621 * to set power to V_AUX, do:
622
623 if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200624 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300625 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
626 ~APMG_PS_CTRL_MSK_PWR_SRC);
627 */
628
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200629 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300630 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
631 ~APMG_PS_CTRL_MSK_PWR_SRC);
632}
633
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700634static int iwl_nic_init(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300635{
636 unsigned long flags;
637
638 /* nic_init */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700639 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700640 iwl_apm_init(priv(trans));
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300641
642 /* Set interrupt coalescing calibration timer to default (512 usecs) */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200643 iwl_write8(trans, CSR_INT_COALESCING,
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700644 IWL_HOST_INT_CALIB_TIMEOUT_DEF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300645
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700646 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300647
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700648 iwl_set_pwr_vmain(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300649
Emmanuel Grumbach7a10e3e2011-09-06 09:31:21 -0700650 iwl_nic_config(priv(trans));
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300651
Gregory Greenmana5916972012-01-10 19:22:56 +0200652#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300653 /* Allocate the RX queue, or reset if it is already allocated */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700654 iwl_rx_init(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +0200655#endif
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300656
657 /* Allocate or reset and init all Tx and Command queues */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700658 if (iwl_tx_init(trans))
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300659 return -ENOMEM;
660
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700661 if (hw_params(trans).shadow_reg_enable) {
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300662 /* enable shadow regs in HW */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200663 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300664 0x800FFFFF);
665 }
666
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700667 set_bit(STATUS_INIT, &trans->shrd->status);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300668
669 return 0;
670}
671
672#define HW_READY_TIMEOUT (50)
673
674/* Note: returns poll_bit return value, which is >= 0 if success */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700675static int iwl_set_hw_ready(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300676{
677 int ret;
678
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200679 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300680 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
681
682 /* See if we got it */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200683 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300684 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
685 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
686 HW_READY_TIMEOUT);
687
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700688 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300689 return ret;
690}
691
692/* Note: returns standard 0/-ERROR code */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700693static int iwl_trans_pcie_prepare_card_hw(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300694{
695 int ret;
696
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700697 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300698
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700699 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300700 if (ret >= 0)
701 return 0;
702
703 /* If HW is not ready, prepare the conditions to check again */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200704 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300705 CSR_HW_IF_CONFIG_REG_PREPARE);
706
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200707 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300708 ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
709 CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
710
711 if (ret < 0)
712 return ret;
713
714 /* HW should be ready by now, check again. */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700715 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300716 if (ret >= 0)
717 return 0;
718 return ret;
719}
720
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700721#define IWL_AC_UNSET -1
722
723struct queue_to_fifo_ac {
724 s8 fifo, ac;
725};
726
727static const struct queue_to_fifo_ac iwlagn_default_queue_to_tx_fifo[] = {
728 { IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
729 { IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
730 { IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
731 { IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
732 { IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
733 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
734 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
735 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
736 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
737 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
738 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
739};
740
741static const struct queue_to_fifo_ac iwlagn_ipan_queue_to_tx_fifo[] = {
742 { IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
743 { IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
744 { IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
745 { IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
746 { IWL_TX_FIFO_BK_IPAN, IEEE80211_AC_BK, },
747 { IWL_TX_FIFO_BE_IPAN, IEEE80211_AC_BE, },
748 { IWL_TX_FIFO_VI_IPAN, IEEE80211_AC_VI, },
749 { IWL_TX_FIFO_VO_IPAN, IEEE80211_AC_VO, },
750 { IWL_TX_FIFO_BE_IPAN, 2, },
751 { IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
752 { IWL_TX_FIFO_AUX, IWL_AC_UNSET, },
753};
754
755static const u8 iwlagn_bss_ac_to_fifo[] = {
756 IWL_TX_FIFO_VO,
757 IWL_TX_FIFO_VI,
758 IWL_TX_FIFO_BE,
759 IWL_TX_FIFO_BK,
760};
761static const u8 iwlagn_bss_ac_to_queue[] = {
762 0, 1, 2, 3,
763};
764static const u8 iwlagn_pan_ac_to_fifo[] = {
765 IWL_TX_FIFO_VO_IPAN,
766 IWL_TX_FIFO_VI_IPAN,
767 IWL_TX_FIFO_BE_IPAN,
768 IWL_TX_FIFO_BK_IPAN,
769};
770static const u8 iwlagn_pan_ac_to_queue[] = {
771 7, 6, 5, 4,
772};
773
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700774static int iwl_trans_pcie_start_device(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300775{
776 int ret;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700777 struct iwl_trans_pcie *trans_pcie =
778 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300779
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700780 trans->shrd->ucode_owner = IWL_OWNERSHIP_DRIVER;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700781 trans_pcie->ac_to_queue[IWL_RXON_CTX_BSS] = iwlagn_bss_ac_to_queue;
782 trans_pcie->ac_to_queue[IWL_RXON_CTX_PAN] = iwlagn_pan_ac_to_queue;
783
784 trans_pcie->ac_to_fifo[IWL_RXON_CTX_BSS] = iwlagn_bss_ac_to_fifo;
785 trans_pcie->ac_to_fifo[IWL_RXON_CTX_PAN] = iwlagn_pan_ac_to_fifo;
786
787 trans_pcie->mcast_queue[IWL_RXON_CTX_BSS] = 0;
788 trans_pcie->mcast_queue[IWL_RXON_CTX_PAN] = IWL_IPAN_MCAST_QUEUE;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300789
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700790 if ((hw_params(trans).sku & EEPROM_SKU_CAP_AMT_ENABLE) &&
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700791 iwl_trans_pcie_prepare_card_hw(trans)) {
792 IWL_WARN(trans, "Exit HW not ready\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300793 return -EIO;
794 }
795
796 /* If platform's RF_KILL switch is NOT set to KILL */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200797 if (iwl_read32(trans, CSR_GP_CNTRL) &
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300798 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700799 clear_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300800 else
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700801 set_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300802
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700803 if (iwl_is_rfkill(trans->shrd)) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700804 iwl_set_hw_rfkill_state(priv(trans), true);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700805 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300806 return -ERFKILL;
807 }
808
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200809 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300810
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700811 ret = iwl_nic_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300812 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700813 IWL_ERR(trans, "Unable to init nic\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300814 return ret;
815 }
816
817 /* make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200818 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
819 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300820 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
821
822 /* clear (again), then enable host interrupts */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200823 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700824 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300825
826 /* really make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200827 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
828 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300829
830 return 0;
831}
832
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300833/*
834 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
Emmanuel Grumbach10b15e62011-08-25 23:10:43 -0700835 * must be called under priv->shrd->lock and mac access
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300836 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700837static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300838{
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200839 iwl_write_prph(trans, SCD_TXFACT, mask);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300840}
841
Emmanuel Grumbached6a3802012-01-02 16:10:08 +0200842static void iwl_tx_start(struct iwl_trans *trans)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300843{
844 const struct queue_to_fifo_ac *queue_to_fifo;
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700845 struct iwl_trans_pcie *trans_pcie =
846 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300847 u32 a;
848 unsigned long flags;
849 int i, chan;
850 u32 reg_val;
851
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700852 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300853
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700854 trans_pcie->scd_base_addr =
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200855 iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700856 a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300857 /* reset conext data memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700858 for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300859 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200860 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300861 /* reset tx status memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700862 for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300863 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200864 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700865 for (; a < trans_pcie->scd_base_addr +
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700866 SCD_TRANS_TBL_OFFSET_QUEUE(hw_params(trans).max_txq_num);
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700867 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200868 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300869
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200870 iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700871 trans_pcie->scd_bc_tbls.dma >> 10);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300872
873 /* Enable DMA channel */
874 for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200875 iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300876 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
877 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
878
879 /* Update FH chicken bits */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200880 reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
881 iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300882 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
883
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200884 iwl_write_prph(trans, SCD_QUEUECHAIN_SEL,
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700885 SCD_QUEUECHAIN_SEL_ALL(trans));
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200886 iwl_write_prph(trans, SCD_AGGR_SEL, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300887
888 /* initiate the queues */
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700889 for (i = 0; i < hw_params(trans).max_txq_num; i++) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200890 iwl_write_prph(trans, SCD_QUEUE_RDPTR(i), 0);
891 iwl_write_direct32(trans, HBUS_TARG_WRPTR, 0 | (i << 8));
892 iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300893 SCD_CONTEXT_QUEUE_OFFSET(i), 0);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200894 iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300895 SCD_CONTEXT_QUEUE_OFFSET(i) +
896 sizeof(u32),
897 ((SCD_WIN_SIZE <<
898 SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
899 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
900 ((SCD_FRAME_LIMIT <<
901 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
902 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
903 }
904
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200905 iwl_write_prph(trans, SCD_INTERRUPT_MASK,
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700906 IWL_MASK(0, hw_params(trans).max_txq_num));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300907
908 /* Activate all Tx DMA/FIFO channels */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700909 iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300910
911 /* map queues to FIFOs */
Emmanuel Grumbach7a10e3e2011-09-06 09:31:21 -0700912 if (trans->shrd->valid_contexts != BIT(IWL_RXON_CTX_BSS))
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300913 queue_to_fifo = iwlagn_ipan_queue_to_tx_fifo;
914 else
915 queue_to_fifo = iwlagn_default_queue_to_tx_fifo;
916
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700917 iwl_trans_set_wr_ptrs(trans, trans->shrd->cmd_queue, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300918
919 /* make sure all queue are not stopped */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700920 memset(&trans_pcie->queue_stopped[0], 0,
921 sizeof(trans_pcie->queue_stopped));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300922 for (i = 0; i < 4; i++)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700923 atomic_set(&trans_pcie->queue_stop_count[i], 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300924
925 /* reset to 0 to enable all the queue first */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700926 trans_pcie->txq_ctx_active_msk = 0;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300927
Emmanuel Grumbacheffcea12011-08-25 23:11:03 -0700928 BUILD_BUG_ON(ARRAY_SIZE(iwlagn_default_queue_to_tx_fifo) <
Johannes Berg72c04ce2011-07-23 10:24:40 -0700929 IWLAGN_FIRST_AMPDU_QUEUE);
Emmanuel Grumbacheffcea12011-08-25 23:11:03 -0700930 BUILD_BUG_ON(ARRAY_SIZE(iwlagn_ipan_queue_to_tx_fifo) <
Johannes Berg72c04ce2011-07-23 10:24:40 -0700931 IWLAGN_FIRST_AMPDU_QUEUE);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300932
Johannes Berg72c04ce2011-07-23 10:24:40 -0700933 for (i = 0; i < IWLAGN_FIRST_AMPDU_QUEUE; i++) {
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300934 int fifo = queue_to_fifo[i].fifo;
935 int ac = queue_to_fifo[i].ac;
936
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700937 iwl_txq_ctx_activate(trans_pcie, i);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300938
939 if (fifo == IWL_TX_FIFO_UNUSED)
940 continue;
941
942 if (ac != IWL_AC_UNSET)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700943 iwl_set_swq_id(&trans_pcie->txq[i], ac, i);
944 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[i],
945 fifo, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300946 }
947
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700948 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300949
950 /* Enable L1-Active */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200951 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300952 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
953}
954
Emmanuel Grumbached6a3802012-01-02 16:10:08 +0200955static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans)
956{
957 iwl_reset_ict(trans);
958 iwl_tx_start(trans);
959}
960
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700961/**
962 * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
963 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700964static int iwl_trans_tx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700965{
966 int ch, txq_id;
967 unsigned long flags;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700968 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700969
970 /* Turn off all Tx DMA fifos */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700971 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700972
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700973 iwl_trans_txq_set_sched(trans, 0);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700974
975 /* Stop each Tx DMA channel, and wait for it to be idle */
Wey-Yi Guy02f6f652011-07-08 08:46:15 -0700976 for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200977 iwl_write_direct32(trans,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700978 FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200979 if (iwl_poll_direct_bit(trans, FH_TSSR_TX_STATUS_REG,
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700980 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
981 1000))
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700982 IWL_ERR(trans, "Failing on timeout while stopping"
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700983 " DMA channel %d [0x%08x]", ch,
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200984 iwl_read_direct32(trans,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700985 FH_TSSR_TX_STATUS_REG));
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700986 }
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700987 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700988
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700989 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700990 IWL_WARN(trans, "Stopping tx queues that aren't allocated...");
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700991 return 0;
992 }
993
994 /* Unmap DMA from host system and free skb's */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700995 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++)
996 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700997
998 return 0;
999}
1000
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001001static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001002{
1003 unsigned long flags;
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001004 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001005
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001006 /* tell the device to stop sending interrupts */
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001007 spin_lock_irqsave(&trans->shrd->lock, flags);
1008 iwl_disable_interrupts(trans);
1009 spin_unlock_irqrestore(&trans->shrd->lock, flags);
1010
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001011 /* device going down, Stop using ICT table */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001012 iwl_disable_ict(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001013
1014 /*
1015 * If a HW restart happens during firmware loading,
1016 * then the firmware loading might call this function
1017 * and later it might be called again due to the
1018 * restart. So don't process again if the device is
1019 * already dead.
1020 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001021 if (test_bit(STATUS_DEVICE_ENABLED, &trans->shrd->status)) {
1022 iwl_trans_tx_stop(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001023#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001024 iwl_trans_rx_stop(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001025#endif
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001026 /* Power-down device's busmaster DMA clocks */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001027 iwl_write_prph(trans, APMG_CLK_DIS_REG,
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001028 APMG_CLK_VAL_DMA_CLK_RQT);
1029 udelay(5);
1030 }
1031
1032 /* Make sure (redundant) we've released our request to stay awake */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001033 iwl_clear_bit(trans, CSR_GP_CNTRL,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001034 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001035
1036 /* Stop the device, and put it in low power state */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001037 iwl_apm_stop(priv(trans));
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001038
1039 /* Upon stop, the APM issues an interrupt if HW RF kill is set.
1040 * Clean again the interrupt here
1041 */
1042 spin_lock_irqsave(&trans->shrd->lock, flags);
1043 iwl_disable_interrupts(trans);
1044 spin_unlock_irqrestore(&trans->shrd->lock, flags);
1045
1046 /* wait to make sure we flush pending tasklet*/
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001047 synchronize_irq(trans->irq);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001048 tasklet_kill(&trans_pcie->irq_tasklet);
1049
1050 /* stop and reset the on-board processor */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001051 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001052}
1053
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001054static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
Emmanuel Grumbach14991a92011-09-15 11:46:32 -07001055 struct iwl_device_cmd *dev_cmd, enum iwl_rxon_context_id ctx,
Emmanuel Grumbach34b53212011-11-21 13:25:31 +02001056 u8 sta_id, u8 tid)
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001057{
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001058 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1059 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
1060 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -07001061 struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *) dev_cmd->payload;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001062 struct iwl_cmd_meta *out_meta;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001063 struct iwl_tx_queue *txq;
1064 struct iwl_queue *q;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001065
1066 dma_addr_t phys_addr = 0;
1067 dma_addr_t txcmd_phys;
1068 dma_addr_t scratch_phys;
1069 u16 len, firstlen, secondlen;
1070 u8 wait_write_ptr = 0;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001071 u8 txq_id;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001072 bool is_agg = false;
1073 __le16 fc = hdr->frame_control;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001074 u8 hdr_len = ieee80211_hdrlen(fc);
Emmanuel Grumbach631b84c2011-12-07 09:30:21 +02001075 u16 __maybe_unused wifi_seq;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001076
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001077 /*
1078 * Send this frame after DTIM -- there's a special queue
1079 * reserved for this for contexts that support AP mode.
1080 */
1081 if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
1082 txq_id = trans_pcie->mcast_queue[ctx];
1083
1084 /*
1085 * The microcode will clear the more data
1086 * bit in the last frame it transmits.
1087 */
1088 hdr->frame_control |=
1089 cpu_to_le16(IEEE80211_FCTL_MOREDATA);
1090 } else if (info->flags & IEEE80211_TX_CTL_TX_OFFCHAN)
1091 txq_id = IWL_AUX_QUEUE;
1092 else
1093 txq_id =
1094 trans_pcie->ac_to_queue[ctx][skb_get_queue_mapping(skb)];
1095
Emmanuel Grumbach97756fb2011-11-23 10:52:20 +02001096 /* aggregation is on for this <sta,tid> */
1097 if (info->flags & IEEE80211_TX_CTL_AMPDU) {
1098 WARN_ON(tid >= IWL_MAX_TID_COUNT);
1099 txq_id = trans_pcie->agg_txq[sta_id][tid];
1100 is_agg = true;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001101 }
1102
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001103 txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001104 q = &txq->q;
1105
Emmanuel Grumbach631b84c2011-12-07 09:30:21 +02001106 /* In AGG mode, the index in the ring must correspond to the WiFi
1107 * sequence number. This is a HW requirements to help the SCD to parse
1108 * the BA.
1109 * Check here that the packets are in the right place on the ring.
1110 */
1111#ifdef CONFIG_IWLWIFI_DEBUG
1112 wifi_seq = SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
1113 WARN_ONCE(is_agg && ((wifi_seq & 0xff) != q->write_ptr),
1114 "Q: %d WiFi Seq %d tfdNum %d",
1115 txq_id, wifi_seq, q->write_ptr);
1116#endif
1117
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001118 /* Set up driver data for this TFD */
Emmanuel Grumbach2c452292011-08-25 23:11:21 -07001119 txq->skbs[q->write_ptr] = skb;
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -07001120 txq->cmd[q->write_ptr] = dev_cmd;
1121
1122 dev_cmd->hdr.cmd = REPLY_TX;
1123 dev_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
1124 INDEX_TO_SEQ(q->write_ptr)));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001125
1126 /* Set up first empty entry in queue's array of Tx/cmd buffers */
1127 out_meta = &txq->meta[q->write_ptr];
1128
1129 /*
1130 * Use the first empty entry in this queue's command buffer array
1131 * to contain the Tx command and MAC header concatenated together
1132 * (payload data will be in another buffer).
1133 * Size of this varies, due to varying MAC header length.
1134 * If end is not dword aligned, we'll have 2 extra bytes at the end
1135 * of the MAC header (device reads on dword boundaries).
1136 * We'll tell device about this padding later.
1137 */
1138 len = sizeof(struct iwl_tx_cmd) +
1139 sizeof(struct iwl_cmd_header) + hdr_len;
1140 firstlen = (len + 3) & ~3;
1141
1142 /* Tell NIC about any 2-byte padding after MAC header */
1143 if (firstlen != len)
1144 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
1145
1146 /* Physical address of this Tx command's header (not MAC header!),
1147 * within command buffer array. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001148 txcmd_phys = dma_map_single(trans->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001149 &dev_cmd->hdr, firstlen,
1150 DMA_BIDIRECTIONAL);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001151 if (unlikely(dma_mapping_error(trans->dev, txcmd_phys)))
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001152 return -1;
1153 dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
1154 dma_unmap_len_set(out_meta, len, firstlen);
1155
1156 if (!ieee80211_has_morefrags(fc)) {
1157 txq->need_update = 1;
1158 } else {
1159 wait_write_ptr = 1;
1160 txq->need_update = 0;
1161 }
1162
1163 /* Set up TFD's 2nd entry to point directly to remainder of skb,
1164 * if any (802.11 null frames have no payload). */
1165 secondlen = skb->len - hdr_len;
1166 if (secondlen > 0) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001167 phys_addr = dma_map_single(trans->dev, skb->data + hdr_len,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001168 secondlen, DMA_TO_DEVICE);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001169 if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
1170 dma_unmap_single(trans->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001171 dma_unmap_addr(out_meta, mapping),
1172 dma_unmap_len(out_meta, len),
1173 DMA_BIDIRECTIONAL);
1174 return -1;
1175 }
1176 }
1177
1178 /* Attach buffers to TFD */
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001179 iwlagn_txq_attach_buf_to_tfd(trans, txq, txcmd_phys, firstlen, 1);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001180 if (secondlen > 0)
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001181 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001182 secondlen, 0);
1183
1184 scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
1185 offsetof(struct iwl_tx_cmd, scratch);
1186
1187 /* take back ownership of DMA buffer to enable update */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001188 dma_sync_single_for_cpu(trans->dev, txcmd_phys, firstlen,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001189 DMA_BIDIRECTIONAL);
1190 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
1191 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
1192
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001193 IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n",
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001194 le16_to_cpu(dev_cmd->hdr.sequence));
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001195 IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
1196 iwl_print_hex_dump(trans, IWL_DL_TX, (u8 *)tx_cmd, sizeof(*tx_cmd));
1197 iwl_print_hex_dump(trans, IWL_DL_TX, (u8 *)tx_cmd->hdr, hdr_len);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001198
1199 /* Set up entry for this TFD in Tx byte-count array */
Emmanuel Grumbach96f1f052011-12-16 07:53:18 -08001200 iwl_trans_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001201
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001202 dma_sync_single_for_device(trans->dev, txcmd_phys, firstlen,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001203 DMA_BIDIRECTIONAL);
1204
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001205 trace_iwlwifi_dev_tx(priv(trans),
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001206 &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
1207 sizeof(struct iwl_tfd),
1208 &dev_cmd->hdr, firstlen,
1209 skb->data + hdr_len, secondlen);
1210
1211 /* Tell device the write index *just past* this latest filled TFD */
1212 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001213 iwl_txq_update_write_ptr(trans, txq);
1214
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001215 /*
1216 * At this point the frame is "transmitted" successfully
1217 * and we will get a TX status notification eventually,
1218 * regardless of the value of ret. "ret" only indicates
1219 * whether or not we should update the write pointer.
1220 */
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001221 if (iwl_queue_space(q) < q->high_mark) {
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001222 if (wait_write_ptr) {
1223 txq->need_update = 1;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001224 iwl_txq_update_write_ptr(trans, txq);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001225 } else {
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -08001226 iwl_stop_queue(trans, txq, "Queue is full");
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001227 }
1228 }
1229 return 0;
1230}
1231
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001232static void iwl_trans_pcie_kick_nic(struct iwl_trans *trans)
Emmanuel Grumbach56d90f42011-07-07 18:20:01 +03001233{
1234 /* Remove all resets to allow NIC to operate */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001235 iwl_write32(trans, CSR_RESET, 0);
Emmanuel Grumbach56d90f42011-07-07 18:20:01 +03001236}
1237
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001238static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
Emmanuel Grumbacha27367d2011-07-04 09:06:44 +03001239{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001240 struct iwl_trans_pcie *trans_pcie =
1241 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001242 int err;
1243
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001244 trans_pcie->inta_mask = CSR_INI_SET_MASK;
Emmanuel Grumbach1e89cba2011-07-20 17:51:22 -07001245
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001246 if (!trans_pcie->irq_requested) {
1247 tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
1248 iwl_irq_tasklet, (unsigned long)trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001249
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001250 iwl_alloc_isr_ict(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001251
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001252 err = request_irq(trans->irq, iwl_isr_ict, IRQF_SHARED,
1253 DRV_NAME, trans);
1254 if (err) {
1255 IWL_ERR(trans, "Error allocating IRQ %d\n",
1256 trans->irq);
1257 iwl_free_isr_ict(trans);
1258 tasklet_kill(&trans_pcie->irq_tasklet);
1259 return err;
1260 }
1261
1262 INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
1263 trans_pcie->irq_requested = true;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001264 }
1265
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001266 return 0;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001267}
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001268
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +02001269static int iwl_trans_pcie_reclaim(struct iwl_trans *trans, int sta_id, int tid,
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001270 int txq_id, int ssn, u32 status,
1271 struct sk_buff_head *skbs)
1272{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001273 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1274 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001275 /* n_bd is usually 256 => n_bd - 1 = 0xff */
1276 int tfd_num = ssn & (txq->q.n_bd - 1);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001277 int freed = 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001278
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001279 txq->time_stamp = jiffies;
1280
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +02001281 if (unlikely(txq_id >= IWLAGN_FIRST_AMPDU_QUEUE &&
1282 txq_id != trans_pcie->agg_txq[sta_id][tid])) {
1283 /*
1284 * FIXME: this is a uCode bug which need to be addressed,
1285 * log the information and return for now.
1286 * Since it is can possibly happen very often and in order
1287 * not to fill the syslog, don't use IWL_ERR or IWL_WARN
1288 */
1289 IWL_DEBUG_TX_QUEUES(trans, "Bad queue mapping txq_id %d, "
1290 "agg_txq[sta_id[tid] %d", txq_id,
1291 trans_pcie->agg_txq[sta_id][tid]);
1292 return 1;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001293 }
1294
1295 if (txq->q.read_ptr != tfd_num) {
Emmanuel Grumbach1daf04b2011-11-17 16:05:10 -08001296 IWL_DEBUG_TX_REPLY(trans, "[Q %d | AC %d] %d -> %d (%d)\n",
1297 txq_id, iwl_get_queue_ac(txq), txq->q.read_ptr,
1298 tfd_num, ssn);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001299 freed = iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
Emmanuel Grumbach1ba42da2011-11-21 22:31:54 +02001300 if (iwl_queue_space(&txq->q) > txq->q.low_mark &&
1301 (!txq->sched_retry ||
1302 status != TX_STATUS_FAIL_PASSIVE_NO_RX))
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -08001303 iwl_wake_queue(trans, txq, "Packets reclaimed");
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001304 }
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +02001305 return 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001306}
1307
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001308static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
1309{
1310 iowrite8(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1311}
1312
1313static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
1314{
1315 iowrite32(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1316}
1317
1318static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
1319{
1320 u32 val = ioread32(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1321 return val;
1322}
1323
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001324static void iwl_trans_pcie_free(struct iwl_trans *trans)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001325{
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001326 struct iwl_trans_pcie *trans_pcie =
1327 IWL_TRANS_GET_PCIE_TRANS(trans);
1328
Don Fry45c30db2011-11-30 16:58:39 -08001329 iwl_calib_free_results(trans);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001330 iwl_trans_pcie_tx_free(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001331#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001332 iwl_trans_pcie_rx_free(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001333#endif
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001334 if (trans_pcie->irq_requested == true) {
1335 free_irq(trans->irq, trans);
1336 iwl_free_isr_ict(trans);
1337 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001338
1339 pci_disable_msi(trans_pcie->pci_dev);
1340 pci_iounmap(trans_pcie->pci_dev, trans_pcie->hw_base);
1341 pci_release_regions(trans_pcie->pci_dev);
1342 pci_disable_device(trans_pcie->pci_dev);
1343
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001344 trans->shrd->trans = NULL;
1345 kfree(trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001346}
1347
Johannes Bergc01a4042011-09-15 11:46:45 -07001348#ifdef CONFIG_PM_SLEEP
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001349static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
1350{
1351 /*
1352 * This function is called when system goes into suspend state
Wey-Yi Guyade4c642011-10-10 07:27:11 -07001353 * mac80211 will call iwlagn_mac_stop() from the mac80211 suspend
1354 * function first but since iwlagn_mac_stop() has no knowledge of
1355 * who the caller is,
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001356 * it will not call apm_ops.stop() to stop the DMA operation.
1357 * Calling apm_ops.stop here to make sure we stop the DMA.
1358 *
1359 * But of course ... if we have configured WoWLAN then we did other
1360 * things already :-)
1361 */
Johannes Bergd36120c2011-10-10 07:26:57 -07001362 if (!trans->shrd->wowlan) {
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001363 iwl_apm_stop(priv(trans));
Johannes Bergd36120c2011-10-10 07:26:57 -07001364 } else {
1365 iwl_disable_interrupts(trans);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001366 iwl_clear_bit(trans, CSR_GP_CNTRL,
Johannes Bergd36120c2011-10-10 07:26:57 -07001367 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1368 }
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001369
1370 return 0;
1371}
1372
1373static int iwl_trans_pcie_resume(struct iwl_trans *trans)
1374{
1375 bool hw_rfkill = false;
1376
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001377 iwl_enable_interrupts(trans);
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001378
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001379 if (!(iwl_read32(trans, CSR_GP_CNTRL) &
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001380 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
1381 hw_rfkill = true;
1382
1383 if (hw_rfkill)
1384 set_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
1385 else
1386 clear_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
1387
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -07001388 iwl_set_hw_rfkill_state(priv(trans), hw_rfkill);
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001389
1390 return 0;
1391}
Johannes Bergc01a4042011-09-15 11:46:45 -07001392#endif /* CONFIG_PM_SLEEP */
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001393
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001394static void iwl_trans_pcie_wake_any_queue(struct iwl_trans *trans,
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -08001395 enum iwl_rxon_context_id ctx,
1396 const char *msg)
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001397{
1398 u8 ac, txq_id;
1399 struct iwl_trans_pcie *trans_pcie =
1400 IWL_TRANS_GET_PCIE_TRANS(trans);
1401
1402 for (ac = 0; ac < AC_NUM; ac++) {
1403 txq_id = trans_pcie->ac_to_queue[ctx][ac];
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -08001404 IWL_DEBUG_TX_QUEUES(trans, "Queue Status: Q[%d] %s\n",
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001405 ac,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001406 (atomic_read(&trans_pcie->queue_stop_count[ac]) > 0)
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001407 ? "stopped" : "awake");
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -08001408 iwl_wake_queue(trans, &trans_pcie->txq[txq_id], msg);
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001409 }
1410}
1411
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -08001412static void iwl_trans_pcie_stop_queue(struct iwl_trans *trans, int txq_id,
1413 const char *msg)
Emmanuel Grumbache20d43412011-08-25 23:11:31 -07001414{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001415 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1416
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -08001417 iwl_stop_queue(trans, &trans_pcie->txq[txq_id], msg);
Emmanuel Grumbache20d43412011-08-25 23:11:31 -07001418}
1419
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001420#define IWL_FLUSH_WAIT_MS 2000
1421
1422static int iwl_trans_pcie_wait_tx_queue_empty(struct iwl_trans *trans)
1423{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001424 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001425 struct iwl_tx_queue *txq;
1426 struct iwl_queue *q;
1427 int cnt;
1428 unsigned long now = jiffies;
1429 int ret = 0;
1430
1431 /* waiting for all the tx frames complete might take a while */
1432 for (cnt = 0; cnt < hw_params(trans).max_txq_num; cnt++) {
1433 if (cnt == trans->shrd->cmd_queue)
1434 continue;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001435 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001436 q = &txq->q;
1437 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
1438 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
1439 msleep(1);
1440
1441 if (q->read_ptr != q->write_ptr) {
1442 IWL_ERR(trans, "fail to flush all tx fifo queues\n");
1443 ret = -ETIMEDOUT;
1444 break;
1445 }
1446 }
1447 return ret;
1448}
1449
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07001450/*
1451 * On every watchdog tick we check (latest) time stamp. If it does not
1452 * change during timeout period and queue is not empty we reset firmware.
1453 */
1454static int iwl_trans_pcie_check_stuck_queue(struct iwl_trans *trans, int cnt)
1455{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001456 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1457 struct iwl_tx_queue *txq = &trans_pcie->txq[cnt];
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07001458 struct iwl_queue *q = &txq->q;
1459 unsigned long timeout;
1460
1461 if (q->read_ptr == q->write_ptr) {
1462 txq->time_stamp = jiffies;
1463 return 0;
1464 }
1465
1466 timeout = txq->time_stamp +
1467 msecs_to_jiffies(hw_params(trans).wd_timeout);
1468
1469 if (time_after(jiffies, timeout)) {
1470 IWL_ERR(trans, "Queue %d stuck for %u ms.\n", q->id,
1471 hw_params(trans).wd_timeout);
Emmanuel Grumbach08d17002011-11-17 16:05:09 -08001472 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
Wey-Yi Guy05f8a092011-09-06 09:31:22 -07001473 q->read_ptr, q->write_ptr);
Emmanuel Grumbach08d17002011-11-17 16:05:09 -08001474 IWL_ERR(trans, "Current HW read_ptr %d write_ptr %d\n",
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001475 iwl_read_prph(trans, SCD_QUEUE_RDPTR(cnt))
Emmanuel Grumbach08d17002011-11-17 16:05:09 -08001476 & (TFD_QUEUE_SIZE_MAX - 1),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001477 iwl_read_prph(trans, SCD_QUEUE_WRPTR(cnt)));
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07001478 return 1;
1479 }
1480
1481 return 0;
1482}
1483
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001484static const char *get_fh_string(int cmd)
1485{
1486 switch (cmd) {
1487 IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
1488 IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
1489 IWL_CMD(FH_RSCSR_CHNL0_WPTR);
1490 IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
1491 IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
1492 IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
1493 IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
1494 IWL_CMD(FH_TSSR_TX_STATUS_REG);
1495 IWL_CMD(FH_TSSR_TX_ERROR_REG);
1496 default:
1497 return "UNKNOWN";
1498 }
1499}
1500
1501int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
1502{
1503 int i;
1504#ifdef CONFIG_IWLWIFI_DEBUG
1505 int pos = 0;
1506 size_t bufsz = 0;
1507#endif
1508 static const u32 fh_tbl[] = {
1509 FH_RSCSR_CHNL0_STTS_WPTR_REG,
1510 FH_RSCSR_CHNL0_RBDCB_BASE_REG,
1511 FH_RSCSR_CHNL0_WPTR,
1512 FH_MEM_RCSR_CHNL0_CONFIG_REG,
1513 FH_MEM_RSSR_SHARED_CTRL_REG,
1514 FH_MEM_RSSR_RX_STATUS_REG,
1515 FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
1516 FH_TSSR_TX_STATUS_REG,
1517 FH_TSSR_TX_ERROR_REG
1518 };
1519#ifdef CONFIG_IWLWIFI_DEBUG
1520 if (display) {
1521 bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
1522 *buf = kmalloc(bufsz, GFP_KERNEL);
1523 if (!*buf)
1524 return -ENOMEM;
1525 pos += scnprintf(*buf + pos, bufsz - pos,
1526 "FH register values:\n");
1527 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1528 pos += scnprintf(*buf + pos, bufsz - pos,
1529 " %34s: 0X%08x\n",
1530 get_fh_string(fh_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001531 iwl_read_direct32(trans, fh_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001532 }
1533 return pos;
1534 }
1535#endif
1536 IWL_ERR(trans, "FH register values:\n");
1537 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1538 IWL_ERR(trans, " %34s: 0X%08x\n",
1539 get_fh_string(fh_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001540 iwl_read_direct32(trans, fh_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001541 }
1542 return 0;
1543}
1544
1545static const char *get_csr_string(int cmd)
1546{
1547 switch (cmd) {
1548 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1549 IWL_CMD(CSR_INT_COALESCING);
1550 IWL_CMD(CSR_INT);
1551 IWL_CMD(CSR_INT_MASK);
1552 IWL_CMD(CSR_FH_INT_STATUS);
1553 IWL_CMD(CSR_GPIO_IN);
1554 IWL_CMD(CSR_RESET);
1555 IWL_CMD(CSR_GP_CNTRL);
1556 IWL_CMD(CSR_HW_REV);
1557 IWL_CMD(CSR_EEPROM_REG);
1558 IWL_CMD(CSR_EEPROM_GP);
1559 IWL_CMD(CSR_OTP_GP_REG);
1560 IWL_CMD(CSR_GIO_REG);
1561 IWL_CMD(CSR_GP_UCODE_REG);
1562 IWL_CMD(CSR_GP_DRIVER_REG);
1563 IWL_CMD(CSR_UCODE_DRV_GP1);
1564 IWL_CMD(CSR_UCODE_DRV_GP2);
1565 IWL_CMD(CSR_LED_REG);
1566 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1567 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1568 IWL_CMD(CSR_ANA_PLL_CFG);
1569 IWL_CMD(CSR_HW_REV_WA_REG);
1570 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1571 default:
1572 return "UNKNOWN";
1573 }
1574}
1575
1576void iwl_dump_csr(struct iwl_trans *trans)
1577{
1578 int i;
1579 static const u32 csr_tbl[] = {
1580 CSR_HW_IF_CONFIG_REG,
1581 CSR_INT_COALESCING,
1582 CSR_INT,
1583 CSR_INT_MASK,
1584 CSR_FH_INT_STATUS,
1585 CSR_GPIO_IN,
1586 CSR_RESET,
1587 CSR_GP_CNTRL,
1588 CSR_HW_REV,
1589 CSR_EEPROM_REG,
1590 CSR_EEPROM_GP,
1591 CSR_OTP_GP_REG,
1592 CSR_GIO_REG,
1593 CSR_GP_UCODE_REG,
1594 CSR_GP_DRIVER_REG,
1595 CSR_UCODE_DRV_GP1,
1596 CSR_UCODE_DRV_GP2,
1597 CSR_LED_REG,
1598 CSR_DRAM_INT_TBL_REG,
1599 CSR_GIO_CHICKEN_BITS,
1600 CSR_ANA_PLL_CFG,
1601 CSR_HW_REV_WA_REG,
1602 CSR_DBG_HPET_MEM_REG
1603 };
1604 IWL_ERR(trans, "CSR values:\n");
1605 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1606 "CSR_INT_PERIODIC_REG)\n");
1607 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1608 IWL_ERR(trans, " %25s: 0X%08x\n",
1609 get_csr_string(csr_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001610 iwl_read32(trans, csr_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001611 }
1612}
1613
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001614#ifdef CONFIG_IWLWIFI_DEBUGFS
1615/* create and remove of files */
1616#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001617 if (!debugfs_create_file(#name, mode, parent, trans, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001618 &iwl_dbgfs_##name##_ops)) \
1619 return -ENOMEM; \
1620} while (0)
1621
1622/* file operation */
1623#define DEBUGFS_READ_FUNC(name) \
1624static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
1625 char __user *user_buf, \
1626 size_t count, loff_t *ppos);
1627
1628#define DEBUGFS_WRITE_FUNC(name) \
1629static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
1630 const char __user *user_buf, \
1631 size_t count, loff_t *ppos);
1632
1633
1634static int iwl_dbgfs_open_file_generic(struct inode *inode, struct file *file)
1635{
1636 file->private_data = inode->i_private;
1637 return 0;
1638}
1639
1640#define DEBUGFS_READ_FILE_OPS(name) \
1641 DEBUGFS_READ_FUNC(name); \
1642static const struct file_operations iwl_dbgfs_##name##_ops = { \
1643 .read = iwl_dbgfs_##name##_read, \
1644 .open = iwl_dbgfs_open_file_generic, \
1645 .llseek = generic_file_llseek, \
1646};
1647
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001648#define DEBUGFS_WRITE_FILE_OPS(name) \
1649 DEBUGFS_WRITE_FUNC(name); \
1650static const struct file_operations iwl_dbgfs_##name##_ops = { \
1651 .write = iwl_dbgfs_##name##_write, \
1652 .open = iwl_dbgfs_open_file_generic, \
1653 .llseek = generic_file_llseek, \
1654};
1655
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001656#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
1657 DEBUGFS_READ_FUNC(name); \
1658 DEBUGFS_WRITE_FUNC(name); \
1659static const struct file_operations iwl_dbgfs_##name##_ops = { \
1660 .write = iwl_dbgfs_##name##_write, \
1661 .read = iwl_dbgfs_##name##_read, \
1662 .open = iwl_dbgfs_open_file_generic, \
1663 .llseek = generic_file_llseek, \
1664};
1665
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001666static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
1667 char __user *user_buf,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001668 size_t count, loff_t *ppos)
1669{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001670 struct iwl_trans *trans = file->private_data;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001671 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001672 struct iwl_tx_queue *txq;
1673 struct iwl_queue *q;
1674 char *buf;
1675 int pos = 0;
1676 int cnt;
1677 int ret;
Emmanuel Grumbachfd656932011-08-25 23:11:19 -07001678 const size_t bufsz = sizeof(char) * 64 * hw_params(trans).max_txq_num;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001679
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001680 if (!trans_pcie->txq) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -07001681 IWL_ERR(trans, "txq not ready\n");
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001682 return -EAGAIN;
1683 }
1684 buf = kzalloc(bufsz, GFP_KERNEL);
1685 if (!buf)
1686 return -ENOMEM;
1687
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001688 for (cnt = 0; cnt < hw_params(trans).max_txq_num; cnt++) {
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001689 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001690 q = &txq->q;
1691 pos += scnprintf(buf + pos, bufsz - pos,
1692 "hwq %.2d: read=%u write=%u stop=%d"
1693 " swq_id=%#.2x (ac %d/hwq %d)\n",
1694 cnt, q->read_ptr, q->write_ptr,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001695 !!test_bit(cnt, trans_pcie->queue_stopped),
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001696 txq->swq_id, txq->swq_id & 3,
1697 (txq->swq_id >> 2) & 0x1f);
1698 if (cnt >= 4)
1699 continue;
1700 /* for the ACs, display the stop count too */
1701 pos += scnprintf(buf + pos, bufsz - pos,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001702 " stop-count: %d\n",
1703 atomic_read(&trans_pcie->queue_stop_count[cnt]));
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001704 }
1705 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1706 kfree(buf);
1707 return ret;
1708}
1709
1710static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
1711 char __user *user_buf,
1712 size_t count, loff_t *ppos) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001713 struct iwl_trans *trans = file->private_data;
1714 struct iwl_trans_pcie *trans_pcie =
1715 IWL_TRANS_GET_PCIE_TRANS(trans);
1716 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001717 char buf[256];
1718 int pos = 0;
1719 const size_t bufsz = sizeof(buf);
1720
1721 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1722 rxq->read);
1723 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1724 rxq->write);
1725 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1726 rxq->free_count);
1727 if (rxq->rb_stts) {
1728 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1729 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1730 } else {
1731 pos += scnprintf(buf + pos, bufsz - pos,
1732 "closed_rb_num: Not Allocated\n");
1733 }
1734 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1735}
1736
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001737static ssize_t iwl_dbgfs_log_event_read(struct file *file,
1738 char __user *user_buf,
1739 size_t count, loff_t *ppos)
1740{
1741 struct iwl_trans *trans = file->private_data;
1742 char *buf;
1743 int pos = 0;
1744 ssize_t ret = -ENOMEM;
1745
Emmanuel Grumbach6bb78842011-08-25 23:11:09 -07001746 ret = pos = iwl_dump_nic_event_log(trans, true, &buf, true);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001747 if (buf) {
1748 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1749 kfree(buf);
1750 }
1751 return ret;
1752}
1753
1754static ssize_t iwl_dbgfs_log_event_write(struct file *file,
1755 const char __user *user_buf,
1756 size_t count, loff_t *ppos)
1757{
1758 struct iwl_trans *trans = file->private_data;
1759 u32 event_log_flag;
1760 char buf[8];
1761 int buf_size;
1762
1763 memset(buf, 0, sizeof(buf));
1764 buf_size = min(count, sizeof(buf) - 1);
1765 if (copy_from_user(buf, user_buf, buf_size))
1766 return -EFAULT;
1767 if (sscanf(buf, "%d", &event_log_flag) != 1)
1768 return -EFAULT;
1769 if (event_log_flag == 1)
Emmanuel Grumbach6bb78842011-08-25 23:11:09 -07001770 iwl_dump_nic_event_log(trans, true, NULL, false);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001771
1772 return count;
1773}
1774
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001775static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1776 char __user *user_buf,
1777 size_t count, loff_t *ppos) {
1778
1779 struct iwl_trans *trans = file->private_data;
1780 struct iwl_trans_pcie *trans_pcie =
1781 IWL_TRANS_GET_PCIE_TRANS(trans);
1782 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1783
1784 int pos = 0;
1785 char *buf;
1786 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1787 ssize_t ret;
1788
1789 buf = kzalloc(bufsz, GFP_KERNEL);
1790 if (!buf) {
1791 IWL_ERR(trans, "Can not allocate Buffer\n");
1792 return -ENOMEM;
1793 }
1794
1795 pos += scnprintf(buf + pos, bufsz - pos,
1796 "Interrupt Statistics Report:\n");
1797
1798 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1799 isr_stats->hw);
1800 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1801 isr_stats->sw);
1802 if (isr_stats->sw || isr_stats->hw) {
1803 pos += scnprintf(buf + pos, bufsz - pos,
1804 "\tLast Restarting Code: 0x%X\n",
1805 isr_stats->err_code);
1806 }
1807#ifdef CONFIG_IWLWIFI_DEBUG
1808 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1809 isr_stats->sch);
1810 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1811 isr_stats->alive);
1812#endif
1813 pos += scnprintf(buf + pos, bufsz - pos,
1814 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1815
1816 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1817 isr_stats->ctkill);
1818
1819 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1820 isr_stats->wakeup);
1821
1822 pos += scnprintf(buf + pos, bufsz - pos,
1823 "Rx command responses:\t\t %u\n", isr_stats->rx);
1824
1825 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1826 isr_stats->tx);
1827
1828 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1829 isr_stats->unhandled);
1830
1831 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1832 kfree(buf);
1833 return ret;
1834}
1835
1836static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1837 const char __user *user_buf,
1838 size_t count, loff_t *ppos)
1839{
1840 struct iwl_trans *trans = file->private_data;
1841 struct iwl_trans_pcie *trans_pcie =
1842 IWL_TRANS_GET_PCIE_TRANS(trans);
1843 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1844
1845 char buf[8];
1846 int buf_size;
1847 u32 reset_flag;
1848
1849 memset(buf, 0, sizeof(buf));
1850 buf_size = min(count, sizeof(buf) - 1);
1851 if (copy_from_user(buf, user_buf, buf_size))
1852 return -EFAULT;
1853 if (sscanf(buf, "%x", &reset_flag) != 1)
1854 return -EFAULT;
1855 if (reset_flag == 0)
1856 memset(isr_stats, 0, sizeof(*isr_stats));
1857
1858 return count;
1859}
1860
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001861static ssize_t iwl_dbgfs_csr_write(struct file *file,
1862 const char __user *user_buf,
1863 size_t count, loff_t *ppos)
1864{
1865 struct iwl_trans *trans = file->private_data;
1866 char buf[8];
1867 int buf_size;
1868 int csr;
1869
1870 memset(buf, 0, sizeof(buf));
1871 buf_size = min(count, sizeof(buf) - 1);
1872 if (copy_from_user(buf, user_buf, buf_size))
1873 return -EFAULT;
1874 if (sscanf(buf, "%d", &csr) != 1)
1875 return -EFAULT;
1876
1877 iwl_dump_csr(trans);
1878
1879 return count;
1880}
1881
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001882static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
1883 char __user *user_buf,
1884 size_t count, loff_t *ppos)
1885{
1886 struct iwl_trans *trans = file->private_data;
1887 char *buf;
1888 int pos = 0;
1889 ssize_t ret = -EFAULT;
1890
1891 ret = pos = iwl_dump_fh(trans, &buf, true);
1892 if (buf) {
1893 ret = simple_read_from_buffer(user_buf,
1894 count, ppos, buf, pos);
1895 kfree(buf);
1896 }
1897
1898 return ret;
1899}
1900
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001901DEBUGFS_READ_WRITE_FILE_OPS(log_event);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001902DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001903DEBUGFS_READ_FILE_OPS(fh_reg);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001904DEBUGFS_READ_FILE_OPS(rx_queue);
1905DEBUGFS_READ_FILE_OPS(tx_queue);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001906DEBUGFS_WRITE_FILE_OPS(csr);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001907
1908/*
1909 * Create the debugfs files and directories
1910 *
1911 */
1912static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
1913 struct dentry *dir)
1914{
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001915 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
1916 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001917 DEBUGFS_ADD_FILE(log_event, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001918 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001919 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
1920 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001921 return 0;
1922}
1923#else
1924static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
1925 struct dentry *dir)
1926{ return 0; }
1927
1928#endif /*CONFIG_IWLWIFI_DEBUGFS */
1929
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001930const struct iwl_trans_ops trans_ops_pcie = {
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001931 .start_hw = iwl_trans_pcie_start_hw,
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001932 .fw_alive = iwl_trans_pcie_fw_alive,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001933 .start_device = iwl_trans_pcie_start_device,
1934 .prepare_card_hw = iwl_trans_pcie_prepare_card_hw,
1935 .stop_device = iwl_trans_pcie_stop_device,
1936
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001937 .wake_any_queue = iwl_trans_pcie_wake_any_queue,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001938
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001939 .send_cmd = iwl_trans_pcie_send_cmd,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001940
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001941 .tx = iwl_trans_pcie_tx,
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001942 .reclaim = iwl_trans_pcie_reclaim,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001943
Emmanuel Grumbach7f01d562011-08-25 23:11:27 -07001944 .tx_agg_disable = iwl_trans_pcie_tx_agg_disable,
Emmanuel Grumbach288712a2011-08-25 23:11:25 -07001945 .tx_agg_alloc = iwl_trans_pcie_tx_agg_alloc,
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -07001946 .tx_agg_setup = iwl_trans_pcie_tx_agg_setup,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001947
1948 .kick_nic = iwl_trans_pcie_kick_nic,
1949
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001950 .free = iwl_trans_pcie_free,
Emmanuel Grumbache20d43412011-08-25 23:11:31 -07001951 .stop_queue = iwl_trans_pcie_stop_queue,
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001952
1953 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001954
1955 .wait_tx_queue_empty = iwl_trans_pcie_wait_tx_queue_empty,
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07001956 .check_stuck_queue = iwl_trans_pcie_check_stuck_queue,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001957
Johannes Bergc01a4042011-09-15 11:46:45 -07001958#ifdef CONFIG_PM_SLEEP
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001959 .suspend = iwl_trans_pcie_suspend,
1960 .resume = iwl_trans_pcie_resume,
Johannes Bergc01a4042011-09-15 11:46:45 -07001961#endif
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001962 .write8 = iwl_trans_pcie_write8,
1963 .write32 = iwl_trans_pcie_write32,
1964 .read32 = iwl_trans_pcie_read32,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001965};
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001966
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001967/* PCI registers */
1968#define PCI_CFG_RETRY_TIMEOUT 0x041
1969
1970struct iwl_trans *iwl_trans_pcie_alloc(struct iwl_shared *shrd,
1971 struct pci_dev *pdev,
1972 const struct pci_device_id *ent)
1973{
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001974 struct iwl_trans_pcie *trans_pcie;
1975 struct iwl_trans *trans;
1976 u16 pci_cmd;
1977 int err;
1978
1979 trans = kzalloc(sizeof(struct iwl_trans) +
1980 sizeof(struct iwl_trans_pcie), GFP_KERNEL);
1981
1982 if (WARN_ON(!trans))
1983 return NULL;
1984
1985 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1986
1987 trans->ops = &trans_ops_pcie;
1988 trans->shrd = shrd;
1989 trans_pcie->trans = trans;
1990 spin_lock_init(&trans->hcmd_lock);
1991
1992 /* W/A - seems to solve weird behavior. We need to remove this if we
1993 * don't want to stay in L1 all the time. This wastes a lot of power */
1994 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
1995 PCIE_LINK_STATE_CLKPM);
1996
1997 if (pci_enable_device(pdev)) {
1998 err = -ENODEV;
1999 goto out_no_pci;
2000 }
2001
2002 pci_set_master(pdev);
2003
2004 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
2005 if (!err)
2006 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
2007 if (err) {
2008 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
2009 if (!err)
2010 err = pci_set_consistent_dma_mask(pdev,
2011 DMA_BIT_MASK(32));
2012 /* both attempts failed: */
2013 if (err) {
2014 dev_printk(KERN_ERR, &pdev->dev,
2015 "No suitable DMA available.\n");
2016 goto out_pci_disable_device;
2017 }
2018 }
2019
2020 err = pci_request_regions(pdev, DRV_NAME);
2021 if (err) {
2022 dev_printk(KERN_ERR, &pdev->dev, "pci_request_regions failed");
2023 goto out_pci_disable_device;
2024 }
2025
2026 trans_pcie->hw_base = pci_iomap(pdev, 0, 0);
2027 if (!trans_pcie->hw_base) {
2028 dev_printk(KERN_ERR, &pdev->dev, "pci_iomap failed");
2029 err = -ENODEV;
2030 goto out_pci_release_regions;
2031 }
2032
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002033 dev_printk(KERN_INFO, &pdev->dev,
2034 "pci_resource_len = 0x%08llx\n",
2035 (unsigned long long) pci_resource_len(pdev, 0));
2036 dev_printk(KERN_INFO, &pdev->dev,
2037 "pci_resource_base = %p\n", trans_pcie->hw_base);
2038
2039 dev_printk(KERN_INFO, &pdev->dev,
2040 "HW Revision ID = 0x%X\n", pdev->revision);
2041
2042 /* We disable the RETRY_TIMEOUT register (0x41) to keep
2043 * PCI Tx retries from interfering with C3 CPU state */
2044 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
2045
2046 err = pci_enable_msi(pdev);
2047 if (err)
2048 dev_printk(KERN_ERR, &pdev->dev,
2049 "pci_enable_msi failed(0X%x)", err);
2050
2051 trans->dev = &pdev->dev;
2052 trans->irq = pdev->irq;
2053 trans_pcie->pci_dev = pdev;
2054
2055 /* TODO: Move this away, not needed if not MSI */
2056 /* enable rfkill interrupt: hw bug w/a */
2057 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
2058 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
2059 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
2060 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
2061 }
2062
2063 return trans;
2064
2065out_pci_release_regions:
2066 pci_release_regions(pdev);
2067out_pci_disable_device:
2068 pci_disable_device(pdev);
2069out_no_pci:
2070 kfree(trans);
2071 return NULL;
2072}
2073