blob: e77d9f098c934a91fdd88ca0540e3709815d2b27 [file] [log] [blame]
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001#include "drxk_map.h"
2
3#define DRXK_VERSION_MAJOR 0
4#define DRXK_VERSION_MINOR 9
5#define DRXK_VERSION_PATCH 4300
6
7#define HI_I2C_DELAY 42
8#define HI_I2C_BRIDGE_DELAY 350
9#define DRXK_MAX_RETRIES 100
10
11#define DRIVER_4400 1
12
13#define DRXX_JTAGID 0x039210D9
14#define DRXX_J_JTAGID 0x239310D9
15#define DRXX_K_JTAGID 0x039210D9
16
17#define DRX_UNKNOWN 254
18#define DRX_AUTO 255
19
20#define DRX_SCU_READY 0
21#define DRXK_MAX_WAITTIME (200)
22#define SCU_RESULT_OK 0
Mauro Carvalho Chehab75589772011-07-10 13:25:48 -030023#define SCU_RESULT_SIZE -4
24#define SCU_RESULT_INVPAR -3
Ralph Metzler43dd07f2011-07-03 13:42:18 -030025#define SCU_RESULT_UNKSTD -2
26#define SCU_RESULT_UNKCMD -1
27
28#ifndef DRXK_OFDM_TR_SHUTDOWN_TIMEOUT
29#define DRXK_OFDM_TR_SHUTDOWN_TIMEOUT (200)
30#endif
31
32#define DRXK_8VSB_MPEG_BIT_RATE 19392658UL /*bps*/
33#define DRXK_DVBT_MPEG_BIT_RATE 32000000UL /*bps*/
34#define DRXK_QAM16_MPEG_BIT_RATE 27000000UL /*bps*/
35#define DRXK_QAM32_MPEG_BIT_RATE 33000000UL /*bps*/
36#define DRXK_QAM64_MPEG_BIT_RATE 40000000UL /*bps*/
37#define DRXK_QAM128_MPEG_BIT_RATE 46000000UL /*bps*/
38#define DRXK_QAM256_MPEG_BIT_RATE 52000000UL /*bps*/
39#define DRXK_MAX_MPEG_BIT_RATE 52000000UL /*bps*/
40
41#define IQM_CF_OUT_ENA_OFDM__M 0x4
42#define IQM_FS_ADJ_SEL_B_QAM 0x1
43#define IQM_FS_ADJ_SEL_B_OFF 0x0
44#define IQM_FS_ADJ_SEL_B_VSB 0x2
45#define IQM_RC_ADJ_SEL_B_OFF 0x0
46#define IQM_RC_ADJ_SEL_B_QAM 0x1
47#define IQM_RC_ADJ_SEL_B_VSB 0x2
48
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -030049enum operation_mode {
Ralph Metzler43dd07f2011-07-03 13:42:18 -030050 OM_NONE,
51 OM_QAM_ITU_A,
52 OM_QAM_ITU_B,
53 OM_QAM_ITU_C,
54 OM_DVBT
55};
56
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -030057enum drx_power_mode {
Ralph Metzler43dd07f2011-07-03 13:42:18 -030058 DRX_POWER_UP = 0,
59 DRX_POWER_MODE_1,
60 DRX_POWER_MODE_2,
61 DRX_POWER_MODE_3,
62 DRX_POWER_MODE_4,
63 DRX_POWER_MODE_5,
64 DRX_POWER_MODE_6,
65 DRX_POWER_MODE_7,
66 DRX_POWER_MODE_8,
67
68 DRX_POWER_MODE_9,
69 DRX_POWER_MODE_10,
70 DRX_POWER_MODE_11,
71 DRX_POWER_MODE_12,
72 DRX_POWER_MODE_13,
73 DRX_POWER_MODE_14,
74 DRX_POWER_MODE_15,
75 DRX_POWER_MODE_16,
76 DRX_POWER_DOWN = 255
Oliver Endrissebc7de22011-07-03 13:49:44 -030077};
Ralph Metzler43dd07f2011-07-03 13:42:18 -030078
79
Mauro Carvalho Chehab57b8b002013-04-28 11:47:48 -030080/* Intermediate power mode for DRXK, power down OFDM clock domain */
Ralph Metzler43dd07f2011-07-03 13:42:18 -030081#ifndef DRXK_POWER_DOWN_OFDM
82#define DRXK_POWER_DOWN_OFDM DRX_POWER_MODE_1
83#endif
84
Mauro Carvalho Chehab57b8b002013-04-28 11:47:48 -030085/* Intermediate power mode for DRXK, power down core (sysclk) */
Ralph Metzler43dd07f2011-07-03 13:42:18 -030086#ifndef DRXK_POWER_DOWN_CORE
87#define DRXK_POWER_DOWN_CORE DRX_POWER_MODE_9
88#endif
89
Mauro Carvalho Chehab57b8b002013-04-28 11:47:48 -030090/* Intermediate power mode for DRXK, power down pll (only osc runs) */
Ralph Metzler43dd07f2011-07-03 13:42:18 -030091#ifndef DRXK_POWER_DOWN_PLL
92#define DRXK_POWER_DOWN_PLL DRX_POWER_MODE_10
93#endif
94
95
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -030096enum agc_ctrl_mode { DRXK_AGC_CTRL_AUTO = 0, DRXK_AGC_CTRL_USER, DRXK_AGC_CTRL_OFF };
97enum e_drxk_state {
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -030098 DRXK_UNINITIALIZED = 0,
99 DRXK_STOPPED,
100 DRXK_DTV_STARTED,
101 DRXK_ATV_STARTED,
102 DRXK_POWERED_DOWN,
103 DRXK_NO_DEV /* If drxk init failed */
104};
105
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300106enum e_drxk_coef_array_index {
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300107 DRXK_COEF_IDX_MN = 0,
108 DRXK_COEF_IDX_FM ,
109 DRXK_COEF_IDX_L ,
110 DRXK_COEF_IDX_LP ,
111 DRXK_COEF_IDX_BG ,
112 DRXK_COEF_IDX_DK ,
113 DRXK_COEF_IDX_I ,
114 DRXK_COEF_IDX_MAX
115};
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300116enum e_drxk_sif_attenuation {
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300117 DRXK_SIF_ATTENUATION_0DB,
118 DRXK_SIF_ATTENUATION_3DB,
119 DRXK_SIF_ATTENUATION_6DB,
120 DRXK_SIF_ATTENUATION_9DB
121};
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300122enum e_drxk_constellation {
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300123 DRX_CONSTELLATION_BPSK = 0,
124 DRX_CONSTELLATION_QPSK,
125 DRX_CONSTELLATION_PSK8,
126 DRX_CONSTELLATION_QAM16,
127 DRX_CONSTELLATION_QAM32,
128 DRX_CONSTELLATION_QAM64,
129 DRX_CONSTELLATION_QAM128,
130 DRX_CONSTELLATION_QAM256,
131 DRX_CONSTELLATION_QAM512,
132 DRX_CONSTELLATION_QAM1024,
133 DRX_CONSTELLATION_UNKNOWN = DRX_UNKNOWN,
134 DRX_CONSTELLATION_AUTO = DRX_AUTO
135};
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300136enum e_drxk_interleave_mode {
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300137 DRXK_QAM_I12_J17 = 16,
138 DRXK_QAM_I_UNKNOWN = DRX_UNKNOWN
139};
140enum {
141 DRXK_SPIN_A1 = 0,
142 DRXK_SPIN_A2,
143 DRXK_SPIN_A3,
144 DRXK_SPIN_UNKNOWN
145};
146
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300147enum drxk_cfg_dvbt_sqi_speed {
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300148 DRXK_DVBT_SQI_SPEED_FAST = 0,
149 DRXK_DVBT_SQI_SPEED_MEDIUM,
150 DRXK_DVBT_SQI_SPEED_SLOW,
151 DRXK_DVBT_SQI_SPEED_UNKNOWN = DRX_UNKNOWN
152} ;
153
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300154enum drx_fftmode_t {
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300155 DRX_FFTMODE_2K = 0,
156 DRX_FFTMODE_4K,
157 DRX_FFTMODE_8K,
158 DRX_FFTMODE_UNKNOWN = DRX_UNKNOWN,
159 DRX_FFTMODE_AUTO = DRX_AUTO
160};
161
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300162enum drxmpeg_str_width_t {
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300163 DRX_MPEG_STR_WIDTH_1,
164 DRX_MPEG_STR_WIDTH_8
165};
166
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300167enum drx_qam_lock_range_t {
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300168 DRX_QAM_LOCKRANGE_NORMAL,
169 DRX_QAM_LOCKRANGE_EXTENDED
170};
171
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300172struct drxk_cfg_dvbt_echo_thres_t {
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300173 u16 threshold;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300174 enum drx_fftmode_t fft_mode;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300175} ;
176
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300177struct s_cfg_agc {
178 enum agc_ctrl_mode ctrl_mode; /* off, user, auto */
179 u16 output_level; /* range dependent on AGC */
180 u16 min_output_level; /* range dependent on AGC */
181 u16 max_output_level; /* range dependent on AGC */
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300182 u16 speed; /* range dependent on AGC */
183 u16 top; /* rf-agc take over point */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300184 u16 cut_off_current; /* rf-agc is accelerated if output current
Oliver Endrissebc7de22011-07-03 13:49:44 -0300185 is below cut-off current */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300186 u16 ingain_tgt_max;
187 u16 fast_clip_ctrl_delay;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300188};
189
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300190struct s_cfg_pre_saw {
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300191 u16 reference; /* pre SAW reference value, range 0 .. 31 */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300192 bool use_pre_saw; /* TRUE algorithms must use pre SAW sense */
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300193};
194
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300195struct drxk_ofdm_sc_cmd_t {
Mauro Carvalho Chehab57b8b002013-04-28 11:47:48 -0300196 u16 cmd; /* Command number */
197 u16 subcmd; /* Sub-command parameter*/
198 u16 param0; /* General purpous param */
199 u16 param1; /* General purpous param */
200 u16 param2; /* General purpous param */
201 u16 param3; /* General purpous param */
202 u16 param4; /* General purpous param */
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300203};
204
205struct drxk_state {
Mauro Carvalho Chehabfa4b2a12012-01-05 08:07:32 -0200206 struct dvb_frontend frontend;
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -0300207 struct dtv_frontend_properties props;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300208 struct device *dev;
209
210 struct i2c_adapter *i2c;
211 u8 demod_address;
212 void *priv;
213
214 struct mutex mutex;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300215
Mauro Carvalho Chehab57b8b002013-04-28 11:47:48 -0300216 u32 m_instance; /* Channel 1,2,3 or 4 */
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300217
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300218 int m_chunk_size;
219 u8 chunk[256];
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300220
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300221 bool m_has_lna;
222 bool m_has_dvbt;
223 bool m_has_dvbc;
224 bool m_has_audio;
225 bool m_has_atv;
226 bool m_has_oob;
227 bool m_has_sawsw; /* TRUE if mat_tx is available */
228 bool m_has_gpio1; /* TRUE if mat_rx is available */
229 bool m_has_gpio2; /* TRUE if GPIO is available */
230 bool m_has_irqn; /* TRUE if IRQN is available */
231 u16 m_osc_clock_freq;
232 u16 m_hi_cfg_timing_div;
233 u16 m_hi_cfg_bridge_delay;
234 u16 m_hi_cfg_wake_up_key;
235 u16 m_hi_cfg_timeout;
236 u16 m_hi_cfg_ctrl;
Mauro Carvalho Chehab57b8b002013-04-28 11:47:48 -0300237 s32 m_sys_clock_freq; /* system clock frequency in kHz */
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300238
Mauro Carvalho Chehab57b8b002013-04-28 11:47:48 -0300239 enum e_drxk_state m_drxk_state; /* State of Drxk (init,stopped,started) */
240 enum operation_mode m_operation_mode; /* digital standards */
241 struct s_cfg_agc m_vsb_rf_agc_cfg; /* settings for VSB RF-AGC */
242 struct s_cfg_agc m_vsb_if_agc_cfg; /* settings for VSB IF-AGC */
243 u16 m_vsb_pga_cfg; /* settings for VSB PGA */
244 struct s_cfg_pre_saw m_vsb_pre_saw_cfg; /* settings for pre SAW sense */
245 s32 m_Quality83percent; /* MER level (*0.1 dB) for 83% quality indication */
246 s32 m_Quality93percent; /* MER level (*0.1 dB) for 93% quality indication */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300247 bool m_smart_ant_inverted;
248 bool m_b_debug_enable_bridge;
Mauro Carvalho Chehab57b8b002013-04-28 11:47:48 -0300249 bool m_b_p_down_open_bridge; /* only open DRXK bridge before power-down once it has been accessed */
250 bool m_b_power_down; /* Power down when not used */
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300251
Mauro Carvalho Chehab57b8b002013-04-28 11:47:48 -0300252 u32 m_iqm_fs_rate_ofs; /* frequency shift as written to DRXK register (28bit fixpoint) */
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300253
Mauro Carvalho Chehab57b8b002013-04-28 11:47:48 -0300254 bool m_enable_mpeg_output; /* If TRUE, enable MPEG output */
255 bool m_insert_rs_byte; /* If TRUE, insert RS byte */
256 bool m_enable_parallel; /* If TRUE, parallel out otherwise serial */
257 bool m_invert_data; /* If TRUE, invert DATA signals */
258 bool m_invert_err; /* If TRUE, invert ERR signal */
259 bool m_invert_str; /* If TRUE, invert STR signals */
260 bool m_invert_val; /* If TRUE, invert VAL signals */
261 bool m_invert_clk; /* If TRUE, invert CLK signals */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300262 bool m_dvbc_static_clk;
Mauro Carvalho Chehab57b8b002013-04-28 11:47:48 -0300263 bool m_dvbt_static_clk; /* If TRUE, static MPEG clockrate will
Oliver Endrissebc7de22011-07-03 13:49:44 -0300264 be used, otherwise clockrate will
265 adapt to the bitrate of the TS */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300266 u32 m_dvbt_bitrate;
267 u32 m_dvbc_bitrate;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300268
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300269 u8 m_ts_data_strength;
270 u8 m_ts_clockk_strength;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300271
Mauro Carvalho Chehab48763e22011-12-09 08:53:36 -0200272 bool m_itut_annex_c; /* If true, uses ITU-T DVB-C Annex C, instead of Annex A */
273
Mauro Carvalho Chehab57b8b002013-04-28 11:47:48 -0300274 enum drxmpeg_str_width_t m_width_str; /* MPEG start width */
275 u32 m_mpeg_ts_static_bitrate; /* Maximum bitrate in b/s in case
Oliver Endrissebc7de22011-07-03 13:49:44 -0300276 static clockrate is selected */
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300277
Mauro Carvalho Chehab57b8b002013-04-28 11:47:48 -0300278 /* LARGE_INTEGER m_startTime; */ /* Contains the time of the last demod start */
279 s32 m_mpeg_lock_time_out; /* WaitForLockStatus Timeout (counts from start time) */
280 s32 m_demod_lock_time_out; /* WaitForLockStatus Timeout (counts from start time) */
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300281
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300282 bool m_disable_te_ihandling;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300283
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300284 bool m_rf_agc_pol;
285 bool m_if_agc_pol;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300286
Mauro Carvalho Chehab57b8b002013-04-28 11:47:48 -0300287 struct s_cfg_agc m_atv_rf_agc_cfg; /* settings for ATV RF-AGC */
288 struct s_cfg_agc m_atv_if_agc_cfg; /* settings for ATV IF-AGC */
289 struct s_cfg_pre_saw m_atv_pre_saw_cfg; /* settings for ATV pre SAW sense */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300290 bool m_phase_correction_bypass;
291 s16 m_atv_top_vid_peak;
292 u16 m_atv_top_noise_th;
293 enum e_drxk_sif_attenuation m_sif_attenuation;
294 bool m_enable_cvbs_output;
295 bool m_enable_sif_output;
296 bool m_b_mirror_freq_spect;
Mauro Carvalho Chehab57b8b002013-04-28 11:47:48 -0300297 enum e_drxk_constellation m_constellation; /* constellation type of the channel */
298 u32 m_curr_symbol_rate; /* Current QAM symbol rate */
299 struct s_cfg_agc m_qam_rf_agc_cfg; /* settings for QAM RF-AGC */
300 struct s_cfg_agc m_qam_if_agc_cfg; /* settings for QAM IF-AGC */
301 u16 m_qam_pga_cfg; /* settings for QAM PGA */
302 struct s_cfg_pre_saw m_qam_pre_saw_cfg; /* settings for QAM pre SAW sense */
303 enum e_drxk_interleave_mode m_qam_interleave_mode; /* QAM Interleave mode */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300304 u16 m_fec_rs_plen;
305 u16 m_fec_rs_prescale;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300306
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300307 enum drxk_cfg_dvbt_sqi_speed m_sqi_speed;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300308
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300309 u16 m_gpio;
310 u16 m_gpio_cfg;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300311
Mauro Carvalho Chehab57b8b002013-04-28 11:47:48 -0300312 struct s_cfg_agc m_dvbt_rf_agc_cfg; /* settings for QAM RF-AGC */
313 struct s_cfg_agc m_dvbt_if_agc_cfg; /* settings for QAM IF-AGC */
314 struct s_cfg_pre_saw m_dvbt_pre_saw_cfg; /* settings for QAM pre SAW sense */
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300315
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300316 u16 m_agcfast_clip_ctrl_delay;
317 bool m_adc_comp_passed;
Oliver Endrissebc7de22011-07-03 13:49:44 -0300318 u16 m_adcCompCoef[64];
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300319 u16 m_adc_state;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300320
Oliver Endrissebc7de22011-07-03 13:49:44 -0300321 u8 *m_microcode;
322 int m_microcode_length;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300323 bool m_drxk_a3_rom_code;
324 bool m_drxk_a3_patch_code;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300325
Oliver Endrissebc7de22011-07-03 13:49:44 -0300326 bool m_rfmirror;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300327 u8 m_device_spin;
328 u32 m_iqm_rc_rate;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300329
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300330 enum drx_power_mode m_current_power_mode;
Mauro Carvalho Chehabe076c922011-07-09 13:06:12 -0300331
Mauro Carvalho Chehab20bfe7a2012-06-29 14:43:32 -0300332 /* when true, avoids other devices to use the I2C bus */
333 bool drxk_i2c_exclusive_lock;
334
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -0300335 /*
336 * Configurable parameters at the driver. They stores the values found
337 * at struct drxk_config.
338 */
Mauro Carvalho Chehabe076c922011-07-09 13:06:12 -0300339
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300340 u16 uio_mask; /* Bits used by UIO */
Mauro Carvalho Chehab147e1102011-07-10 08:24:26 -0300341
Mauro Carvalho Chehabd5856812012-01-21 07:57:06 -0300342 bool enable_merr_cfg;
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -0300343 bool single_master;
344 bool no_i2c_bridge;
345 bool antenna_dvbt;
346 u16 antenna_gpio;
Mauro Carvalho Chehab147e1102011-07-10 08:24:26 -0300347
Mauro Carvalho Chehab8f3741e2013-03-20 06:15:45 -0300348 fe_status_t fe_status;
349
Mauro Carvalho Chehab177bc7d2012-06-21 09:36:38 -0300350 /* Firmware */
Mauro Carvalho Chehabe4f4f872011-07-09 17:35:26 -0300351 const char *microcode_name;
Mauro Carvalho Chehab177bc7d2012-06-21 09:36:38 -0300352 struct completion fw_wait_load;
353 const struct firmware *fw;
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -0300354 int qam_demod_parameter_count;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300355};
356
357#define NEVER_LOCK 0
358#define NOT_LOCKED 1
359#define DEMOD_LOCK 2
360#define FEC_LOCK 3
361#define MPEG_LOCK 4
362