blob: d5768b1af08041160e52ea6b70a2f6cd4bb6e476 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Dynamic DMA mapping support for AMD Hammer.
Ingo Molnar05fccb02008-01-30 13:30:12 +01003 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Use the integrated AGP GART in the Hammer northbridge as an IOMMU for PCI.
5 * This allows to use PCI devices that only support 32bit addresses on systems
Ingo Molnar05fccb02008-01-30 13:30:12 +01006 * with more than 4GB.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Randy Dunlap5872fb92009-01-29 16:28:02 -08008 * See Documentation/PCI/PCI-DMA-mapping.txt for the interface specification.
Ingo Molnar05fccb02008-01-30 13:30:12 +01009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 * Copyright 2002 Andi Kleen, SuSE Labs.
Andi Kleenff7f3642007-10-17 18:04:37 +020011 * Subject to the GNU General Public License v2 only.
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 */
13
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/types.h>
15#include <linux/ctype.h>
16#include <linux/agp_backend.h>
17#include <linux/init.h>
18#include <linux/mm.h>
19#include <linux/string.h>
20#include <linux/spinlock.h>
21#include <linux/pci.h>
22#include <linux/module.h>
23#include <linux/topology.h>
24#include <linux/interrupt.h>
25#include <linux/bitops.h>
Christoph Hellwig1eeb66a2007-05-08 00:27:03 -070026#include <linux/kdebug.h>
Jens Axboe9ee1bea2007-10-04 09:35:37 +020027#include <linux/scatterlist.h>
FUJITA Tomonorifde9a102008-02-04 22:28:11 -080028#include <linux/iommu-helper.h>
Pavel Machekcd763742008-05-29 00:30:21 -070029#include <linux/sysdev.h>
Joerg Roedel237a6222008-09-25 12:13:53 +020030#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include <asm/atomic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032#include <asm/mtrr.h>
33#include <asm/pgtable.h>
34#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090035#include <asm/iommu.h>
Joerg Roedel395624f2007-10-24 12:49:47 +020036#include <asm/gart.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/cacheflush.h>
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +010038#include <asm/swiotlb.h>
39#include <asm/dma.h>
Andi Kleena32073b2006-06-26 13:56:40 +020040#include <asm/k8.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041
Joerg Roedel79da0872007-10-24 12:49:49 +020042static unsigned long iommu_bus_base; /* GART remapping area (physical) */
Ingo Molnar05fccb02008-01-30 13:30:12 +010043static unsigned long iommu_size; /* size of remapping area bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -070044static unsigned long iommu_pages; /* .. and in pages */
45
Ingo Molnar05fccb02008-01-30 13:30:12 +010046static u32 *iommu_gatt_base; /* Remapping table */
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
Ingo Molnar05fccb02008-01-30 13:30:12 +010048/*
49 * If this is disabled the IOMMU will use an optimized flushing strategy
50 * of only flushing when an mapping is reused. With it true the GART is
51 * flushed for every mapping. Problem is that doing the lazy flush seems
52 * to trigger bugs with some popular PCI cards, in particular 3ware (but
53 * has been also also seen with Qlogic at least).
54 */
Jaswinder Singh Rajputc854c912008-12-29 20:38:09 +053055static int iommu_fullflush = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Ingo Molnar05fccb02008-01-30 13:30:12 +010057/* Allocation bitmap for the remapping area: */
Linus Torvalds1da177e2005-04-16 15:20:36 -070058static DEFINE_SPINLOCK(iommu_bitmap_lock);
Ingo Molnar05fccb02008-01-30 13:30:12 +010059/* Guarded by iommu_bitmap_lock: */
60static unsigned long *iommu_gart_bitmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
Ingo Molnar05fccb02008-01-30 13:30:12 +010062static u32 gart_unmapped_entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
64#define GPTE_VALID 1
65#define GPTE_COHERENT 2
66#define GPTE_ENCODE(x) \
67 (((x) & 0xfffff000) | (((x) >> 32) << 4) | GPTE_VALID | GPTE_COHERENT)
68#define GPTE_DECODE(x) (((x) & 0xfffff000) | (((u64)(x) & 0xff0) << 28))
69
Ingo Molnar05fccb02008-01-30 13:30:12 +010070#define EMERGENCY_PAGES 32 /* = 128KB */
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
72#ifdef CONFIG_AGP
73#define AGPEXTERN extern
74#else
75#define AGPEXTERN
76#endif
77
78/* backdoor interface to AGP driver */
79AGPEXTERN int agp_memory_reserved;
80AGPEXTERN __u32 *agp_gatt_table;
81
82static unsigned long next_bit; /* protected by iommu_bitmap_lock */
Joerg Roedel3610f212008-09-25 12:13:54 +020083static bool need_flush; /* global flush state. set for each gart wrap */
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +090085static unsigned long alloc_iommu(struct device *dev, int size,
86 unsigned long align_mask)
Ingo Molnar05fccb02008-01-30 13:30:12 +010087{
Linus Torvalds1da177e2005-04-16 15:20:36 -070088 unsigned long offset, flags;
FUJITA Tomonorifde9a102008-02-04 22:28:11 -080089 unsigned long boundary_size;
90 unsigned long base_index;
91
92 base_index = ALIGN(iommu_bus_base & dma_get_seg_boundary(dev),
93 PAGE_SIZE) >> PAGE_SHIFT;
Prarit Bhargava05d3ed02008-07-21 10:15:22 -040094 boundary_size = ALIGN((unsigned long long)dma_get_seg_boundary(dev) + 1,
FUJITA Tomonorifde9a102008-02-04 22:28:11 -080095 PAGE_SIZE) >> PAGE_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070096
Ingo Molnar05fccb02008-01-30 13:30:12 +010097 spin_lock_irqsave(&iommu_bitmap_lock, flags);
FUJITA Tomonorifde9a102008-02-04 22:28:11 -080098 offset = iommu_area_alloc(iommu_gart_bitmap, iommu_pages, next_bit,
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +090099 size, base_index, boundary_size, align_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100 if (offset == -1) {
Joerg Roedel3610f212008-09-25 12:13:54 +0200101 need_flush = true;
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800102 offset = iommu_area_alloc(iommu_gart_bitmap, iommu_pages, 0,
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900103 size, base_index, boundary_size,
104 align_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105 }
Ingo Molnar05fccb02008-01-30 13:30:12 +0100106 if (offset != -1) {
Ingo Molnar05fccb02008-01-30 13:30:12 +0100107 next_bit = offset+size;
108 if (next_bit >= iommu_pages) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109 next_bit = 0;
Joerg Roedel3610f212008-09-25 12:13:54 +0200110 need_flush = true;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100111 }
112 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113 if (iommu_fullflush)
Joerg Roedel3610f212008-09-25 12:13:54 +0200114 need_flush = true;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100115 spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
116
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117 return offset;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100118}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119
120static void free_iommu(unsigned long offset, int size)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100121{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122 unsigned long flags;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100123
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124 spin_lock_irqsave(&iommu_bitmap_lock, flags);
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800125 iommu_area_free(iommu_gart_bitmap, offset, size);
Joerg Roedel70d7d352008-12-02 20:16:03 +0100126 if (offset >= next_bit)
127 next_bit = offset + size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100129}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130
Ingo Molnar05fccb02008-01-30 13:30:12 +0100131/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132 * Use global flush state to avoid races with multiple flushers.
133 */
Andi Kleena32073b2006-06-26 13:56:40 +0200134static void flush_gart(void)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100135{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 unsigned long flags;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100137
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 spin_lock_irqsave(&iommu_bitmap_lock, flags);
Andi Kleena32073b2006-06-26 13:56:40 +0200139 if (need_flush) {
140 k8_flush_garts();
Joerg Roedel3610f212008-09-25 12:13:54 +0200141 need_flush = false;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100142 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143 spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100144}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146#ifdef CONFIG_IOMMU_LEAK
147
Ingo Molnar05fccb02008-01-30 13:30:12 +0100148#define SET_LEAK(x) \
149 do { \
150 if (iommu_leak_tab) \
151 iommu_leak_tab[x] = __builtin_return_address(0);\
152 } while (0)
153
154#define CLEAR_LEAK(x) \
155 do { \
156 if (iommu_leak_tab) \
157 iommu_leak_tab[x] = NULL; \
158 } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159
160/* Debugging aid for drivers that don't free their IOMMU tables */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100161static void **iommu_leak_tab;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162static int leak_trace;
Joerg Roedel79da0872007-10-24 12:49:49 +0200163static int iommu_leak_pages = 20;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100164
Joerg Roedel79da0872007-10-24 12:49:49 +0200165static void dump_leak(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166{
167 int i;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100168 static int dump;
169
170 if (dump || !iommu_leak_tab)
171 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172 dump = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100173 show_stack(NULL, NULL);
174
175 /* Very crude. dump some from the end of the table too */
176 printk(KERN_DEBUG "Dumping %d pages from end of IOMMU:\n",
177 iommu_leak_pages);
178 for (i = 0; i < iommu_leak_pages; i += 2) {
179 printk(KERN_DEBUG "%lu: ", iommu_pages-i);
Joerg Roedel237a6222008-09-25 12:13:53 +0200180 printk_address((unsigned long) iommu_leak_tab[iommu_pages-i],
181 0);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100182 printk(KERN_CONT "%c", (i+1)%2 == 0 ? '\n' : ' ');
183 }
184 printk(KERN_DEBUG "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185}
186#else
Ingo Molnar05fccb02008-01-30 13:30:12 +0100187# define SET_LEAK(x)
188# define CLEAR_LEAK(x)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189#endif
190
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100191static void iommu_full(struct device *dev, size_t size, int dir)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192{
Ingo Molnar05fccb02008-01-30 13:30:12 +0100193 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194 * Ran out of IOMMU space for this operation. This is very bad.
195 * Unfortunately the drivers cannot handle this operation properly.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100196 * Return some non mapped prereserved space in the aperture and
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197 * let the Northbridge deal with it. This will result in garbage
198 * in the IO operation. When the size exceeds the prereserved space
Ingo Molnar05fccb02008-01-30 13:30:12 +0100199 * memory corruption will occur or random memory will be DMAed
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 * out. Hopefully no network devices use single mappings that big.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100201 */
202
Greg Kroah-Hartmanfc3a8822008-05-02 06:02:41 +0200203 dev_err(dev, "PCI-DMA: Out of IOMMU space for %lu bytes\n", size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100205 if (size > PAGE_SIZE*EMERGENCY_PAGES) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206 if (dir == PCI_DMA_FROMDEVICE || dir == PCI_DMA_BIDIRECTIONAL)
207 panic("PCI-DMA: Memory would be corrupted\n");
Ingo Molnar05fccb02008-01-30 13:30:12 +0100208 if (dir == PCI_DMA_TODEVICE || dir == PCI_DMA_BIDIRECTIONAL)
209 panic(KERN_ERR
210 "PCI-DMA: Random memory would be DMAed\n");
211 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212#ifdef CONFIG_IOMMU_LEAK
Ingo Molnar05fccb02008-01-30 13:30:12 +0100213 dump_leak();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215}
216
Ingo Molnar05fccb02008-01-30 13:30:12 +0100217static inline int
218need_iommu(struct device *dev, unsigned long addr, size_t size)
219{
FUJITA Tomonoriac4ff652008-09-10 01:06:47 +0900220 return force_iommu ||
221 !is_buffer_dma_capable(*dev->dma_mask, addr, size);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100222}
223
224static inline int
225nonforced_iommu(struct device *dev, unsigned long addr, size_t size)
226{
FUJITA Tomonoriac4ff652008-09-10 01:06:47 +0900227 return !is_buffer_dma_capable(*dev->dma_mask, addr, size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228}
229
230/* Map a single continuous physical area into the IOMMU.
231 * Caller needs to check if the iommu is needed and flush.
232 */
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100233static dma_addr_t dma_map_area(struct device *dev, dma_addr_t phys_mem,
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900234 size_t size, int dir, unsigned long align_mask)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100235{
Joerg Roedel1477b8e2008-10-15 22:02:11 -0700236 unsigned long npages = iommu_num_pages(phys_mem, size, PAGE_SIZE);
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900237 unsigned long iommu_page = alloc_iommu(dev, npages, align_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238 int i;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100239
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240 if (iommu_page == -1) {
241 if (!nonforced_iommu(dev, phys_mem, size))
Ingo Molnar05fccb02008-01-30 13:30:12 +0100242 return phys_mem;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243 if (panic_on_overflow)
244 panic("dma_map_area overflow %lu bytes\n", size);
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100245 iommu_full(dev, size, dir);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 return bad_dma_address;
247 }
248
249 for (i = 0; i < npages; i++) {
250 iommu_gatt_base[iommu_page + i] = GPTE_ENCODE(phys_mem);
251 SET_LEAK(iommu_page + i);
252 phys_mem += PAGE_SIZE;
253 }
254 return iommu_bus_base + iommu_page*PAGE_SIZE + (phys_mem & ~PAGE_MASK);
255}
256
257/* Map a single area into the IOMMU */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100258static dma_addr_t
Ingo Molnar2be62142008-04-19 19:19:56 +0200259gart_map_single(struct device *dev, phys_addr_t paddr, size_t size, int dir)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260{
Ingo Molnar2be62142008-04-19 19:19:56 +0200261 unsigned long bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263 if (!dev)
Joerg Roedel6c505ce2008-08-19 16:32:45 +0200264 dev = &x86_dma_fallback_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265
Ingo Molnar2be62142008-04-19 19:19:56 +0200266 if (!need_iommu(dev, paddr, size))
267 return paddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900269 bus = dma_map_area(dev, paddr, size, dir, 0);
270 flush_gart();
Ingo Molnar05fccb02008-01-30 13:30:12 +0100271
272 return bus;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100273}
274
275/*
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200276 * Free a DMA mapping.
277 */
Yinghai Lu1048fa52007-07-21 17:11:23 +0200278static void gart_unmap_single(struct device *dev, dma_addr_t dma_addr,
Ingo Molnar05fccb02008-01-30 13:30:12 +0100279 size_t size, int direction)
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200280{
281 unsigned long iommu_page;
282 int npages;
283 int i;
284
285 if (dma_addr < iommu_bus_base + EMERGENCY_PAGES*PAGE_SIZE ||
286 dma_addr >= iommu_bus_base + iommu_size)
287 return;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100288
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200289 iommu_page = (dma_addr - iommu_bus_base)>>PAGE_SHIFT;
Joerg Roedel1477b8e2008-10-15 22:02:11 -0700290 npages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200291 for (i = 0; i < npages; i++) {
292 iommu_gatt_base[iommu_page + i] = gart_unmapped_entry;
293 CLEAR_LEAK(iommu_page + i);
294 }
295 free_iommu(iommu_page, npages);
296}
297
298/*
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100299 * Wrapper for pci_unmap_single working with scatterlists.
300 */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100301static void
302gart_unmap_sg(struct device *dev, struct scatterlist *sg, int nents, int dir)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100303{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200304 struct scatterlist *s;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100305 int i;
306
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200307 for_each_sg(sg, s, nents, i) {
Jon Mason60b08c62006-02-26 04:18:22 +0100308 if (!s->dma_length || !s->length)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100309 break;
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200310 gart_unmap_single(dev, s->dma_address, s->dma_length, dir);
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100311 }
312}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313
314/* Fallback for dma_map_sg in case of overflow */
315static int dma_map_sg_nonforce(struct device *dev, struct scatterlist *sg,
316 int nents, int dir)
317{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200318 struct scatterlist *s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319 int i;
320
321#ifdef CONFIG_IOMMU_DEBUG
322 printk(KERN_DEBUG "dma_map_sg overflow\n");
323#endif
324
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200325 for_each_sg(sg, s, nents, i) {
Jens Axboe58b053e2007-10-22 20:02:46 +0200326 unsigned long addr = sg_phys(s);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100327
328 if (nonforced_iommu(dev, addr, s->length)) {
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900329 addr = dma_map_area(dev, addr, s->length, dir, 0);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100330 if (addr == bad_dma_address) {
331 if (i > 0)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100332 gart_unmap_sg(dev, sg, i, dir);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100333 nents = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 sg[0].dma_length = 0;
335 break;
336 }
337 }
338 s->dma_address = addr;
339 s->dma_length = s->length;
340 }
Andi Kleena32073b2006-06-26 13:56:40 +0200341 flush_gart();
Ingo Molnar05fccb02008-01-30 13:30:12 +0100342
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 return nents;
344}
345
346/* Map multiple scatterlist entries continuous into the first. */
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800347static int __dma_map_cont(struct device *dev, struct scatterlist *start,
348 int nelems, struct scatterlist *sout,
349 unsigned long pages)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350{
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900351 unsigned long iommu_start = alloc_iommu(dev, pages, 0);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100352 unsigned long iommu_page = iommu_start;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200353 struct scatterlist *s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354 int i;
355
356 if (iommu_start == -1)
357 return -1;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200358
359 for_each_sg(start, s, nelems, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360 unsigned long pages, addr;
361 unsigned long phys_addr = s->dma_address;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100362
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200363 BUG_ON(s != start && s->offset);
364 if (s == start) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365 sout->dma_address = iommu_bus_base;
366 sout->dma_address += iommu_page*PAGE_SIZE + s->offset;
367 sout->dma_length = s->length;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100368 } else {
369 sout->dma_length += s->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 }
371
372 addr = phys_addr;
Joerg Roedel1477b8e2008-10-15 22:02:11 -0700373 pages = iommu_num_pages(s->offset, s->length, PAGE_SIZE);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100374 while (pages--) {
375 iommu_gatt_base[iommu_page] = GPTE_ENCODE(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 SET_LEAK(iommu_page);
377 addr += PAGE_SIZE;
378 iommu_page++;
Andi Kleen0d5410642006-02-12 14:34:59 -0800379 }
Ingo Molnar05fccb02008-01-30 13:30:12 +0100380 }
381 BUG_ON(iommu_page - iommu_start != pages);
382
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383 return 0;
384}
385
Ingo Molnar05fccb02008-01-30 13:30:12 +0100386static inline int
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800387dma_map_cont(struct device *dev, struct scatterlist *start, int nelems,
388 struct scatterlist *sout, unsigned long pages, int need)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200390 if (!need) {
391 BUG_ON(nelems != 1);
FUJITA Tomonorie88a39d2007-10-25 09:13:32 +0200392 sout->dma_address = start->dma_address;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200393 sout->dma_length = start->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394 return 0;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200395 }
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800396 return __dma_map_cont(dev, start, nelems, sout, pages);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397}
Ingo Molnar05fccb02008-01-30 13:30:12 +0100398
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399/*
400 * DMA map all entries in a scatterlist.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100401 * Merge chunks that have page aligned sizes into a continuous mapping.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100403static int
404gart_map_sg(struct device *dev, struct scatterlist *sg, int nents, int dir)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200406 struct scatterlist *s, *ps, *start_sg, *sgmap;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100407 int need = 0, nextneed, i, out, start;
408 unsigned long pages = 0;
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800409 unsigned int seg_size;
410 unsigned int max_seg_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411
Ingo Molnar05fccb02008-01-30 13:30:12 +0100412 if (nents == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413 return 0;
414
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415 if (!dev)
Joerg Roedel6c505ce2008-08-19 16:32:45 +0200416 dev = &x86_dma_fallback_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417
418 out = 0;
419 start = 0;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200420 start_sg = sgmap = sg;
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800421 seg_size = 0;
422 max_seg_size = dma_get_max_seg_size(dev);
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200423 ps = NULL; /* shut up gcc */
424 for_each_sg(sg, s, nents, i) {
Jens Axboe58b053e2007-10-22 20:02:46 +0200425 dma_addr_t addr = sg_phys(s);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426
Ingo Molnar05fccb02008-01-30 13:30:12 +0100427 s->dma_address = addr;
428 BUG_ON(s->length == 0);
429
430 nextneed = need_iommu(dev, addr, s->length);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431
432 /* Handle the previous not yet processed entries */
433 if (i > start) {
Ingo Molnar05fccb02008-01-30 13:30:12 +0100434 /*
435 * Can only merge when the last chunk ends on a
436 * page boundary and the new one doesn't have an
437 * offset.
438 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439 if (!iommu_merge || !nextneed || !need || s->offset ||
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800440 (s->length + seg_size > max_seg_size) ||
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200441 (ps->offset + ps->length) % PAGE_SIZE) {
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800442 if (dma_map_cont(dev, start_sg, i - start,
443 sgmap, pages, need) < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444 goto error;
445 out++;
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800446 seg_size = 0;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200447 sgmap = sg_next(sgmap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448 pages = 0;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200449 start = i;
450 start_sg = s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 }
452 }
453
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800454 seg_size += s->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 need = nextneed;
Joerg Roedel1477b8e2008-10-15 22:02:11 -0700456 pages += iommu_num_pages(s->offset, s->length, PAGE_SIZE);
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200457 ps = s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458 }
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800459 if (dma_map_cont(dev, start_sg, i - start, sgmap, pages, need) < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 goto error;
461 out++;
Andi Kleena32073b2006-06-26 13:56:40 +0200462 flush_gart();
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200463 if (out < nents) {
464 sgmap = sg_next(sgmap);
465 sgmap->dma_length = 0;
466 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467 return out;
468
469error:
Andi Kleena32073b2006-06-26 13:56:40 +0200470 flush_gart();
FUJITA Tomonori53369402007-10-26 13:56:24 +0200471 gart_unmap_sg(dev, sg, out, dir);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100472
Kevin VanMarena1002a42006-02-03 21:51:32 +0100473 /* When it was forced or merged try again in a dumb way */
474 if (force_iommu || iommu_merge) {
475 out = dma_map_sg_nonforce(dev, sg, nents, dir);
476 if (out > 0)
477 return out;
478 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479 if (panic_on_overflow)
480 panic("dma_map_sg: overflow on %lu pages\n", pages);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100481
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100482 iommu_full(dev, pages << PAGE_SHIFT, dir);
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200483 for_each_sg(sg, s, nents, i)
484 s->dma_address = bad_dma_address;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485 return 0;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100486}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487
Joerg Roedel94581092008-08-19 16:32:39 +0200488/* allocate and map a coherent mapping */
489static void *
490gart_alloc_coherent(struct device *dev, size_t size, dma_addr_t *dma_addr,
491 gfp_t flag)
492{
FUJITA Tomonorif6a32a32008-09-11 23:08:48 +0900493 dma_addr_t paddr;
FUJITA Tomonori421076e2008-08-22 16:29:10 +0900494 unsigned long align_mask;
FUJITA Tomonori1d990882008-09-24 20:48:37 +0900495 struct page *page;
Joerg Roedel94581092008-08-19 16:32:39 +0200496
FUJITA Tomonori1d990882008-09-24 20:48:37 +0900497 if (force_iommu && !(flag & GFP_DMA)) {
498 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
499 page = alloc_pages(flag | __GFP_ZERO, get_order(size));
500 if (!page)
501 return NULL;
Joerg Roedel94581092008-08-19 16:32:39 +0200502
FUJITA Tomonori1d990882008-09-24 20:48:37 +0900503 align_mask = (1UL << get_order(size)) - 1;
504 paddr = dma_map_area(dev, page_to_phys(page), size,
505 DMA_BIDIRECTIONAL, align_mask);
FUJITA Tomonorif6a32a32008-09-11 23:08:48 +0900506
FUJITA Tomonori1d990882008-09-24 20:48:37 +0900507 flush_gart();
508 if (paddr != bad_dma_address) {
509 *dma_addr = paddr;
510 return page_address(page);
511 }
512 __free_pages(page, get_order(size));
513 } else
514 return dma_generic_alloc_coherent(dev, size, dma_addr, flag);
Joerg Roedel94581092008-08-19 16:32:39 +0200515
516 return NULL;
517}
518
Joerg Roedel43a5a5a2008-08-19 16:32:40 +0200519/* free a coherent mapping */
520static void
521gart_free_coherent(struct device *dev, size_t size, void *vaddr,
522 dma_addr_t dma_addr)
523{
524 gart_unmap_single(dev, dma_addr, size, DMA_BIDIRECTIONAL);
525 free_pages((unsigned long)vaddr, get_order(size));
526}
527
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100528static int no_agp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529
530static __init unsigned long check_iommu_size(unsigned long aper, u64 aper_size)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100531{
532 unsigned long a;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533
Ingo Molnar05fccb02008-01-30 13:30:12 +0100534 if (!iommu_size) {
535 iommu_size = aper_size;
536 if (!no_agp)
537 iommu_size /= 2;
538 }
539
540 a = aper + iommu_size;
Andi Kleen31422c52008-02-04 16:48:08 +0100541 iommu_size -= round_up(a, PMD_PAGE_SIZE) - a;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542
Ingo Molnar05fccb02008-01-30 13:30:12 +0100543 if (iommu_size < 64*1024*1024) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544 printk(KERN_WARNING
Ingo Molnar05fccb02008-01-30 13:30:12 +0100545 "PCI-DMA: Warning: Small IOMMU %luMB."
546 " Consider increasing the AGP aperture in BIOS\n",
547 iommu_size >> 20);
548 }
549
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550 return iommu_size;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100551}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552
Ingo Molnar05fccb02008-01-30 13:30:12 +0100553static __init unsigned read_aperture(struct pci_dev *dev, u32 *size)
554{
555 unsigned aper_size = 0, aper_base_32, aper_order;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556 u64 aper_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200558 pci_read_config_dword(dev, AMD64_GARTAPERTUREBASE, &aper_base_32);
559 pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &aper_order);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100560 aper_order = (aper_order >> 1) & 7;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561
Ingo Molnar05fccb02008-01-30 13:30:12 +0100562 aper_base = aper_base_32 & 0x7fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563 aper_base <<= 25;
564
Ingo Molnar05fccb02008-01-30 13:30:12 +0100565 aper_size = (32 * 1024 * 1024) << aper_order;
566 if (aper_base + aper_size > 0x100000000UL || !aper_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567 aper_base = 0;
568
569 *size = aper_size;
570 return aper_base;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100571}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200573static void enable_gart_translations(void)
574{
575 int i;
576
577 for (i = 0; i < num_k8_northbridges; i++) {
578 struct pci_dev *dev = k8_northbridges[i];
579
580 enable_gart_translation(dev, __pa(agp_gatt_table));
581 }
582}
583
584/*
585 * If fix_up_north_bridges is set, the north bridges have to be fixed up on
586 * resume in the same way as they are handled in gart_iommu_hole_init().
587 */
588static bool fix_up_north_bridges;
589static u32 aperture_order;
590static u32 aperture_alloc;
591
592void set_up_gart_resume(u32 aper_order, u32 aper_alloc)
593{
594 fix_up_north_bridges = true;
595 aperture_order = aper_order;
596 aperture_alloc = aper_alloc;
597}
598
Pavel Machekcd763742008-05-29 00:30:21 -0700599static int gart_resume(struct sys_device *dev)
600{
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200601 printk(KERN_INFO "PCI-DMA: Resuming GART IOMMU\n");
602
603 if (fix_up_north_bridges) {
604 int i;
605
606 printk(KERN_INFO "PCI-DMA: Restoring GART aperture settings\n");
607
608 for (i = 0; i < num_k8_northbridges; i++) {
609 struct pci_dev *dev = k8_northbridges[i];
610
611 /*
612 * Don't enable translations just yet. That is the next
613 * step. Restore the pre-suspend aperture settings.
614 */
615 pci_write_config_dword(dev, AMD64_GARTAPERTURECTL,
616 aperture_order << 1);
617 pci_write_config_dword(dev, AMD64_GARTAPERTUREBASE,
618 aperture_alloc >> 25);
619 }
620 }
621
622 enable_gart_translations();
623
Pavel Machekcd763742008-05-29 00:30:21 -0700624 return 0;
625}
626
627static int gart_suspend(struct sys_device *dev, pm_message_t state)
628{
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200629 return 0;
Pavel Machekcd763742008-05-29 00:30:21 -0700630}
631
632static struct sysdev_class gart_sysdev_class = {
633 .name = "gart",
634 .suspend = gart_suspend,
635 .resume = gart_resume,
636
637};
638
639static struct sys_device device_gart = {
640 .id = 0,
641 .cls = &gart_sysdev_class,
642};
643
Ingo Molnar05fccb02008-01-30 13:30:12 +0100644/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645 * Private Northbridge GATT initialization in case we cannot use the
Ingo Molnar05fccb02008-01-30 13:30:12 +0100646 * AGP driver for some reason.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 */
648static __init int init_k8_gatt(struct agp_kern_info *info)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100649{
650 unsigned aper_size, gatt_size, new_aper_size;
651 unsigned aper_base, new_aper_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652 struct pci_dev *dev;
653 void *gatt;
Pavel Machekcd763742008-05-29 00:30:21 -0700654 int i, error;
Andi Kleena32073b2006-06-26 13:56:40 +0200655
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656 printk(KERN_INFO "PCI-DMA: Disabling AGP.\n");
657 aper_size = aper_base = info->aper_size = 0;
Andi Kleena32073b2006-06-26 13:56:40 +0200658 dev = NULL;
659 for (i = 0; i < num_k8_northbridges; i++) {
660 dev = k8_northbridges[i];
Ingo Molnar05fccb02008-01-30 13:30:12 +0100661 new_aper_base = read_aperture(dev, &new_aper_size);
662 if (!new_aper_base)
663 goto nommu;
664
665 if (!aper_base) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666 aper_size = new_aper_size;
667 aper_base = new_aper_base;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100668 }
669 if (aper_size != new_aper_size || aper_base != new_aper_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670 goto nommu;
671 }
672 if (!aper_base)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100673 goto nommu;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 info->aper_base = aper_base;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100675 info->aper_size = aper_size >> 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676
Ingo Molnar05fccb02008-01-30 13:30:12 +0100677 gatt_size = (aper_size >> PAGE_SHIFT) * sizeof(u32);
Joerg Roedel01142672008-09-25 12:42:12 +0200678 gatt = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
679 get_order(gatt_size));
Ingo Molnar05fccb02008-01-30 13:30:12 +0100680 if (!gatt)
Joachim Deguaracf6387d2007-04-24 13:05:36 +0200681 panic("Cannot allocate GATT table");
Arjan van de Ven6d238cc2008-01-30 13:34:06 +0100682 if (set_memory_uc((unsigned long)gatt, gatt_size >> PAGE_SHIFT))
Joachim Deguaracf6387d2007-04-24 13:05:36 +0200683 panic("Could not set GART PTEs to uncacheable pages");
Joachim Deguaracf6387d2007-04-24 13:05:36 +0200684
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 agp_gatt_table = gatt;
Andi Kleena32073b2006-06-26 13:56:40 +0200686
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200687 enable_gart_translations();
Pavel Machekcd763742008-05-29 00:30:21 -0700688
689 error = sysdev_class_register(&gart_sysdev_class);
690 if (!error)
691 error = sysdev_register(&device_gart);
692 if (error)
Joerg Roedel237a6222008-09-25 12:13:53 +0200693 panic("Could not register gart_sysdev -- "
694 "would corrupt data on next suspend");
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200695
Andi Kleena32073b2006-06-26 13:56:40 +0200696 flush_gart();
Ingo Molnar05fccb02008-01-30 13:30:12 +0100697
698 printk(KERN_INFO "PCI-DMA: aperture base @ %x size %u KB\n",
699 aper_base, aper_size>>10);
Yinghai Lu7ab073b2008-07-12 14:30:35 -0700700
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 return 0;
702
703 nommu:
Ingo Molnar05fccb02008-01-30 13:30:12 +0100704 /* Should not happen anymore */
Pavel Machek8f596102008-04-01 14:24:03 +0200705 printk(KERN_WARNING "PCI-DMA: More than 4GB of RAM and no IOMMU\n"
706 KERN_WARNING "falling back to iommu=soft.\n");
Ingo Molnar05fccb02008-01-30 13:30:12 +0100707 return -1;
708}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -0700710static struct dma_mapping_ops gart_dma_ops = {
Ingo Molnar05fccb02008-01-30 13:30:12 +0100711 .map_single = gart_map_single,
Ingo Molnar05fccb02008-01-30 13:30:12 +0100712 .unmap_single = gart_unmap_single,
Ingo Molnar05fccb02008-01-30 13:30:12 +0100713 .map_sg = gart_map_sg,
714 .unmap_sg = gart_unmap_sg,
Joerg Roedel94581092008-08-19 16:32:39 +0200715 .alloc_coherent = gart_alloc_coherent,
Joerg Roedel43a5a5a2008-08-19 16:32:40 +0200716 .free_coherent = gart_free_coherent,
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100717};
718
Yinghai Lubc2cea62007-07-21 17:11:28 +0200719void gart_iommu_shutdown(void)
720{
721 struct pci_dev *dev;
722 int i;
723
724 if (no_agp && (dma_ops != &gart_dma_ops))
725 return;
726
Ingo Molnar05fccb02008-01-30 13:30:12 +0100727 for (i = 0; i < num_k8_northbridges; i++) {
728 u32 ctl;
Yinghai Lubc2cea62007-07-21 17:11:28 +0200729
Ingo Molnar05fccb02008-01-30 13:30:12 +0100730 dev = k8_northbridges[i];
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200731 pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &ctl);
Yinghai Lubc2cea62007-07-21 17:11:28 +0200732
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200733 ctl &= ~GARTEN;
Yinghai Lubc2cea62007-07-21 17:11:28 +0200734
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200735 pci_write_config_dword(dev, AMD64_GARTAPERTURECTL, ctl);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100736 }
Yinghai Lubc2cea62007-07-21 17:11:28 +0200737}
738
Jon Mason0dc243a2006-06-26 13:58:11 +0200739void __init gart_iommu_init(void)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100740{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741 struct agp_kern_info info;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742 unsigned long iommu_start;
Yinghai Lud99e9012008-10-04 15:55:12 -0700743 unsigned long aper_base, aper_size;
744 unsigned long start_pfn, end_pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 unsigned long scratch;
746 long i;
747
Bjorn Helgaas55aab5f2008-12-17 12:52:34 -0700748 if (cache_k8_northbridges() < 0 || num_k8_northbridges == 0)
Jon Mason0dc243a2006-06-26 13:58:11 +0200749 return;
Andi Kleena32073b2006-06-26 13:56:40 +0200750
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751#ifndef CONFIG_AGP_AMD64
Ingo Molnar05fccb02008-01-30 13:30:12 +0100752 no_agp = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753#else
754 /* Makefile puts PCI initialization via subsys_initcall first. */
755 /* Add other K8 AGP bridge drivers here */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100756 no_agp = no_agp ||
757 (agp_amd64_init() < 0) ||
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 (agp_copy_info(agp_bridge, &info) < 0);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100759#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760
Jon Mason60b08c62006-02-26 04:18:22 +0100761 if (swiotlb)
Jon Mason0dc243a2006-06-26 13:58:11 +0200762 return;
Jon Mason60b08c62006-02-26 04:18:22 +0100763
Jon Mason8d4f6b92006-06-26 13:58:05 +0200764 /* Did we detect a different HW IOMMU? */
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200765 if (iommu_detected && !gart_iommu_aperture)
Jon Mason0dc243a2006-06-26 13:58:11 +0200766 return;
Jon Mason8d4f6b92006-06-26 13:58:05 +0200767
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 if (no_iommu ||
Yinghai Luc987d122008-06-24 22:14:09 -0700769 (!force_iommu && max_pfn <= MAX_DMA32_PFN) ||
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200770 !gart_iommu_aperture ||
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771 (no_agp && init_k8_gatt(&info) < 0)) {
Yinghai Luc987d122008-06-24 22:14:09 -0700772 if (max_pfn > MAX_DMA32_PFN) {
Pavel Machek8f596102008-04-01 14:24:03 +0200773 printk(KERN_WARNING "More than 4GB of memory "
Joerg Roedel237a6222008-09-25 12:13:53 +0200774 "but GART IOMMU not available.\n");
775 printk(KERN_WARNING "falling back to iommu=soft.\n");
Jon Mason5b7b6442006-02-03 21:51:59 +0100776 }
Jon Mason0dc243a2006-06-26 13:58:11 +0200777 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778 }
779
Yinghai Lud99e9012008-10-04 15:55:12 -0700780 /* need to map that range */
781 aper_size = info.aper_size << 20;
782 aper_base = info.aper_base;
783 end_pfn = (aper_base>>PAGE_SHIFT) + (aper_size>>PAGE_SHIFT);
784 if (end_pfn > max_low_pfn_mapped) {
785 start_pfn = (aper_base>>PAGE_SHIFT);
786 init_memory_mapping(start_pfn<<PAGE_SHIFT, end_pfn<<PAGE_SHIFT);
787 }
788
Jon Mason5b7b6442006-02-03 21:51:59 +0100789 printk(KERN_INFO "PCI-DMA: using GART IOMMU.\n");
Ingo Molnar05fccb02008-01-30 13:30:12 +0100790 iommu_size = check_iommu_size(info.aper_base, aper_size);
791 iommu_pages = iommu_size >> PAGE_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792
Joerg Roedel01142672008-09-25 12:42:12 +0200793 iommu_gart_bitmap = (void *) __get_free_pages(GFP_KERNEL | __GFP_ZERO,
Ingo Molnar05fccb02008-01-30 13:30:12 +0100794 get_order(iommu_pages/8));
795 if (!iommu_gart_bitmap)
796 panic("Cannot allocate iommu bitmap\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797
798#ifdef CONFIG_IOMMU_LEAK
Ingo Molnar05fccb02008-01-30 13:30:12 +0100799 if (leak_trace) {
Joerg Roedel01142672008-09-25 12:42:12 +0200800 iommu_leak_tab = (void *)__get_free_pages(GFP_KERNEL|__GFP_ZERO,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801 get_order(iommu_pages*sizeof(void *)));
Joerg Roedel01142672008-09-25 12:42:12 +0200802 if (!iommu_leak_tab)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100803 printk(KERN_DEBUG
804 "PCI-DMA: Cannot allocate leak trace area\n");
805 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806#endif
807
Ingo Molnar05fccb02008-01-30 13:30:12 +0100808 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809 * Out of IOMMU space handling.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100810 * Reserve some invalid pages at the beginning of the GART.
811 */
FUJITA Tomonorid26dbc52008-09-22 22:35:07 +0900812 iommu_area_reserve(iommu_gart_bitmap, 0, EMERGENCY_PAGES);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813
Ingo Molnar05fccb02008-01-30 13:30:12 +0100814 agp_memory_reserved = iommu_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 printk(KERN_INFO
816 "PCI-DMA: Reserving %luMB of IOMMU area in the AGP aperture\n",
Ingo Molnar05fccb02008-01-30 13:30:12 +0100817 iommu_size >> 20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818
Ingo Molnar05fccb02008-01-30 13:30:12 +0100819 iommu_start = aper_size - iommu_size;
820 iommu_bus_base = info.aper_base + iommu_start;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821 bad_dma_address = iommu_bus_base;
822 iommu_gatt_base = agp_gatt_table + (iommu_start>>PAGE_SHIFT);
823
Ingo Molnar05fccb02008-01-30 13:30:12 +0100824 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825 * Unmap the IOMMU part of the GART. The alias of the page is
826 * always mapped with cache enabled and there is no full cache
827 * coherency across the GART remapping. The unmapping avoids
828 * automatic prefetches from the CPU allocating cache lines in
829 * there. All CPU accesses are done via the direct mapping to
830 * the backing memory. The GART address is only used by PCI
Ingo Molnar05fccb02008-01-30 13:30:12 +0100831 * devices.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832 */
Andi Kleen28d6ee42008-02-04 16:48:08 +0100833 set_memory_np((unsigned long)__va(iommu_bus_base),
834 iommu_size >> PAGE_SHIFT);
Ingo Molnar184652e2008-02-14 23:30:20 +0100835 /*
836 * Tricky. The GART table remaps the physical memory range,
837 * so the CPU wont notice potential aliases and if the memory
838 * is remapped to UC later on, we might surprise the PCI devices
839 * with a stray writeout of a cacheline. So play it sure and
840 * do an explicit, full-scale wbinvd() _after_ having marked all
841 * the pages as Not-Present:
842 */
843 wbinvd();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844
Ingo Molnar05fccb02008-01-30 13:30:12 +0100845 /*
Pavel Machekfa3d3192008-06-26 00:25:43 +0200846 * Try to workaround a bug (thanks to BenH):
Ingo Molnar05fccb02008-01-30 13:30:12 +0100847 * Set unmapped entries to a scratch page instead of 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848 * Any prefetches that hit unmapped entries won't get an bus abort
Pavel Machekfa3d3192008-06-26 00:25:43 +0200849 * then. (P2P bridge may be prefetching on DMA reads).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850 */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100851 scratch = get_zeroed_page(GFP_KERNEL);
852 if (!scratch)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853 panic("Cannot allocate iommu scratch page");
854 gart_unmapped_entry = GPTE_ENCODE(__pa(scratch));
Ingo Molnar05fccb02008-01-30 13:30:12 +0100855 for (i = EMERGENCY_PAGES; i < iommu_pages; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856 iommu_gatt_base[i] = gart_unmapped_entry;
857
Andi Kleena32073b2006-06-26 13:56:40 +0200858 flush_gart();
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100859 dma_ops = &gart_dma_ops;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100860}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861
Sam Ravnborg43999d92007-03-16 21:07:36 +0100862void __init gart_parse_options(char *p)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100863{
864 int arg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866#ifdef CONFIG_IOMMU_LEAK
Ingo Molnar05fccb02008-01-30 13:30:12 +0100867 if (!strncmp(p, "leak", 4)) {
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100868 leak_trace = 1;
869 p += 4;
Joerg Roedel237a6222008-09-25 12:13:53 +0200870 if (*p == '=')
871 ++p;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100872 if (isdigit(*p) && get_option(&p, &arg))
873 iommu_leak_pages = arg;
874 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875#endif
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100876 if (isdigit(*p) && get_option(&p, &arg))
877 iommu_size = arg;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100878 if (!strncmp(p, "fullflush", 8))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100879 iommu_fullflush = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100880 if (!strncmp(p, "nofullflush", 11))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100881 iommu_fullflush = 0;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100882 if (!strncmp(p, "noagp", 5))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100883 no_agp = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100884 if (!strncmp(p, "noaperture", 10))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100885 fix_aperture = 0;
886 /* duplicated from pci-dma.c */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100887 if (!strncmp(p, "force", 5))
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200888 gart_iommu_aperture_allowed = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100889 if (!strncmp(p, "allowed", 7))
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200890 gart_iommu_aperture_allowed = 1;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100891 if (!strncmp(p, "memaper", 7)) {
892 fallback_aper_force = 1;
893 p += 7;
894 if (*p == '=') {
895 ++p;
896 if (get_option(&p, &arg))
897 fallback_aper_order = arg;
898 }
899 }
900}